Commit | Line | Data |
---|---|---|
3de42dc0 XZ |
1 | /* |
2 | * irq_comm.c: Common API for in kernel interrupt controller | |
3 | * Copyright (c) 2007, Intel Corporation. | |
4 | * | |
5 | * This program is free software; you can redistribute it and/or modify it | |
6 | * under the terms and conditions of the GNU General Public License, | |
7 | * version 2, as published by the Free Software Foundation. | |
8 | * | |
9 | * This program is distributed in the hope it will be useful, but WITHOUT | |
10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
12 | * more details. | |
13 | * | |
14 | * You should have received a copy of the GNU General Public License along with | |
15 | * this program; if not, write to the Free Software Foundation, Inc., 59 Temple | |
16 | * Place - Suite 330, Boston, MA 02111-1307 USA. | |
17 | * Authors: | |
18 | * Yaozu (Eddie) Dong <Eddie.dong@intel.com> | |
19 | * | |
20 | */ | |
21 | ||
22 | #include <linux/kvm_host.h> | |
229456fc | 23 | #include <trace/events/kvm.h> |
79950e10 | 24 | |
79950e10 | 25 | #include <asm/msidef.h> |
58c2dde1 GN |
26 | #ifdef CONFIG_IA64 |
27 | #include <asm/iosapic.h> | |
28 | #endif | |
79950e10 | 29 | |
3de42dc0 XZ |
30 | #include "irq.h" |
31 | ||
32 | #include "ioapic.h" | |
33 | ||
1a6e4a8c GN |
34 | static inline int kvm_irq_line_state(unsigned long *irq_state, |
35 | int irq_source_id, int level) | |
36 | { | |
37 | /* Logical OR for level trig interrupt */ | |
38 | if (level) | |
39 | set_bit(irq_source_id, irq_state); | |
40 | else | |
41 | clear_bit(irq_source_id, irq_state); | |
42 | ||
43 | return !!(*irq_state); | |
44 | } | |
45 | ||
4925663a | 46 | static int kvm_set_pic_irq(struct kvm_kernel_irq_routing_entry *e, |
1a6e4a8c | 47 | struct kvm *kvm, int irq_source_id, int level) |
399ec807 AK |
48 | { |
49 | #ifdef CONFIG_X86 | |
1a6e4a8c GN |
50 | struct kvm_pic *pic = pic_irqchip(kvm); |
51 | level = kvm_irq_line_state(&pic->irq_states[e->irqchip.pin], | |
52 | irq_source_id, level); | |
53 | return kvm_pic_set_irq(pic, e->irqchip.pin, level); | |
4925663a GN |
54 | #else |
55 | return -1; | |
399ec807 AK |
56 | #endif |
57 | } | |
58 | ||
4925663a | 59 | static int kvm_set_ioapic_irq(struct kvm_kernel_irq_routing_entry *e, |
1a6e4a8c | 60 | struct kvm *kvm, int irq_source_id, int level) |
399ec807 | 61 | { |
1a6e4a8c GN |
62 | struct kvm_ioapic *ioapic = kvm->arch.vioapic; |
63 | level = kvm_irq_line_state(&ioapic->irq_states[e->irqchip.pin], | |
64 | irq_source_id, level); | |
65 | ||
66 | return kvm_ioapic_set_irq(ioapic, e->irqchip.pin, level); | |
399ec807 AK |
67 | } |
68 | ||
58c2dde1 | 69 | inline static bool kvm_is_dm_lowest_prio(struct kvm_lapic_irq *irq) |
116191b6 | 70 | { |
58c2dde1 GN |
71 | #ifdef CONFIG_IA64 |
72 | return irq->delivery_mode == | |
73 | (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT); | |
74 | #else | |
75 | return irq->delivery_mode == APIC_DM_LOWEST; | |
76 | #endif | |
77 | } | |
116191b6 | 78 | |
58c2dde1 GN |
79 | int kvm_irq_delivery_to_apic(struct kvm *kvm, struct kvm_lapic *src, |
80 | struct kvm_lapic_irq *irq) | |
81 | { | |
82 | int i, r = -1; | |
83 | struct kvm_vcpu *vcpu, *lowest = NULL; | |
84 | ||
fa40a821 MT |
85 | WARN_ON(!mutex_is_locked(&kvm->irq_lock)); |
86 | ||
58c2dde1 GN |
87 | if (irq->dest_mode == 0 && irq->dest_id == 0xff && |
88 | kvm_is_dm_lowest_prio(irq)) | |
343f94fe GN |
89 | printk(KERN_INFO "kvm: apic: phys broadcast and lowest prio\n"); |
90 | ||
988a2cae GN |
91 | kvm_for_each_vcpu(i, vcpu, kvm) { |
92 | if (!kvm_apic_present(vcpu)) | |
343f94fe GN |
93 | continue; |
94 | ||
58c2dde1 GN |
95 | if (!kvm_apic_match_dest(vcpu, src, irq->shorthand, |
96 | irq->dest_id, irq->dest_mode)) | |
343f94fe GN |
97 | continue; |
98 | ||
58c2dde1 GN |
99 | if (!kvm_is_dm_lowest_prio(irq)) { |
100 | if (r < 0) | |
101 | r = 0; | |
102 | r += kvm_apic_set_irq(vcpu, irq); | |
e1035715 | 103 | } else { |
58c2dde1 GN |
104 | if (!lowest) |
105 | lowest = vcpu; | |
106 | else if (kvm_apic_compare_prio(vcpu, lowest) < 0) | |
107 | lowest = vcpu; | |
e1035715 | 108 | } |
343f94fe GN |
109 | } |
110 | ||
58c2dde1 GN |
111 | if (lowest) |
112 | r = kvm_apic_set_irq(lowest, irq); | |
113 | ||
114 | return r; | |
116191b6 SY |
115 | } |
116 | ||
4925663a | 117 | static int kvm_set_msi(struct kvm_kernel_irq_routing_entry *e, |
1a6e4a8c | 118 | struct kvm *kvm, int irq_source_id, int level) |
79950e10 | 119 | { |
58c2dde1 | 120 | struct kvm_lapic_irq irq; |
79950e10 | 121 | |
1a6e4a8c GN |
122 | if (!level) |
123 | return -1; | |
124 | ||
1000ff8d GN |
125 | trace_kvm_msi_set_irq(e->msi.address_lo, e->msi.data); |
126 | ||
58c2dde1 | 127 | irq.dest_id = (e->msi.address_lo & |
116191b6 | 128 | MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT; |
58c2dde1 | 129 | irq.vector = (e->msi.data & |
116191b6 | 130 | MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT; |
58c2dde1 GN |
131 | irq.dest_mode = (1 << MSI_ADDR_DEST_MODE_SHIFT) & e->msi.address_lo; |
132 | irq.trig_mode = (1 << MSI_DATA_TRIGGER_SHIFT) & e->msi.data; | |
133 | irq.delivery_mode = e->msi.data & 0x700; | |
134 | irq.level = 1; | |
135 | irq.shorthand = 0; | |
116191b6 SY |
136 | |
137 | /* TODO Deal with RH bit of MSI message address */ | |
58c2dde1 | 138 | return kvm_irq_delivery_to_apic(kvm, NULL, &irq); |
79950e10 SY |
139 | } |
140 | ||
fa40a821 | 141 | /* This should be called with the kvm->irq_lock mutex held |
4925663a GN |
142 | * Return value: |
143 | * < 0 Interrupt was ignored (masked or not delivered for other reasons) | |
144 | * = 0 Interrupt was coalesced (previous irq is still pending) | |
145 | * > 0 Number of CPUs interrupt was delivered to | |
146 | */ | |
46e624b9 | 147 | int kvm_set_irq(struct kvm *kvm, int irq_source_id, u32 irq, int level) |
3de42dc0 | 148 | { |
eba0226b GN |
149 | struct kvm_kernel_irq_routing_entry *e, irq_set[KVM_NR_IRQCHIPS]; |
150 | int ret = -1, i = 0; | |
46e624b9 GN |
151 | struct kvm_irq_routing_table *irq_rt; |
152 | struct hlist_node *n; | |
79950e10 | 153 | |
ae8c1c40 | 154 | trace_kvm_set_irq(irq, level, irq_source_id); |
229456fc | 155 | |
fa40a821 MT |
156 | WARN_ON(!mutex_is_locked(&kvm->irq_lock)); |
157 | ||
3de42dc0 XZ |
158 | /* Not possible to detect if the guest uses the PIC or the |
159 | * IOAPIC. So set the bit in both. The guest will ignore | |
160 | * writes to the unused one. | |
161 | */ | |
e42bba90 GN |
162 | rcu_read_lock(); |
163 | irq_rt = rcu_dereference(kvm->irq_routing); | |
46e624b9 | 164 | if (irq < irq_rt->nr_rt_entries) |
eba0226b GN |
165 | hlist_for_each_entry(e, n, &irq_rt->map[irq], link) |
166 | irq_set[i++] = *e; | |
e42bba90 | 167 | rcu_read_unlock(); |
eba0226b GN |
168 | |
169 | while(i--) { | |
170 | int r; | |
171 | r = irq_set[i].set(&irq_set[i], kvm, irq_source_id, level); | |
172 | if (r < 0) | |
173 | continue; | |
174 | ||
175 | ret = r + ((ret < 0) ? 0 : ret); | |
176 | } | |
177 | ||
4925663a | 178 | return ret; |
3de42dc0 XZ |
179 | } |
180 | ||
44882eed | 181 | void kvm_notify_acked_irq(struct kvm *kvm, unsigned irqchip, unsigned pin) |
3de42dc0 XZ |
182 | { |
183 | struct kvm_irq_ack_notifier *kian; | |
184 | struct hlist_node *n; | |
3e71f88b | 185 | int gsi; |
44882eed | 186 | |
229456fc MT |
187 | trace_kvm_ack_irq(irqchip, pin); |
188 | ||
e42bba90 GN |
189 | rcu_read_lock(); |
190 | gsi = rcu_dereference(kvm->irq_routing)->chip[irqchip][pin]; | |
3e71f88b | 191 | if (gsi != -1) |
280aa177 GN |
192 | hlist_for_each_entry_rcu(kian, n, &kvm->irq_ack_notifier_list, |
193 | link) | |
3e71f88b GN |
194 | if (kian->gsi == gsi) |
195 | kian->irq_acked(kian); | |
280aa177 | 196 | rcu_read_unlock(); |
3de42dc0 XZ |
197 | } |
198 | ||
199 | void kvm_register_irq_ack_notifier(struct kvm *kvm, | |
200 | struct kvm_irq_ack_notifier *kian) | |
201 | { | |
fa40a821 | 202 | mutex_lock(&kvm->irq_lock); |
280aa177 | 203 | hlist_add_head_rcu(&kian->link, &kvm->irq_ack_notifier_list); |
fa40a821 | 204 | mutex_unlock(&kvm->irq_lock); |
3de42dc0 XZ |
205 | } |
206 | ||
fa40a821 MT |
207 | void kvm_unregister_irq_ack_notifier(struct kvm *kvm, |
208 | struct kvm_irq_ack_notifier *kian) | |
3de42dc0 | 209 | { |
fa40a821 | 210 | mutex_lock(&kvm->irq_lock); |
280aa177 | 211 | hlist_del_init_rcu(&kian->link); |
fa40a821 | 212 | mutex_unlock(&kvm->irq_lock); |
280aa177 | 213 | synchronize_rcu(); |
3de42dc0 | 214 | } |
5550af4d | 215 | |
5550af4d SY |
216 | int kvm_request_irq_source_id(struct kvm *kvm) |
217 | { | |
218 | unsigned long *bitmap = &kvm->arch.irq_sources_bitmap; | |
fa40a821 MT |
219 | int irq_source_id; |
220 | ||
221 | mutex_lock(&kvm->irq_lock); | |
222 | irq_source_id = find_first_zero_bit(bitmap, | |
5550af4d | 223 | sizeof(kvm->arch.irq_sources_bitmap)); |
61552367 | 224 | |
5550af4d SY |
225 | if (irq_source_id >= sizeof(kvm->arch.irq_sources_bitmap)) { |
226 | printk(KERN_WARNING "kvm: exhaust allocatable IRQ sources!\n"); | |
61552367 MM |
227 | return -EFAULT; |
228 | } | |
229 | ||
230 | ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID); | |
231 | set_bit(irq_source_id, bitmap); | |
fa40a821 | 232 | mutex_unlock(&kvm->irq_lock); |
61552367 | 233 | |
5550af4d SY |
234 | return irq_source_id; |
235 | } | |
236 | ||
237 | void kvm_free_irq_source_id(struct kvm *kvm, int irq_source_id) | |
238 | { | |
239 | int i; | |
240 | ||
61552367 MM |
241 | ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID); |
242 | ||
fa40a821 | 243 | mutex_lock(&kvm->irq_lock); |
61552367 | 244 | if (irq_source_id < 0 || |
5550af4d SY |
245 | irq_source_id >= sizeof(kvm->arch.irq_sources_bitmap)) { |
246 | printk(KERN_ERR "kvm: IRQ source ID out of range!\n"); | |
247 | return; | |
248 | } | |
1a6e4a8c GN |
249 | for (i = 0; i < KVM_IOAPIC_NUM_PINS; i++) { |
250 | clear_bit(irq_source_id, &kvm->arch.vioapic->irq_states[i]); | |
251 | if (i >= 16) | |
252 | continue; | |
253 | #ifdef CONFIG_X86 | |
254 | clear_bit(irq_source_id, &pic_irqchip(kvm)->irq_states[i]); | |
255 | #endif | |
256 | } | |
5550af4d | 257 | clear_bit(irq_source_id, &kvm->arch.irq_sources_bitmap); |
fa40a821 | 258 | mutex_unlock(&kvm->irq_lock); |
5550af4d | 259 | } |
75858a84 AK |
260 | |
261 | void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq, | |
262 | struct kvm_irq_mask_notifier *kimn) | |
263 | { | |
fa40a821 | 264 | mutex_lock(&kvm->irq_lock); |
75858a84 | 265 | kimn->irq = irq; |
280aa177 | 266 | hlist_add_head_rcu(&kimn->link, &kvm->mask_notifier_list); |
fa40a821 | 267 | mutex_unlock(&kvm->irq_lock); |
75858a84 AK |
268 | } |
269 | ||
270 | void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq, | |
271 | struct kvm_irq_mask_notifier *kimn) | |
272 | { | |
fa40a821 | 273 | mutex_lock(&kvm->irq_lock); |
280aa177 | 274 | hlist_del_rcu(&kimn->link); |
fa40a821 | 275 | mutex_unlock(&kvm->irq_lock); |
280aa177 | 276 | synchronize_rcu(); |
75858a84 AK |
277 | } |
278 | ||
279 | void kvm_fire_mask_notifiers(struct kvm *kvm, int irq, bool mask) | |
280 | { | |
281 | struct kvm_irq_mask_notifier *kimn; | |
282 | struct hlist_node *n; | |
283 | ||
280aa177 GN |
284 | rcu_read_lock(); |
285 | hlist_for_each_entry_rcu(kimn, n, &kvm->mask_notifier_list, link) | |
75858a84 AK |
286 | if (kimn->irq == irq) |
287 | kimn->func(kimn, mask); | |
280aa177 | 288 | rcu_read_unlock(); |
75858a84 AK |
289 | } |
290 | ||
399ec807 AK |
291 | void kvm_free_irq_routing(struct kvm *kvm) |
292 | { | |
e42bba90 GN |
293 | /* Called only during vm destruction. Nobody can use the pointer |
294 | at this stage */ | |
46e624b9 | 295 | kfree(kvm->irq_routing); |
399ec807 AK |
296 | } |
297 | ||
46e624b9 GN |
298 | static int setup_routing_entry(struct kvm_irq_routing_table *rt, |
299 | struct kvm_kernel_irq_routing_entry *e, | |
cded19f3 | 300 | const struct kvm_irq_routing_entry *ue) |
399ec807 AK |
301 | { |
302 | int r = -EINVAL; | |
303 | int delta; | |
46e624b9 GN |
304 | struct kvm_kernel_irq_routing_entry *ei; |
305 | struct hlist_node *n; | |
306 | ||
307 | /* | |
308 | * Do not allow GSI to be mapped to the same irqchip more than once. | |
309 | * Allow only one to one mapping between GSI and MSI. | |
310 | */ | |
311 | hlist_for_each_entry(ei, n, &rt->map[ue->gsi], link) | |
312 | if (ei->type == KVM_IRQ_ROUTING_MSI || | |
313 | ue->u.irqchip.irqchip == ei->irqchip.irqchip) | |
314 | return r; | |
399ec807 AK |
315 | |
316 | e->gsi = ue->gsi; | |
5116d8f6 | 317 | e->type = ue->type; |
399ec807 AK |
318 | switch (ue->type) { |
319 | case KVM_IRQ_ROUTING_IRQCHIP: | |
320 | delta = 0; | |
321 | switch (ue->u.irqchip.irqchip) { | |
322 | case KVM_IRQCHIP_PIC_MASTER: | |
323 | e->set = kvm_set_pic_irq; | |
324 | break; | |
325 | case KVM_IRQCHIP_PIC_SLAVE: | |
4925663a | 326 | e->set = kvm_set_pic_irq; |
399ec807 AK |
327 | delta = 8; |
328 | break; | |
329 | case KVM_IRQCHIP_IOAPIC: | |
efbc100c | 330 | e->set = kvm_set_ioapic_irq; |
399ec807 AK |
331 | break; |
332 | default: | |
333 | goto out; | |
334 | } | |
335 | e->irqchip.irqchip = ue->u.irqchip.irqchip; | |
336 | e->irqchip.pin = ue->u.irqchip.pin + delta; | |
3e71f88b GN |
337 | if (e->irqchip.pin >= KVM_IOAPIC_NUM_PINS) |
338 | goto out; | |
339 | rt->chip[ue->u.irqchip.irqchip][e->irqchip.pin] = ue->gsi; | |
399ec807 | 340 | break; |
79950e10 SY |
341 | case KVM_IRQ_ROUTING_MSI: |
342 | e->set = kvm_set_msi; | |
343 | e->msi.address_lo = ue->u.msi.address_lo; | |
344 | e->msi.address_hi = ue->u.msi.address_hi; | |
345 | e->msi.data = ue->u.msi.data; | |
346 | break; | |
399ec807 AK |
347 | default: |
348 | goto out; | |
349 | } | |
46e624b9 GN |
350 | |
351 | hlist_add_head(&e->link, &rt->map[e->gsi]); | |
399ec807 AK |
352 | r = 0; |
353 | out: | |
354 | return r; | |
355 | } | |
356 | ||
357 | ||
358 | int kvm_set_irq_routing(struct kvm *kvm, | |
359 | const struct kvm_irq_routing_entry *ue, | |
360 | unsigned nr, | |
361 | unsigned flags) | |
362 | { | |
46e624b9 | 363 | struct kvm_irq_routing_table *new, *old; |
3e71f88b | 364 | u32 i, j, nr_rt_entries = 0; |
399ec807 AK |
365 | int r; |
366 | ||
46e624b9 GN |
367 | for (i = 0; i < nr; ++i) { |
368 | if (ue[i].gsi >= KVM_MAX_IRQ_ROUTES) | |
369 | return -EINVAL; | |
370 | nr_rt_entries = max(nr_rt_entries, ue[i].gsi); | |
371 | } | |
372 | ||
373 | nr_rt_entries += 1; | |
374 | ||
375 | new = kzalloc(sizeof(*new) + (nr_rt_entries * sizeof(struct hlist_head)) | |
376 | + (nr * sizeof(struct kvm_kernel_irq_routing_entry)), | |
377 | GFP_KERNEL); | |
378 | ||
379 | if (!new) | |
380 | return -ENOMEM; | |
381 | ||
382 | new->rt_entries = (void *)&new->map[nr_rt_entries]; | |
383 | ||
384 | new->nr_rt_entries = nr_rt_entries; | |
3e71f88b GN |
385 | for (i = 0; i < 3; i++) |
386 | for (j = 0; j < KVM_IOAPIC_NUM_PINS; j++) | |
387 | new->chip[i][j] = -1; | |
46e624b9 | 388 | |
399ec807 AK |
389 | for (i = 0; i < nr; ++i) { |
390 | r = -EINVAL; | |
399ec807 AK |
391 | if (ue->flags) |
392 | goto out; | |
46e624b9 | 393 | r = setup_routing_entry(new, &new->rt_entries[i], ue); |
399ec807 AK |
394 | if (r) |
395 | goto out; | |
396 | ++ue; | |
399ec807 AK |
397 | } |
398 | ||
fa40a821 | 399 | mutex_lock(&kvm->irq_lock); |
46e624b9 | 400 | old = kvm->irq_routing; |
e42bba90 | 401 | rcu_assign_pointer(kvm->irq_routing, new); |
fa40a821 | 402 | mutex_unlock(&kvm->irq_lock); |
e42bba90 | 403 | synchronize_rcu(); |
399ec807 | 404 | |
46e624b9 | 405 | new = old; |
399ec807 AK |
406 | r = 0; |
407 | ||
408 | out: | |
46e624b9 | 409 | kfree(new); |
399ec807 AK |
410 | return r; |
411 | } | |
412 | ||
413 | #define IOAPIC_ROUTING_ENTRY(irq) \ | |
414 | { .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP, \ | |
415 | .u.irqchip.irqchip = KVM_IRQCHIP_IOAPIC, .u.irqchip.pin = (irq) } | |
416 | #define ROUTING_ENTRY1(irq) IOAPIC_ROUTING_ENTRY(irq) | |
417 | ||
418 | #ifdef CONFIG_X86 | |
399ec807 AK |
419 | # define PIC_ROUTING_ENTRY(irq) \ |
420 | { .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP, \ | |
421 | .u.irqchip.irqchip = SELECT_PIC(irq), .u.irqchip.pin = (irq) % 8 } | |
422 | # define ROUTING_ENTRY2(irq) \ | |
423 | IOAPIC_ROUTING_ENTRY(irq), PIC_ROUTING_ENTRY(irq) | |
424 | #else | |
425 | # define ROUTING_ENTRY2(irq) \ | |
426 | IOAPIC_ROUTING_ENTRY(irq) | |
427 | #endif | |
428 | ||
429 | static const struct kvm_irq_routing_entry default_routing[] = { | |
430 | ROUTING_ENTRY2(0), ROUTING_ENTRY2(1), | |
431 | ROUTING_ENTRY2(2), ROUTING_ENTRY2(3), | |
432 | ROUTING_ENTRY2(4), ROUTING_ENTRY2(5), | |
433 | ROUTING_ENTRY2(6), ROUTING_ENTRY2(7), | |
434 | ROUTING_ENTRY2(8), ROUTING_ENTRY2(9), | |
435 | ROUTING_ENTRY2(10), ROUTING_ENTRY2(11), | |
436 | ROUTING_ENTRY2(12), ROUTING_ENTRY2(13), | |
437 | ROUTING_ENTRY2(14), ROUTING_ENTRY2(15), | |
438 | ROUTING_ENTRY1(16), ROUTING_ENTRY1(17), | |
439 | ROUTING_ENTRY1(18), ROUTING_ENTRY1(19), | |
440 | ROUTING_ENTRY1(20), ROUTING_ENTRY1(21), | |
441 | ROUTING_ENTRY1(22), ROUTING_ENTRY1(23), | |
442 | #ifdef CONFIG_IA64 | |
443 | ROUTING_ENTRY1(24), ROUTING_ENTRY1(25), | |
444 | ROUTING_ENTRY1(26), ROUTING_ENTRY1(27), | |
445 | ROUTING_ENTRY1(28), ROUTING_ENTRY1(29), | |
446 | ROUTING_ENTRY1(30), ROUTING_ENTRY1(31), | |
447 | ROUTING_ENTRY1(32), ROUTING_ENTRY1(33), | |
448 | ROUTING_ENTRY1(34), ROUTING_ENTRY1(35), | |
449 | ROUTING_ENTRY1(36), ROUTING_ENTRY1(37), | |
450 | ROUTING_ENTRY1(38), ROUTING_ENTRY1(39), | |
451 | ROUTING_ENTRY1(40), ROUTING_ENTRY1(41), | |
452 | ROUTING_ENTRY1(42), ROUTING_ENTRY1(43), | |
453 | ROUTING_ENTRY1(44), ROUTING_ENTRY1(45), | |
454 | ROUTING_ENTRY1(46), ROUTING_ENTRY1(47), | |
455 | #endif | |
456 | }; | |
457 | ||
458 | int kvm_setup_default_irq_routing(struct kvm *kvm) | |
459 | { | |
460 | return kvm_set_irq_routing(kvm, default_routing, | |
461 | ARRAY_SIZE(default_routing), 0); | |
462 | } |