drm/i915: Generalize default context setup
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
... / ...
CommitLineData
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3/*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
33#include <uapi/drm/i915_drm.h>
34
35#include "i915_reg.h"
36#include "intel_bios.h"
37#include "intel_ringbuffer.h"
38#include <linux/io-mapping.h>
39#include <linux/i2c.h>
40#include <linux/i2c-algo-bit.h>
41#include <drm/intel-gtt.h>
42#include <linux/backlight.h>
43#include <linux/intel-iommu.h>
44#include <linux/kref.h>
45#include <linux/pm_qos.h>
46
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
54#define DRIVER_DATE "20080730"
55
56enum pipe {
57 INVALID_PIPE = -1,
58 PIPE_A = 0,
59 PIPE_B,
60 PIPE_C,
61 I915_MAX_PIPES
62};
63#define pipe_name(p) ((p) + 'A')
64
65enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70};
71#define transcoder_name(t) ((t) + 'A')
72
73enum plane {
74 PLANE_A = 0,
75 PLANE_B,
76 PLANE_C,
77};
78#define plane_name(p) ((p) + 'A')
79
80#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
82enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89};
90#define port_name(p) ((p) + 'A')
91
92#define I915_NUM_PHYS_VLV 1
93
94enum dpio_channel {
95 DPIO_CH0,
96 DPIO_CH1
97};
98
99enum dpio_phy {
100 DPIO_PHY0,
101 DPIO_PHY1
102};
103
104enum intel_display_power_domain {
105 POWER_DOMAIN_PIPE_A,
106 POWER_DOMAIN_PIPE_B,
107 POWER_DOMAIN_PIPE_C,
108 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
109 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
110 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
111 POWER_DOMAIN_TRANSCODER_A,
112 POWER_DOMAIN_TRANSCODER_B,
113 POWER_DOMAIN_TRANSCODER_C,
114 POWER_DOMAIN_TRANSCODER_EDP,
115 POWER_DOMAIN_VGA,
116 POWER_DOMAIN_AUDIO,
117 POWER_DOMAIN_INIT,
118
119 POWER_DOMAIN_NUM,
120};
121
122#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
123
124#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
125#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
126 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
127#define POWER_DOMAIN_TRANSCODER(tran) \
128 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
129 (tran) + POWER_DOMAIN_TRANSCODER_A)
130
131#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
132 BIT(POWER_DOMAIN_PIPE_A) | \
133 BIT(POWER_DOMAIN_TRANSCODER_EDP))
134#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
135 BIT(POWER_DOMAIN_PIPE_A) | \
136 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
137 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
138
139enum hpd_pin {
140 HPD_NONE = 0,
141 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
142 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
143 HPD_CRT,
144 HPD_SDVO_B,
145 HPD_SDVO_C,
146 HPD_PORT_B,
147 HPD_PORT_C,
148 HPD_PORT_D,
149 HPD_NUM_PINS
150};
151
152#define I915_GEM_GPU_DOMAINS \
153 (I915_GEM_DOMAIN_RENDER | \
154 I915_GEM_DOMAIN_SAMPLER | \
155 I915_GEM_DOMAIN_COMMAND | \
156 I915_GEM_DOMAIN_INSTRUCTION | \
157 I915_GEM_DOMAIN_VERTEX)
158
159#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
160
161#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
162 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
163 if ((intel_encoder)->base.crtc == (__crtc))
164
165struct drm_i915_private;
166
167enum intel_dpll_id {
168 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
169 /* real shared dpll ids must be >= 0 */
170 DPLL_ID_PCH_PLL_A,
171 DPLL_ID_PCH_PLL_B,
172};
173#define I915_NUM_PLLS 2
174
175struct intel_dpll_hw_state {
176 uint32_t dpll;
177 uint32_t dpll_md;
178 uint32_t fp0;
179 uint32_t fp1;
180};
181
182struct intel_shared_dpll {
183 int refcount; /* count of number of CRTCs sharing this PLL */
184 int active; /* count of number of active CRTCs (i.e. DPMS on) */
185 bool on; /* is the PLL actually active? Disabled during modeset */
186 const char *name;
187 /* should match the index in the dev_priv->shared_dplls array */
188 enum intel_dpll_id id;
189 struct intel_dpll_hw_state hw_state;
190 void (*mode_set)(struct drm_i915_private *dev_priv,
191 struct intel_shared_dpll *pll);
192 void (*enable)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
194 void (*disable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
196 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll,
198 struct intel_dpll_hw_state *hw_state);
199};
200
201/* Used by dp and fdi links */
202struct intel_link_m_n {
203 uint32_t tu;
204 uint32_t gmch_m;
205 uint32_t gmch_n;
206 uint32_t link_m;
207 uint32_t link_n;
208};
209
210void intel_link_compute_m_n(int bpp, int nlanes,
211 int pixel_clock, int link_clock,
212 struct intel_link_m_n *m_n);
213
214struct intel_ddi_plls {
215 int spll_refcount;
216 int wrpll1_refcount;
217 int wrpll2_refcount;
218};
219
220/* Interface history:
221 *
222 * 1.1: Original.
223 * 1.2: Add Power Management
224 * 1.3: Add vblank support
225 * 1.4: Fix cmdbuffer path, add heap destroy
226 * 1.5: Add vblank pipe configuration
227 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
228 * - Support vertical blank on secondary display pipe
229 */
230#define DRIVER_MAJOR 1
231#define DRIVER_MINOR 6
232#define DRIVER_PATCHLEVEL 0
233
234#define WATCH_LISTS 0
235#define WATCH_GTT 0
236
237#define I915_GEM_PHYS_CURSOR_0 1
238#define I915_GEM_PHYS_CURSOR_1 2
239#define I915_GEM_PHYS_OVERLAY_REGS 3
240#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
241
242struct drm_i915_gem_phys_object {
243 int id;
244 struct page **page_list;
245 drm_dma_handle_t *handle;
246 struct drm_i915_gem_object *cur_obj;
247};
248
249struct opregion_header;
250struct opregion_acpi;
251struct opregion_swsci;
252struct opregion_asle;
253
254struct intel_opregion {
255 struct opregion_header __iomem *header;
256 struct opregion_acpi __iomem *acpi;
257 struct opregion_swsci __iomem *swsci;
258 u32 swsci_gbda_sub_functions;
259 u32 swsci_sbcb_sub_functions;
260 struct opregion_asle __iomem *asle;
261 void __iomem *vbt;
262 u32 __iomem *lid_state;
263 struct work_struct asle_work;
264};
265#define OPREGION_SIZE (8*1024)
266
267struct intel_overlay;
268struct intel_overlay_error_state;
269
270struct drm_i915_master_private {
271 drm_local_map_t *sarea;
272 struct _drm_i915_sarea *sarea_priv;
273};
274#define I915_FENCE_REG_NONE -1
275#define I915_MAX_NUM_FENCES 32
276/* 32 fences + sign bit for FENCE_REG_NONE */
277#define I915_MAX_NUM_FENCE_BITS 6
278
279struct drm_i915_fence_reg {
280 struct list_head lru_list;
281 struct drm_i915_gem_object *obj;
282 int pin_count;
283};
284
285struct sdvo_device_mapping {
286 u8 initialized;
287 u8 dvo_port;
288 u8 slave_addr;
289 u8 dvo_wiring;
290 u8 i2c_pin;
291 u8 ddc_pin;
292};
293
294struct intel_display_error_state;
295
296struct drm_i915_error_state {
297 struct kref ref;
298 u32 eir;
299 u32 pgtbl_er;
300 u32 ier;
301 u32 ccid;
302 u32 derrmr;
303 u32 forcewake;
304 bool waiting[I915_NUM_RINGS];
305 u32 pipestat[I915_MAX_PIPES];
306 u32 tail[I915_NUM_RINGS];
307 u32 head[I915_NUM_RINGS];
308 u32 ctl[I915_NUM_RINGS];
309 u32 ipeir[I915_NUM_RINGS];
310 u32 ipehr[I915_NUM_RINGS];
311 u32 instdone[I915_NUM_RINGS];
312 u32 acthd[I915_NUM_RINGS];
313 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
314 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
315 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
316 /* our own tracking of ring head and tail */
317 u32 cpu_ring_head[I915_NUM_RINGS];
318 u32 cpu_ring_tail[I915_NUM_RINGS];
319 u32 error; /* gen6+ */
320 u32 err_int; /* gen7 */
321 u32 bbstate[I915_NUM_RINGS];
322 u32 instpm[I915_NUM_RINGS];
323 u32 instps[I915_NUM_RINGS];
324 u32 extra_instdone[I915_NUM_INSTDONE_REG];
325 u32 seqno[I915_NUM_RINGS];
326 u64 bbaddr;
327 u32 fault_reg[I915_NUM_RINGS];
328 u32 done_reg;
329 u32 faddr[I915_NUM_RINGS];
330 u64 fence[I915_MAX_NUM_FENCES];
331 struct timeval time;
332 struct drm_i915_error_ring {
333 struct drm_i915_error_object {
334 int page_count;
335 u32 gtt_offset;
336 u32 *pages[0];
337 } *ringbuffer, *batchbuffer, *ctx;
338 struct drm_i915_error_request {
339 long jiffies;
340 u32 seqno;
341 u32 tail;
342 } *requests;
343 int num_requests;
344 } ring[I915_NUM_RINGS];
345 struct drm_i915_error_buffer {
346 u32 size;
347 u32 name;
348 u32 rseqno, wseqno;
349 u32 gtt_offset;
350 u32 read_domains;
351 u32 write_domain;
352 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
353 s32 pinned:2;
354 u32 tiling:2;
355 u32 dirty:1;
356 u32 purgeable:1;
357 s32 ring:4;
358 u32 cache_level:3;
359 } **active_bo, **pinned_bo;
360 u32 *active_bo_count, *pinned_bo_count;
361 struct intel_overlay_error_state *overlay;
362 struct intel_display_error_state *display;
363 int hangcheck_score[I915_NUM_RINGS];
364 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
365};
366
367struct intel_connector;
368struct intel_crtc_config;
369struct intel_crtc;
370struct intel_limit;
371struct dpll;
372
373struct drm_i915_display_funcs {
374 bool (*fbc_enabled)(struct drm_device *dev);
375 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
376 void (*disable_fbc)(struct drm_device *dev);
377 int (*get_display_clock_speed)(struct drm_device *dev);
378 int (*get_fifo_size)(struct drm_device *dev, int plane);
379 /**
380 * find_dpll() - Find the best values for the PLL
381 * @limit: limits for the PLL
382 * @crtc: current CRTC
383 * @target: target frequency in kHz
384 * @refclk: reference clock frequency in kHz
385 * @match_clock: if provided, @best_clock P divider must
386 * match the P divider from @match_clock
387 * used for LVDS downclocking
388 * @best_clock: best PLL values found
389 *
390 * Returns true on success, false on failure.
391 */
392 bool (*find_dpll)(const struct intel_limit *limit,
393 struct drm_crtc *crtc,
394 int target, int refclk,
395 struct dpll *match_clock,
396 struct dpll *best_clock);
397 void (*update_wm)(struct drm_crtc *crtc);
398 void (*update_sprite_wm)(struct drm_plane *plane,
399 struct drm_crtc *crtc,
400 uint32_t sprite_width, int pixel_size,
401 bool enable, bool scaled);
402 void (*modeset_global_resources)(struct drm_device *dev);
403 /* Returns the active state of the crtc, and if the crtc is active,
404 * fills out the pipe-config with the hw state. */
405 bool (*get_pipe_config)(struct intel_crtc *,
406 struct intel_crtc_config *);
407 int (*crtc_mode_set)(struct drm_crtc *crtc,
408 int x, int y,
409 struct drm_framebuffer *old_fb);
410 void (*crtc_enable)(struct drm_crtc *crtc);
411 void (*crtc_disable)(struct drm_crtc *crtc);
412 void (*off)(struct drm_crtc *crtc);
413 void (*write_eld)(struct drm_connector *connector,
414 struct drm_crtc *crtc,
415 struct drm_display_mode *mode);
416 void (*fdi_link_train)(struct drm_crtc *crtc);
417 void (*init_clock_gating)(struct drm_device *dev);
418 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
419 struct drm_framebuffer *fb,
420 struct drm_i915_gem_object *obj,
421 uint32_t flags);
422 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
423 int x, int y);
424 void (*hpd_irq_setup)(struct drm_device *dev);
425 /* clock updates for mode set */
426 /* cursor updates */
427 /* render clock increase/decrease */
428 /* display clock increase/decrease */
429 /* pll clock increase/decrease */
430
431 int (*setup_backlight)(struct intel_connector *connector);
432 uint32_t (*get_backlight)(struct intel_connector *connector);
433 void (*set_backlight)(struct intel_connector *connector,
434 uint32_t level);
435 void (*disable_backlight)(struct intel_connector *connector);
436 void (*enable_backlight)(struct intel_connector *connector);
437};
438
439struct intel_uncore_funcs {
440 void (*force_wake_get)(struct drm_i915_private *dev_priv,
441 int fw_engine);
442 void (*force_wake_put)(struct drm_i915_private *dev_priv,
443 int fw_engine);
444
445 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
446 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
447 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
448 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
449
450 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
451 uint8_t val, bool trace);
452 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
453 uint16_t val, bool trace);
454 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
455 uint32_t val, bool trace);
456 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
457 uint64_t val, bool trace);
458};
459
460struct intel_uncore {
461 spinlock_t lock; /** lock is also taken in irq contexts. */
462
463 struct intel_uncore_funcs funcs;
464
465 unsigned fifo_count;
466 unsigned forcewake_count;
467
468 unsigned fw_rendercount;
469 unsigned fw_mediacount;
470
471 struct delayed_work force_wake_work;
472};
473
474#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
475 func(is_mobile) sep \
476 func(is_i85x) sep \
477 func(is_i915g) sep \
478 func(is_i945gm) sep \
479 func(is_g33) sep \
480 func(need_gfx_hws) sep \
481 func(is_g4x) sep \
482 func(is_pineview) sep \
483 func(is_broadwater) sep \
484 func(is_crestline) sep \
485 func(is_ivybridge) sep \
486 func(is_valleyview) sep \
487 func(is_haswell) sep \
488 func(is_preliminary) sep \
489 func(has_fbc) sep \
490 func(has_pipe_cxsr) sep \
491 func(has_hotplug) sep \
492 func(cursor_needs_physical) sep \
493 func(has_overlay) sep \
494 func(overlay_needs_physical) sep \
495 func(supports_tv) sep \
496 func(has_llc) sep \
497 func(has_ddi) sep \
498 func(has_fpga_dbg)
499
500#define DEFINE_FLAG(name) u8 name:1
501#define SEP_SEMICOLON ;
502
503struct intel_device_info {
504 u32 display_mmio_offset;
505 u8 num_pipes:3;
506 u8 gen;
507 u8 ring_mask; /* Rings supported by the HW */
508 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
509};
510
511#undef DEFINE_FLAG
512#undef SEP_SEMICOLON
513
514enum i915_cache_level {
515 I915_CACHE_NONE = 0,
516 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
517 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
518 caches, eg sampler/render caches, and the
519 large Last-Level-Cache. LLC is coherent with
520 the CPU, but L3 is only visible to the GPU. */
521 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
522};
523
524typedef uint32_t gen6_gtt_pte_t;
525
526/**
527 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
528 * VMA's presence cannot be guaranteed before binding, or after unbinding the
529 * object into/from the address space.
530 *
531 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
532 * will always be <= an objects lifetime. So object refcounting should cover us.
533 */
534struct i915_vma {
535 struct drm_mm_node node;
536 struct drm_i915_gem_object *obj;
537 struct i915_address_space *vm;
538
539 /** This object's place on the active/inactive lists */
540 struct list_head mm_list;
541
542 struct list_head vma_link; /* Link in the object's VMA list */
543
544 /** This vma's place in the batchbuffer or on the eviction list */
545 struct list_head exec_list;
546
547 /**
548 * Used for performing relocations during execbuffer insertion.
549 */
550 struct hlist_node exec_node;
551 unsigned long exec_handle;
552 struct drm_i915_gem_exec_object2 *exec_entry;
553
554 /**
555 * How many users have pinned this object in GTT space. The following
556 * users can each hold at most one reference: pwrite/pread, pin_ioctl
557 * (via user_pin_count), execbuffer (objects are not allowed multiple
558 * times for the same batchbuffer), and the framebuffer code. When
559 * switching/pageflipping, the framebuffer code has at most two buffers
560 * pinned per crtc.
561 *
562 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
563 * bits with absolutely no headroom. So use 4 bits. */
564 unsigned int pin_count:4;
565#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
566
567 /** Unmap an object from an address space. This usually consists of
568 * setting the valid PTE entries to a reserved scratch page. */
569 void (*unbind_vma)(struct i915_vma *vma);
570 /* Map an object into an address space with the given cache flags. */
571#define GLOBAL_BIND (1<<0)
572 void (*bind_vma)(struct i915_vma *vma,
573 enum i915_cache_level cache_level,
574 u32 flags);
575};
576
577struct i915_address_space {
578 struct drm_mm mm;
579 struct drm_device *dev;
580 struct list_head global_link;
581 unsigned long start; /* Start offset always 0 for dri2 */
582 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
583
584 struct {
585 dma_addr_t addr;
586 struct page *page;
587 } scratch;
588
589 /**
590 * List of objects currently involved in rendering.
591 *
592 * Includes buffers having the contents of their GPU caches
593 * flushed, not necessarily primitives. last_rendering_seqno
594 * represents when the rendering involved will be completed.
595 *
596 * A reference is held on the buffer while on this list.
597 */
598 struct list_head active_list;
599
600 /**
601 * LRU list of objects which are not in the ringbuffer and
602 * are ready to unbind, but are still in the GTT.
603 *
604 * last_rendering_seqno is 0 while an object is in this list.
605 *
606 * A reference is not held on the buffer while on this list,
607 * as merely being GTT-bound shouldn't prevent its being
608 * freed, and we'll pull it off the list in the free path.
609 */
610 struct list_head inactive_list;
611
612 /* FIXME: Need a more generic return type */
613 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
614 enum i915_cache_level level,
615 bool valid); /* Create a valid PTE */
616 void (*clear_range)(struct i915_address_space *vm,
617 unsigned int first_entry,
618 unsigned int num_entries,
619 bool use_scratch);
620 void (*insert_entries)(struct i915_address_space *vm,
621 struct sg_table *st,
622 unsigned int first_entry,
623 enum i915_cache_level cache_level);
624 void (*cleanup)(struct i915_address_space *vm);
625};
626
627/* The Graphics Translation Table is the way in which GEN hardware translates a
628 * Graphics Virtual Address into a Physical Address. In addition to the normal
629 * collateral associated with any va->pa translations GEN hardware also has a
630 * portion of the GTT which can be mapped by the CPU and remain both coherent
631 * and correct (in cases like swizzling). That region is referred to as GMADR in
632 * the spec.
633 */
634struct i915_gtt {
635 struct i915_address_space base;
636 size_t stolen_size; /* Total size of stolen memory */
637
638 unsigned long mappable_end; /* End offset that we can CPU map */
639 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
640 phys_addr_t mappable_base; /* PA of our GMADR */
641
642 /** "Graphics Stolen Memory" holds the global PTEs */
643 void __iomem *gsm;
644
645 bool do_idle_maps;
646
647 int mtrr;
648
649 /* global gtt ops */
650 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
651 size_t *stolen, phys_addr_t *mappable_base,
652 unsigned long *mappable_end);
653};
654#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
655
656struct i915_hw_ppgtt {
657 struct i915_address_space base;
658 unsigned num_pd_entries;
659 union {
660 struct page **pt_pages;
661 struct page *gen8_pt_pages;
662 };
663 struct page *pd_pages;
664 int num_pd_pages;
665 int num_pt_pages;
666 union {
667 uint32_t pd_offset;
668 dma_addr_t pd_dma_addr[4];
669 };
670 union {
671 dma_addr_t *pt_dma_addr;
672 dma_addr_t *gen8_pt_dma_addr[4];
673 };
674 int (*enable)(struct drm_device *dev);
675};
676
677struct i915_ctx_hang_stats {
678 /* This context had batch pending when hang was declared */
679 unsigned batch_pending;
680
681 /* This context had batch active when hang was declared */
682 unsigned batch_active;
683
684 /* Time when this context was last blamed for a GPU reset */
685 unsigned long guilty_ts;
686
687 /* This context is banned to submit more work */
688 bool banned;
689};
690
691/* This must match up with the value previously used for execbuf2.rsvd1. */
692#define DEFAULT_CONTEXT_ID 0
693struct i915_hw_context {
694 struct kref ref;
695 int id;
696 bool is_initialized;
697 uint8_t remap_slice;
698 struct drm_i915_file_private *file_priv;
699 struct intel_ring_buffer *last_ring;
700 struct drm_i915_gem_object *obj;
701 struct i915_ctx_hang_stats hang_stats;
702
703 struct list_head link;
704};
705
706struct i915_fbc {
707 unsigned long size;
708 unsigned int fb_id;
709 enum plane plane;
710 int y;
711
712 struct drm_mm_node *compressed_fb;
713 struct drm_mm_node *compressed_llb;
714
715 struct intel_fbc_work {
716 struct delayed_work work;
717 struct drm_crtc *crtc;
718 struct drm_framebuffer *fb;
719 int interval;
720 } *fbc_work;
721
722 enum no_fbc_reason {
723 FBC_OK, /* FBC is enabled */
724 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
725 FBC_NO_OUTPUT, /* no outputs enabled to compress */
726 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
727 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
728 FBC_MODE_TOO_LARGE, /* mode too large for compression */
729 FBC_BAD_PLANE, /* fbc not supported on plane */
730 FBC_NOT_TILED, /* buffer not tiled */
731 FBC_MULTIPLE_PIPES, /* more than one pipe active */
732 FBC_MODULE_PARAM,
733 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
734 } no_fbc_reason;
735};
736
737struct i915_psr {
738 bool sink_support;
739 bool source_ok;
740};
741
742enum intel_pch {
743 PCH_NONE = 0, /* No PCH present */
744 PCH_IBX, /* Ibexpeak PCH */
745 PCH_CPT, /* Cougarpoint PCH */
746 PCH_LPT, /* Lynxpoint PCH */
747 PCH_NOP,
748};
749
750enum intel_sbi_destination {
751 SBI_ICLK,
752 SBI_MPHY,
753};
754
755#define QUIRK_PIPEA_FORCE (1<<0)
756#define QUIRK_LVDS_SSC_DISABLE (1<<1)
757#define QUIRK_INVERT_BRIGHTNESS (1<<2)
758
759struct intel_fbdev;
760struct intel_fbc_work;
761
762struct intel_gmbus {
763 struct i2c_adapter adapter;
764 u32 force_bit;
765 u32 reg0;
766 u32 gpio_reg;
767 struct i2c_algo_bit_data bit_algo;
768 struct drm_i915_private *dev_priv;
769};
770
771struct i915_suspend_saved_registers {
772 u8 saveLBB;
773 u32 saveDSPACNTR;
774 u32 saveDSPBCNTR;
775 u32 saveDSPARB;
776 u32 savePIPEACONF;
777 u32 savePIPEBCONF;
778 u32 savePIPEASRC;
779 u32 savePIPEBSRC;
780 u32 saveFPA0;
781 u32 saveFPA1;
782 u32 saveDPLL_A;
783 u32 saveDPLL_A_MD;
784 u32 saveHTOTAL_A;
785 u32 saveHBLANK_A;
786 u32 saveHSYNC_A;
787 u32 saveVTOTAL_A;
788 u32 saveVBLANK_A;
789 u32 saveVSYNC_A;
790 u32 saveBCLRPAT_A;
791 u32 saveTRANSACONF;
792 u32 saveTRANS_HTOTAL_A;
793 u32 saveTRANS_HBLANK_A;
794 u32 saveTRANS_HSYNC_A;
795 u32 saveTRANS_VTOTAL_A;
796 u32 saveTRANS_VBLANK_A;
797 u32 saveTRANS_VSYNC_A;
798 u32 savePIPEASTAT;
799 u32 saveDSPASTRIDE;
800 u32 saveDSPASIZE;
801 u32 saveDSPAPOS;
802 u32 saveDSPAADDR;
803 u32 saveDSPASURF;
804 u32 saveDSPATILEOFF;
805 u32 savePFIT_PGM_RATIOS;
806 u32 saveBLC_HIST_CTL;
807 u32 saveBLC_PWM_CTL;
808 u32 saveBLC_PWM_CTL2;
809 u32 saveBLC_HIST_CTL_B;
810 u32 saveBLC_CPU_PWM_CTL;
811 u32 saveBLC_CPU_PWM_CTL2;
812 u32 saveFPB0;
813 u32 saveFPB1;
814 u32 saveDPLL_B;
815 u32 saveDPLL_B_MD;
816 u32 saveHTOTAL_B;
817 u32 saveHBLANK_B;
818 u32 saveHSYNC_B;
819 u32 saveVTOTAL_B;
820 u32 saveVBLANK_B;
821 u32 saveVSYNC_B;
822 u32 saveBCLRPAT_B;
823 u32 saveTRANSBCONF;
824 u32 saveTRANS_HTOTAL_B;
825 u32 saveTRANS_HBLANK_B;
826 u32 saveTRANS_HSYNC_B;
827 u32 saveTRANS_VTOTAL_B;
828 u32 saveTRANS_VBLANK_B;
829 u32 saveTRANS_VSYNC_B;
830 u32 savePIPEBSTAT;
831 u32 saveDSPBSTRIDE;
832 u32 saveDSPBSIZE;
833 u32 saveDSPBPOS;
834 u32 saveDSPBADDR;
835 u32 saveDSPBSURF;
836 u32 saveDSPBTILEOFF;
837 u32 saveVGA0;
838 u32 saveVGA1;
839 u32 saveVGA_PD;
840 u32 saveVGACNTRL;
841 u32 saveADPA;
842 u32 saveLVDS;
843 u32 savePP_ON_DELAYS;
844 u32 savePP_OFF_DELAYS;
845 u32 saveDVOA;
846 u32 saveDVOB;
847 u32 saveDVOC;
848 u32 savePP_ON;
849 u32 savePP_OFF;
850 u32 savePP_CONTROL;
851 u32 savePP_DIVISOR;
852 u32 savePFIT_CONTROL;
853 u32 save_palette_a[256];
854 u32 save_palette_b[256];
855 u32 saveDPFC_CB_BASE;
856 u32 saveFBC_CFB_BASE;
857 u32 saveFBC_LL_BASE;
858 u32 saveFBC_CONTROL;
859 u32 saveFBC_CONTROL2;
860 u32 saveIER;
861 u32 saveIIR;
862 u32 saveIMR;
863 u32 saveDEIER;
864 u32 saveDEIMR;
865 u32 saveGTIER;
866 u32 saveGTIMR;
867 u32 saveFDI_RXA_IMR;
868 u32 saveFDI_RXB_IMR;
869 u32 saveCACHE_MODE_0;
870 u32 saveMI_ARB_STATE;
871 u32 saveSWF0[16];
872 u32 saveSWF1[16];
873 u32 saveSWF2[3];
874 u8 saveMSR;
875 u8 saveSR[8];
876 u8 saveGR[25];
877 u8 saveAR_INDEX;
878 u8 saveAR[21];
879 u8 saveDACMASK;
880 u8 saveCR[37];
881 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
882 u32 saveCURACNTR;
883 u32 saveCURAPOS;
884 u32 saveCURABASE;
885 u32 saveCURBCNTR;
886 u32 saveCURBPOS;
887 u32 saveCURBBASE;
888 u32 saveCURSIZE;
889 u32 saveDP_B;
890 u32 saveDP_C;
891 u32 saveDP_D;
892 u32 savePIPEA_GMCH_DATA_M;
893 u32 savePIPEB_GMCH_DATA_M;
894 u32 savePIPEA_GMCH_DATA_N;
895 u32 savePIPEB_GMCH_DATA_N;
896 u32 savePIPEA_DP_LINK_M;
897 u32 savePIPEB_DP_LINK_M;
898 u32 savePIPEA_DP_LINK_N;
899 u32 savePIPEB_DP_LINK_N;
900 u32 saveFDI_RXA_CTL;
901 u32 saveFDI_TXA_CTL;
902 u32 saveFDI_RXB_CTL;
903 u32 saveFDI_TXB_CTL;
904 u32 savePFA_CTL_1;
905 u32 savePFB_CTL_1;
906 u32 savePFA_WIN_SZ;
907 u32 savePFB_WIN_SZ;
908 u32 savePFA_WIN_POS;
909 u32 savePFB_WIN_POS;
910 u32 savePCH_DREF_CONTROL;
911 u32 saveDISP_ARB_CTL;
912 u32 savePIPEA_DATA_M1;
913 u32 savePIPEA_DATA_N1;
914 u32 savePIPEA_LINK_M1;
915 u32 savePIPEA_LINK_N1;
916 u32 savePIPEB_DATA_M1;
917 u32 savePIPEB_DATA_N1;
918 u32 savePIPEB_LINK_M1;
919 u32 savePIPEB_LINK_N1;
920 u32 saveMCHBAR_RENDER_STANDBY;
921 u32 savePCH_PORT_HOTPLUG;
922};
923
924struct intel_gen6_power_mgmt {
925 /* work and pm_iir are protected by dev_priv->irq_lock */
926 struct work_struct work;
927 u32 pm_iir;
928
929 /* The below variables an all the rps hw state are protected by
930 * dev->struct mutext. */
931 u8 cur_delay;
932 u8 min_delay;
933 u8 max_delay;
934 u8 rpe_delay;
935 u8 rp1_delay;
936 u8 rp0_delay;
937 u8 hw_max;
938
939 int last_adj;
940 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
941
942 bool enabled;
943 struct delayed_work delayed_resume_work;
944
945 /*
946 * Protects RPS/RC6 register access and PCU communication.
947 * Must be taken after struct_mutex if nested.
948 */
949 struct mutex hw_lock;
950};
951
952/* defined intel_pm.c */
953extern spinlock_t mchdev_lock;
954
955struct intel_ilk_power_mgmt {
956 u8 cur_delay;
957 u8 min_delay;
958 u8 max_delay;
959 u8 fmax;
960 u8 fstart;
961
962 u64 last_count1;
963 unsigned long last_time1;
964 unsigned long chipset_power;
965 u64 last_count2;
966 struct timespec last_time2;
967 unsigned long gfx_power;
968 u8 corr;
969
970 int c_m;
971 int r_t;
972
973 struct drm_i915_gem_object *pwrctx;
974 struct drm_i915_gem_object *renderctx;
975};
976
977/* Power well structure for haswell */
978struct i915_power_well {
979 const char *name;
980 bool always_on;
981 /* power well enable/disable usage count */
982 int count;
983 unsigned long domains;
984 void *data;
985 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
986 bool enable);
987 bool (*is_enabled)(struct drm_device *dev,
988 struct i915_power_well *power_well);
989};
990
991struct i915_power_domains {
992 /*
993 * Power wells needed for initialization at driver init and suspend
994 * time are on. They are kept on until after the first modeset.
995 */
996 bool init_power_on;
997 int power_well_count;
998
999 struct mutex lock;
1000 int domain_use_count[POWER_DOMAIN_NUM];
1001 struct i915_power_well *power_wells;
1002};
1003
1004struct i915_dri1_state {
1005 unsigned allow_batchbuffer : 1;
1006 u32 __iomem *gfx_hws_cpu_addr;
1007
1008 unsigned int cpp;
1009 int back_offset;
1010 int front_offset;
1011 int current_page;
1012 int page_flipping;
1013
1014 uint32_t counter;
1015};
1016
1017struct i915_ums_state {
1018 /**
1019 * Flag if the X Server, and thus DRM, is not currently in
1020 * control of the device.
1021 *
1022 * This is set between LeaveVT and EnterVT. It needs to be
1023 * replaced with a semaphore. It also needs to be
1024 * transitioned away from for kernel modesetting.
1025 */
1026 int mm_suspended;
1027};
1028
1029#define MAX_L3_SLICES 2
1030struct intel_l3_parity {
1031 u32 *remap_info[MAX_L3_SLICES];
1032 struct work_struct error_work;
1033 int which_slice;
1034};
1035
1036struct i915_gem_mm {
1037 /** Memory allocator for GTT stolen memory */
1038 struct drm_mm stolen;
1039 /** List of all objects in gtt_space. Used to restore gtt
1040 * mappings on resume */
1041 struct list_head bound_list;
1042 /**
1043 * List of objects which are not bound to the GTT (thus
1044 * are idle and not used by the GPU) but still have
1045 * (presumably uncached) pages still attached.
1046 */
1047 struct list_head unbound_list;
1048
1049 /** Usable portion of the GTT for GEM */
1050 unsigned long stolen_base; /* limited to low memory (32-bit) */
1051
1052 /** PPGTT used for aliasing the PPGTT with the GTT */
1053 struct i915_hw_ppgtt *aliasing_ppgtt;
1054
1055 struct shrinker inactive_shrinker;
1056 bool shrinker_no_lock_stealing;
1057
1058 /** LRU list of objects with fence regs on them. */
1059 struct list_head fence_list;
1060
1061 /**
1062 * We leave the user IRQ off as much as possible,
1063 * but this means that requests will finish and never
1064 * be retired once the system goes idle. Set a timer to
1065 * fire periodically while the ring is running. When it
1066 * fires, go retire requests.
1067 */
1068 struct delayed_work retire_work;
1069
1070 /**
1071 * When we detect an idle GPU, we want to turn on
1072 * powersaving features. So once we see that there
1073 * are no more requests outstanding and no more
1074 * arrive within a small period of time, we fire
1075 * off the idle_work.
1076 */
1077 struct delayed_work idle_work;
1078
1079 /**
1080 * Are we in a non-interruptible section of code like
1081 * modesetting?
1082 */
1083 bool interruptible;
1084
1085 /** Bit 6 swizzling required for X tiling */
1086 uint32_t bit_6_swizzle_x;
1087 /** Bit 6 swizzling required for Y tiling */
1088 uint32_t bit_6_swizzle_y;
1089
1090 /* storage for physical objects */
1091 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1092
1093 /* accounting, useful for userland debugging */
1094 spinlock_t object_stat_lock;
1095 size_t object_memory;
1096 u32 object_count;
1097};
1098
1099struct drm_i915_error_state_buf {
1100 unsigned bytes;
1101 unsigned size;
1102 int err;
1103 u8 *buf;
1104 loff_t start;
1105 loff_t pos;
1106};
1107
1108struct i915_error_state_file_priv {
1109 struct drm_device *dev;
1110 struct drm_i915_error_state *error;
1111};
1112
1113struct i915_gpu_error {
1114 /* For hangcheck timer */
1115#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1116#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1117 /* Hang gpu twice in this window and your context gets banned */
1118#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1119
1120 struct timer_list hangcheck_timer;
1121
1122 /* For reset and error_state handling. */
1123 spinlock_t lock;
1124 /* Protected by the above dev->gpu_error.lock. */
1125 struct drm_i915_error_state *first_error;
1126 struct work_struct work;
1127
1128
1129 unsigned long missed_irq_rings;
1130
1131 /**
1132 * State variable controlling the reset flow and count
1133 *
1134 * This is a counter which gets incremented when reset is triggered,
1135 * and again when reset has been handled. So odd values (lowest bit set)
1136 * means that reset is in progress and even values that
1137 * (reset_counter >> 1):th reset was successfully completed.
1138 *
1139 * If reset is not completed succesfully, the I915_WEDGE bit is
1140 * set meaning that hardware is terminally sour and there is no
1141 * recovery. All waiters on the reset_queue will be woken when
1142 * that happens.
1143 *
1144 * This counter is used by the wait_seqno code to notice that reset
1145 * event happened and it needs to restart the entire ioctl (since most
1146 * likely the seqno it waited for won't ever signal anytime soon).
1147 *
1148 * This is important for lock-free wait paths, where no contended lock
1149 * naturally enforces the correct ordering between the bail-out of the
1150 * waiter and the gpu reset work code.
1151 */
1152 atomic_t reset_counter;
1153
1154#define I915_RESET_IN_PROGRESS_FLAG 1
1155#define I915_WEDGED (1 << 31)
1156
1157 /**
1158 * Waitqueue to signal when the reset has completed. Used by clients
1159 * that wait for dev_priv->mm.wedged to settle.
1160 */
1161 wait_queue_head_t reset_queue;
1162
1163 /* For gpu hang simulation. */
1164 unsigned int stop_rings;
1165
1166 /* For missed irq/seqno simulation. */
1167 unsigned int test_irq_rings;
1168};
1169
1170enum modeset_restore {
1171 MODESET_ON_LID_OPEN,
1172 MODESET_DONE,
1173 MODESET_SUSPENDED,
1174};
1175
1176struct ddi_vbt_port_info {
1177 uint8_t hdmi_level_shift;
1178
1179 uint8_t supports_dvi:1;
1180 uint8_t supports_hdmi:1;
1181 uint8_t supports_dp:1;
1182};
1183
1184struct intel_vbt_data {
1185 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1186 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1187
1188 /* Feature bits */
1189 unsigned int int_tv_support:1;
1190 unsigned int lvds_dither:1;
1191 unsigned int lvds_vbt:1;
1192 unsigned int int_crt_support:1;
1193 unsigned int lvds_use_ssc:1;
1194 unsigned int display_clock_mode:1;
1195 unsigned int fdi_rx_polarity_inverted:1;
1196 int lvds_ssc_freq;
1197 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1198
1199 /* eDP */
1200 int edp_rate;
1201 int edp_lanes;
1202 int edp_preemphasis;
1203 int edp_vswing;
1204 bool edp_initialized;
1205 bool edp_support;
1206 int edp_bpp;
1207 struct edp_power_seq edp_pps;
1208
1209 /* MIPI DSI */
1210 struct {
1211 u16 panel_id;
1212 } dsi;
1213
1214 int crt_ddc_pin;
1215
1216 int child_dev_num;
1217 union child_device_config *child_dev;
1218
1219 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1220};
1221
1222enum intel_ddb_partitioning {
1223 INTEL_DDB_PART_1_2,
1224 INTEL_DDB_PART_5_6, /* IVB+ */
1225};
1226
1227struct intel_wm_level {
1228 bool enable;
1229 uint32_t pri_val;
1230 uint32_t spr_val;
1231 uint32_t cur_val;
1232 uint32_t fbc_val;
1233};
1234
1235struct hsw_wm_values {
1236 uint32_t wm_pipe[3];
1237 uint32_t wm_lp[3];
1238 uint32_t wm_lp_spr[3];
1239 uint32_t wm_linetime[3];
1240 bool enable_fbc_wm;
1241 enum intel_ddb_partitioning partitioning;
1242};
1243
1244/*
1245 * This struct tracks the state needed for the Package C8+ feature.
1246 *
1247 * Package states C8 and deeper are really deep PC states that can only be
1248 * reached when all the devices on the system allow it, so even if the graphics
1249 * device allows PC8+, it doesn't mean the system will actually get to these
1250 * states.
1251 *
1252 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1253 * is disabled and the GPU is idle. When these conditions are met, we manually
1254 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1255 * refclk to Fclk.
1256 *
1257 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1258 * the state of some registers, so when we come back from PC8+ we need to
1259 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1260 * need to take care of the registers kept by RC6.
1261 *
1262 * The interrupt disabling is part of the requirements. We can only leave the
1263 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1264 * can lock the machine.
1265 *
1266 * Ideally every piece of our code that needs PC8+ disabled would call
1267 * hsw_disable_package_c8, which would increment disable_count and prevent the
1268 * system from reaching PC8+. But we don't have a symmetric way to do this for
1269 * everything, so we have the requirements_met and gpu_idle variables. When we
1270 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1271 * increase it in the opposite case. The requirements_met variable is true when
1272 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1273 * variable is true when the GPU is idle.
1274 *
1275 * In addition to everything, we only actually enable PC8+ if disable_count
1276 * stays at zero for at least some seconds. This is implemented with the
1277 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1278 * consecutive times when all screens are disabled and some background app
1279 * queries the state of our connectors, or we have some application constantly
1280 * waking up to use the GPU. Only after the enable_work function actually
1281 * enables PC8+ the "enable" variable will become true, which means that it can
1282 * be false even if disable_count is 0.
1283 *
1284 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1285 * goes back to false exactly before we reenable the IRQs. We use this variable
1286 * to check if someone is trying to enable/disable IRQs while they're supposed
1287 * to be disabled. This shouldn't happen and we'll print some error messages in
1288 * case it happens, but if it actually happens we'll also update the variables
1289 * inside struct regsave so when we restore the IRQs they will contain the
1290 * latest expected values.
1291 *
1292 * For more, read "Display Sequences for Package C8" on our documentation.
1293 */
1294struct i915_package_c8 {
1295 bool requirements_met;
1296 bool gpu_idle;
1297 bool irqs_disabled;
1298 /* Only true after the delayed work task actually enables it. */
1299 bool enabled;
1300 int disable_count;
1301 struct mutex lock;
1302 struct delayed_work enable_work;
1303
1304 struct {
1305 uint32_t deimr;
1306 uint32_t sdeimr;
1307 uint32_t gtimr;
1308 uint32_t gtier;
1309 uint32_t gen6_pmimr;
1310 } regsave;
1311};
1312
1313enum intel_pipe_crc_source {
1314 INTEL_PIPE_CRC_SOURCE_NONE,
1315 INTEL_PIPE_CRC_SOURCE_PLANE1,
1316 INTEL_PIPE_CRC_SOURCE_PLANE2,
1317 INTEL_PIPE_CRC_SOURCE_PF,
1318 INTEL_PIPE_CRC_SOURCE_PIPE,
1319 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1320 INTEL_PIPE_CRC_SOURCE_TV,
1321 INTEL_PIPE_CRC_SOURCE_DP_B,
1322 INTEL_PIPE_CRC_SOURCE_DP_C,
1323 INTEL_PIPE_CRC_SOURCE_DP_D,
1324 INTEL_PIPE_CRC_SOURCE_AUTO,
1325 INTEL_PIPE_CRC_SOURCE_MAX,
1326};
1327
1328struct intel_pipe_crc_entry {
1329 uint32_t frame;
1330 uint32_t crc[5];
1331};
1332
1333#define INTEL_PIPE_CRC_ENTRIES_NR 128
1334struct intel_pipe_crc {
1335 spinlock_t lock;
1336 bool opened; /* exclusive access to the result file */
1337 struct intel_pipe_crc_entry *entries;
1338 enum intel_pipe_crc_source source;
1339 int head, tail;
1340 wait_queue_head_t wq;
1341};
1342
1343typedef struct drm_i915_private {
1344 struct drm_device *dev;
1345 struct kmem_cache *slab;
1346
1347 const struct intel_device_info *info;
1348
1349 int relative_constants_mode;
1350
1351 void __iomem *regs;
1352
1353 struct intel_uncore uncore;
1354
1355 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1356
1357
1358 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1359 * controller on different i2c buses. */
1360 struct mutex gmbus_mutex;
1361
1362 /**
1363 * Base address of the gmbus and gpio block.
1364 */
1365 uint32_t gpio_mmio_base;
1366
1367 wait_queue_head_t gmbus_wait_queue;
1368
1369 struct pci_dev *bridge_dev;
1370 struct intel_ring_buffer ring[I915_NUM_RINGS];
1371 uint32_t last_seqno, next_seqno;
1372
1373 drm_dma_handle_t *status_page_dmah;
1374 struct resource mch_res;
1375
1376 atomic_t irq_received;
1377
1378 /* protects the irq masks */
1379 spinlock_t irq_lock;
1380
1381 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1382 struct pm_qos_request pm_qos;
1383
1384 /* DPIO indirect register protection */
1385 struct mutex dpio_lock;
1386
1387 /** Cached value of IMR to avoid reads in updating the bitfield */
1388 union {
1389 u32 irq_mask;
1390 u32 de_irq_mask[I915_MAX_PIPES];
1391 };
1392 u32 gt_irq_mask;
1393 u32 pm_irq_mask;
1394
1395 struct work_struct hotplug_work;
1396 bool enable_hotplug_processing;
1397 struct {
1398 unsigned long hpd_last_jiffies;
1399 int hpd_cnt;
1400 enum {
1401 HPD_ENABLED = 0,
1402 HPD_DISABLED = 1,
1403 HPD_MARK_DISABLED = 2
1404 } hpd_mark;
1405 } hpd_stats[HPD_NUM_PINS];
1406 u32 hpd_event_bits;
1407 struct timer_list hotplug_reenable_timer;
1408
1409 int num_plane;
1410
1411 struct i915_fbc fbc;
1412 struct intel_opregion opregion;
1413 struct intel_vbt_data vbt;
1414
1415 /* overlay */
1416 struct intel_overlay *overlay;
1417 unsigned int sprite_scaling_enabled;
1418
1419 /* backlight registers and fields in struct intel_panel */
1420 spinlock_t backlight_lock;
1421
1422 /* LVDS info */
1423 bool no_aux_handshake;
1424
1425 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1426 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1427 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1428
1429 unsigned int fsb_freq, mem_freq, is_ddr3;
1430
1431 /**
1432 * wq - Driver workqueue for GEM.
1433 *
1434 * NOTE: Work items scheduled here are not allowed to grab any modeset
1435 * locks, for otherwise the flushing done in the pageflip code will
1436 * result in deadlocks.
1437 */
1438 struct workqueue_struct *wq;
1439
1440 /* Display functions */
1441 struct drm_i915_display_funcs display;
1442
1443 /* PCH chipset type */
1444 enum intel_pch pch_type;
1445 unsigned short pch_id;
1446
1447 unsigned long quirks;
1448
1449 enum modeset_restore modeset_restore;
1450 struct mutex modeset_restore_lock;
1451
1452 struct list_head vm_list; /* Global list of all address spaces */
1453 struct i915_gtt gtt; /* VMA representing the global address space */
1454
1455 struct i915_gem_mm mm;
1456
1457 /* Kernel Modesetting */
1458
1459 struct sdvo_device_mapping sdvo_mappings[2];
1460
1461 struct drm_crtc *plane_to_crtc_mapping[3];
1462 struct drm_crtc *pipe_to_crtc_mapping[3];
1463 wait_queue_head_t pending_flip_queue;
1464
1465#ifdef CONFIG_DEBUG_FS
1466 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1467#endif
1468
1469 int num_shared_dpll;
1470 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1471 struct intel_ddi_plls ddi_plls;
1472 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1473
1474 /* Reclocking support */
1475 bool render_reclock_avail;
1476 bool lvds_downclock_avail;
1477 /* indicates the reduced downclock for LVDS*/
1478 int lvds_downclock;
1479 u16 orig_clock;
1480
1481 bool mchbar_need_disable;
1482
1483 struct intel_l3_parity l3_parity;
1484
1485 /* Cannot be determined by PCIID. You must always read a register. */
1486 size_t ellc_size;
1487
1488 /* gen6+ rps state */
1489 struct intel_gen6_power_mgmt rps;
1490
1491 /* ilk-only ips/rps state. Everything in here is protected by the global
1492 * mchdev_lock in intel_pm.c */
1493 struct intel_ilk_power_mgmt ips;
1494
1495 struct i915_power_domains power_domains;
1496
1497 struct i915_psr psr;
1498
1499 struct i915_gpu_error gpu_error;
1500
1501 struct drm_i915_gem_object *vlv_pctx;
1502
1503#ifdef CONFIG_DRM_I915_FBDEV
1504 /* list of fbdev register on this device */
1505 struct intel_fbdev *fbdev;
1506#endif
1507
1508 /*
1509 * The console may be contended at resume, but we don't
1510 * want it to block on it.
1511 */
1512 struct work_struct console_resume_work;
1513
1514 struct drm_property *broadcast_rgb_property;
1515 struct drm_property *force_audio_property;
1516
1517 uint32_t hw_context_size;
1518 struct list_head context_list;
1519
1520 u32 fdi_rx_config;
1521
1522 struct i915_suspend_saved_registers regfile;
1523
1524 struct {
1525 /*
1526 * Raw watermark latency values:
1527 * in 0.1us units for WM0,
1528 * in 0.5us units for WM1+.
1529 */
1530 /* primary */
1531 uint16_t pri_latency[5];
1532 /* sprite */
1533 uint16_t spr_latency[5];
1534 /* cursor */
1535 uint16_t cur_latency[5];
1536
1537 /* current hardware state */
1538 struct hsw_wm_values hw;
1539 } wm;
1540
1541 struct i915_package_c8 pc8;
1542
1543 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1544 * here! */
1545 struct i915_dri1_state dri1;
1546 /* Old ums support infrastructure, same warning applies. */
1547 struct i915_ums_state ums;
1548} drm_i915_private_t;
1549
1550static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1551{
1552 return dev->dev_private;
1553}
1554
1555/* Iterate over initialised rings */
1556#define for_each_ring(ring__, dev_priv__, i__) \
1557 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1558 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1559
1560enum hdmi_force_audio {
1561 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1562 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1563 HDMI_AUDIO_AUTO, /* trust EDID */
1564 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1565};
1566
1567#define I915_GTT_OFFSET_NONE ((u32)-1)
1568
1569struct drm_i915_gem_object_ops {
1570 /* Interface between the GEM object and its backing storage.
1571 * get_pages() is called once prior to the use of the associated set
1572 * of pages before to binding them into the GTT, and put_pages() is
1573 * called after we no longer need them. As we expect there to be
1574 * associated cost with migrating pages between the backing storage
1575 * and making them available for the GPU (e.g. clflush), we may hold
1576 * onto the pages after they are no longer referenced by the GPU
1577 * in case they may be used again shortly (for example migrating the
1578 * pages to a different memory domain within the GTT). put_pages()
1579 * will therefore most likely be called when the object itself is
1580 * being released or under memory pressure (where we attempt to
1581 * reap pages for the shrinker).
1582 */
1583 int (*get_pages)(struct drm_i915_gem_object *);
1584 void (*put_pages)(struct drm_i915_gem_object *);
1585};
1586
1587struct drm_i915_gem_object {
1588 struct drm_gem_object base;
1589
1590 const struct drm_i915_gem_object_ops *ops;
1591
1592 /** List of VMAs backed by this object */
1593 struct list_head vma_list;
1594
1595 /** Stolen memory for this object, instead of being backed by shmem. */
1596 struct drm_mm_node *stolen;
1597 struct list_head global_list;
1598
1599 struct list_head ring_list;
1600 /** Used in execbuf to temporarily hold a ref */
1601 struct list_head obj_exec_link;
1602
1603 /**
1604 * This is set if the object is on the active lists (has pending
1605 * rendering and so a non-zero seqno), and is not set if it i s on
1606 * inactive (ready to be unbound) list.
1607 */
1608 unsigned int active:1;
1609
1610 /**
1611 * This is set if the object has been written to since last bound
1612 * to the GTT
1613 */
1614 unsigned int dirty:1;
1615
1616 /**
1617 * Fence register bits (if any) for this object. Will be set
1618 * as needed when mapped into the GTT.
1619 * Protected by dev->struct_mutex.
1620 */
1621 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1622
1623 /**
1624 * Advice: are the backing pages purgeable?
1625 */
1626 unsigned int madv:2;
1627
1628 /**
1629 * Current tiling mode for the object.
1630 */
1631 unsigned int tiling_mode:2;
1632 /**
1633 * Whether the tiling parameters for the currently associated fence
1634 * register have changed. Note that for the purposes of tracking
1635 * tiling changes we also treat the unfenced register, the register
1636 * slot that the object occupies whilst it executes a fenced
1637 * command (such as BLT on gen2/3), as a "fence".
1638 */
1639 unsigned int fence_dirty:1;
1640
1641 /**
1642 * Is the object at the current location in the gtt mappable and
1643 * fenceable? Used to avoid costly recalculations.
1644 */
1645 unsigned int map_and_fenceable:1;
1646
1647 /**
1648 * Whether the current gtt mapping needs to be mappable (and isn't just
1649 * mappable by accident). Track pin and fault separate for a more
1650 * accurate mappable working set.
1651 */
1652 unsigned int fault_mappable:1;
1653 unsigned int pin_mappable:1;
1654 unsigned int pin_display:1;
1655
1656 /*
1657 * Is the GPU currently using a fence to access this buffer,
1658 */
1659 unsigned int pending_fenced_gpu_access:1;
1660 unsigned int fenced_gpu_access:1;
1661
1662 unsigned int cache_level:3;
1663
1664 unsigned int has_aliasing_ppgtt_mapping:1;
1665 unsigned int has_global_gtt_mapping:1;
1666 unsigned int has_dma_mapping:1;
1667
1668 struct sg_table *pages;
1669 int pages_pin_count;
1670
1671 /* prime dma-buf support */
1672 void *dma_buf_vmapping;
1673 int vmapping_count;
1674
1675 struct intel_ring_buffer *ring;
1676
1677 /** Breadcrumb of last rendering to the buffer. */
1678 uint32_t last_read_seqno;
1679 uint32_t last_write_seqno;
1680 /** Breadcrumb of last fenced GPU access to the buffer. */
1681 uint32_t last_fenced_seqno;
1682
1683 /** Current tiling stride for the object, if it's tiled. */
1684 uint32_t stride;
1685
1686 /** References from framebuffers, locks out tiling changes. */
1687 unsigned long framebuffer_references;
1688
1689 /** Record of address bit 17 of each page at last unbind. */
1690 unsigned long *bit_17;
1691
1692 /** User space pin count and filp owning the pin */
1693 unsigned long user_pin_count;
1694 struct drm_file *pin_filp;
1695
1696 /** for phy allocated objects */
1697 struct drm_i915_gem_phys_object *phys_obj;
1698};
1699#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1700
1701#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1702
1703/**
1704 * Request queue structure.
1705 *
1706 * The request queue allows us to note sequence numbers that have been emitted
1707 * and may be associated with active buffers to be retired.
1708 *
1709 * By keeping this list, we can avoid having to do questionable
1710 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1711 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1712 */
1713struct drm_i915_gem_request {
1714 /** On Which ring this request was generated */
1715 struct intel_ring_buffer *ring;
1716
1717 /** GEM sequence number associated with this request. */
1718 uint32_t seqno;
1719
1720 /** Position in the ringbuffer of the start of the request */
1721 u32 head;
1722
1723 /** Position in the ringbuffer of the end of the request */
1724 u32 tail;
1725
1726 /** Context related to this request */
1727 struct i915_hw_context *ctx;
1728
1729 /** Batch buffer related to this request if any */
1730 struct drm_i915_gem_object *batch_obj;
1731
1732 /** Time at which this request was emitted, in jiffies. */
1733 unsigned long emitted_jiffies;
1734
1735 /** global list entry for this request */
1736 struct list_head list;
1737
1738 struct drm_i915_file_private *file_priv;
1739 /** file_priv list entry for this request */
1740 struct list_head client_list;
1741};
1742
1743struct drm_i915_file_private {
1744 struct drm_i915_private *dev_priv;
1745
1746 struct {
1747 spinlock_t lock;
1748 struct list_head request_list;
1749 struct delayed_work idle_work;
1750 } mm;
1751 struct idr context_idr;
1752
1753 struct i915_ctx_hang_stats hang_stats;
1754 atomic_t rps_wait_boost;
1755};
1756
1757#define INTEL_INFO(dev) (to_i915(dev)->info)
1758
1759#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1760#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
1761#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1762#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
1763#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1764#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1765#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
1766#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1767#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1768#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1769#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
1770#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1771#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1772#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
1773#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1774#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1775#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
1776#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1777#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1778 (dev)->pdev->device == 0x0152 || \
1779 (dev)->pdev->device == 0x015a)
1780#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1781 (dev)->pdev->device == 0x0106 || \
1782 (dev)->pdev->device == 0x010A)
1783#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1784#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1785#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
1786#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1787#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1788 ((dev)->pdev->device & 0xFF00) == 0x0C00)
1789#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1790 (((dev)->pdev->device & 0xf) == 0x2 || \
1791 ((dev)->pdev->device & 0xf) == 0x6 || \
1792 ((dev)->pdev->device & 0xf) == 0xe))
1793#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
1794 ((dev)->pdev->device & 0xFF00) == 0x0A00)
1795#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
1796#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1797 ((dev)->pdev->device & 0x00F0) == 0x0020)
1798#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1799
1800/*
1801 * The genX designation typically refers to the render engine, so render
1802 * capability related checks should use IS_GEN, while display and other checks
1803 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1804 * chips, etc.).
1805 */
1806#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1807#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1808#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1809#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1810#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1811#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1812#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
1813
1814#define RENDER_RING (1<<RCS)
1815#define BSD_RING (1<<VCS)
1816#define BLT_RING (1<<BCS)
1817#define VEBOX_RING (1<<VECS)
1818#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1819#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1820#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1821#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1822#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1823#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1824
1825#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1826#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1827
1828#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1829#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1830
1831/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1832#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1833
1834/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1835 * rows, which changed the alignment requirements and fence programming.
1836 */
1837#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1838 IS_I915GM(dev)))
1839#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1840#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1841#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1842#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1843#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1844
1845#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1846#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1847#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1848
1849#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
1850
1851#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
1852#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
1853#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
1854#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
1855
1856#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1857#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1858#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1859#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1860#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1861#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1862
1863#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1864#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1865#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1866#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1867#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1868#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1869
1870/* DPF == dynamic parity feature */
1871#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1872#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
1873
1874#define GT_FREQUENCY_MULTIPLIER 50
1875
1876#include "i915_trace.h"
1877
1878extern const struct drm_ioctl_desc i915_ioctls[];
1879extern int i915_max_ioctl;
1880extern unsigned int i915_fbpercrtc __always_unused;
1881extern int i915_panel_ignore_lid __read_mostly;
1882extern unsigned int i915_powersave __read_mostly;
1883extern int i915_semaphores __read_mostly;
1884extern unsigned int i915_lvds_downclock __read_mostly;
1885extern int i915_lvds_channel_mode __read_mostly;
1886extern int i915_panel_use_ssc __read_mostly;
1887extern int i915_vbt_sdvo_panel_type __read_mostly;
1888extern int i915_enable_rc6 __read_mostly;
1889extern int i915_enable_fbc __read_mostly;
1890extern bool i915_enable_hangcheck __read_mostly;
1891extern int i915_enable_ppgtt __read_mostly;
1892extern int i915_enable_psr __read_mostly;
1893extern unsigned int i915_preliminary_hw_support __read_mostly;
1894extern int i915_disable_power_well __read_mostly;
1895extern int i915_enable_ips __read_mostly;
1896extern bool i915_fastboot __read_mostly;
1897extern int i915_enable_pc8 __read_mostly;
1898extern int i915_pc8_timeout __read_mostly;
1899extern bool i915_prefault_disable __read_mostly;
1900
1901extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1902extern int i915_resume(struct drm_device *dev);
1903extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1904extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1905
1906 /* i915_dma.c */
1907void i915_update_dri1_breadcrumb(struct drm_device *dev);
1908extern void i915_kernel_lost_context(struct drm_device * dev);
1909extern int i915_driver_load(struct drm_device *, unsigned long flags);
1910extern int i915_driver_unload(struct drm_device *);
1911extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1912extern void i915_driver_lastclose(struct drm_device * dev);
1913extern void i915_driver_preclose(struct drm_device *dev,
1914 struct drm_file *file_priv);
1915extern void i915_driver_postclose(struct drm_device *dev,
1916 struct drm_file *file_priv);
1917extern int i915_driver_device_is_agp(struct drm_device * dev);
1918#ifdef CONFIG_COMPAT
1919extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1920 unsigned long arg);
1921#endif
1922extern int i915_emit_box(struct drm_device *dev,
1923 struct drm_clip_rect *box,
1924 int DR1, int DR4);
1925extern int intel_gpu_reset(struct drm_device *dev);
1926extern int i915_reset(struct drm_device *dev);
1927extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1928extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1929extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1930extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1931
1932extern void intel_console_resume(struct work_struct *work);
1933
1934/* i915_irq.c */
1935void i915_queue_hangcheck(struct drm_device *dev);
1936void i915_handle_error(struct drm_device *dev, bool wedged);
1937
1938extern void intel_irq_init(struct drm_device *dev);
1939extern void intel_pm_init(struct drm_device *dev);
1940extern void intel_hpd_init(struct drm_device *dev);
1941extern void intel_pm_init(struct drm_device *dev);
1942
1943extern void intel_uncore_sanitize(struct drm_device *dev);
1944extern void intel_uncore_early_sanitize(struct drm_device *dev);
1945extern void intel_uncore_init(struct drm_device *dev);
1946extern void intel_uncore_check_errors(struct drm_device *dev);
1947extern void intel_uncore_fini(struct drm_device *dev);
1948
1949void
1950i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
1951
1952void
1953i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
1954
1955/* i915_gem.c */
1956int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1957 struct drm_file *file_priv);
1958int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1959 struct drm_file *file_priv);
1960int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1961 struct drm_file *file_priv);
1962int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1963 struct drm_file *file_priv);
1964int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1965 struct drm_file *file_priv);
1966int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1967 struct drm_file *file_priv);
1968int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1969 struct drm_file *file_priv);
1970int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1971 struct drm_file *file_priv);
1972int i915_gem_execbuffer(struct drm_device *dev, void *data,
1973 struct drm_file *file_priv);
1974int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1975 struct drm_file *file_priv);
1976int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1977 struct drm_file *file_priv);
1978int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1979 struct drm_file *file_priv);
1980int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1981 struct drm_file *file_priv);
1982int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1983 struct drm_file *file);
1984int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1985 struct drm_file *file);
1986int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1987 struct drm_file *file_priv);
1988int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1989 struct drm_file *file_priv);
1990int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1991 struct drm_file *file_priv);
1992int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1993 struct drm_file *file_priv);
1994int i915_gem_set_tiling(struct drm_device *dev, void *data,
1995 struct drm_file *file_priv);
1996int i915_gem_get_tiling(struct drm_device *dev, void *data,
1997 struct drm_file *file_priv);
1998int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1999 struct drm_file *file_priv);
2000int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2001 struct drm_file *file_priv);
2002void i915_gem_load(struct drm_device *dev);
2003void *i915_gem_object_alloc(struct drm_device *dev);
2004void i915_gem_object_free(struct drm_i915_gem_object *obj);
2005void i915_gem_object_init(struct drm_i915_gem_object *obj,
2006 const struct drm_i915_gem_object_ops *ops);
2007struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2008 size_t size);
2009void i915_gem_free_object(struct drm_gem_object *obj);
2010void i915_gem_vma_destroy(struct i915_vma *vma);
2011
2012int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
2013 struct i915_address_space *vm,
2014 uint32_t alignment,
2015 bool map_and_fenceable,
2016 bool nonblocking);
2017void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2018int __must_check i915_vma_unbind(struct i915_vma *vma);
2019int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
2020int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2021void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2022void i915_gem_lastclose(struct drm_device *dev);
2023
2024int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2025static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2026{
2027 struct sg_page_iter sg_iter;
2028
2029 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2030 return sg_page_iter_page(&sg_iter);
2031
2032 return NULL;
2033}
2034static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2035{
2036 BUG_ON(obj->pages == NULL);
2037 obj->pages_pin_count++;
2038}
2039static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2040{
2041 BUG_ON(obj->pages_pin_count == 0);
2042 obj->pages_pin_count--;
2043}
2044
2045int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2046int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2047 struct intel_ring_buffer *to);
2048void i915_vma_move_to_active(struct i915_vma *vma,
2049 struct intel_ring_buffer *ring);
2050int i915_gem_dumb_create(struct drm_file *file_priv,
2051 struct drm_device *dev,
2052 struct drm_mode_create_dumb *args);
2053int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2054 uint32_t handle, uint64_t *offset);
2055/**
2056 * Returns true if seq1 is later than seq2.
2057 */
2058static inline bool
2059i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2060{
2061 return (int32_t)(seq1 - seq2) >= 0;
2062}
2063
2064int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2065int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2066int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2067int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2068
2069static inline bool
2070i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2071{
2072 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2073 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2074 dev_priv->fence_regs[obj->fence_reg].pin_count++;
2075 return true;
2076 } else
2077 return false;
2078}
2079
2080static inline void
2081i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2082{
2083 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2084 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2085 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
2086 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2087 }
2088}
2089
2090bool i915_gem_retire_requests(struct drm_device *dev);
2091void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
2092int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2093 bool interruptible);
2094static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2095{
2096 return unlikely(atomic_read(&error->reset_counter)
2097 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2098}
2099
2100static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2101{
2102 return atomic_read(&error->reset_counter) & I915_WEDGED;
2103}
2104
2105static inline u32 i915_reset_count(struct i915_gpu_error *error)
2106{
2107 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2108}
2109
2110void i915_gem_reset(struct drm_device *dev);
2111bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2112int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2113int __must_check i915_gem_init(struct drm_device *dev);
2114int __must_check i915_gem_init_hw(struct drm_device *dev);
2115int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
2116void i915_gem_init_swizzling(struct drm_device *dev);
2117void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2118int __must_check i915_gpu_idle(struct drm_device *dev);
2119int __must_check i915_gem_suspend(struct drm_device *dev);
2120int __i915_add_request(struct intel_ring_buffer *ring,
2121 struct drm_file *file,
2122 struct drm_i915_gem_object *batch_obj,
2123 u32 *seqno);
2124#define i915_add_request(ring, seqno) \
2125 __i915_add_request(ring, NULL, NULL, seqno)
2126int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2127 uint32_t seqno);
2128int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2129int __must_check
2130i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2131 bool write);
2132int __must_check
2133i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2134int __must_check
2135i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2136 u32 alignment,
2137 struct intel_ring_buffer *pipelined);
2138void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2139int i915_gem_attach_phys_object(struct drm_device *dev,
2140 struct drm_i915_gem_object *obj,
2141 int id,
2142 int align);
2143void i915_gem_detach_phys_object(struct drm_device *dev,
2144 struct drm_i915_gem_object *obj);
2145void i915_gem_free_all_phys_object(struct drm_device *dev);
2146int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2147void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2148
2149uint32_t
2150i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2151uint32_t
2152i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2153 int tiling_mode, bool fenced);
2154
2155int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2156 enum i915_cache_level cache_level);
2157
2158struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2159 struct dma_buf *dma_buf);
2160
2161struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2162 struct drm_gem_object *gem_obj, int flags);
2163
2164void i915_gem_restore_fences(struct drm_device *dev);
2165
2166unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2167 struct i915_address_space *vm);
2168bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2169bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2170 struct i915_address_space *vm);
2171unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2172 struct i915_address_space *vm);
2173struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2174 struct i915_address_space *vm);
2175struct i915_vma *
2176i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2177 struct i915_address_space *vm);
2178
2179struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2180static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2181 struct i915_vma *vma;
2182 list_for_each_entry(vma, &obj->vma_list, vma_link)
2183 if (vma->pin_count > 0)
2184 return true;
2185 return false;
2186}
2187
2188/* Some GGTT VM helpers */
2189#define obj_to_ggtt(obj) \
2190 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2191static inline bool i915_is_ggtt(struct i915_address_space *vm)
2192{
2193 struct i915_address_space *ggtt =
2194 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2195 return vm == ggtt;
2196}
2197
2198static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2199{
2200 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2201}
2202
2203static inline unsigned long
2204i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2205{
2206 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2207}
2208
2209static inline unsigned long
2210i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2211{
2212 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2213}
2214
2215static inline int __must_check
2216i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2217 uint32_t alignment,
2218 bool map_and_fenceable,
2219 bool nonblocking)
2220{
2221 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2222 map_and_fenceable, nonblocking);
2223}
2224
2225/* i915_gem_context.c */
2226int __must_check i915_gem_context_init(struct drm_device *dev);
2227void i915_gem_context_fini(struct drm_device *dev);
2228void i915_gem_context_reset(struct drm_device *dev);
2229int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2230int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2231void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2232int i915_switch_context(struct intel_ring_buffer *ring,
2233 struct drm_file *file, int to_id);
2234void i915_gem_context_free(struct kref *ctx_ref);
2235static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2236{
2237 kref_get(&ctx->ref);
2238}
2239
2240static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2241{
2242 kref_put(&ctx->ref, i915_gem_context_free);
2243}
2244
2245struct i915_ctx_hang_stats * __must_check
2246i915_gem_context_get_hang_stats(struct drm_device *dev,
2247 struct drm_file *file,
2248 u32 id);
2249int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2250 struct drm_file *file);
2251int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2252 struct drm_file *file);
2253
2254/* i915_gem_gtt.c */
2255void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
2256void i915_check_and_clear_faults(struct drm_device *dev);
2257void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2258void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2259int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2260void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2261void i915_gem_init_global_gtt(struct drm_device *dev);
2262void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2263 unsigned long mappable_end, unsigned long end);
2264int i915_gem_gtt_init(struct drm_device *dev);
2265static inline void i915_gem_chipset_flush(struct drm_device *dev)
2266{
2267 if (INTEL_INFO(dev)->gen < 6)
2268 intel_gtt_chipset_flush();
2269}
2270
2271
2272/* i915_gem_evict.c */
2273int __must_check i915_gem_evict_something(struct drm_device *dev,
2274 struct i915_address_space *vm,
2275 int min_size,
2276 unsigned alignment,
2277 unsigned cache_level,
2278 bool mappable,
2279 bool nonblock);
2280int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2281int i915_gem_evict_everything(struct drm_device *dev);
2282
2283/* i915_gem_stolen.c */
2284int i915_gem_init_stolen(struct drm_device *dev);
2285int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2286void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2287void i915_gem_cleanup_stolen(struct drm_device *dev);
2288struct drm_i915_gem_object *
2289i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2290struct drm_i915_gem_object *
2291i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2292 u32 stolen_offset,
2293 u32 gtt_offset,
2294 u32 size);
2295void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2296
2297/* i915_gem_tiling.c */
2298static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2299{
2300 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2301
2302 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2303 obj->tiling_mode != I915_TILING_NONE;
2304}
2305
2306void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2307void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2308void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2309
2310/* i915_gem_debug.c */
2311#if WATCH_LISTS
2312int i915_verify_lists(struct drm_device *dev);
2313#else
2314#define i915_verify_lists(dev) 0
2315#endif
2316
2317/* i915_debugfs.c */
2318int i915_debugfs_init(struct drm_minor *minor);
2319void i915_debugfs_cleanup(struct drm_minor *minor);
2320#ifdef CONFIG_DEBUG_FS
2321void intel_display_crc_init(struct drm_device *dev);
2322#else
2323static inline void intel_display_crc_init(struct drm_device *dev) {}
2324#endif
2325
2326/* i915_gpu_error.c */
2327__printf(2, 3)
2328void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2329int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2330 const struct i915_error_state_file_priv *error);
2331int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2332 size_t count, loff_t pos);
2333static inline void i915_error_state_buf_release(
2334 struct drm_i915_error_state_buf *eb)
2335{
2336 kfree(eb->buf);
2337}
2338void i915_capture_error_state(struct drm_device *dev);
2339void i915_error_state_get(struct drm_device *dev,
2340 struct i915_error_state_file_priv *error_priv);
2341void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2342void i915_destroy_error_state(struct drm_device *dev);
2343
2344void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2345const char *i915_cache_level_str(int type);
2346
2347/* i915_suspend.c */
2348extern int i915_save_state(struct drm_device *dev);
2349extern int i915_restore_state(struct drm_device *dev);
2350
2351/* i915_ums.c */
2352void i915_save_display_reg(struct drm_device *dev);
2353void i915_restore_display_reg(struct drm_device *dev);
2354
2355/* i915_sysfs.c */
2356void i915_setup_sysfs(struct drm_device *dev_priv);
2357void i915_teardown_sysfs(struct drm_device *dev_priv);
2358
2359/* intel_i2c.c */
2360extern int intel_setup_gmbus(struct drm_device *dev);
2361extern void intel_teardown_gmbus(struct drm_device *dev);
2362static inline bool intel_gmbus_is_port_valid(unsigned port)
2363{
2364 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2365}
2366
2367extern struct i2c_adapter *intel_gmbus_get_adapter(
2368 struct drm_i915_private *dev_priv, unsigned port);
2369extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2370extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2371static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2372{
2373 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2374}
2375extern void intel_i2c_reset(struct drm_device *dev);
2376
2377/* intel_opregion.c */
2378struct intel_encoder;
2379extern int intel_opregion_setup(struct drm_device *dev);
2380#ifdef CONFIG_ACPI
2381extern void intel_opregion_init(struct drm_device *dev);
2382extern void intel_opregion_fini(struct drm_device *dev);
2383extern void intel_opregion_asle_intr(struct drm_device *dev);
2384extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2385 bool enable);
2386extern int intel_opregion_notify_adapter(struct drm_device *dev,
2387 pci_power_t state);
2388#else
2389static inline void intel_opregion_init(struct drm_device *dev) { return; }
2390static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2391static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2392static inline int
2393intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2394{
2395 return 0;
2396}
2397static inline int
2398intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2399{
2400 return 0;
2401}
2402#endif
2403
2404/* intel_acpi.c */
2405#ifdef CONFIG_ACPI
2406extern void intel_register_dsm_handler(void);
2407extern void intel_unregister_dsm_handler(void);
2408#else
2409static inline void intel_register_dsm_handler(void) { return; }
2410static inline void intel_unregister_dsm_handler(void) { return; }
2411#endif /* CONFIG_ACPI */
2412
2413/* modesetting */
2414extern void intel_modeset_init_hw(struct drm_device *dev);
2415extern void intel_modeset_suspend_hw(struct drm_device *dev);
2416extern void intel_modeset_init(struct drm_device *dev);
2417extern void intel_modeset_gem_init(struct drm_device *dev);
2418extern void intel_modeset_cleanup(struct drm_device *dev);
2419extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2420extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2421 bool force_restore);
2422extern void i915_redisable_vga(struct drm_device *dev);
2423extern bool intel_fbc_enabled(struct drm_device *dev);
2424extern void intel_disable_fbc(struct drm_device *dev);
2425extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2426extern void intel_init_pch_refclk(struct drm_device *dev);
2427extern void gen6_set_rps(struct drm_device *dev, u8 val);
2428extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2429extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2430extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2431extern void intel_detect_pch(struct drm_device *dev);
2432extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2433extern int intel_enable_rc6(const struct drm_device *dev);
2434
2435extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2436int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2437 struct drm_file *file);
2438int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2439 struct drm_file *file);
2440
2441/* overlay */
2442extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2443extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2444 struct intel_overlay_error_state *error);
2445
2446extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2447extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2448 struct drm_device *dev,
2449 struct intel_display_error_state *error);
2450
2451/* On SNB platform, before reading ring registers forcewake bit
2452 * must be set to prevent GT core from power down and stale values being
2453 * returned.
2454 */
2455void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2456void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2457
2458int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2459int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2460
2461/* intel_sideband.c */
2462u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2463void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2464u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2465u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2466void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2467u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2468void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2469u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2470void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2471u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2472void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2473u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2474void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2475u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2476void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2477u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2478 enum intel_sbi_destination destination);
2479void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2480 enum intel_sbi_destination destination);
2481
2482int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2483int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
2484
2485void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2486void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2487
2488#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2489 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2490 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2491 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2492 ((reg) >= 0x2E000 && (reg) < 0x30000))
2493
2494#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2495 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2496 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2497 ((reg) >= 0x30000 && (reg) < 0x40000))
2498
2499#define FORCEWAKE_RENDER (1 << 0)
2500#define FORCEWAKE_MEDIA (1 << 1)
2501#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2502
2503
2504#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2505#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2506
2507#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2508#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2509#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2510#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2511
2512#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2513#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2514#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2515#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2516
2517#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2518#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2519
2520#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2521#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2522
2523/* "Broadcast RGB" property */
2524#define INTEL_BROADCAST_RGB_AUTO 0
2525#define INTEL_BROADCAST_RGB_FULL 1
2526#define INTEL_BROADCAST_RGB_LIMITED 2
2527
2528static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2529{
2530 if (HAS_PCH_SPLIT(dev))
2531 return CPU_VGACNTRL;
2532 else if (IS_VALLEYVIEW(dev))
2533 return VLV_VGACNTRL;
2534 else
2535 return VGACNTRL;
2536}
2537
2538static inline void __user *to_user_ptr(u64 address)
2539{
2540 return (void __user *)(uintptr_t)address;
2541}
2542
2543static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2544{
2545 unsigned long j = msecs_to_jiffies(m);
2546
2547 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2548}
2549
2550static inline unsigned long
2551timespec_to_jiffies_timeout(const struct timespec *value)
2552{
2553 unsigned long j = timespec_to_jiffies(value);
2554
2555 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2556}
2557
2558#endif
This page took 0.031876 seconds and 5 git commands to generate.