| 1 | /* CPU data header for mep. |
| 2 | |
| 3 | THIS FILE IS MACHINE GENERATED WITH CGEN. |
| 4 | |
| 5 | Copyright 1996-2007 Free Software Foundation, Inc. |
| 6 | |
| 7 | This file is part of the GNU Binutils and/or GDB, the GNU debugger. |
| 8 | |
| 9 | This file is free software; you can redistribute it and/or modify |
| 10 | it under the terms of the GNU General Public License as published by |
| 11 | the Free Software Foundation; either version 3, or (at your option) |
| 12 | any later version. |
| 13 | |
| 14 | It is distributed in the hope that it will be useful, but WITHOUT |
| 15 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY |
| 16 | or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public |
| 17 | License for more details. |
| 18 | |
| 19 | You should have received a copy of the GNU General Public License along |
| 20 | with this program; if not, write to the Free Software Foundation, Inc., |
| 21 | 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. |
| 22 | |
| 23 | */ |
| 24 | |
| 25 | #ifndef MEP_CPU_H |
| 26 | #define MEP_CPU_H |
| 27 | |
| 28 | #include "opcode/cgen-bitset.h" |
| 29 | |
| 30 | #define CGEN_ARCH mep |
| 31 | |
| 32 | /* Given symbol S, return mep_cgen_<S>. */ |
| 33 | #if defined (__STDC__) || defined (ALMOST_STDC) || defined (HAVE_STRINGIZE) |
| 34 | #define CGEN_SYM(s) mep##_cgen_##s |
| 35 | #else |
| 36 | #define CGEN_SYM(s) mep/**/_cgen_/**/s |
| 37 | #endif |
| 38 | |
| 39 | |
| 40 | /* Selected cpu families. */ |
| 41 | #define HAVE_CPU_MEPF |
| 42 | |
| 43 | #define CGEN_INSN_LSB0_P 0 |
| 44 | |
| 45 | /* Minimum size of any insn (in bytes). */ |
| 46 | #define CGEN_MIN_INSN_SIZE 2 |
| 47 | |
| 48 | /* Maximum size of any insn (in bytes). */ |
| 49 | #define CGEN_MAX_INSN_SIZE 4 |
| 50 | |
| 51 | #define CGEN_INT_INSN_P 1 |
| 52 | |
| 53 | /* Maximum number of syntax elements in an instruction. */ |
| 54 | #define CGEN_ACTUAL_MAX_SYNTAX_ELEMENTS 18 |
| 55 | |
| 56 | /* CGEN_MNEMONIC_OPERANDS is defined if mnemonics have operands. |
| 57 | e.g. In "b,a foo" the ",a" is an operand. If mnemonics have operands |
| 58 | we can't hash on everything up to the space. */ |
| 59 | #define CGEN_MNEMONIC_OPERANDS |
| 60 | |
| 61 | /* Maximum number of fields in an instruction. */ |
| 62 | #define CGEN_ACTUAL_MAX_IFMT_OPERANDS 9 |
| 63 | |
| 64 | /* Enums. */ |
| 65 | |
| 66 | /* Enum declaration for major opcodes. */ |
| 67 | typedef enum major { |
| 68 | MAJ_0, MAJ_1, MAJ_2, MAJ_3 |
| 69 | , MAJ_4, MAJ_5, MAJ_6, MAJ_7 |
| 70 | , MAJ_8, MAJ_9, MAJ_10, MAJ_11 |
| 71 | , MAJ_12, MAJ_13, MAJ_14, MAJ_15 |
| 72 | } MAJOR; |
| 73 | |
| 74 | /* Attributes. */ |
| 75 | |
| 76 | /* Enum declaration for machine type selection. */ |
| 77 | typedef enum mach_attr { |
| 78 | MACH_BASE, MACH_MEP, MACH_H1, MACH_C5 |
| 79 | , MACH_MAX |
| 80 | } MACH_ATTR; |
| 81 | |
| 82 | /* Enum declaration for instruction set selection. */ |
| 83 | typedef enum isa_attr { |
| 84 | ISA_MEP, ISA_EXT_CORE1, ISA_MAX |
| 85 | } ISA_ATTR; |
| 86 | |
| 87 | /* Enum declaration for datatype to use for C intrinsics mapping. */ |
| 88 | typedef enum cdata_attr { |
| 89 | CDATA_LABEL, CDATA_REGNUM, CDATA_FMAX_FLOAT, CDATA_FMAX_INT |
| 90 | , CDATA_POINTER, CDATA_LONG, CDATA_ULONG, CDATA_SHORT |
| 91 | , CDATA_USHORT, CDATA_CHAR, CDATA_UCHAR, CDATA_CP_DATA_BUS_INT |
| 92 | } CDATA_ATTR; |
| 93 | |
| 94 | /* Enum declaration for . */ |
| 95 | typedef enum config_attr { |
| 96 | CONFIG_NONE, CONFIG_DEFAULT |
| 97 | } CONFIG_ATTR; |
| 98 | |
| 99 | /* Number of architecture variants. */ |
| 100 | #define MAX_ISAS ((int) ISA_MAX) |
| 101 | #define MAX_MACHS ((int) MACH_MAX) |
| 102 | |
| 103 | /* Ifield support. */ |
| 104 | |
| 105 | /* Ifield attribute indices. */ |
| 106 | |
| 107 | /* Enum declaration for cgen_ifld attrs. */ |
| 108 | typedef enum cgen_ifld_attr { |
| 109 | CGEN_IFLD_VIRTUAL, CGEN_IFLD_PCREL_ADDR, CGEN_IFLD_ABS_ADDR, CGEN_IFLD_RESERVED |
| 110 | , CGEN_IFLD_SIGN_OPT, CGEN_IFLD_SIGNED, CGEN_IFLD_END_BOOLS, CGEN_IFLD_START_NBOOLS = 31 |
| 111 | , CGEN_IFLD_MACH, CGEN_IFLD_ISA, CGEN_IFLD_END_NBOOLS |
| 112 | } CGEN_IFLD_ATTR; |
| 113 | |
| 114 | /* Number of non-boolean elements in cgen_ifld_attr. */ |
| 115 | #define CGEN_IFLD_NBOOL_ATTRS (CGEN_IFLD_END_NBOOLS - CGEN_IFLD_START_NBOOLS - 1) |
| 116 | |
| 117 | /* cgen_ifld attribute accessor macros. */ |
| 118 | #define CGEN_ATTR_CGEN_IFLD_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_IFLD_MACH-CGEN_IFLD_START_NBOOLS-1].nonbitset) |
| 119 | #define CGEN_ATTR_CGEN_IFLD_ISA_VALUE(attrs) ((attrs)->nonbool[CGEN_IFLD_ISA-CGEN_IFLD_START_NBOOLS-1].bitset) |
| 120 | #define CGEN_ATTR_CGEN_IFLD_VIRTUAL_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_VIRTUAL)) != 0) |
| 121 | #define CGEN_ATTR_CGEN_IFLD_PCREL_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_PCREL_ADDR)) != 0) |
| 122 | #define CGEN_ATTR_CGEN_IFLD_ABS_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_ABS_ADDR)) != 0) |
| 123 | #define CGEN_ATTR_CGEN_IFLD_RESERVED_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_RESERVED)) != 0) |
| 124 | #define CGEN_ATTR_CGEN_IFLD_SIGN_OPT_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_SIGN_OPT)) != 0) |
| 125 | #define CGEN_ATTR_CGEN_IFLD_SIGNED_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_SIGNED)) != 0) |
| 126 | |
| 127 | /* Enum declaration for mep ifield types. */ |
| 128 | typedef enum ifield_type { |
| 129 | MEP_F_NIL, MEP_F_ANYOF, MEP_F_MAJOR, MEP_F_RN |
| 130 | , MEP_F_RN3, MEP_F_RM, MEP_F_RL, MEP_F_SUB2 |
| 131 | , MEP_F_SUB3, MEP_F_SUB4, MEP_F_EXT, MEP_F_EXT4 |
| 132 | , MEP_F_EXT62, MEP_F_CRN, MEP_F_CSRN_HI, MEP_F_CSRN_LO |
| 133 | , MEP_F_CSRN, MEP_F_CRNX_HI, MEP_F_CRNX_LO, MEP_F_CRNX |
| 134 | , MEP_F_0, MEP_F_1, MEP_F_2, MEP_F_3 |
| 135 | , MEP_F_4, MEP_F_5, MEP_F_6, MEP_F_7 |
| 136 | , MEP_F_8, MEP_F_9, MEP_F_10, MEP_F_11 |
| 137 | , MEP_F_12, MEP_F_13, MEP_F_14, MEP_F_15 |
| 138 | , MEP_F_16, MEP_F_17, MEP_F_18, MEP_F_19 |
| 139 | , MEP_F_20, MEP_F_21, MEP_F_22, MEP_F_23 |
| 140 | , MEP_F_24, MEP_F_25, MEP_F_26, MEP_F_27 |
| 141 | , MEP_F_28, MEP_F_29, MEP_F_30, MEP_F_31 |
| 142 | , MEP_F_8S8A2, MEP_F_12S4A2, MEP_F_17S16A2, MEP_F_24S5A2N_HI |
| 143 | , MEP_F_24S5A2N_LO, MEP_F_24S5A2N, MEP_F_24U5A2N_HI, MEP_F_24U5A2N_LO |
| 144 | , MEP_F_24U5A2N, MEP_F_2U6, MEP_F_7U9, MEP_F_7U9A2 |
| 145 | , MEP_F_7U9A4, MEP_F_16S16, MEP_F_2U10, MEP_F_3U5 |
| 146 | , MEP_F_4U8, MEP_F_5U8, MEP_F_5U24, MEP_F_6S8 |
| 147 | , MEP_F_8S8, MEP_F_16U16, MEP_F_12U16, MEP_F_3U29 |
| 148 | , MEP_F_CDISP10, MEP_F_24U8A4N_HI, MEP_F_24U8A4N_LO, MEP_F_24U8A4N |
| 149 | , MEP_F_24U8N_HI, MEP_F_24U8N_LO, MEP_F_24U8N, MEP_F_24U4N_HI |
| 150 | , MEP_F_24U4N_LO, MEP_F_24U4N, MEP_F_CALLNUM, MEP_F_CCRN_HI |
| 151 | , MEP_F_CCRN_LO, MEP_F_CCRN, MEP_F_C5N4, MEP_F_C5N5 |
| 152 | , MEP_F_C5N6, MEP_F_C5N7, MEP_F_RL5, MEP_F_12S20 |
| 153 | , MEP_F_C5_RNM, MEP_F_C5_RM, MEP_F_C5_16U16, MEP_F_C5_RMUIMM20 |
| 154 | , MEP_F_C5_RNMUIMM24, MEP_F_MAX |
| 155 | } IFIELD_TYPE; |
| 156 | |
| 157 | #define MAX_IFLD ((int) MEP_F_MAX) |
| 158 | |
| 159 | /* Hardware attribute indices. */ |
| 160 | |
| 161 | /* Enum declaration for cgen_hw attrs. */ |
| 162 | typedef enum cgen_hw_attr { |
| 163 | CGEN_HW_VIRTUAL, CGEN_HW_CACHE_ADDR, CGEN_HW_PC, CGEN_HW_PROFILE |
| 164 | , CGEN_HW_IS_FLOAT, CGEN_HW_END_BOOLS, CGEN_HW_START_NBOOLS = 31, CGEN_HW_MACH |
| 165 | , CGEN_HW_ISA, CGEN_HW_END_NBOOLS |
| 166 | } CGEN_HW_ATTR; |
| 167 | |
| 168 | /* Number of non-boolean elements in cgen_hw_attr. */ |
| 169 | #define CGEN_HW_NBOOL_ATTRS (CGEN_HW_END_NBOOLS - CGEN_HW_START_NBOOLS - 1) |
| 170 | |
| 171 | /* cgen_hw attribute accessor macros. */ |
| 172 | #define CGEN_ATTR_CGEN_HW_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_HW_MACH-CGEN_HW_START_NBOOLS-1].nonbitset) |
| 173 | #define CGEN_ATTR_CGEN_HW_ISA_VALUE(attrs) ((attrs)->nonbool[CGEN_HW_ISA-CGEN_HW_START_NBOOLS-1].bitset) |
| 174 | #define CGEN_ATTR_CGEN_HW_VIRTUAL_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_VIRTUAL)) != 0) |
| 175 | #define CGEN_ATTR_CGEN_HW_CACHE_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_CACHE_ADDR)) != 0) |
| 176 | #define CGEN_ATTR_CGEN_HW_PC_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_PC)) != 0) |
| 177 | #define CGEN_ATTR_CGEN_HW_PROFILE_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_PROFILE)) != 0) |
| 178 | #define CGEN_ATTR_CGEN_HW_IS_FLOAT_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_IS_FLOAT)) != 0) |
| 179 | |
| 180 | /* Enum declaration for mep hardware types. */ |
| 181 | typedef enum cgen_hw_type { |
| 182 | HW_H_MEMORY, HW_H_SINT, HW_H_UINT, HW_H_ADDR |
| 183 | , HW_H_IADDR, HW_H_PC, HW_H_GPR, HW_H_CSR |
| 184 | , HW_H_CR64, HW_H_CR, HW_H_CCR, HW_MAX |
| 185 | } CGEN_HW_TYPE; |
| 186 | |
| 187 | #define MAX_HW ((int) HW_MAX) |
| 188 | |
| 189 | /* Operand attribute indices. */ |
| 190 | |
| 191 | /* Enum declaration for cgen_operand attrs. */ |
| 192 | typedef enum cgen_operand_attr { |
| 193 | CGEN_OPERAND_VIRTUAL, CGEN_OPERAND_PCREL_ADDR, CGEN_OPERAND_ABS_ADDR, CGEN_OPERAND_SIGN_OPT |
| 194 | , CGEN_OPERAND_SIGNED, CGEN_OPERAND_NEGATIVE, CGEN_OPERAND_RELAX, CGEN_OPERAND_SEM_ONLY |
| 195 | , CGEN_OPERAND_RELOC_IMPLIES_OVERFLOW, CGEN_OPERAND_END_BOOLS, CGEN_OPERAND_START_NBOOLS = 31, CGEN_OPERAND_MACH |
| 196 | , CGEN_OPERAND_ISA, CGEN_OPERAND_CDATA, CGEN_OPERAND_ALIGN, CGEN_OPERAND_END_NBOOLS |
| 197 | } CGEN_OPERAND_ATTR; |
| 198 | |
| 199 | /* Number of non-boolean elements in cgen_operand_attr. */ |
| 200 | #define CGEN_OPERAND_NBOOL_ATTRS (CGEN_OPERAND_END_NBOOLS - CGEN_OPERAND_START_NBOOLS - 1) |
| 201 | |
| 202 | /* cgen_operand attribute accessor macros. */ |
| 203 | #define CGEN_ATTR_CGEN_OPERAND_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_OPERAND_MACH-CGEN_OPERAND_START_NBOOLS-1].nonbitset) |
| 204 | #define CGEN_ATTR_CGEN_OPERAND_ISA_VALUE(attrs) ((attrs)->nonbool[CGEN_OPERAND_ISA-CGEN_OPERAND_START_NBOOLS-1].bitset) |
| 205 | #define CGEN_ATTR_CGEN_OPERAND_CDATA_VALUE(attrs) ((attrs)->nonbool[CGEN_OPERAND_CDATA-CGEN_OPERAND_START_NBOOLS-1].nonbitset) |
| 206 | #define CGEN_ATTR_CGEN_OPERAND_ALIGN_VALUE(attrs) ((attrs)->nonbool[CGEN_OPERAND_ALIGN-CGEN_OPERAND_START_NBOOLS-1].nonbitset) |
| 207 | #define CGEN_ATTR_CGEN_OPERAND_VIRTUAL_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_VIRTUAL)) != 0) |
| 208 | #define CGEN_ATTR_CGEN_OPERAND_PCREL_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_PCREL_ADDR)) != 0) |
| 209 | #define CGEN_ATTR_CGEN_OPERAND_ABS_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_ABS_ADDR)) != 0) |
| 210 | #define CGEN_ATTR_CGEN_OPERAND_SIGN_OPT_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_SIGN_OPT)) != 0) |
| 211 | #define CGEN_ATTR_CGEN_OPERAND_SIGNED_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_SIGNED)) != 0) |
| 212 | #define CGEN_ATTR_CGEN_OPERAND_NEGATIVE_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_NEGATIVE)) != 0) |
| 213 | #define CGEN_ATTR_CGEN_OPERAND_RELAX_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_RELAX)) != 0) |
| 214 | #define CGEN_ATTR_CGEN_OPERAND_SEM_ONLY_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_SEM_ONLY)) != 0) |
| 215 | #define CGEN_ATTR_CGEN_OPERAND_RELOC_IMPLIES_OVERFLOW_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_RELOC_IMPLIES_OVERFLOW)) != 0) |
| 216 | |
| 217 | /* Enum declaration for mep operand types. */ |
| 218 | typedef enum cgen_operand_type { |
| 219 | MEP_OPERAND_PC, MEP_OPERAND_R0, MEP_OPERAND_RN, MEP_OPERAND_RM |
| 220 | , MEP_OPERAND_RL, MEP_OPERAND_RN3, MEP_OPERAND_RMA, MEP_OPERAND_RNC |
| 221 | , MEP_OPERAND_RNUC, MEP_OPERAND_RNS, MEP_OPERAND_RNUS, MEP_OPERAND_RNL |
| 222 | , MEP_OPERAND_RNUL, MEP_OPERAND_RN3C, MEP_OPERAND_RN3UC, MEP_OPERAND_RN3S |
| 223 | , MEP_OPERAND_RN3US, MEP_OPERAND_RN3L, MEP_OPERAND_RN3UL, MEP_OPERAND_LP |
| 224 | , MEP_OPERAND_SAR, MEP_OPERAND_HI, MEP_OPERAND_LO, MEP_OPERAND_MB0 |
| 225 | , MEP_OPERAND_ME0, MEP_OPERAND_MB1, MEP_OPERAND_ME1, MEP_OPERAND_PSW |
| 226 | , MEP_OPERAND_EPC, MEP_OPERAND_EXC, MEP_OPERAND_NPC, MEP_OPERAND_DBG |
| 227 | , MEP_OPERAND_DEPC, MEP_OPERAND_OPT, MEP_OPERAND_R1, MEP_OPERAND_TP |
| 228 | , MEP_OPERAND_SP, MEP_OPERAND_TPR, MEP_OPERAND_SPR, MEP_OPERAND_CSRN |
| 229 | , MEP_OPERAND_CSRN_IDX, MEP_OPERAND_CRN64, MEP_OPERAND_CRN, MEP_OPERAND_CRNX64 |
| 230 | , MEP_OPERAND_CRNX, MEP_OPERAND_CCRN, MEP_OPERAND_CCCC, MEP_OPERAND_PCREL8A2 |
| 231 | , MEP_OPERAND_PCREL12A2, MEP_OPERAND_PCREL17A2, MEP_OPERAND_PCREL24A2, MEP_OPERAND_PCABS24A2 |
| 232 | , MEP_OPERAND_SDISP16, MEP_OPERAND_SIMM16, MEP_OPERAND_UIMM16, MEP_OPERAND_CODE16 |
| 233 | , MEP_OPERAND_UDISP2, MEP_OPERAND_UIMM2, MEP_OPERAND_SIMM6, MEP_OPERAND_SIMM8 |
| 234 | , MEP_OPERAND_ADDR24A4, MEP_OPERAND_CODE24, MEP_OPERAND_CALLNUM, MEP_OPERAND_UIMM3 |
| 235 | , MEP_OPERAND_UIMM4, MEP_OPERAND_UIMM5, MEP_OPERAND_UDISP7, MEP_OPERAND_UDISP7A2 |
| 236 | , MEP_OPERAND_UDISP7A4, MEP_OPERAND_UIMM7A4, MEP_OPERAND_UIMM24, MEP_OPERAND_CIMM4 |
| 237 | , MEP_OPERAND_CIMM5, MEP_OPERAND_CDISP10, MEP_OPERAND_CDISP10A2, MEP_OPERAND_CDISP10A4 |
| 238 | , MEP_OPERAND_CDISP10A8, MEP_OPERAND_ZERO, MEP_OPERAND_RL5, MEP_OPERAND_CDISP12 |
| 239 | , MEP_OPERAND_C5RMUIMM20, MEP_OPERAND_C5RNMUIMM24, MEP_OPERAND_CP_FLAG, MEP_OPERAND_MAX |
| 240 | } CGEN_OPERAND_TYPE; |
| 241 | |
| 242 | /* Number of operands types. */ |
| 243 | #define MAX_OPERANDS 83 |
| 244 | |
| 245 | /* Maximum number of operands referenced by any insn. */ |
| 246 | #define MAX_OPERAND_INSTANCES 8 |
| 247 | |
| 248 | /* Insn attribute indices. */ |
| 249 | |
| 250 | /* Enum declaration for cgen_insn attrs. */ |
| 251 | typedef enum cgen_insn_attr { |
| 252 | CGEN_INSN_ALIAS, CGEN_INSN_VIRTUAL, CGEN_INSN_UNCOND_CTI, CGEN_INSN_COND_CTI |
| 253 | , CGEN_INSN_SKIP_CTI, CGEN_INSN_DELAY_SLOT, CGEN_INSN_RELAXABLE, CGEN_INSN_RELAXED |
| 254 | , CGEN_INSN_NO_DIS, CGEN_INSN_PBB, CGEN_INSN_OPTIONAL_BIT_INSN, CGEN_INSN_OPTIONAL_MUL_INSN |
| 255 | , CGEN_INSN_OPTIONAL_DIV_INSN, CGEN_INSN_OPTIONAL_DEBUG_INSN, CGEN_INSN_OPTIONAL_LDZ_INSN, CGEN_INSN_OPTIONAL_ABS_INSN |
| 256 | , CGEN_INSN_OPTIONAL_AVE_INSN, CGEN_INSN_OPTIONAL_MINMAX_INSN, CGEN_INSN_OPTIONAL_CLIP_INSN, CGEN_INSN_OPTIONAL_SAT_INSN |
| 257 | , CGEN_INSN_OPTIONAL_UCI_INSN, CGEN_INSN_OPTIONAL_DSP_INSN, CGEN_INSN_OPTIONAL_CP_INSN, CGEN_INSN_OPTIONAL_CP64_INSN |
| 258 | , CGEN_INSN_OPTIONAL_VLIW64, CGEN_INSN_MAY_TRAP, CGEN_INSN_VLIW_ALONE, CGEN_INSN_VLIW_NO_CORE_NOP |
| 259 | , CGEN_INSN_VLIW_NO_COP_NOP, CGEN_INSN_VLIW64_NO_MATCHING_NOP, CGEN_INSN_VLIW32_NO_MATCHING_NOP, CGEN_INSN_VOLATILE |
| 260 | , CGEN_INSN_END_BOOLS, CGEN_INSN_START_NBOOLS = 31, CGEN_INSN_MACH, CGEN_INSN_ISA |
| 261 | , CGEN_INSN_LATENCY, CGEN_INSN_CONFIG, CGEN_INSN_END_NBOOLS |
| 262 | } CGEN_INSN_ATTR; |
| 263 | |
| 264 | /* Number of non-boolean elements in cgen_insn_attr. */ |
| 265 | #define CGEN_INSN_NBOOL_ATTRS (CGEN_INSN_END_NBOOLS - CGEN_INSN_START_NBOOLS - 1) |
| 266 | |
| 267 | /* cgen_insn attribute accessor macros. */ |
| 268 | #define CGEN_ATTR_CGEN_INSN_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_INSN_MACH-CGEN_INSN_START_NBOOLS-1].nonbitset) |
| 269 | #define CGEN_ATTR_CGEN_INSN_ISA_VALUE(attrs) ((attrs)->nonbool[CGEN_INSN_ISA-CGEN_INSN_START_NBOOLS-1].bitset) |
| 270 | #define CGEN_ATTR_CGEN_INSN_LATENCY_VALUE(attrs) ((attrs)->nonbool[CGEN_INSN_LATENCY-CGEN_INSN_START_NBOOLS-1].nonbitset) |
| 271 | #define CGEN_ATTR_CGEN_INSN_CONFIG_VALUE(attrs) ((attrs)->nonbool[CGEN_INSN_CONFIG-CGEN_INSN_START_NBOOLS-1].nonbitset) |
| 272 | #define CGEN_ATTR_CGEN_INSN_ALIAS_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_ALIAS)) != 0) |
| 273 | #define CGEN_ATTR_CGEN_INSN_VIRTUAL_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_VIRTUAL)) != 0) |
| 274 | #define CGEN_ATTR_CGEN_INSN_UNCOND_CTI_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_UNCOND_CTI)) != 0) |
| 275 | #define CGEN_ATTR_CGEN_INSN_COND_CTI_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_COND_CTI)) != 0) |
| 276 | #define CGEN_ATTR_CGEN_INSN_SKIP_CTI_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_SKIP_CTI)) != 0) |
| 277 | #define CGEN_ATTR_CGEN_INSN_DELAY_SLOT_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_DELAY_SLOT)) != 0) |
| 278 | #define CGEN_ATTR_CGEN_INSN_RELAXABLE_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_RELAXABLE)) != 0) |
| 279 | #define CGEN_ATTR_CGEN_INSN_RELAXED_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_RELAXED)) != 0) |
| 280 | #define CGEN_ATTR_CGEN_INSN_NO_DIS_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_NO_DIS)) != 0) |
| 281 | #define CGEN_ATTR_CGEN_INSN_PBB_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_PBB)) != 0) |
| 282 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_BIT_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_BIT_INSN)) != 0) |
| 283 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_MUL_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_MUL_INSN)) != 0) |
| 284 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_DIV_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_DIV_INSN)) != 0) |
| 285 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_DEBUG_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_DEBUG_INSN)) != 0) |
| 286 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_LDZ_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_LDZ_INSN)) != 0) |
| 287 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_ABS_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_ABS_INSN)) != 0) |
| 288 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_AVE_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_AVE_INSN)) != 0) |
| 289 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_MINMAX_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_MINMAX_INSN)) != 0) |
| 290 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_CLIP_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_CLIP_INSN)) != 0) |
| 291 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_SAT_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_SAT_INSN)) != 0) |
| 292 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_UCI_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_UCI_INSN)) != 0) |
| 293 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_DSP_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_DSP_INSN)) != 0) |
| 294 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_CP_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_CP_INSN)) != 0) |
| 295 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_CP64_INSN_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_CP64_INSN)) != 0) |
| 296 | #define CGEN_ATTR_CGEN_INSN_OPTIONAL_VLIW64_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_OPTIONAL_VLIW64)) != 0) |
| 297 | #define CGEN_ATTR_CGEN_INSN_MAY_TRAP_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_MAY_TRAP)) != 0) |
| 298 | #define CGEN_ATTR_CGEN_INSN_VLIW_ALONE_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_VLIW_ALONE)) != 0) |
| 299 | #define CGEN_ATTR_CGEN_INSN_VLIW_NO_CORE_NOP_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_VLIW_NO_CORE_NOP)) != 0) |
| 300 | #define CGEN_ATTR_CGEN_INSN_VLIW_NO_COP_NOP_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_VLIW_NO_COP_NOP)) != 0) |
| 301 | #define CGEN_ATTR_CGEN_INSN_VLIW64_NO_MATCHING_NOP_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_VLIW64_NO_MATCHING_NOP)) != 0) |
| 302 | #define CGEN_ATTR_CGEN_INSN_VLIW32_NO_MATCHING_NOP_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_VLIW32_NO_MATCHING_NOP)) != 0) |
| 303 | #define CGEN_ATTR_CGEN_INSN_VOLATILE_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_VOLATILE)) != 0) |
| 304 | |
| 305 | /* cgen.h uses things we just defined. */ |
| 306 | #include "opcode/cgen.h" |
| 307 | |
| 308 | extern const struct cgen_ifld mep_cgen_ifld_table[]; |
| 309 | |
| 310 | /* Attributes. */ |
| 311 | extern const CGEN_ATTR_TABLE mep_cgen_hardware_attr_table[]; |
| 312 | extern const CGEN_ATTR_TABLE mep_cgen_ifield_attr_table[]; |
| 313 | extern const CGEN_ATTR_TABLE mep_cgen_operand_attr_table[]; |
| 314 | extern const CGEN_ATTR_TABLE mep_cgen_insn_attr_table[]; |
| 315 | |
| 316 | /* Hardware decls. */ |
| 317 | |
| 318 | extern CGEN_KEYWORD mep_cgen_opval_h_gpr; |
| 319 | extern CGEN_KEYWORD mep_cgen_opval_h_csr; |
| 320 | extern CGEN_KEYWORD mep_cgen_opval_h_cr64; |
| 321 | extern CGEN_KEYWORD mep_cgen_opval_h_cr; |
| 322 | extern CGEN_KEYWORD mep_cgen_opval_h_ccr; |
| 323 | |
| 324 | extern const CGEN_HW_ENTRY mep_cgen_hw_table[]; |
| 325 | |
| 326 | |
| 327 | |
| 328 | #endif /* MEP_CPU_H */ |