Merge branch 'qcom/soc2' into next/soc
[deliverable/linux.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7 select ARCH_HAVE_CUSTOM_GPIO_H
8 select ARCH_MIGHT_HAVE_PC_PARPORT
9 select ARCH_USE_CMPXCHG_LOCKREF
10 select ARCH_WANT_IPC_PARSE_VERSION
11 select BUILDTIME_EXTABLE_SORT if MMU
12 select CLONE_BACKWARDS
13 select CPU_PM if (SUSPEND || CPU_IDLE)
14 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
15 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
16 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
17 select GENERIC_IDLE_POLL_SETUP
18 select GENERIC_IRQ_PROBE
19 select GENERIC_IRQ_SHOW
20 select GENERIC_PCI_IOMAP
21 select GENERIC_SCHED_CLOCK
22 select GENERIC_SMP_IDLE_THREAD
23 select GENERIC_STRNCPY_FROM_USER
24 select GENERIC_STRNLEN_USER
25 select HARDIRQS_SW_RESEND
26 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
27 select HAVE_ARCH_KGDB
28 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
29 select HAVE_ARCH_TRACEHOOK
30 select HAVE_BPF_JIT
31 select HAVE_CONTEXT_TRACKING
32 select HAVE_C_RECORDMCOUNT
33 select HAVE_DEBUG_KMEMLEAK
34 select HAVE_DMA_API_DEBUG
35 select HAVE_DMA_ATTRS
36 select HAVE_DMA_CONTIGUOUS if MMU
37 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
38 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
39 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
40 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
41 select HAVE_GENERIC_DMA_COHERENT
42 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
43 select HAVE_IDE if PCI || ISA || PCMCIA
44 select HAVE_IRQ_TIME_ACCOUNTING
45 select HAVE_KERNEL_GZIP
46 select HAVE_KERNEL_LZ4
47 select HAVE_KERNEL_LZMA
48 select HAVE_KERNEL_LZO
49 select HAVE_KERNEL_XZ
50 select HAVE_KPROBES if !XIP_KERNEL
51 select HAVE_KRETPROBES if (HAVE_KPROBES)
52 select HAVE_MEMBLOCK
53 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
54 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
55 select HAVE_PERF_EVENTS
56 select HAVE_PERF_REGS
57 select HAVE_PERF_USER_STACK_DUMP
58 select HAVE_REGS_AND_STACK_ACCESS_API
59 select HAVE_SYSCALL_TRACEPOINTS
60 select HAVE_UID16
61 select HAVE_VIRT_CPU_ACCOUNTING_GEN
62 select IRQ_FORCED_THREADING
63 select KTIME_SCALAR
64 select MODULES_USE_ELF_REL
65 select OLD_SIGACTION
66 select OLD_SIGSUSPEND3
67 select PERF_USE_VMALLOC
68 select RTC_LIB
69 select SYS_SUPPORTS_APM_EMULATION
70 # Above selects are sorted alphabetically; please add new ones
71 # according to that. Thanks.
72 help
73 The ARM series is a line of low-power-consumption RISC chip designs
74 licensed by ARM Ltd and targeted at embedded applications and
75 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
76 manufactured, but legacy ARM-based PC hardware remains popular in
77 Europe. There is an ARM Linux project with a web page at
78 <http://www.arm.linux.org.uk/>.
79
80 config ARM_HAS_SG_CHAIN
81 bool
82
83 config NEED_SG_DMA_LENGTH
84 bool
85
86 config ARM_DMA_USE_IOMMU
87 bool
88 select ARM_HAS_SG_CHAIN
89 select NEED_SG_DMA_LENGTH
90
91 if ARM_DMA_USE_IOMMU
92
93 config ARM_DMA_IOMMU_ALIGNMENT
94 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
95 range 4 9
96 default 8
97 help
98 DMA mapping framework by default aligns all buffers to the smallest
99 PAGE_SIZE order which is greater than or equal to the requested buffer
100 size. This works well for buffers up to a few hundreds kilobytes, but
101 for larger buffers it just a waste of address space. Drivers which has
102 relatively small addressing window (like 64Mib) might run out of
103 virtual space with just a few allocations.
104
105 With this parameter you can specify the maximum PAGE_SIZE order for
106 DMA IOMMU buffers. Larger buffers will be aligned only to this
107 specified order. The order is expressed as a power of two multiplied
108 by the PAGE_SIZE.
109
110 endif
111
112 config HAVE_PWM
113 bool
114
115 config MIGHT_HAVE_PCI
116 bool
117
118 config SYS_SUPPORTS_APM_EMULATION
119 bool
120
121 config HAVE_TCM
122 bool
123 select GENERIC_ALLOCATOR
124
125 config HAVE_PROC_CPU
126 bool
127
128 config NO_IOPORT
129 bool
130
131 config EISA
132 bool
133 ---help---
134 The Extended Industry Standard Architecture (EISA) bus was
135 developed as an open alternative to the IBM MicroChannel bus.
136
137 The EISA bus provided some of the features of the IBM MicroChannel
138 bus while maintaining backward compatibility with cards made for
139 the older ISA bus. The EISA bus saw limited use between 1988 and
140 1995 when it was made obsolete by the PCI bus.
141
142 Say Y here if you are building a kernel for an EISA-based machine.
143
144 Otherwise, say N.
145
146 config SBUS
147 bool
148
149 config STACKTRACE_SUPPORT
150 bool
151 default y
152
153 config HAVE_LATENCYTOP_SUPPORT
154 bool
155 depends on !SMP
156 default y
157
158 config LOCKDEP_SUPPORT
159 bool
160 default y
161
162 config TRACE_IRQFLAGS_SUPPORT
163 bool
164 default y
165
166 config RWSEM_GENERIC_SPINLOCK
167 bool
168 default y
169
170 config RWSEM_XCHGADD_ALGORITHM
171 bool
172
173 config ARCH_HAS_ILOG2_U32
174 bool
175
176 config ARCH_HAS_ILOG2_U64
177 bool
178
179 config ARCH_HAS_CPUFREQ
180 bool
181 help
182 Internal node to signify that the ARCH has CPUFREQ support
183 and that the relevant menu configurations are displayed for
184 it.
185
186 config ARCH_HAS_BANDGAP
187 bool
188
189 config GENERIC_HWEIGHT
190 bool
191 default y
192
193 config GENERIC_CALIBRATE_DELAY
194 bool
195 default y
196
197 config ARCH_MAY_HAVE_PC_FDC
198 bool
199
200 config ZONE_DMA
201 bool
202
203 config NEED_DMA_MAP_STATE
204 def_bool y
205
206 config ARCH_HAS_DMA_SET_COHERENT_MASK
207 bool
208
209 config GENERIC_ISA_DMA
210 bool
211
212 config FIQ
213 bool
214
215 config NEED_RET_TO_USER
216 bool
217
218 config ARCH_MTD_XIP
219 bool
220
221 config VECTORS_BASE
222 hex
223 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
224 default DRAM_BASE if REMAP_VECTORS_TO_RAM
225 default 0x00000000
226 help
227 The base address of exception vectors. This must be two pages
228 in size.
229
230 config ARM_PATCH_PHYS_VIRT
231 bool "Patch physical to virtual translations at runtime" if EMBEDDED
232 default y
233 depends on !XIP_KERNEL && MMU
234 depends on !ARCH_REALVIEW || !SPARSEMEM
235 help
236 Patch phys-to-virt and virt-to-phys translation functions at
237 boot and module load time according to the position of the
238 kernel in system memory.
239
240 This can only be used with non-XIP MMU kernels where the base
241 of physical memory is at a 16MB boundary.
242
243 Only disable this option if you know that you do not require
244 this feature (eg, building a kernel for a single machine) and
245 you need to shrink the kernel to the minimal size.
246
247 config NEED_MACH_GPIO_H
248 bool
249 help
250 Select this when mach/gpio.h is required to provide special
251 definitions for this platform. The need for mach/gpio.h should
252 be avoided when possible.
253
254 config NEED_MACH_IO_H
255 bool
256 help
257 Select this when mach/io.h is required to provide special
258 definitions for this platform. The need for mach/io.h should
259 be avoided when possible.
260
261 config NEED_MACH_MEMORY_H
262 bool
263 help
264 Select this when mach/memory.h is required to provide special
265 definitions for this platform. The need for mach/memory.h should
266 be avoided when possible.
267
268 config PHYS_OFFSET
269 hex "Physical address of main memory" if MMU
270 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
271 default DRAM_BASE if !MMU
272 help
273 Please provide the physical address corresponding to the
274 location of main memory in your system.
275
276 config GENERIC_BUG
277 def_bool y
278 depends on BUG
279
280 source "init/Kconfig"
281
282 source "kernel/Kconfig.freezer"
283
284 menu "System Type"
285
286 config MMU
287 bool "MMU-based Paged Memory Management Support"
288 default y
289 help
290 Select if you want MMU-based virtualised addressing space
291 support by paged memory management. If unsure, say 'Y'.
292
293 #
294 # The "ARM system type" choice list is ordered alphabetically by option
295 # text. Please add new entries in the option alphabetic order.
296 #
297 choice
298 prompt "ARM system type"
299 default ARCH_VERSATILE if !MMU
300 default ARCH_MULTIPLATFORM if MMU
301
302 config ARCH_MULTIPLATFORM
303 bool "Allow multiple platforms to be selected"
304 depends on MMU
305 select ARM_PATCH_PHYS_VIRT
306 select AUTO_ZRELADDR
307 select COMMON_CLK
308 select MULTI_IRQ_HANDLER
309 select SPARSE_IRQ
310 select USE_OF
311
312 config ARCH_INTEGRATOR
313 bool "ARM Ltd. Integrator family"
314 select ARCH_HAS_CPUFREQ
315 select ARM_AMBA
316 select COMMON_CLK
317 select COMMON_CLK_VERSATILE
318 select GENERIC_CLOCKEVENTS
319 select HAVE_TCM
320 select ICST
321 select MULTI_IRQ_HANDLER
322 select NEED_MACH_MEMORY_H
323 select PLAT_VERSATILE
324 select SPARSE_IRQ
325 select USE_OF
326 select VERSATILE_FPGA_IRQ
327 help
328 Support for ARM's Integrator platform.
329
330 config ARCH_REALVIEW
331 bool "ARM Ltd. RealView family"
332 select ARCH_WANT_OPTIONAL_GPIOLIB
333 select ARM_AMBA
334 select ARM_TIMER_SP804
335 select COMMON_CLK
336 select COMMON_CLK_VERSATILE
337 select GENERIC_CLOCKEVENTS
338 select GPIO_PL061 if GPIOLIB
339 select ICST
340 select NEED_MACH_MEMORY_H
341 select PLAT_VERSATILE
342 select PLAT_VERSATILE_CLCD
343 help
344 This enables support for ARM Ltd RealView boards.
345
346 config ARCH_VERSATILE
347 bool "ARM Ltd. Versatile family"
348 select ARCH_WANT_OPTIONAL_GPIOLIB
349 select ARM_AMBA
350 select ARM_TIMER_SP804
351 select ARM_VIC
352 select CLKDEV_LOOKUP
353 select GENERIC_CLOCKEVENTS
354 select HAVE_MACH_CLKDEV
355 select ICST
356 select PLAT_VERSATILE
357 select PLAT_VERSATILE_CLCD
358 select PLAT_VERSATILE_CLOCK
359 select VERSATILE_FPGA_IRQ
360 help
361 This enables support for ARM Ltd Versatile board.
362
363 config ARCH_AT91
364 bool "Atmel AT91"
365 select ARCH_REQUIRE_GPIOLIB
366 select CLKDEV_LOOKUP
367 select IRQ_DOMAIN
368 select NEED_MACH_GPIO_H
369 select NEED_MACH_IO_H if PCCARD
370 select PINCTRL
371 select PINCTRL_AT91 if USE_OF
372 help
373 This enables support for systems based on Atmel
374 AT91RM9200 and AT91SAM9* processors.
375
376 config ARCH_CLPS711X
377 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
378 select ARCH_REQUIRE_GPIOLIB
379 select AUTO_ZRELADDR
380 select CLKSRC_MMIO
381 select COMMON_CLK
382 select CPU_ARM720T
383 select GENERIC_CLOCKEVENTS
384 select MFD_SYSCON
385 select MULTI_IRQ_HANDLER
386 select SPARSE_IRQ
387 help
388 Support for Cirrus Logic 711x/721x/731x based boards.
389
390 config ARCH_GEMINI
391 bool "Cortina Systems Gemini"
392 select ARCH_REQUIRE_GPIOLIB
393 select CLKSRC_MMIO
394 select CPU_FA526
395 select GENERIC_CLOCKEVENTS
396 help
397 Support for the Cortina Systems Gemini family SoCs
398
399 config ARCH_EBSA110
400 bool "EBSA-110"
401 select ARCH_USES_GETTIMEOFFSET
402 select CPU_SA110
403 select ISA
404 select NEED_MACH_IO_H
405 select NEED_MACH_MEMORY_H
406 select NO_IOPORT
407 help
408 This is an evaluation board for the StrongARM processor available
409 from Digital. It has limited hardware on-board, including an
410 Ethernet interface, two PCMCIA sockets, two serial ports and a
411 parallel port.
412
413 config ARCH_EFM32
414 bool "Energy Micro efm32"
415 depends on !MMU
416 select ARCH_REQUIRE_GPIOLIB
417 select ARM_NVIC
418 # CLKSRC_MMIO is wrong here, but needed until a proper fix is merged,
419 # i.e. CLKSRC_EFM32 selecting CLKSRC_MMIO
420 select CLKSRC_MMIO
421 select CLKSRC_OF
422 select COMMON_CLK
423 select CPU_V7M
424 select GENERIC_CLOCKEVENTS
425 select NO_DMA
426 select NO_IOPORT
427 select SPARSE_IRQ
428 select USE_OF
429 help
430 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
431 processors.
432
433 config ARCH_EP93XX
434 bool "EP93xx-based"
435 select ARCH_HAS_HOLES_MEMORYMODEL
436 select ARCH_REQUIRE_GPIOLIB
437 select ARCH_USES_GETTIMEOFFSET
438 select ARM_AMBA
439 select ARM_VIC
440 select CLKDEV_LOOKUP
441 select CPU_ARM920T
442 select NEED_MACH_MEMORY_H
443 help
444 This enables support for the Cirrus EP93xx series of CPUs.
445
446 config ARCH_FOOTBRIDGE
447 bool "FootBridge"
448 select CPU_SA110
449 select FOOTBRIDGE
450 select GENERIC_CLOCKEVENTS
451 select HAVE_IDE
452 select NEED_MACH_IO_H if !MMU
453 select NEED_MACH_MEMORY_H
454 help
455 Support for systems based on the DC21285 companion chip
456 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
457
458 config ARCH_NETX
459 bool "Hilscher NetX based"
460 select ARM_VIC
461 select CLKSRC_MMIO
462 select CPU_ARM926T
463 select GENERIC_CLOCKEVENTS
464 help
465 This enables support for systems based on the Hilscher NetX Soc
466
467 config ARCH_IOP13XX
468 bool "IOP13xx-based"
469 depends on MMU
470 select CPU_XSC3
471 select NEED_MACH_MEMORY_H
472 select NEED_RET_TO_USER
473 select PCI
474 select PLAT_IOP
475 select VMSPLIT_1G
476 help
477 Support for Intel's IOP13XX (XScale) family of processors.
478
479 config ARCH_IOP32X
480 bool "IOP32x-based"
481 depends on MMU
482 select ARCH_REQUIRE_GPIOLIB
483 select CPU_XSCALE
484 select GPIO_IOP
485 select NEED_RET_TO_USER
486 select PCI
487 select PLAT_IOP
488 help
489 Support for Intel's 80219 and IOP32X (XScale) family of
490 processors.
491
492 config ARCH_IOP33X
493 bool "IOP33x-based"
494 depends on MMU
495 select ARCH_REQUIRE_GPIOLIB
496 select CPU_XSCALE
497 select GPIO_IOP
498 select NEED_RET_TO_USER
499 select PCI
500 select PLAT_IOP
501 help
502 Support for Intel's IOP33X (XScale) family of processors.
503
504 config ARCH_IXP4XX
505 bool "IXP4xx-based"
506 depends on MMU
507 select ARCH_HAS_DMA_SET_COHERENT_MASK
508 select ARCH_SUPPORTS_BIG_ENDIAN
509 select ARCH_REQUIRE_GPIOLIB
510 select CLKSRC_MMIO
511 select CPU_XSCALE
512 select DMABOUNCE if PCI
513 select GENERIC_CLOCKEVENTS
514 select MIGHT_HAVE_PCI
515 select NEED_MACH_IO_H
516 select USB_EHCI_BIG_ENDIAN_DESC
517 select USB_EHCI_BIG_ENDIAN_MMIO
518 help
519 Support for Intel's IXP4XX (XScale) family of processors.
520
521 config ARCH_DOVE
522 bool "Marvell Dove"
523 select ARCH_REQUIRE_GPIOLIB
524 select CPU_PJ4
525 select GENERIC_CLOCKEVENTS
526 select MIGHT_HAVE_PCI
527 select MVEBU_MBUS
528 select PINCTRL
529 select PINCTRL_DOVE
530 select PLAT_ORION_LEGACY
531 select USB_ARCH_HAS_EHCI
532 help
533 Support for the Marvell Dove SoC 88AP510
534
535 config ARCH_KIRKWOOD
536 bool "Marvell Kirkwood"
537 select ARCH_HAS_CPUFREQ
538 select ARCH_REQUIRE_GPIOLIB
539 select CPU_FEROCEON
540 select GENERIC_CLOCKEVENTS
541 select MVEBU_MBUS
542 select PCI
543 select PCI_QUIRKS
544 select PINCTRL
545 select PINCTRL_KIRKWOOD
546 select PLAT_ORION_LEGACY
547 help
548 Support for the following Marvell Kirkwood series SoCs:
549 88F6180, 88F6192 and 88F6281.
550
551 config ARCH_MV78XX0
552 bool "Marvell MV78xx0"
553 select ARCH_REQUIRE_GPIOLIB
554 select CPU_FEROCEON
555 select GENERIC_CLOCKEVENTS
556 select MVEBU_MBUS
557 select PCI
558 select PLAT_ORION_LEGACY
559 help
560 Support for the following Marvell MV78xx0 series SoCs:
561 MV781x0, MV782x0.
562
563 config ARCH_ORION5X
564 bool "Marvell Orion"
565 depends on MMU
566 select ARCH_REQUIRE_GPIOLIB
567 select CPU_FEROCEON
568 select GENERIC_CLOCKEVENTS
569 select MVEBU_MBUS
570 select PCI
571 select PLAT_ORION_LEGACY
572 help
573 Support for the following Marvell Orion 5x series SoCs:
574 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
575 Orion-2 (5281), Orion-1-90 (6183).
576
577 config ARCH_MMP
578 bool "Marvell PXA168/910/MMP2"
579 depends on MMU
580 select ARCH_REQUIRE_GPIOLIB
581 select CLKDEV_LOOKUP
582 select GENERIC_ALLOCATOR
583 select GENERIC_CLOCKEVENTS
584 select GPIO_PXA
585 select IRQ_DOMAIN
586 select MULTI_IRQ_HANDLER
587 select PINCTRL
588 select PLAT_PXA
589 select SPARSE_IRQ
590 help
591 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
592
593 config ARCH_KS8695
594 bool "Micrel/Kendin KS8695"
595 select ARCH_REQUIRE_GPIOLIB
596 select CLKSRC_MMIO
597 select CPU_ARM922T
598 select GENERIC_CLOCKEVENTS
599 select NEED_MACH_MEMORY_H
600 help
601 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
602 System-on-Chip devices.
603
604 config ARCH_W90X900
605 bool "Nuvoton W90X900 CPU"
606 select ARCH_REQUIRE_GPIOLIB
607 select CLKDEV_LOOKUP
608 select CLKSRC_MMIO
609 select CPU_ARM926T
610 select GENERIC_CLOCKEVENTS
611 help
612 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
613 At present, the w90x900 has been renamed nuc900, regarding
614 the ARM series product line, you can login the following
615 link address to know more.
616
617 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
618 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
619
620 config ARCH_LPC32XX
621 bool "NXP LPC32XX"
622 select ARCH_REQUIRE_GPIOLIB
623 select ARM_AMBA
624 select CLKDEV_LOOKUP
625 select CLKSRC_MMIO
626 select CPU_ARM926T
627 select GENERIC_CLOCKEVENTS
628 select HAVE_IDE
629 select HAVE_PWM
630 select USB_ARCH_HAS_OHCI
631 select USE_OF
632 help
633 Support for the NXP LPC32XX family of processors
634
635 config ARCH_PXA
636 bool "PXA2xx/PXA3xx-based"
637 depends on MMU
638 select ARCH_HAS_CPUFREQ
639 select ARCH_MTD_XIP
640 select ARCH_REQUIRE_GPIOLIB
641 select ARM_CPU_SUSPEND if PM
642 select AUTO_ZRELADDR
643 select CLKDEV_LOOKUP
644 select CLKSRC_MMIO
645 select GENERIC_CLOCKEVENTS
646 select GPIO_PXA
647 select HAVE_IDE
648 select MULTI_IRQ_HANDLER
649 select PLAT_PXA
650 select SPARSE_IRQ
651 help
652 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
653
654 config ARCH_MSM_NODT
655 bool "Qualcomm MSM"
656 select ARCH_MSM
657 select ARCH_REQUIRE_GPIOLIB
658 select COMMON_CLK
659 select GENERIC_CLOCKEVENTS
660 help
661 Support for Qualcomm MSM/QSD based systems. This runs on the
662 apps processor of the MSM/QSD and depends on a shared memory
663 interface to the modem processor which runs the baseband
664 stack and controls some vital subsystems
665 (clock and power control, etc).
666
667 config ARCH_SHMOBILE_LEGACY
668 bool "Renesas SH-Mobile / R-Mobile (non-multiplatform)"
669 select ARCH_SHMOBILE
670 select ARM_PATCH_PHYS_VIRT
671 select CLKDEV_LOOKUP
672 select GENERIC_CLOCKEVENTS
673 select HAVE_ARM_SCU if SMP
674 select HAVE_ARM_TWD if SMP
675 select HAVE_MACH_CLKDEV
676 select HAVE_SMP
677 select MIGHT_HAVE_CACHE_L2X0
678 select MULTI_IRQ_HANDLER
679 select NO_IOPORT
680 select PINCTRL
681 select PM_GENERIC_DOMAINS if PM
682 select SPARSE_IRQ
683 help
684 Support for Renesas's SH-Mobile and R-Mobile ARM platforms using
685 a non-multiplatform kernel.
686
687 config ARCH_RPC
688 bool "RiscPC"
689 select ARCH_ACORN
690 select ARCH_MAY_HAVE_PC_FDC
691 select ARCH_SPARSEMEM_ENABLE
692 select ARCH_USES_GETTIMEOFFSET
693 select FIQ
694 select HAVE_IDE
695 select HAVE_PATA_PLATFORM
696 select ISA_DMA_API
697 select NEED_MACH_IO_H
698 select NEED_MACH_MEMORY_H
699 select NO_IOPORT
700 select VIRT_TO_BUS
701 help
702 On the Acorn Risc-PC, Linux can support the internal IDE disk and
703 CD-ROM interface, serial and parallel port, and the floppy drive.
704
705 config ARCH_SA1100
706 bool "SA1100-based"
707 select ARCH_HAS_CPUFREQ
708 select ARCH_MTD_XIP
709 select ARCH_REQUIRE_GPIOLIB
710 select ARCH_SPARSEMEM_ENABLE
711 select CLKDEV_LOOKUP
712 select CLKSRC_MMIO
713 select CPU_FREQ
714 select CPU_SA1100
715 select GENERIC_CLOCKEVENTS
716 select HAVE_IDE
717 select ISA
718 select NEED_MACH_MEMORY_H
719 select SPARSE_IRQ
720 help
721 Support for StrongARM 11x0 based boards.
722
723 config ARCH_S3C24XX
724 bool "Samsung S3C24XX SoCs"
725 select ARCH_HAS_CPUFREQ
726 select ARCH_REQUIRE_GPIOLIB
727 select CLKDEV_LOOKUP
728 select CLKSRC_SAMSUNG_PWM
729 select GENERIC_CLOCKEVENTS
730 select GPIO_SAMSUNG
731 select HAVE_S3C2410_I2C if I2C
732 select HAVE_S3C2410_WATCHDOG if WATCHDOG
733 select HAVE_S3C_RTC if RTC_CLASS
734 select MULTI_IRQ_HANDLER
735 select NEED_MACH_GPIO_H
736 select NEED_MACH_IO_H
737 select SAMSUNG_ATAGS
738 help
739 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
740 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
741 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
742 Samsung SMDK2410 development board (and derivatives).
743
744 config ARCH_S3C64XX
745 bool "Samsung S3C64XX"
746 select ARCH_HAS_CPUFREQ
747 select ARCH_REQUIRE_GPIOLIB
748 select ARM_VIC
749 select CLKDEV_LOOKUP
750 select CLKSRC_SAMSUNG_PWM
751 select COMMON_CLK
752 select CPU_V6K
753 select GENERIC_CLOCKEVENTS
754 select GPIO_SAMSUNG
755 select HAVE_S3C2410_I2C if I2C
756 select HAVE_S3C2410_WATCHDOG if WATCHDOG
757 select HAVE_TCM
758 select NEED_MACH_GPIO_H
759 select NO_IOPORT
760 select PLAT_SAMSUNG
761 select PM_GENERIC_DOMAINS
762 select S3C_DEV_NAND
763 select S3C_GPIO_TRACK
764 select SAMSUNG_ATAGS
765 select SAMSUNG_GPIOLIB_4BIT
766 select SAMSUNG_WAKEMASK
767 select SAMSUNG_WDT_RESET
768 select USB_ARCH_HAS_OHCI
769 help
770 Samsung S3C64XX series based systems
771
772 config ARCH_S5P64X0
773 bool "Samsung S5P6440 S5P6450"
774 select CLKDEV_LOOKUP
775 select CLKSRC_SAMSUNG_PWM
776 select CPU_V6
777 select GENERIC_CLOCKEVENTS
778 select GPIO_SAMSUNG
779 select HAVE_S3C2410_I2C if I2C
780 select HAVE_S3C2410_WATCHDOG if WATCHDOG
781 select HAVE_S3C_RTC if RTC_CLASS
782 select NEED_MACH_GPIO_H
783 select SAMSUNG_ATAGS
784 select SAMSUNG_WDT_RESET
785 help
786 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
787 SMDK6450.
788
789 config ARCH_S5PC100
790 bool "Samsung S5PC100"
791 select ARCH_REQUIRE_GPIOLIB
792 select CLKDEV_LOOKUP
793 select CLKSRC_SAMSUNG_PWM
794 select CPU_V7
795 select GENERIC_CLOCKEVENTS
796 select GPIO_SAMSUNG
797 select HAVE_S3C2410_I2C if I2C
798 select HAVE_S3C2410_WATCHDOG if WATCHDOG
799 select HAVE_S3C_RTC if RTC_CLASS
800 select NEED_MACH_GPIO_H
801 select SAMSUNG_ATAGS
802 select SAMSUNG_WDT_RESET
803 help
804 Samsung S5PC100 series based systems
805
806 config ARCH_S5PV210
807 bool "Samsung S5PV210/S5PC110"
808 select ARCH_HAS_CPUFREQ
809 select ARCH_HAS_HOLES_MEMORYMODEL
810 select ARCH_SPARSEMEM_ENABLE
811 select CLKDEV_LOOKUP
812 select CLKSRC_SAMSUNG_PWM
813 select CPU_V7
814 select GENERIC_CLOCKEVENTS
815 select GPIO_SAMSUNG
816 select HAVE_S3C2410_I2C if I2C
817 select HAVE_S3C2410_WATCHDOG if WATCHDOG
818 select HAVE_S3C_RTC if RTC_CLASS
819 select NEED_MACH_GPIO_H
820 select NEED_MACH_MEMORY_H
821 select SAMSUNG_ATAGS
822 help
823 Samsung S5PV210/S5PC110 series based systems
824
825 config ARCH_EXYNOS
826 bool "Samsung EXYNOS"
827 select ARCH_HAS_CPUFREQ
828 select ARCH_HAS_HOLES_MEMORYMODEL
829 select ARCH_REQUIRE_GPIOLIB
830 select ARCH_SPARSEMEM_ENABLE
831 select ARM_GIC
832 select COMMON_CLK
833 select CPU_V7
834 select GENERIC_CLOCKEVENTS
835 select HAVE_S3C2410_I2C if I2C
836 select HAVE_S3C2410_WATCHDOG if WATCHDOG
837 select HAVE_S3C_RTC if RTC_CLASS
838 select NEED_MACH_MEMORY_H
839 select SPARSE_IRQ
840 select USE_OF
841 help
842 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
843
844 config ARCH_DAVINCI
845 bool "TI DaVinci"
846 select ARCH_HAS_HOLES_MEMORYMODEL
847 select ARCH_REQUIRE_GPIOLIB
848 select CLKDEV_LOOKUP
849 select GENERIC_ALLOCATOR
850 select GENERIC_CLOCKEVENTS
851 select GENERIC_IRQ_CHIP
852 select HAVE_IDE
853 select TI_PRIV_EDMA
854 select USE_OF
855 select ZONE_DMA
856 help
857 Support for TI's DaVinci platform.
858
859 config ARCH_OMAP1
860 bool "TI OMAP1"
861 depends on MMU
862 select ARCH_HAS_CPUFREQ
863 select ARCH_HAS_HOLES_MEMORYMODEL
864 select ARCH_OMAP
865 select ARCH_REQUIRE_GPIOLIB
866 select CLKDEV_LOOKUP
867 select CLKSRC_MMIO
868 select GENERIC_CLOCKEVENTS
869 select GENERIC_IRQ_CHIP
870 select HAVE_IDE
871 select IRQ_DOMAIN
872 select NEED_MACH_IO_H if PCCARD
873 select NEED_MACH_MEMORY_H
874 help
875 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
876
877 endchoice
878
879 menu "Multiple platform selection"
880 depends on ARCH_MULTIPLATFORM
881
882 comment "CPU Core family selection"
883
884 config ARCH_MULTI_V4T
885 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
886 depends on !ARCH_MULTI_V6_V7
887 select ARCH_MULTI_V4_V5
888 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
889 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
890 CPU_ARM925T || CPU_ARM940T)
891
892 config ARCH_MULTI_V5
893 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
894 depends on !ARCH_MULTI_V6_V7
895 select ARCH_MULTI_V4_V5
896 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
897 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
898 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
899
900 config ARCH_MULTI_V4_V5
901 bool
902
903 config ARCH_MULTI_V6
904 bool "ARMv6 based platforms (ARM11)"
905 select ARCH_MULTI_V6_V7
906 select CPU_V6
907
908 config ARCH_MULTI_V7
909 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
910 default y
911 select ARCH_MULTI_V6_V7
912 select CPU_V7
913
914 config ARCH_MULTI_V6_V7
915 bool
916
917 config ARCH_MULTI_CPU_AUTO
918 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
919 select ARCH_MULTI_V5
920
921 endmenu
922
923 #
924 # This is sorted alphabetically by mach-* pathname. However, plat-*
925 # Kconfigs may be included either alphabetically (according to the
926 # plat- suffix) or along side the corresponding mach-* source.
927 #
928 source "arch/arm/mach-mvebu/Kconfig"
929
930 source "arch/arm/mach-at91/Kconfig"
931
932 source "arch/arm/mach-bcm/Kconfig"
933
934 source "arch/arm/mach-bcm2835/Kconfig"
935
936 source "arch/arm/mach-berlin/Kconfig"
937
938 source "arch/arm/mach-clps711x/Kconfig"
939
940 source "arch/arm/mach-cns3xxx/Kconfig"
941
942 source "arch/arm/mach-davinci/Kconfig"
943
944 source "arch/arm/mach-dove/Kconfig"
945
946 source "arch/arm/mach-ep93xx/Kconfig"
947
948 source "arch/arm/mach-footbridge/Kconfig"
949
950 source "arch/arm/mach-gemini/Kconfig"
951
952 source "arch/arm/mach-highbank/Kconfig"
953
954 source "arch/arm/mach-hisi/Kconfig"
955
956 source "arch/arm/mach-integrator/Kconfig"
957
958 source "arch/arm/mach-iop32x/Kconfig"
959
960 source "arch/arm/mach-iop33x/Kconfig"
961
962 source "arch/arm/mach-iop13xx/Kconfig"
963
964 source "arch/arm/mach-ixp4xx/Kconfig"
965
966 source "arch/arm/mach-keystone/Kconfig"
967
968 source "arch/arm/mach-kirkwood/Kconfig"
969
970 source "arch/arm/mach-ks8695/Kconfig"
971
972 source "arch/arm/mach-msm/Kconfig"
973
974 source "arch/arm/mach-moxart/Kconfig"
975
976 source "arch/arm/mach-mv78xx0/Kconfig"
977
978 source "arch/arm/mach-imx/Kconfig"
979
980 source "arch/arm/mach-mxs/Kconfig"
981
982 source "arch/arm/mach-netx/Kconfig"
983
984 source "arch/arm/mach-nomadik/Kconfig"
985
986 source "arch/arm/mach-nspire/Kconfig"
987
988 source "arch/arm/plat-omap/Kconfig"
989
990 source "arch/arm/mach-omap1/Kconfig"
991
992 source "arch/arm/mach-omap2/Kconfig"
993
994 source "arch/arm/mach-orion5x/Kconfig"
995
996 source "arch/arm/mach-picoxcell/Kconfig"
997
998 source "arch/arm/mach-pxa/Kconfig"
999 source "arch/arm/plat-pxa/Kconfig"
1000
1001 source "arch/arm/mach-mmp/Kconfig"
1002
1003 source "arch/arm/mach-realview/Kconfig"
1004
1005 source "arch/arm/mach-rockchip/Kconfig"
1006
1007 source "arch/arm/mach-sa1100/Kconfig"
1008
1009 source "arch/arm/plat-samsung/Kconfig"
1010
1011 source "arch/arm/mach-socfpga/Kconfig"
1012
1013 source "arch/arm/mach-spear/Kconfig"
1014
1015 source "arch/arm/mach-sti/Kconfig"
1016
1017 source "arch/arm/mach-s3c24xx/Kconfig"
1018
1019 source "arch/arm/mach-s3c64xx/Kconfig"
1020
1021 source "arch/arm/mach-s5p64x0/Kconfig"
1022
1023 source "arch/arm/mach-s5pc100/Kconfig"
1024
1025 source "arch/arm/mach-s5pv210/Kconfig"
1026
1027 source "arch/arm/mach-exynos/Kconfig"
1028
1029 source "arch/arm/mach-shmobile/Kconfig"
1030
1031 source "arch/arm/mach-sunxi/Kconfig"
1032
1033 source "arch/arm/mach-prima2/Kconfig"
1034
1035 source "arch/arm/mach-tegra/Kconfig"
1036
1037 source "arch/arm/mach-u300/Kconfig"
1038
1039 source "arch/arm/mach-ux500/Kconfig"
1040
1041 source "arch/arm/mach-versatile/Kconfig"
1042
1043 source "arch/arm/mach-vexpress/Kconfig"
1044 source "arch/arm/plat-versatile/Kconfig"
1045
1046 source "arch/arm/mach-virt/Kconfig"
1047
1048 source "arch/arm/mach-vt8500/Kconfig"
1049
1050 source "arch/arm/mach-w90x900/Kconfig"
1051
1052 source "arch/arm/mach-zynq/Kconfig"
1053
1054 # Definitions to make life easier
1055 config ARCH_ACORN
1056 bool
1057
1058 config PLAT_IOP
1059 bool
1060 select GENERIC_CLOCKEVENTS
1061
1062 config PLAT_ORION
1063 bool
1064 select CLKSRC_MMIO
1065 select COMMON_CLK
1066 select GENERIC_IRQ_CHIP
1067 select IRQ_DOMAIN
1068
1069 config PLAT_ORION_LEGACY
1070 bool
1071 select PLAT_ORION
1072
1073 config PLAT_PXA
1074 bool
1075
1076 config PLAT_VERSATILE
1077 bool
1078
1079 config ARM_TIMER_SP804
1080 bool
1081 select CLKSRC_MMIO
1082 select CLKSRC_OF if OF
1083
1084 source arch/arm/mm/Kconfig
1085
1086 config ARM_NR_BANKS
1087 int
1088 default 16 if ARCH_EP93XX
1089 default 8
1090
1091 config IWMMXT
1092 bool "Enable iWMMXt support" if !CPU_PJ4
1093 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1094 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1095 help
1096 Enable support for iWMMXt context switching at run time if
1097 running on a CPU that supports it.
1098
1099 config MULTI_IRQ_HANDLER
1100 bool
1101 help
1102 Allow each machine to specify it's own IRQ handler at run time.
1103
1104 if !MMU
1105 source "arch/arm/Kconfig-nommu"
1106 endif
1107
1108 config PJ4B_ERRATA_4742
1109 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1110 depends on CPU_PJ4B && MACH_ARMADA_370
1111 default y
1112 help
1113 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1114 Event (WFE) IDLE states, a specific timing sensitivity exists between
1115 the retiring WFI/WFE instructions and the newly issued subsequent
1116 instructions. This sensitivity can result in a CPU hang scenario.
1117 Workaround:
1118 The software must insert either a Data Synchronization Barrier (DSB)
1119 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1120 instruction
1121
1122 config ARM_ERRATA_326103
1123 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1124 depends on CPU_V6
1125 help
1126 Executing a SWP instruction to read-only memory does not set bit 11
1127 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1128 treat the access as a read, preventing a COW from occurring and
1129 causing the faulting task to livelock.
1130
1131 config ARM_ERRATA_411920
1132 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1133 depends on CPU_V6 || CPU_V6K
1134 help
1135 Invalidation of the Instruction Cache operation can
1136 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1137 It does not affect the MPCore. This option enables the ARM Ltd.
1138 recommended workaround.
1139
1140 config ARM_ERRATA_430973
1141 bool "ARM errata: Stale prediction on replaced interworking branch"
1142 depends on CPU_V7
1143 help
1144 This option enables the workaround for the 430973 Cortex-A8
1145 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1146 interworking branch is replaced with another code sequence at the
1147 same virtual address, whether due to self-modifying code or virtual
1148 to physical address re-mapping, Cortex-A8 does not recover from the
1149 stale interworking branch prediction. This results in Cortex-A8
1150 executing the new code sequence in the incorrect ARM or Thumb state.
1151 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1152 and also flushes the branch target cache at every context switch.
1153 Note that setting specific bits in the ACTLR register may not be
1154 available in non-secure mode.
1155
1156 config ARM_ERRATA_458693
1157 bool "ARM errata: Processor deadlock when a false hazard is created"
1158 depends on CPU_V7
1159 depends on !ARCH_MULTIPLATFORM
1160 help
1161 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1162 erratum. For very specific sequences of memory operations, it is
1163 possible for a hazard condition intended for a cache line to instead
1164 be incorrectly associated with a different cache line. This false
1165 hazard might then cause a processor deadlock. The workaround enables
1166 the L1 caching of the NEON accesses and disables the PLD instruction
1167 in the ACTLR register. Note that setting specific bits in the ACTLR
1168 register may not be available in non-secure mode.
1169
1170 config ARM_ERRATA_460075
1171 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1172 depends on CPU_V7
1173 depends on !ARCH_MULTIPLATFORM
1174 help
1175 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1176 erratum. Any asynchronous access to the L2 cache may encounter a
1177 situation in which recent store transactions to the L2 cache are lost
1178 and overwritten with stale memory contents from external memory. The
1179 workaround disables the write-allocate mode for the L2 cache via the
1180 ACTLR register. Note that setting specific bits in the ACTLR register
1181 may not be available in non-secure mode.
1182
1183 config ARM_ERRATA_742230
1184 bool "ARM errata: DMB operation may be faulty"
1185 depends on CPU_V7 && SMP
1186 depends on !ARCH_MULTIPLATFORM
1187 help
1188 This option enables the workaround for the 742230 Cortex-A9
1189 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1190 between two write operations may not ensure the correct visibility
1191 ordering of the two writes. This workaround sets a specific bit in
1192 the diagnostic register of the Cortex-A9 which causes the DMB
1193 instruction to behave as a DSB, ensuring the correct behaviour of
1194 the two writes.
1195
1196 config ARM_ERRATA_742231
1197 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1198 depends on CPU_V7 && SMP
1199 depends on !ARCH_MULTIPLATFORM
1200 help
1201 This option enables the workaround for the 742231 Cortex-A9
1202 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1203 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1204 accessing some data located in the same cache line, may get corrupted
1205 data due to bad handling of the address hazard when the line gets
1206 replaced from one of the CPUs at the same time as another CPU is
1207 accessing it. This workaround sets specific bits in the diagnostic
1208 register of the Cortex-A9 which reduces the linefill issuing
1209 capabilities of the processor.
1210
1211 config PL310_ERRATA_588369
1212 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1213 depends on CACHE_L2X0
1214 help
1215 The PL310 L2 cache controller implements three types of Clean &
1216 Invalidate maintenance operations: by Physical Address
1217 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1218 They are architecturally defined to behave as the execution of a
1219 clean operation followed immediately by an invalidate operation,
1220 both performing to the same memory location. This functionality
1221 is not correctly implemented in PL310 as clean lines are not
1222 invalidated as a result of these operations.
1223
1224 config ARM_ERRATA_643719
1225 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1226 depends on CPU_V7 && SMP
1227 help
1228 This option enables the workaround for the 643719 Cortex-A9 (prior to
1229 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1230 register returns zero when it should return one. The workaround
1231 corrects this value, ensuring cache maintenance operations which use
1232 it behave as intended and avoiding data corruption.
1233
1234 config ARM_ERRATA_720789
1235 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1236 depends on CPU_V7
1237 help
1238 This option enables the workaround for the 720789 Cortex-A9 (prior to
1239 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1240 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1241 As a consequence of this erratum, some TLB entries which should be
1242 invalidated are not, resulting in an incoherency in the system page
1243 tables. The workaround changes the TLB flushing routines to invalidate
1244 entries regardless of the ASID.
1245
1246 config PL310_ERRATA_727915
1247 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1248 depends on CACHE_L2X0
1249 help
1250 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1251 operation (offset 0x7FC). This operation runs in background so that
1252 PL310 can handle normal accesses while it is in progress. Under very
1253 rare circumstances, due to this erratum, write data can be lost when
1254 PL310 treats a cacheable write transaction during a Clean &
1255 Invalidate by Way operation.
1256
1257 config ARM_ERRATA_743622
1258 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1259 depends on CPU_V7
1260 depends on !ARCH_MULTIPLATFORM
1261 help
1262 This option enables the workaround for the 743622 Cortex-A9
1263 (r2p*) erratum. Under very rare conditions, a faulty
1264 optimisation in the Cortex-A9 Store Buffer may lead to data
1265 corruption. This workaround sets a specific bit in the diagnostic
1266 register of the Cortex-A9 which disables the Store Buffer
1267 optimisation, preventing the defect from occurring. This has no
1268 visible impact on the overall performance or power consumption of the
1269 processor.
1270
1271 config ARM_ERRATA_751472
1272 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1273 depends on CPU_V7
1274 depends on !ARCH_MULTIPLATFORM
1275 help
1276 This option enables the workaround for the 751472 Cortex-A9 (prior
1277 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1278 completion of a following broadcasted operation if the second
1279 operation is received by a CPU before the ICIALLUIS has completed,
1280 potentially leading to corrupted entries in the cache or TLB.
1281
1282 config PL310_ERRATA_753970
1283 bool "PL310 errata: cache sync operation may be faulty"
1284 depends on CACHE_PL310
1285 help
1286 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1287
1288 Under some condition the effect of cache sync operation on
1289 the store buffer still remains when the operation completes.
1290 This means that the store buffer is always asked to drain and
1291 this prevents it from merging any further writes. The workaround
1292 is to replace the normal offset of cache sync operation (0x730)
1293 by another offset targeting an unmapped PL310 register 0x740.
1294 This has the same effect as the cache sync operation: store buffer
1295 drain and waiting for all buffers empty.
1296
1297 config ARM_ERRATA_754322
1298 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1299 depends on CPU_V7
1300 help
1301 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1302 r3p*) erratum. A speculative memory access may cause a page table walk
1303 which starts prior to an ASID switch but completes afterwards. This
1304 can populate the micro-TLB with a stale entry which may be hit with
1305 the new ASID. This workaround places two dsb instructions in the mm
1306 switching code so that no page table walks can cross the ASID switch.
1307
1308 config ARM_ERRATA_754327
1309 bool "ARM errata: no automatic Store Buffer drain"
1310 depends on CPU_V7 && SMP
1311 help
1312 This option enables the workaround for the 754327 Cortex-A9 (prior to
1313 r2p0) erratum. The Store Buffer does not have any automatic draining
1314 mechanism and therefore a livelock may occur if an external agent
1315 continuously polls a memory location waiting to observe an update.
1316 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1317 written polling loops from denying visibility of updates to memory.
1318
1319 config ARM_ERRATA_364296
1320 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1321 depends on CPU_V6
1322 help
1323 This options enables the workaround for the 364296 ARM1136
1324 r0p2 erratum (possible cache data corruption with
1325 hit-under-miss enabled). It sets the undocumented bit 31 in
1326 the auxiliary control register and the FI bit in the control
1327 register, thus disabling hit-under-miss without putting the
1328 processor into full low interrupt latency mode. ARM11MPCore
1329 is not affected.
1330
1331 config ARM_ERRATA_764369
1332 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1333 depends on CPU_V7 && SMP
1334 help
1335 This option enables the workaround for erratum 764369
1336 affecting Cortex-A9 MPCore with two or more processors (all
1337 current revisions). Under certain timing circumstances, a data
1338 cache line maintenance operation by MVA targeting an Inner
1339 Shareable memory region may fail to proceed up to either the
1340 Point of Coherency or to the Point of Unification of the
1341 system. This workaround adds a DSB instruction before the
1342 relevant cache maintenance functions and sets a specific bit
1343 in the diagnostic control register of the SCU.
1344
1345 config PL310_ERRATA_769419
1346 bool "PL310 errata: no automatic Store Buffer drain"
1347 depends on CACHE_L2X0
1348 help
1349 On revisions of the PL310 prior to r3p2, the Store Buffer does
1350 not automatically drain. This can cause normal, non-cacheable
1351 writes to be retained when the memory system is idle, leading
1352 to suboptimal I/O performance for drivers using coherent DMA.
1353 This option adds a write barrier to the cpu_idle loop so that,
1354 on systems with an outer cache, the store buffer is drained
1355 explicitly.
1356
1357 config ARM_ERRATA_775420
1358 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1359 depends on CPU_V7
1360 help
1361 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1362 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1363 operation aborts with MMU exception, it might cause the processor
1364 to deadlock. This workaround puts DSB before executing ISB if
1365 an abort may occur on cache maintenance.
1366
1367 config ARM_ERRATA_798181
1368 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1369 depends on CPU_V7 && SMP
1370 help
1371 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1372 adequately shooting down all use of the old entries. This
1373 option enables the Linux kernel workaround for this erratum
1374 which sends an IPI to the CPUs that are running the same ASID
1375 as the one being invalidated.
1376
1377 config ARM_ERRATA_773022
1378 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1379 depends on CPU_V7
1380 help
1381 This option enables the workaround for the 773022 Cortex-A15
1382 (up to r0p4) erratum. In certain rare sequences of code, the
1383 loop buffer may deliver incorrect instructions. This
1384 workaround disables the loop buffer to avoid the erratum.
1385
1386 endmenu
1387
1388 source "arch/arm/common/Kconfig"
1389
1390 menu "Bus support"
1391
1392 config ARM_AMBA
1393 bool
1394
1395 config ISA
1396 bool
1397 help
1398 Find out whether you have ISA slots on your motherboard. ISA is the
1399 name of a bus system, i.e. the way the CPU talks to the other stuff
1400 inside your box. Other bus systems are PCI, EISA, MicroChannel
1401 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1402 newer boards don't support it. If you have ISA, say Y, otherwise N.
1403
1404 # Select ISA DMA controller support
1405 config ISA_DMA
1406 bool
1407 select ISA_DMA_API
1408
1409 # Select ISA DMA interface
1410 config ISA_DMA_API
1411 bool
1412
1413 config PCI
1414 bool "PCI support" if MIGHT_HAVE_PCI
1415 help
1416 Find out whether you have a PCI motherboard. PCI is the name of a
1417 bus system, i.e. the way the CPU talks to the other stuff inside
1418 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1419 VESA. If you have PCI, say Y, otherwise N.
1420
1421 config PCI_DOMAINS
1422 bool
1423 depends on PCI
1424
1425 config PCI_NANOENGINE
1426 bool "BSE nanoEngine PCI support"
1427 depends on SA1100_NANOENGINE
1428 help
1429 Enable PCI on the BSE nanoEngine board.
1430
1431 config PCI_SYSCALL
1432 def_bool PCI
1433
1434 config PCI_HOST_ITE8152
1435 bool
1436 depends on PCI && MACH_ARMCORE
1437 default y
1438 select DMABOUNCE
1439
1440 source "drivers/pci/Kconfig"
1441 source "drivers/pci/pcie/Kconfig"
1442
1443 source "drivers/pcmcia/Kconfig"
1444
1445 endmenu
1446
1447 menu "Kernel Features"
1448
1449 config HAVE_SMP
1450 bool
1451 help
1452 This option should be selected by machines which have an SMP-
1453 capable CPU.
1454
1455 The only effect of this option is to make the SMP-related
1456 options available to the user for configuration.
1457
1458 config SMP
1459 bool "Symmetric Multi-Processing"
1460 depends on CPU_V6K || CPU_V7
1461 depends on GENERIC_CLOCKEVENTS
1462 depends on HAVE_SMP
1463 depends on MMU || ARM_MPU
1464 help
1465 This enables support for systems with more than one CPU. If you have
1466 a system with only one CPU, like most personal computers, say N. If
1467 you have a system with more than one CPU, say Y.
1468
1469 If you say N here, the kernel will run on single and multiprocessor
1470 machines, but will use only one CPU of a multiprocessor machine. If
1471 you say Y here, the kernel will run on many, but not all, single
1472 processor machines. On a single processor machine, the kernel will
1473 run faster if you say N here.
1474
1475 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1476 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1477 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1478
1479 If you don't know what to do here, say N.
1480
1481 config SMP_ON_UP
1482 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1483 depends on SMP && !XIP_KERNEL && MMU
1484 default y
1485 help
1486 SMP kernels contain instructions which fail on non-SMP processors.
1487 Enabling this option allows the kernel to modify itself to make
1488 these instructions safe. Disabling it allows about 1K of space
1489 savings.
1490
1491 If you don't know what to do here, say Y.
1492
1493 config ARM_CPU_TOPOLOGY
1494 bool "Support cpu topology definition"
1495 depends on SMP && CPU_V7
1496 default y
1497 help
1498 Support ARM cpu topology definition. The MPIDR register defines
1499 affinity between processors which is then used to describe the cpu
1500 topology of an ARM System.
1501
1502 config SCHED_MC
1503 bool "Multi-core scheduler support"
1504 depends on ARM_CPU_TOPOLOGY
1505 help
1506 Multi-core scheduler support improves the CPU scheduler's decision
1507 making when dealing with multi-core CPU chips at a cost of slightly
1508 increased overhead in some places. If unsure say N here.
1509
1510 config SCHED_SMT
1511 bool "SMT scheduler support"
1512 depends on ARM_CPU_TOPOLOGY
1513 help
1514 Improves the CPU scheduler's decision making when dealing with
1515 MultiThreading at a cost of slightly increased overhead in some
1516 places. If unsure say N here.
1517
1518 config HAVE_ARM_SCU
1519 bool
1520 help
1521 This option enables support for the ARM system coherency unit
1522
1523 config HAVE_ARM_ARCH_TIMER
1524 bool "Architected timer support"
1525 depends on CPU_V7
1526 select ARM_ARCH_TIMER
1527 select GENERIC_CLOCKEVENTS
1528 help
1529 This option enables support for the ARM architected timer
1530
1531 config HAVE_ARM_TWD
1532 bool
1533 depends on SMP
1534 select CLKSRC_OF if OF
1535 help
1536 This options enables support for the ARM timer and watchdog unit
1537
1538 config MCPM
1539 bool "Multi-Cluster Power Management"
1540 depends on CPU_V7 && SMP
1541 help
1542 This option provides the common power management infrastructure
1543 for (multi-)cluster based systems, such as big.LITTLE based
1544 systems.
1545
1546 config BIG_LITTLE
1547 bool "big.LITTLE support (Experimental)"
1548 depends on CPU_V7 && SMP
1549 select MCPM
1550 help
1551 This option enables support selections for the big.LITTLE
1552 system architecture.
1553
1554 config BL_SWITCHER
1555 bool "big.LITTLE switcher support"
1556 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1557 select CPU_PM
1558 select ARM_CPU_SUSPEND
1559 help
1560 The big.LITTLE "switcher" provides the core functionality to
1561 transparently handle transition between a cluster of A15's
1562 and a cluster of A7's in a big.LITTLE system.
1563
1564 config BL_SWITCHER_DUMMY_IF
1565 tristate "Simple big.LITTLE switcher user interface"
1566 depends on BL_SWITCHER && DEBUG_KERNEL
1567 help
1568 This is a simple and dummy char dev interface to control
1569 the big.LITTLE switcher core code. It is meant for
1570 debugging purposes only.
1571
1572 choice
1573 prompt "Memory split"
1574 default VMSPLIT_3G
1575 help
1576 Select the desired split between kernel and user memory.
1577
1578 If you are not absolutely sure what you are doing, leave this
1579 option alone!
1580
1581 config VMSPLIT_3G
1582 bool "3G/1G user/kernel split"
1583 config VMSPLIT_2G
1584 bool "2G/2G user/kernel split"
1585 config VMSPLIT_1G
1586 bool "1G/3G user/kernel split"
1587 endchoice
1588
1589 config PAGE_OFFSET
1590 hex
1591 default 0x40000000 if VMSPLIT_1G
1592 default 0x80000000 if VMSPLIT_2G
1593 default 0xC0000000
1594
1595 config NR_CPUS
1596 int "Maximum number of CPUs (2-32)"
1597 range 2 32
1598 depends on SMP
1599 default "4"
1600
1601 config HOTPLUG_CPU
1602 bool "Support for hot-pluggable CPUs"
1603 depends on SMP
1604 help
1605 Say Y here to experiment with turning CPUs off and on. CPUs
1606 can be controlled through /sys/devices/system/cpu.
1607
1608 config ARM_PSCI
1609 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1610 depends on CPU_V7
1611 help
1612 Say Y here if you want Linux to communicate with system firmware
1613 implementing the PSCI specification for CPU-centric power
1614 management operations described in ARM document number ARM DEN
1615 0022A ("Power State Coordination Interface System Software on
1616 ARM processors").
1617
1618 # The GPIO number here must be sorted by descending number. In case of
1619 # a multiplatform kernel, we just want the highest value required by the
1620 # selected platforms.
1621 config ARCH_NR_GPIO
1622 int
1623 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1624 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX
1625 default 392 if ARCH_U8500
1626 default 352 if ARCH_VT8500
1627 default 288 if ARCH_SUNXI
1628 default 264 if MACH_H4700
1629 default 0
1630 help
1631 Maximum number of GPIOs in the system.
1632
1633 If unsure, leave the default value.
1634
1635 source kernel/Kconfig.preempt
1636
1637 config HZ_FIXED
1638 int
1639 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1640 ARCH_S5PV210 || ARCH_EXYNOS4
1641 default AT91_TIMER_HZ if ARCH_AT91
1642 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
1643 default 0
1644
1645 choice
1646 depends on HZ_FIXED = 0
1647 prompt "Timer frequency"
1648
1649 config HZ_100
1650 bool "100 Hz"
1651
1652 config HZ_200
1653 bool "200 Hz"
1654
1655 config HZ_250
1656 bool "250 Hz"
1657
1658 config HZ_300
1659 bool "300 Hz"
1660
1661 config HZ_500
1662 bool "500 Hz"
1663
1664 config HZ_1000
1665 bool "1000 Hz"
1666
1667 endchoice
1668
1669 config HZ
1670 int
1671 default HZ_FIXED if HZ_FIXED != 0
1672 default 100 if HZ_100
1673 default 200 if HZ_200
1674 default 250 if HZ_250
1675 default 300 if HZ_300
1676 default 500 if HZ_500
1677 default 1000
1678
1679 config SCHED_HRTICK
1680 def_bool HIGH_RES_TIMERS
1681
1682 config SCHED_HRTICK
1683 def_bool HIGH_RES_TIMERS
1684
1685 config THUMB2_KERNEL
1686 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1687 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1688 default y if CPU_THUMBONLY
1689 select AEABI
1690 select ARM_ASM_UNIFIED
1691 select ARM_UNWIND
1692 help
1693 By enabling this option, the kernel will be compiled in
1694 Thumb-2 mode. A compiler/assembler that understand the unified
1695 ARM-Thumb syntax is needed.
1696
1697 If unsure, say N.
1698
1699 config THUMB2_AVOID_R_ARM_THM_JUMP11
1700 bool "Work around buggy Thumb-2 short branch relocations in gas"
1701 depends on THUMB2_KERNEL && MODULES
1702 default y
1703 help
1704 Various binutils versions can resolve Thumb-2 branches to
1705 locally-defined, preemptible global symbols as short-range "b.n"
1706 branch instructions.
1707
1708 This is a problem, because there's no guarantee the final
1709 destination of the symbol, or any candidate locations for a
1710 trampoline, are within range of the branch. For this reason, the
1711 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1712 relocation in modules at all, and it makes little sense to add
1713 support.
1714
1715 The symptom is that the kernel fails with an "unsupported
1716 relocation" error when loading some modules.
1717
1718 Until fixed tools are available, passing
1719 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1720 code which hits this problem, at the cost of a bit of extra runtime
1721 stack usage in some cases.
1722
1723 The problem is described in more detail at:
1724 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1725
1726 Only Thumb-2 kernels are affected.
1727
1728 Unless you are sure your tools don't have this problem, say Y.
1729
1730 config ARM_ASM_UNIFIED
1731 bool
1732
1733 config AEABI
1734 bool "Use the ARM EABI to compile the kernel"
1735 help
1736 This option allows for the kernel to be compiled using the latest
1737 ARM ABI (aka EABI). This is only useful if you are using a user
1738 space environment that is also compiled with EABI.
1739
1740 Since there are major incompatibilities between the legacy ABI and
1741 EABI, especially with regard to structure member alignment, this
1742 option also changes the kernel syscall calling convention to
1743 disambiguate both ABIs and allow for backward compatibility support
1744 (selected with CONFIG_OABI_COMPAT).
1745
1746 To use this you need GCC version 4.0.0 or later.
1747
1748 config OABI_COMPAT
1749 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1750 depends on AEABI && !THUMB2_KERNEL
1751 help
1752 This option preserves the old syscall interface along with the
1753 new (ARM EABI) one. It also provides a compatibility layer to
1754 intercept syscalls that have structure arguments which layout
1755 in memory differs between the legacy ABI and the new ARM EABI
1756 (only for non "thumb" binaries). This option adds a tiny
1757 overhead to all syscalls and produces a slightly larger kernel.
1758
1759 The seccomp filter system will not be available when this is
1760 selected, since there is no way yet to sensibly distinguish
1761 between calling conventions during filtering.
1762
1763 If you know you'll be using only pure EABI user space then you
1764 can say N here. If this option is not selected and you attempt
1765 to execute a legacy ABI binary then the result will be
1766 UNPREDICTABLE (in fact it can be predicted that it won't work
1767 at all). If in doubt say N.
1768
1769 config ARCH_HAS_HOLES_MEMORYMODEL
1770 bool
1771
1772 config ARCH_SPARSEMEM_ENABLE
1773 bool
1774
1775 config ARCH_SPARSEMEM_DEFAULT
1776 def_bool ARCH_SPARSEMEM_ENABLE
1777
1778 config ARCH_SELECT_MEMORY_MODEL
1779 def_bool ARCH_SPARSEMEM_ENABLE
1780
1781 config HAVE_ARCH_PFN_VALID
1782 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1783
1784 config HIGHMEM
1785 bool "High Memory Support"
1786 depends on MMU
1787 help
1788 The address space of ARM processors is only 4 Gigabytes large
1789 and it has to accommodate user address space, kernel address
1790 space as well as some memory mapped IO. That means that, if you
1791 have a large amount of physical memory and/or IO, not all of the
1792 memory can be "permanently mapped" by the kernel. The physical
1793 memory that is not permanently mapped is called "high memory".
1794
1795 Depending on the selected kernel/user memory split, minimum
1796 vmalloc space and actual amount of RAM, you may not need this
1797 option which should result in a slightly faster kernel.
1798
1799 If unsure, say n.
1800
1801 config HIGHPTE
1802 bool "Allocate 2nd-level pagetables from highmem"
1803 depends on HIGHMEM
1804
1805 config HW_PERF_EVENTS
1806 bool "Enable hardware performance counter support for perf events"
1807 depends on PERF_EVENTS
1808 default y
1809 help
1810 Enable hardware performance counter support for perf events. If
1811 disabled, perf events will use software events only.
1812
1813 config SYS_SUPPORTS_HUGETLBFS
1814 def_bool y
1815 depends on ARM_LPAE
1816
1817 config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1818 def_bool y
1819 depends on ARM_LPAE
1820
1821 config ARCH_WANT_GENERAL_HUGETLB
1822 def_bool y
1823
1824 source "mm/Kconfig"
1825
1826 config FORCE_MAX_ZONEORDER
1827 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1828 range 11 64 if ARCH_SHMOBILE_LEGACY
1829 default "12" if SOC_AM33XX
1830 default "9" if SA1111 || ARCH_EFM32
1831 default "11"
1832 help
1833 The kernel memory allocator divides physically contiguous memory
1834 blocks into "zones", where each zone is a power of two number of
1835 pages. This option selects the largest power of two that the kernel
1836 keeps in the memory allocator. If you need to allocate very large
1837 blocks of physically contiguous memory, then you may need to
1838 increase this value.
1839
1840 This config option is actually maximum order plus one. For example,
1841 a value of 11 means that the largest free memory block is 2^10 pages.
1842
1843 config ALIGNMENT_TRAP
1844 bool
1845 depends on CPU_CP15_MMU
1846 default y if !ARCH_EBSA110
1847 select HAVE_PROC_CPU if PROC_FS
1848 help
1849 ARM processors cannot fetch/store information which is not
1850 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1851 address divisible by 4. On 32-bit ARM processors, these non-aligned
1852 fetch/store instructions will be emulated in software if you say
1853 here, which has a severe performance impact. This is necessary for
1854 correct operation of some network protocols. With an IP-only
1855 configuration it is safe to say N, otherwise say Y.
1856
1857 config UACCESS_WITH_MEMCPY
1858 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1859 depends on MMU
1860 default y if CPU_FEROCEON
1861 help
1862 Implement faster copy_to_user and clear_user methods for CPU
1863 cores where a 8-word STM instruction give significantly higher
1864 memory write throughput than a sequence of individual 32bit stores.
1865
1866 A possible side effect is a slight increase in scheduling latency
1867 between threads sharing the same address space if they invoke
1868 such copy operations with large buffers.
1869
1870 However, if the CPU data cache is using a write-allocate mode,
1871 this option is unlikely to provide any performance gain.
1872
1873 config SECCOMP
1874 bool
1875 prompt "Enable seccomp to safely compute untrusted bytecode"
1876 ---help---
1877 This kernel feature is useful for number crunching applications
1878 that may need to compute untrusted bytecode during their
1879 execution. By using pipes or other transports made available to
1880 the process as file descriptors supporting the read/write
1881 syscalls, it's possible to isolate those applications in
1882 their own address space using seccomp. Once seccomp is
1883 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1884 and the task is only allowed to execute a few safe syscalls
1885 defined by each seccomp mode.
1886
1887 config CC_STACKPROTECTOR
1888 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1889 help
1890 This option turns on the -fstack-protector GCC feature. This
1891 feature puts, at the beginning of functions, a canary value on
1892 the stack just before the return address, and validates
1893 the value just before actually returning. Stack based buffer
1894 overflows (that need to overwrite this return address) now also
1895 overwrite the canary, which gets detected and the attack is then
1896 neutralized via a kernel panic.
1897 This feature requires gcc version 4.2 or above.
1898
1899 config SWIOTLB
1900 def_bool y
1901
1902 config IOMMU_HELPER
1903 def_bool SWIOTLB
1904
1905 config XEN_DOM0
1906 def_bool y
1907 depends on XEN
1908
1909 config XEN
1910 bool "Xen guest support on ARM (EXPERIMENTAL)"
1911 depends on ARM && AEABI && OF
1912 depends on CPU_V7 && !CPU_V6
1913 depends on !GENERIC_ATOMIC64
1914 select ARM_PSCI
1915 select SWIOTLB_XEN
1916 help
1917 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1918
1919 endmenu
1920
1921 menu "Boot options"
1922
1923 config USE_OF
1924 bool "Flattened Device Tree support"
1925 select IRQ_DOMAIN
1926 select OF
1927 select OF_EARLY_FLATTREE
1928 help
1929 Include support for flattened device tree machine descriptions.
1930
1931 config ATAGS
1932 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1933 default y
1934 help
1935 This is the traditional way of passing data to the kernel at boot
1936 time. If you are solely relying on the flattened device tree (or
1937 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1938 to remove ATAGS support from your kernel binary. If unsure,
1939 leave this to y.
1940
1941 config DEPRECATED_PARAM_STRUCT
1942 bool "Provide old way to pass kernel parameters"
1943 depends on ATAGS
1944 help
1945 This was deprecated in 2001 and announced to live on for 5 years.
1946 Some old boot loaders still use this way.
1947
1948 # Compressed boot loader in ROM. Yes, we really want to ask about
1949 # TEXT and BSS so we preserve their values in the config files.
1950 config ZBOOT_ROM_TEXT
1951 hex "Compressed ROM boot loader base address"
1952 default "0"
1953 help
1954 The physical address at which the ROM-able zImage is to be
1955 placed in the target. Platforms which normally make use of
1956 ROM-able zImage formats normally set this to a suitable
1957 value in their defconfig file.
1958
1959 If ZBOOT_ROM is not enabled, this has no effect.
1960
1961 config ZBOOT_ROM_BSS
1962 hex "Compressed ROM boot loader BSS address"
1963 default "0"
1964 help
1965 The base address of an area of read/write memory in the target
1966 for the ROM-able zImage which must be available while the
1967 decompressor is running. It must be large enough to hold the
1968 entire decompressed kernel plus an additional 128 KiB.
1969 Platforms which normally make use of ROM-able zImage formats
1970 normally set this to a suitable value in their defconfig file.
1971
1972 If ZBOOT_ROM is not enabled, this has no effect.
1973
1974 config ZBOOT_ROM
1975 bool "Compressed boot loader in ROM/flash"
1976 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1977 help
1978 Say Y here if you intend to execute your compressed kernel image
1979 (zImage) directly from ROM or flash. If unsure, say N.
1980
1981 choice
1982 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1983 depends on ZBOOT_ROM && ARCH_SH7372
1984 default ZBOOT_ROM_NONE
1985 help
1986 Include experimental SD/MMC loading code in the ROM-able zImage.
1987 With this enabled it is possible to write the ROM-able zImage
1988 kernel image to an MMC or SD card and boot the kernel straight
1989 from the reset vector. At reset the processor Mask ROM will load
1990 the first part of the ROM-able zImage which in turn loads the
1991 rest the kernel image to RAM.
1992
1993 config ZBOOT_ROM_NONE
1994 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1995 help
1996 Do not load image from SD or MMC
1997
1998 config ZBOOT_ROM_MMCIF
1999 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
2000 help
2001 Load image from MMCIF hardware block.
2002
2003 config ZBOOT_ROM_SH_MOBILE_SDHI
2004 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
2005 help
2006 Load image from SDHI hardware block
2007
2008 endchoice
2009
2010 config ARM_APPENDED_DTB
2011 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
2012 depends on OF && !ZBOOT_ROM
2013 help
2014 With this option, the boot code will look for a device tree binary
2015 (DTB) appended to zImage
2016 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2017
2018 This is meant as a backward compatibility convenience for those
2019 systems with a bootloader that can't be upgraded to accommodate
2020 the documented boot protocol using a device tree.
2021
2022 Beware that there is very little in terms of protection against
2023 this option being confused by leftover garbage in memory that might
2024 look like a DTB header after a reboot if no actual DTB is appended
2025 to zImage. Do not leave this option active in a production kernel
2026 if you don't intend to always append a DTB. Proper passing of the
2027 location into r2 of a bootloader provided DTB is always preferable
2028 to this option.
2029
2030 config ARM_ATAG_DTB_COMPAT
2031 bool "Supplement the appended DTB with traditional ATAG information"
2032 depends on ARM_APPENDED_DTB
2033 help
2034 Some old bootloaders can't be updated to a DTB capable one, yet
2035 they provide ATAGs with memory configuration, the ramdisk address,
2036 the kernel cmdline string, etc. Such information is dynamically
2037 provided by the bootloader and can't always be stored in a static
2038 DTB. To allow a device tree enabled kernel to be used with such
2039 bootloaders, this option allows zImage to extract the information
2040 from the ATAG list and store it at run time into the appended DTB.
2041
2042 choice
2043 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2044 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2045
2046 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2047 bool "Use bootloader kernel arguments if available"
2048 help
2049 Uses the command-line options passed by the boot loader instead of
2050 the device tree bootargs property. If the boot loader doesn't provide
2051 any, the device tree bootargs property will be used.
2052
2053 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2054 bool "Extend with bootloader kernel arguments"
2055 help
2056 The command-line arguments provided by the boot loader will be
2057 appended to the the device tree bootargs property.
2058
2059 endchoice
2060
2061 config CMDLINE
2062 string "Default kernel command string"
2063 default ""
2064 help
2065 On some architectures (EBSA110 and CATS), there is currently no way
2066 for the boot loader to pass arguments to the kernel. For these
2067 architectures, you should supply some command-line options at build
2068 time by entering them here. As a minimum, you should specify the
2069 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2070
2071 choice
2072 prompt "Kernel command line type" if CMDLINE != ""
2073 default CMDLINE_FROM_BOOTLOADER
2074 depends on ATAGS
2075
2076 config CMDLINE_FROM_BOOTLOADER
2077 bool "Use bootloader kernel arguments if available"
2078 help
2079 Uses the command-line options passed by the boot loader. If
2080 the boot loader doesn't provide any, the default kernel command
2081 string provided in CMDLINE will be used.
2082
2083 config CMDLINE_EXTEND
2084 bool "Extend bootloader kernel arguments"
2085 help
2086 The command-line arguments provided by the boot loader will be
2087 appended to the default kernel command string.
2088
2089 config CMDLINE_FORCE
2090 bool "Always use the default kernel command string"
2091 help
2092 Always use the default kernel command string, even if the boot
2093 loader passes other arguments to the kernel.
2094 This is useful if you cannot or don't want to change the
2095 command-line options your boot loader passes to the kernel.
2096 endchoice
2097
2098 config XIP_KERNEL
2099 bool "Kernel Execute-In-Place from ROM"
2100 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2101 help
2102 Execute-In-Place allows the kernel to run from non-volatile storage
2103 directly addressable by the CPU, such as NOR flash. This saves RAM
2104 space since the text section of the kernel is not loaded from flash
2105 to RAM. Read-write sections, such as the data section and stack,
2106 are still copied to RAM. The XIP kernel is not compressed since
2107 it has to run directly from flash, so it will take more space to
2108 store it. The flash address used to link the kernel object files,
2109 and for storing it, is configuration dependent. Therefore, if you
2110 say Y here, you must know the proper physical address where to
2111 store the kernel image depending on your own flash memory usage.
2112
2113 Also note that the make target becomes "make xipImage" rather than
2114 "make zImage" or "make Image". The final kernel binary to put in
2115 ROM memory will be arch/arm/boot/xipImage.
2116
2117 If unsure, say N.
2118
2119 config XIP_PHYS_ADDR
2120 hex "XIP Kernel Physical Location"
2121 depends on XIP_KERNEL
2122 default "0x00080000"
2123 help
2124 This is the physical address in your flash memory the kernel will
2125 be linked for and stored to. This address is dependent on your
2126 own flash usage.
2127
2128 config KEXEC
2129 bool "Kexec system call (EXPERIMENTAL)"
2130 depends on (!SMP || PM_SLEEP_SMP)
2131 help
2132 kexec is a system call that implements the ability to shutdown your
2133 current kernel, and to start another kernel. It is like a reboot
2134 but it is independent of the system firmware. And like a reboot
2135 you can start any kernel with it, not just Linux.
2136
2137 It is an ongoing process to be certain the hardware in a machine
2138 is properly shutdown, so do not be surprised if this code does not
2139 initially work for you.
2140
2141 config ATAGS_PROC
2142 bool "Export atags in procfs"
2143 depends on ATAGS && KEXEC
2144 default y
2145 help
2146 Should the atags used to boot the kernel be exported in an "atags"
2147 file in procfs. Useful with kexec.
2148
2149 config CRASH_DUMP
2150 bool "Build kdump crash kernel (EXPERIMENTAL)"
2151 help
2152 Generate crash dump after being started by kexec. This should
2153 be normally only set in special crash dump kernels which are
2154 loaded in the main kernel with kexec-tools into a specially
2155 reserved region and then later executed after a crash by
2156 kdump/kexec. The crash dump kernel must be compiled to a
2157 memory address not used by the main kernel
2158
2159 For more details see Documentation/kdump/kdump.txt
2160
2161 config AUTO_ZRELADDR
2162 bool "Auto calculation of the decompressed kernel image address"
2163 depends on !ZBOOT_ROM
2164 help
2165 ZRELADDR is the physical address where the decompressed kernel
2166 image will be placed. If AUTO_ZRELADDR is selected, the address
2167 will be determined at run-time by masking the current IP with
2168 0xf8000000. This assumes the zImage being placed in the first 128MB
2169 from start of memory.
2170
2171 endmenu
2172
2173 menu "CPU Power Management"
2174
2175 if ARCH_HAS_CPUFREQ
2176 source "drivers/cpufreq/Kconfig"
2177 endif
2178
2179 source "drivers/cpuidle/Kconfig"
2180
2181 endmenu
2182
2183 menu "Floating point emulation"
2184
2185 comment "At least one emulation must be selected"
2186
2187 config FPE_NWFPE
2188 bool "NWFPE math emulation"
2189 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2190 ---help---
2191 Say Y to include the NWFPE floating point emulator in the kernel.
2192 This is necessary to run most binaries. Linux does not currently
2193 support floating point hardware so you need to say Y here even if
2194 your machine has an FPA or floating point co-processor podule.
2195
2196 You may say N here if you are going to load the Acorn FPEmulator
2197 early in the bootup.
2198
2199 config FPE_NWFPE_XP
2200 bool "Support extended precision"
2201 depends on FPE_NWFPE
2202 help
2203 Say Y to include 80-bit support in the kernel floating-point
2204 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2205 Note that gcc does not generate 80-bit operations by default,
2206 so in most cases this option only enlarges the size of the
2207 floating point emulator without any good reason.
2208
2209 You almost surely want to say N here.
2210
2211 config FPE_FASTFPE
2212 bool "FastFPE math emulation (EXPERIMENTAL)"
2213 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2214 ---help---
2215 Say Y here to include the FAST floating point emulator in the kernel.
2216 This is an experimental much faster emulator which now also has full
2217 precision for the mantissa. It does not support any exceptions.
2218 It is very simple, and approximately 3-6 times faster than NWFPE.
2219
2220 It should be sufficient for most programs. It may be not suitable
2221 for scientific calculations, but you have to check this for yourself.
2222 If you do not feel you need a faster FP emulation you should better
2223 choose NWFPE.
2224
2225 config VFP
2226 bool "VFP-format floating point maths"
2227 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2228 help
2229 Say Y to include VFP support code in the kernel. This is needed
2230 if your hardware includes a VFP unit.
2231
2232 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2233 release notes and additional status information.
2234
2235 Say N if your target does not have VFP hardware.
2236
2237 config VFPv3
2238 bool
2239 depends on VFP
2240 default y if CPU_V7
2241
2242 config NEON
2243 bool "Advanced SIMD (NEON) Extension support"
2244 depends on VFPv3 && CPU_V7
2245 help
2246 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2247 Extension.
2248
2249 config KERNEL_MODE_NEON
2250 bool "Support for NEON in kernel mode"
2251 depends on NEON && AEABI
2252 help
2253 Say Y to include support for NEON in kernel mode.
2254
2255 endmenu
2256
2257 menu "Userspace binary formats"
2258
2259 source "fs/Kconfig.binfmt"
2260
2261 config ARTHUR
2262 tristate "RISC OS personality"
2263 depends on !AEABI
2264 help
2265 Say Y here to include the kernel code necessary if you want to run
2266 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2267 experimental; if this sounds frightening, say N and sleep in peace.
2268 You can also say M here to compile this support as a module (which
2269 will be called arthur).
2270
2271 endmenu
2272
2273 menu "Power management options"
2274
2275 source "kernel/power/Kconfig"
2276
2277 config ARCH_SUSPEND_POSSIBLE
2278 depends on !ARCH_S5PC100
2279 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2280 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2281 def_bool y
2282
2283 config ARM_CPU_SUSPEND
2284 def_bool PM_SLEEP
2285
2286 endmenu
2287
2288 source "net/Kconfig"
2289
2290 source "drivers/Kconfig"
2291
2292 source "fs/Kconfig"
2293
2294 source "arch/arm/Kconfig.debug"
2295
2296 source "security/Kconfig"
2297
2298 source "crypto/Kconfig"
2299
2300 source "lib/Kconfig"
2301
2302 source "arch/arm/kvm/Kconfig"
This page took 0.076869 seconds and 5 git commands to generate.