ARM: S3C24XX: add handle_irq function
[deliverable/linux.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAVE_CUSTOM_GPIO_H
7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
8 select ARCH_WANT_IPC_PARSE_VERSION
9 select BUILDTIME_EXTABLE_SORT if MMU
10 select CPU_PM if (SUSPEND || CPU_IDLE)
11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
18 select GENERIC_STRNCPY_FROM_USER
19 select GENERIC_STRNLEN_USER
20 select HARDIRQS_SW_RESEND
21 select HAVE_AOUT
22 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
23 select HAVE_ARCH_KGDB
24 select HAVE_ARCH_SECCOMP_FILTER
25 select HAVE_ARCH_TRACEHOOK
26 select HAVE_BPF_JIT
27 select HAVE_C_RECORDMCOUNT
28 select HAVE_DEBUG_KMEMLEAK
29 select HAVE_DMA_API_DEBUG
30 select HAVE_DMA_ATTRS
31 select HAVE_DMA_CONTIGUOUS if MMU
32 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
33 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
34 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
35 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
36 select HAVE_GENERIC_DMA_COHERENT
37 select HAVE_GENERIC_HARDIRQS
38 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
39 select HAVE_IDE if PCI || ISA || PCMCIA
40 select HAVE_KERNEL_GZIP
41 select HAVE_KERNEL_LZMA
42 select HAVE_KERNEL_LZO
43 select HAVE_KERNEL_XZ
44 select HAVE_KPROBES if !XIP_KERNEL
45 select HAVE_KRETPROBES if (HAVE_KPROBES)
46 select HAVE_MEMBLOCK
47 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
48 select HAVE_PERF_EVENTS
49 select HAVE_REGS_AND_STACK_ACCESS_API
50 select HAVE_SYSCALL_TRACEPOINTS
51 select HAVE_UID16
52 select HAVE_VIRT_TO_BUS
53 select KTIME_SCALAR
54 select PERF_USE_VMALLOC
55 select RTC_LIB
56 select SYS_SUPPORTS_APM_EMULATION
57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
58 select MODULES_USE_ELF_REL
59 select CLONE_BACKWARDS
60 select OLD_SIGSUSPEND3
61 select OLD_SIGACTION
62 help
63 The ARM series is a line of low-power-consumption RISC chip designs
64 licensed by ARM Ltd and targeted at embedded applications and
65 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
66 manufactured, but legacy ARM-based PC hardware remains popular in
67 Europe. There is an ARM Linux project with a web page at
68 <http://www.arm.linux.org.uk/>.
69
70 config ARM_HAS_SG_CHAIN
71 bool
72
73 config NEED_SG_DMA_LENGTH
74 bool
75
76 config ARM_DMA_USE_IOMMU
77 bool
78 select ARM_HAS_SG_CHAIN
79 select NEED_SG_DMA_LENGTH
80
81 if ARM_DMA_USE_IOMMU
82
83 config ARM_DMA_IOMMU_ALIGNMENT
84 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
85 range 4 9
86 default 8
87 help
88 DMA mapping framework by default aligns all buffers to the smallest
89 PAGE_SIZE order which is greater than or equal to the requested buffer
90 size. This works well for buffers up to a few hundreds kilobytes, but
91 for larger buffers it just a waste of address space. Drivers which has
92 relatively small addressing window (like 64Mib) might run out of
93 virtual space with just a few allocations.
94
95 With this parameter you can specify the maximum PAGE_SIZE order for
96 DMA IOMMU buffers. Larger buffers will be aligned only to this
97 specified order. The order is expressed as a power of two multiplied
98 by the PAGE_SIZE.
99
100 endif
101
102 config HAVE_PWM
103 bool
104
105 config MIGHT_HAVE_PCI
106 bool
107
108 config SYS_SUPPORTS_APM_EMULATION
109 bool
110
111 config GENERIC_GPIO
112 bool
113
114 config HAVE_TCM
115 bool
116 select GENERIC_ALLOCATOR
117
118 config HAVE_PROC_CPU
119 bool
120
121 config NO_IOPORT
122 bool
123
124 config EISA
125 bool
126 ---help---
127 The Extended Industry Standard Architecture (EISA) bus was
128 developed as an open alternative to the IBM MicroChannel bus.
129
130 The EISA bus provided some of the features of the IBM MicroChannel
131 bus while maintaining backward compatibility with cards made for
132 the older ISA bus. The EISA bus saw limited use between 1988 and
133 1995 when it was made obsolete by the PCI bus.
134
135 Say Y here if you are building a kernel for an EISA-based machine.
136
137 Otherwise, say N.
138
139 config SBUS
140 bool
141
142 config STACKTRACE_SUPPORT
143 bool
144 default y
145
146 config HAVE_LATENCYTOP_SUPPORT
147 bool
148 depends on !SMP
149 default y
150
151 config LOCKDEP_SUPPORT
152 bool
153 default y
154
155 config TRACE_IRQFLAGS_SUPPORT
156 bool
157 default y
158
159 config RWSEM_GENERIC_SPINLOCK
160 bool
161 default y
162
163 config RWSEM_XCHGADD_ALGORITHM
164 bool
165
166 config ARCH_HAS_ILOG2_U32
167 bool
168
169 config ARCH_HAS_ILOG2_U64
170 bool
171
172 config ARCH_HAS_CPUFREQ
173 bool
174 help
175 Internal node to signify that the ARCH has CPUFREQ support
176 and that the relevant menu configurations are displayed for
177 it.
178
179 config GENERIC_HWEIGHT
180 bool
181 default y
182
183 config GENERIC_CALIBRATE_DELAY
184 bool
185 default y
186
187 config ARCH_MAY_HAVE_PC_FDC
188 bool
189
190 config ZONE_DMA
191 bool
192
193 config NEED_DMA_MAP_STATE
194 def_bool y
195
196 config ARCH_HAS_DMA_SET_COHERENT_MASK
197 bool
198
199 config GENERIC_ISA_DMA
200 bool
201
202 config FIQ
203 bool
204
205 config NEED_RET_TO_USER
206 bool
207
208 config ARCH_MTD_XIP
209 bool
210
211 config VECTORS_BASE
212 hex
213 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
214 default DRAM_BASE if REMAP_VECTORS_TO_RAM
215 default 0x00000000
216 help
217 The base address of exception vectors.
218
219 config ARM_PATCH_PHYS_VIRT
220 bool "Patch physical to virtual translations at runtime" if EMBEDDED
221 default y
222 depends on !XIP_KERNEL && MMU
223 depends on !ARCH_REALVIEW || !SPARSEMEM
224 help
225 Patch phys-to-virt and virt-to-phys translation functions at
226 boot and module load time according to the position of the
227 kernel in system memory.
228
229 This can only be used with non-XIP MMU kernels where the base
230 of physical memory is at a 16MB boundary.
231
232 Only disable this option if you know that you do not require
233 this feature (eg, building a kernel for a single machine) and
234 you need to shrink the kernel to the minimal size.
235
236 config NEED_MACH_GPIO_H
237 bool
238 help
239 Select this when mach/gpio.h is required to provide special
240 definitions for this platform. The need for mach/gpio.h should
241 be avoided when possible.
242
243 config NEED_MACH_IO_H
244 bool
245 help
246 Select this when mach/io.h is required to provide special
247 definitions for this platform. The need for mach/io.h should
248 be avoided when possible.
249
250 config NEED_MACH_MEMORY_H
251 bool
252 help
253 Select this when mach/memory.h is required to provide special
254 definitions for this platform. The need for mach/memory.h should
255 be avoided when possible.
256
257 config PHYS_OFFSET
258 hex "Physical address of main memory" if MMU
259 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
260 default DRAM_BASE if !MMU
261 help
262 Please provide the physical address corresponding to the
263 location of main memory in your system.
264
265 config GENERIC_BUG
266 def_bool y
267 depends on BUG
268
269 source "init/Kconfig"
270
271 source "kernel/Kconfig.freezer"
272
273 menu "System Type"
274
275 config MMU
276 bool "MMU-based Paged Memory Management Support"
277 default y
278 help
279 Select if you want MMU-based virtualised addressing space
280 support by paged memory management. If unsure, say 'Y'.
281
282 #
283 # The "ARM system type" choice list is ordered alphabetically by option
284 # text. Please add new entries in the option alphabetic order.
285 #
286 choice
287 prompt "ARM system type"
288 default ARCH_VERSATILE if !MMU
289 default ARCH_MULTIPLATFORM if MMU
290
291 config ARCH_MULTIPLATFORM
292 bool "Allow multiple platforms to be selected"
293 depends on MMU
294 select ARM_PATCH_PHYS_VIRT
295 select AUTO_ZRELADDR
296 select COMMON_CLK
297 select MULTI_IRQ_HANDLER
298 select SPARSE_IRQ
299 select USE_OF
300
301 config ARCH_INTEGRATOR
302 bool "ARM Ltd. Integrator family"
303 select ARCH_HAS_CPUFREQ
304 select ARM_AMBA
305 select COMMON_CLK
306 select COMMON_CLK_VERSATILE
307 select GENERIC_CLOCKEVENTS
308 select HAVE_TCM
309 select ICST
310 select MULTI_IRQ_HANDLER
311 select NEED_MACH_MEMORY_H
312 select PLAT_VERSATILE
313 select SPARSE_IRQ
314 select VERSATILE_FPGA_IRQ
315 help
316 Support for ARM's Integrator platform.
317
318 config ARCH_REALVIEW
319 bool "ARM Ltd. RealView family"
320 select ARCH_WANT_OPTIONAL_GPIOLIB
321 select ARM_AMBA
322 select ARM_TIMER_SP804
323 select COMMON_CLK
324 select COMMON_CLK_VERSATILE
325 select GENERIC_CLOCKEVENTS
326 select GPIO_PL061 if GPIOLIB
327 select ICST
328 select NEED_MACH_MEMORY_H
329 select PLAT_VERSATILE
330 select PLAT_VERSATILE_CLCD
331 help
332 This enables support for ARM Ltd RealView boards.
333
334 config ARCH_VERSATILE
335 bool "ARM Ltd. Versatile family"
336 select ARCH_WANT_OPTIONAL_GPIOLIB
337 select ARM_AMBA
338 select ARM_TIMER_SP804
339 select ARM_VIC
340 select CLKDEV_LOOKUP
341 select GENERIC_CLOCKEVENTS
342 select HAVE_MACH_CLKDEV
343 select ICST
344 select PLAT_VERSATILE
345 select PLAT_VERSATILE_CLCD
346 select PLAT_VERSATILE_CLOCK
347 select VERSATILE_FPGA_IRQ
348 help
349 This enables support for ARM Ltd Versatile board.
350
351 config ARCH_AT91
352 bool "Atmel AT91"
353 select ARCH_REQUIRE_GPIOLIB
354 select CLKDEV_LOOKUP
355 select HAVE_CLK
356 select IRQ_DOMAIN
357 select NEED_MACH_GPIO_H
358 select NEED_MACH_IO_H if PCCARD
359 select PINCTRL
360 select PINCTRL_AT91 if USE_OF
361 help
362 This enables support for systems based on Atmel
363 AT91RM9200 and AT91SAM9* processors.
364
365 config ARCH_BCM2835
366 bool "Broadcom BCM2835 family"
367 select ARCH_REQUIRE_GPIOLIB
368 select ARM_AMBA
369 select ARM_ERRATA_411920
370 select ARM_TIMER_SP804
371 select CLKDEV_LOOKUP
372 select CLKSRC_OF
373 select COMMON_CLK
374 select CPU_V6
375 select GENERIC_CLOCKEVENTS
376 select MULTI_IRQ_HANDLER
377 select PINCTRL
378 select PINCTRL_BCM2835
379 select SPARSE_IRQ
380 select USE_OF
381 help
382 This enables support for the Broadcom BCM2835 SoC. This SoC is
383 use in the Raspberry Pi, and Roku 2 devices.
384
385 config ARCH_CNS3XXX
386 bool "Cavium Networks CNS3XXX family"
387 select ARM_GIC
388 select CPU_V6K
389 select GENERIC_CLOCKEVENTS
390 select MIGHT_HAVE_CACHE_L2X0
391 select MIGHT_HAVE_PCI
392 select PCI_DOMAINS if PCI
393 help
394 Support for Cavium Networks CNS3XXX platform.
395
396 config ARCH_CLPS711X
397 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
398 select ARCH_REQUIRE_GPIOLIB
399 select AUTO_ZRELADDR
400 select CLKDEV_LOOKUP
401 select COMMON_CLK
402 select CPU_ARM720T
403 select GENERIC_CLOCKEVENTS
404 select MULTI_IRQ_HANDLER
405 select NEED_MACH_MEMORY_H
406 select SPARSE_IRQ
407 help
408 Support for Cirrus Logic 711x/721x/731x based boards.
409
410 config ARCH_GEMINI
411 bool "Cortina Systems Gemini"
412 select ARCH_REQUIRE_GPIOLIB
413 select ARCH_USES_GETTIMEOFFSET
414 select CPU_FA526
415 help
416 Support for the Cortina Systems Gemini family SoCs
417
418 config ARCH_SIRF
419 bool "CSR SiRF"
420 select ARCH_REQUIRE_GPIOLIB
421 select AUTO_ZRELADDR
422 select COMMON_CLK
423 select GENERIC_CLOCKEVENTS
424 select GENERIC_IRQ_CHIP
425 select MIGHT_HAVE_CACHE_L2X0
426 select NO_IOPORT
427 select PINCTRL
428 select PINCTRL_SIRF
429 select USE_OF
430 help
431 Support for CSR SiRFprimaII/Marco/Polo platforms
432
433 config ARCH_EBSA110
434 bool "EBSA-110"
435 select ARCH_USES_GETTIMEOFFSET
436 select CPU_SA110
437 select ISA
438 select NEED_MACH_IO_H
439 select NEED_MACH_MEMORY_H
440 select NO_IOPORT
441 help
442 This is an evaluation board for the StrongARM processor available
443 from Digital. It has limited hardware on-board, including an
444 Ethernet interface, two PCMCIA sockets, two serial ports and a
445 parallel port.
446
447 config ARCH_EP93XX
448 bool "EP93xx-based"
449 select ARCH_HAS_HOLES_MEMORYMODEL
450 select ARCH_REQUIRE_GPIOLIB
451 select ARCH_USES_GETTIMEOFFSET
452 select ARM_AMBA
453 select ARM_VIC
454 select CLKDEV_LOOKUP
455 select CPU_ARM920T
456 select NEED_MACH_MEMORY_H
457 help
458 This enables support for the Cirrus EP93xx series of CPUs.
459
460 config ARCH_FOOTBRIDGE
461 bool "FootBridge"
462 select CPU_SA110
463 select FOOTBRIDGE
464 select GENERIC_CLOCKEVENTS
465 select HAVE_IDE
466 select NEED_MACH_IO_H if !MMU
467 select NEED_MACH_MEMORY_H
468 help
469 Support for systems based on the DC21285 companion chip
470 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
471
472 config ARCH_MXS
473 bool "Freescale MXS-based"
474 select ARCH_REQUIRE_GPIOLIB
475 select CLKDEV_LOOKUP
476 select CLKSRC_MMIO
477 select COMMON_CLK
478 select GENERIC_CLOCKEVENTS
479 select HAVE_CLK_PREPARE
480 select MULTI_IRQ_HANDLER
481 select PINCTRL
482 select SPARSE_IRQ
483 select USE_OF
484 help
485 Support for Freescale MXS-based family of processors
486
487 config ARCH_NETX
488 bool "Hilscher NetX based"
489 select ARM_VIC
490 select CLKSRC_MMIO
491 select CPU_ARM926T
492 select GENERIC_CLOCKEVENTS
493 help
494 This enables support for systems based on the Hilscher NetX Soc
495
496 config ARCH_H720X
497 bool "Hynix HMS720x-based"
498 select ARCH_USES_GETTIMEOFFSET
499 select CPU_ARM720T
500 select ISA_DMA_API
501 help
502 This enables support for systems based on the Hynix HMS720x
503
504 config ARCH_IOP13XX
505 bool "IOP13xx-based"
506 depends on MMU
507 select ARCH_SUPPORTS_MSI
508 select CPU_XSC3
509 select NEED_MACH_MEMORY_H
510 select NEED_RET_TO_USER
511 select PCI
512 select PLAT_IOP
513 select VMSPLIT_1G
514 help
515 Support for Intel's IOP13XX (XScale) family of processors.
516
517 config ARCH_IOP32X
518 bool "IOP32x-based"
519 depends on MMU
520 select ARCH_REQUIRE_GPIOLIB
521 select CPU_XSCALE
522 select NEED_MACH_GPIO_H
523 select NEED_RET_TO_USER
524 select PCI
525 select PLAT_IOP
526 help
527 Support for Intel's 80219 and IOP32X (XScale) family of
528 processors.
529
530 config ARCH_IOP33X
531 bool "IOP33x-based"
532 depends on MMU
533 select ARCH_REQUIRE_GPIOLIB
534 select CPU_XSCALE
535 select NEED_MACH_GPIO_H
536 select NEED_RET_TO_USER
537 select PCI
538 select PLAT_IOP
539 help
540 Support for Intel's IOP33X (XScale) family of processors.
541
542 config ARCH_IXP4XX
543 bool "IXP4xx-based"
544 depends on MMU
545 select ARCH_HAS_DMA_SET_COHERENT_MASK
546 select ARCH_REQUIRE_GPIOLIB
547 select CLKSRC_MMIO
548 select CPU_XSCALE
549 select DMABOUNCE if PCI
550 select GENERIC_CLOCKEVENTS
551 select MIGHT_HAVE_PCI
552 select NEED_MACH_IO_H
553 help
554 Support for Intel's IXP4XX (XScale) family of processors.
555
556 config ARCH_DOVE
557 bool "Marvell Dove"
558 select ARCH_REQUIRE_GPIOLIB
559 select COMMON_CLK_DOVE
560 select CPU_V7
561 select GENERIC_CLOCKEVENTS
562 select MIGHT_HAVE_PCI
563 select PINCTRL
564 select PINCTRL_DOVE
565 select PLAT_ORION_LEGACY
566 select USB_ARCH_HAS_EHCI
567 help
568 Support for the Marvell Dove SoC 88AP510
569
570 config ARCH_KIRKWOOD
571 bool "Marvell Kirkwood"
572 select ARCH_REQUIRE_GPIOLIB
573 select CPU_FEROCEON
574 select GENERIC_CLOCKEVENTS
575 select PCI
576 select PCI_QUIRKS
577 select PINCTRL
578 select PINCTRL_KIRKWOOD
579 select PLAT_ORION_LEGACY
580 help
581 Support for the following Marvell Kirkwood series SoCs:
582 88F6180, 88F6192 and 88F6281.
583
584 config ARCH_MV78XX0
585 bool "Marvell MV78xx0"
586 select ARCH_REQUIRE_GPIOLIB
587 select CPU_FEROCEON
588 select GENERIC_CLOCKEVENTS
589 select PCI
590 select PLAT_ORION_LEGACY
591 help
592 Support for the following Marvell MV78xx0 series SoCs:
593 MV781x0, MV782x0.
594
595 config ARCH_ORION5X
596 bool "Marvell Orion"
597 depends on MMU
598 select ARCH_REQUIRE_GPIOLIB
599 select CPU_FEROCEON
600 select GENERIC_CLOCKEVENTS
601 select PCI
602 select PLAT_ORION_LEGACY
603 help
604 Support for the following Marvell Orion 5x series SoCs:
605 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
606 Orion-2 (5281), Orion-1-90 (6183).
607
608 config ARCH_MMP
609 bool "Marvell PXA168/910/MMP2"
610 depends on MMU
611 select ARCH_REQUIRE_GPIOLIB
612 select CLKDEV_LOOKUP
613 select GENERIC_ALLOCATOR
614 select GENERIC_CLOCKEVENTS
615 select GPIO_PXA
616 select IRQ_DOMAIN
617 select NEED_MACH_GPIO_H
618 select PINCTRL
619 select PLAT_PXA
620 select SPARSE_IRQ
621 help
622 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
623
624 config ARCH_KS8695
625 bool "Micrel/Kendin KS8695"
626 select ARCH_REQUIRE_GPIOLIB
627 select CLKSRC_MMIO
628 select CPU_ARM922T
629 select GENERIC_CLOCKEVENTS
630 select NEED_MACH_MEMORY_H
631 help
632 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
633 System-on-Chip devices.
634
635 config ARCH_W90X900
636 bool "Nuvoton W90X900 CPU"
637 select ARCH_REQUIRE_GPIOLIB
638 select CLKDEV_LOOKUP
639 select CLKSRC_MMIO
640 select CPU_ARM926T
641 select GENERIC_CLOCKEVENTS
642 help
643 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
644 At present, the w90x900 has been renamed nuc900, regarding
645 the ARM series product line, you can login the following
646 link address to know more.
647
648 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
649 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
650
651 config ARCH_LPC32XX
652 bool "NXP LPC32XX"
653 select ARCH_REQUIRE_GPIOLIB
654 select ARM_AMBA
655 select CLKDEV_LOOKUP
656 select CLKSRC_MMIO
657 select CPU_ARM926T
658 select GENERIC_CLOCKEVENTS
659 select HAVE_IDE
660 select HAVE_PWM
661 select USB_ARCH_HAS_OHCI
662 select USE_OF
663 help
664 Support for the NXP LPC32XX family of processors
665
666 config ARCH_TEGRA
667 bool "NVIDIA Tegra"
668 select ARCH_HAS_CPUFREQ
669 select ARCH_REQUIRE_GPIOLIB
670 select CLKDEV_LOOKUP
671 select CLKSRC_MMIO
672 select CLKSRC_OF
673 select COMMON_CLK
674 select GENERIC_CLOCKEVENTS
675 select HAVE_CLK
676 select HAVE_SMP
677 select MIGHT_HAVE_CACHE_L2X0
678 select SPARSE_IRQ
679 select USE_OF
680 help
681 This enables support for NVIDIA Tegra based systems (Tegra APX,
682 Tegra 6xx and Tegra 2 series).
683
684 config ARCH_PXA
685 bool "PXA2xx/PXA3xx-based"
686 depends on MMU
687 select ARCH_HAS_CPUFREQ
688 select ARCH_MTD_XIP
689 select ARCH_REQUIRE_GPIOLIB
690 select ARM_CPU_SUSPEND if PM
691 select AUTO_ZRELADDR
692 select CLKDEV_LOOKUP
693 select CLKSRC_MMIO
694 select GENERIC_CLOCKEVENTS
695 select GPIO_PXA
696 select HAVE_IDE
697 select MULTI_IRQ_HANDLER
698 select NEED_MACH_GPIO_H
699 select PLAT_PXA
700 select SPARSE_IRQ
701 help
702 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
703
704 config ARCH_MSM
705 bool "Qualcomm MSM"
706 select ARCH_REQUIRE_GPIOLIB
707 select CLKDEV_LOOKUP
708 select GENERIC_CLOCKEVENTS
709 select HAVE_CLK
710 help
711 Support for Qualcomm MSM/QSD based systems. This runs on the
712 apps processor of the MSM/QSD and depends on a shared memory
713 interface to the modem processor which runs the baseband
714 stack and controls some vital subsystems
715 (clock and power control, etc).
716
717 config ARCH_SHMOBILE
718 bool "Renesas SH-Mobile / R-Mobile"
719 select CLKDEV_LOOKUP
720 select GENERIC_CLOCKEVENTS
721 select HAVE_CLK
722 select HAVE_MACH_CLKDEV
723 select HAVE_SMP
724 select MIGHT_HAVE_CACHE_L2X0
725 select MULTI_IRQ_HANDLER
726 select NEED_MACH_MEMORY_H
727 select NO_IOPORT
728 select PINCTRL
729 select PM_GENERIC_DOMAINS if PM
730 select SPARSE_IRQ
731 help
732 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
733
734 config ARCH_RPC
735 bool "RiscPC"
736 select ARCH_ACORN
737 select ARCH_MAY_HAVE_PC_FDC
738 select ARCH_SPARSEMEM_ENABLE
739 select ARCH_USES_GETTIMEOFFSET
740 select FIQ
741 select HAVE_IDE
742 select HAVE_PATA_PLATFORM
743 select ISA_DMA_API
744 select NEED_MACH_IO_H
745 select NEED_MACH_MEMORY_H
746 select NO_IOPORT
747 help
748 On the Acorn Risc-PC, Linux can support the internal IDE disk and
749 CD-ROM interface, serial and parallel port, and the floppy drive.
750
751 config ARCH_SA1100
752 bool "SA1100-based"
753 select ARCH_HAS_CPUFREQ
754 select ARCH_MTD_XIP
755 select ARCH_REQUIRE_GPIOLIB
756 select ARCH_SPARSEMEM_ENABLE
757 select CLKDEV_LOOKUP
758 select CLKSRC_MMIO
759 select CPU_FREQ
760 select CPU_SA1100
761 select GENERIC_CLOCKEVENTS
762 select HAVE_IDE
763 select ISA
764 select NEED_MACH_GPIO_H
765 select NEED_MACH_MEMORY_H
766 select SPARSE_IRQ
767 help
768 Support for StrongARM 11x0 based boards.
769
770 config ARCH_S3C24XX
771 bool "Samsung S3C24XX SoCs"
772 select ARCH_HAS_CPUFREQ
773 select CLKDEV_LOOKUP
774 select CLKSRC_MMIO
775 select GENERIC_CLOCKEVENTS
776 select GENERIC_GPIO
777 select HAVE_CLK
778 select HAVE_S3C2410_I2C if I2C
779 select HAVE_S3C2410_WATCHDOG if WATCHDOG
780 select HAVE_S3C_RTC if RTC_CLASS
781 select MULTI_IRQ_HANDLER
782 select NEED_MACH_GPIO_H
783 select NEED_MACH_IO_H
784 help
785 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
786 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
787 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
788 Samsung SMDK2410 development board (and derivatives).
789
790 config ARCH_S3C64XX
791 bool "Samsung S3C64XX"
792 select ARCH_HAS_CPUFREQ
793 select ARCH_REQUIRE_GPIOLIB
794 select ARM_VIC
795 select CLKDEV_LOOKUP
796 select CLKSRC_MMIO
797 select CPU_V6
798 select GENERIC_CLOCKEVENTS
799 select HAVE_CLK
800 select HAVE_S3C2410_I2C if I2C
801 select HAVE_S3C2410_WATCHDOG if WATCHDOG
802 select HAVE_TCM
803 select NEED_MACH_GPIO_H
804 select NO_IOPORT
805 select PLAT_SAMSUNG
806 select S3C_DEV_NAND
807 select S3C_GPIO_TRACK
808 select SAMSUNG_CLKSRC
809 select SAMSUNG_GPIOLIB_4BIT
810 select SAMSUNG_IRQ_VIC_TIMER
811 select USB_ARCH_HAS_OHCI
812 help
813 Samsung S3C64XX series based systems
814
815 config ARCH_S5P64X0
816 bool "Samsung S5P6440 S5P6450"
817 select CLKDEV_LOOKUP
818 select CLKSRC_MMIO
819 select CPU_V6
820 select GENERIC_CLOCKEVENTS
821 select HAVE_CLK
822 select HAVE_S3C2410_I2C if I2C
823 select HAVE_S3C2410_WATCHDOG if WATCHDOG
824 select HAVE_S3C_RTC if RTC_CLASS
825 select NEED_MACH_GPIO_H
826 help
827 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
828 SMDK6450.
829
830 config ARCH_S5PC100
831 bool "Samsung S5PC100"
832 select CLKDEV_LOOKUP
833 select CLKSRC_MMIO
834 select CPU_V7
835 select GENERIC_CLOCKEVENTS
836 select GENERIC_GPIO
837 select HAVE_CLK
838 select HAVE_S3C2410_I2C if I2C
839 select HAVE_S3C2410_WATCHDOG if WATCHDOG
840 select HAVE_S3C_RTC if RTC_CLASS
841 select NEED_MACH_GPIO_H
842 help
843 Samsung S5PC100 series based systems
844
845 config ARCH_S5PV210
846 bool "Samsung S5PV210/S5PC110"
847 select ARCH_HAS_CPUFREQ
848 select ARCH_HAS_HOLES_MEMORYMODEL
849 select ARCH_SPARSEMEM_ENABLE
850 select CLKDEV_LOOKUP
851 select CLKSRC_MMIO
852 select CPU_V7
853 select GENERIC_CLOCKEVENTS
854 select HAVE_CLK
855 select HAVE_S3C2410_I2C if I2C
856 select HAVE_S3C2410_WATCHDOG if WATCHDOG
857 select HAVE_S3C_RTC if RTC_CLASS
858 select NEED_MACH_GPIO_H
859 select NEED_MACH_MEMORY_H
860 help
861 Samsung S5PV210/S5PC110 series based systems
862
863 config ARCH_EXYNOS
864 bool "Samsung EXYNOS"
865 select ARCH_HAS_CPUFREQ
866 select ARCH_HAS_HOLES_MEMORYMODEL
867 select ARCH_SPARSEMEM_ENABLE
868 select CLKDEV_LOOKUP
869 select CPU_V7
870 select GENERIC_CLOCKEVENTS
871 select HAVE_CLK
872 select HAVE_S3C2410_I2C if I2C
873 select HAVE_S3C2410_WATCHDOG if WATCHDOG
874 select HAVE_S3C_RTC if RTC_CLASS
875 select NEED_MACH_GPIO_H
876 select NEED_MACH_MEMORY_H
877 help
878 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
879
880 config ARCH_SHARK
881 bool "Shark"
882 select ARCH_USES_GETTIMEOFFSET
883 select CPU_SA110
884 select ISA
885 select ISA_DMA
886 select NEED_MACH_MEMORY_H
887 select PCI
888 select ZONE_DMA
889 help
890 Support for the StrongARM based Digital DNARD machine, also known
891 as "Shark" (<http://www.shark-linux.de/shark.html>).
892
893 config ARCH_U300
894 bool "ST-Ericsson U300 Series"
895 depends on MMU
896 select ARCH_REQUIRE_GPIOLIB
897 select ARM_AMBA
898 select ARM_PATCH_PHYS_VIRT
899 select ARM_VIC
900 select CLKDEV_LOOKUP
901 select CLKSRC_MMIO
902 select COMMON_CLK
903 select CPU_ARM926T
904 select GENERIC_CLOCKEVENTS
905 select HAVE_TCM
906 select SPARSE_IRQ
907 help
908 Support for ST-Ericsson U300 series mobile platforms.
909
910 config ARCH_U8500
911 bool "ST-Ericsson U8500 Series"
912 depends on MMU
913 select ARCH_HAS_CPUFREQ
914 select ARCH_REQUIRE_GPIOLIB
915 select ARM_AMBA
916 select CLKDEV_LOOKUP
917 select CPU_V7
918 select GENERIC_CLOCKEVENTS
919 select HAVE_SMP
920 select MIGHT_HAVE_CACHE_L2X0
921 select SPARSE_IRQ
922 help
923 Support for ST-Ericsson's Ux500 architecture
924
925 config ARCH_NOMADIK
926 bool "STMicroelectronics Nomadik"
927 select ARCH_REQUIRE_GPIOLIB
928 select ARM_AMBA
929 select ARM_VIC
930 select CLKSRC_NOMADIK_MTU
931 select COMMON_CLK
932 select CPU_ARM926T
933 select GENERIC_CLOCKEVENTS
934 select MIGHT_HAVE_CACHE_L2X0
935 select USE_OF
936 select PINCTRL
937 select PINCTRL_STN8815
938 select SPARSE_IRQ
939 help
940 Support for the Nomadik platform by ST-Ericsson
941
942 config PLAT_SPEAR
943 bool "ST SPEAr"
944 select ARCH_HAS_CPUFREQ
945 select ARCH_REQUIRE_GPIOLIB
946 select ARM_AMBA
947 select CLKDEV_LOOKUP
948 select CLKSRC_MMIO
949 select COMMON_CLK
950 select GENERIC_CLOCKEVENTS
951 select HAVE_CLK
952 help
953 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
954
955 config ARCH_DAVINCI
956 bool "TI DaVinci"
957 select ARCH_HAS_HOLES_MEMORYMODEL
958 select ARCH_REQUIRE_GPIOLIB
959 select CLKDEV_LOOKUP
960 select GENERIC_ALLOCATOR
961 select GENERIC_CLOCKEVENTS
962 select GENERIC_IRQ_CHIP
963 select HAVE_IDE
964 select NEED_MACH_GPIO_H
965 select USE_OF
966 select ZONE_DMA
967 help
968 Support for TI's DaVinci platform.
969
970 config ARCH_OMAP1
971 bool "TI OMAP1"
972 depends on MMU
973 select ARCH_HAS_CPUFREQ
974 select ARCH_HAS_HOLES_MEMORYMODEL
975 select ARCH_OMAP
976 select ARCH_REQUIRE_GPIOLIB
977 select CLKDEV_LOOKUP
978 select CLKSRC_MMIO
979 select GENERIC_CLOCKEVENTS
980 select GENERIC_IRQ_CHIP
981 select HAVE_CLK
982 select HAVE_IDE
983 select IRQ_DOMAIN
984 select NEED_MACH_IO_H if PCCARD
985 select NEED_MACH_MEMORY_H
986 help
987 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
988
989 endchoice
990
991 menu "Multiple platform selection"
992 depends on ARCH_MULTIPLATFORM
993
994 comment "CPU Core family selection"
995
996 config ARCH_MULTI_V4
997 bool "ARMv4 based platforms (FA526, StrongARM)"
998 depends on !ARCH_MULTI_V6_V7
999 select ARCH_MULTI_V4_V5
1000
1001 config ARCH_MULTI_V4T
1002 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
1003 depends on !ARCH_MULTI_V6_V7
1004 select ARCH_MULTI_V4_V5
1005
1006 config ARCH_MULTI_V5
1007 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
1008 depends on !ARCH_MULTI_V6_V7
1009 select ARCH_MULTI_V4_V5
1010
1011 config ARCH_MULTI_V4_V5
1012 bool
1013
1014 config ARCH_MULTI_V6
1015 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
1016 select ARCH_MULTI_V6_V7
1017 select CPU_V6
1018
1019 config ARCH_MULTI_V7
1020 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
1021 default y
1022 select ARCH_MULTI_V6_V7
1023 select ARCH_VEXPRESS
1024 select CPU_V7
1025
1026 config ARCH_MULTI_V6_V7
1027 bool
1028
1029 config ARCH_MULTI_CPU_AUTO
1030 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1031 select ARCH_MULTI_V5
1032
1033 endmenu
1034
1035 #
1036 # This is sorted alphabetically by mach-* pathname. However, plat-*
1037 # Kconfigs may be included either alphabetically (according to the
1038 # plat- suffix) or along side the corresponding mach-* source.
1039 #
1040 source "arch/arm/mach-mvebu/Kconfig"
1041
1042 source "arch/arm/mach-at91/Kconfig"
1043
1044 source "arch/arm/mach-bcm/Kconfig"
1045
1046 source "arch/arm/mach-clps711x/Kconfig"
1047
1048 source "arch/arm/mach-cns3xxx/Kconfig"
1049
1050 source "arch/arm/mach-davinci/Kconfig"
1051
1052 source "arch/arm/mach-dove/Kconfig"
1053
1054 source "arch/arm/mach-ep93xx/Kconfig"
1055
1056 source "arch/arm/mach-footbridge/Kconfig"
1057
1058 source "arch/arm/mach-gemini/Kconfig"
1059
1060 source "arch/arm/mach-h720x/Kconfig"
1061
1062 source "arch/arm/mach-highbank/Kconfig"
1063
1064 source "arch/arm/mach-integrator/Kconfig"
1065
1066 source "arch/arm/mach-iop32x/Kconfig"
1067
1068 source "arch/arm/mach-iop33x/Kconfig"
1069
1070 source "arch/arm/mach-iop13xx/Kconfig"
1071
1072 source "arch/arm/mach-ixp4xx/Kconfig"
1073
1074 source "arch/arm/mach-kirkwood/Kconfig"
1075
1076 source "arch/arm/mach-ks8695/Kconfig"
1077
1078 source "arch/arm/mach-msm/Kconfig"
1079
1080 source "arch/arm/mach-mv78xx0/Kconfig"
1081
1082 source "arch/arm/mach-imx/Kconfig"
1083
1084 source "arch/arm/mach-mxs/Kconfig"
1085
1086 source "arch/arm/mach-netx/Kconfig"
1087
1088 source "arch/arm/mach-nomadik/Kconfig"
1089
1090 source "arch/arm/plat-omap/Kconfig"
1091
1092 source "arch/arm/mach-omap1/Kconfig"
1093
1094 source "arch/arm/mach-omap2/Kconfig"
1095
1096 source "arch/arm/mach-orion5x/Kconfig"
1097
1098 source "arch/arm/mach-picoxcell/Kconfig"
1099
1100 source "arch/arm/mach-pxa/Kconfig"
1101 source "arch/arm/plat-pxa/Kconfig"
1102
1103 source "arch/arm/mach-mmp/Kconfig"
1104
1105 source "arch/arm/mach-realview/Kconfig"
1106
1107 source "arch/arm/mach-sa1100/Kconfig"
1108
1109 source "arch/arm/plat-samsung/Kconfig"
1110
1111 source "arch/arm/mach-socfpga/Kconfig"
1112
1113 source "arch/arm/plat-spear/Kconfig"
1114
1115 source "arch/arm/mach-s3c24xx/Kconfig"
1116
1117 if ARCH_S3C64XX
1118 source "arch/arm/mach-s3c64xx/Kconfig"
1119 endif
1120
1121 source "arch/arm/mach-s5p64x0/Kconfig"
1122
1123 source "arch/arm/mach-s5pc100/Kconfig"
1124
1125 source "arch/arm/mach-s5pv210/Kconfig"
1126
1127 source "arch/arm/mach-exynos/Kconfig"
1128
1129 source "arch/arm/mach-shmobile/Kconfig"
1130
1131 source "arch/arm/mach-sunxi/Kconfig"
1132
1133 source "arch/arm/mach-prima2/Kconfig"
1134
1135 source "arch/arm/mach-tegra/Kconfig"
1136
1137 source "arch/arm/mach-u300/Kconfig"
1138
1139 source "arch/arm/mach-ux500/Kconfig"
1140
1141 source "arch/arm/mach-versatile/Kconfig"
1142
1143 source "arch/arm/mach-vexpress/Kconfig"
1144 source "arch/arm/plat-versatile/Kconfig"
1145
1146 source "arch/arm/mach-virt/Kconfig"
1147
1148 source "arch/arm/mach-vt8500/Kconfig"
1149
1150 source "arch/arm/mach-w90x900/Kconfig"
1151
1152 source "arch/arm/mach-zynq/Kconfig"
1153
1154 # Definitions to make life easier
1155 config ARCH_ACORN
1156 bool
1157
1158 config PLAT_IOP
1159 bool
1160 select GENERIC_CLOCKEVENTS
1161
1162 config PLAT_ORION
1163 bool
1164 select CLKSRC_MMIO
1165 select COMMON_CLK
1166 select GENERIC_IRQ_CHIP
1167 select IRQ_DOMAIN
1168
1169 config PLAT_ORION_LEGACY
1170 bool
1171 select PLAT_ORION
1172
1173 config PLAT_PXA
1174 bool
1175
1176 config PLAT_VERSATILE
1177 bool
1178
1179 config ARM_TIMER_SP804
1180 bool
1181 select CLKSRC_MMIO
1182 select HAVE_SCHED_CLOCK
1183
1184 source arch/arm/mm/Kconfig
1185
1186 config ARM_NR_BANKS
1187 int
1188 default 16 if ARCH_EP93XX
1189 default 8
1190
1191 config IWMMXT
1192 bool "Enable iWMMXt support"
1193 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1194 default y if PXA27x || PXA3xx || ARCH_MMP
1195 help
1196 Enable support for iWMMXt context switching at run time if
1197 running on a CPU that supports it.
1198
1199 config XSCALE_PMU
1200 bool
1201 depends on CPU_XSCALE
1202 default y
1203
1204 config MULTI_IRQ_HANDLER
1205 bool
1206 help
1207 Allow each machine to specify it's own IRQ handler at run time.
1208
1209 if !MMU
1210 source "arch/arm/Kconfig-nommu"
1211 endif
1212
1213 config ARM_ERRATA_326103
1214 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1215 depends on CPU_V6
1216 help
1217 Executing a SWP instruction to read-only memory does not set bit 11
1218 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1219 treat the access as a read, preventing a COW from occurring and
1220 causing the faulting task to livelock.
1221
1222 config ARM_ERRATA_411920
1223 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1224 depends on CPU_V6 || CPU_V6K
1225 help
1226 Invalidation of the Instruction Cache operation can
1227 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1228 It does not affect the MPCore. This option enables the ARM Ltd.
1229 recommended workaround.
1230
1231 config ARM_ERRATA_430973
1232 bool "ARM errata: Stale prediction on replaced interworking branch"
1233 depends on CPU_V7
1234 help
1235 This option enables the workaround for the 430973 Cortex-A8
1236 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1237 interworking branch is replaced with another code sequence at the
1238 same virtual address, whether due to self-modifying code or virtual
1239 to physical address re-mapping, Cortex-A8 does not recover from the
1240 stale interworking branch prediction. This results in Cortex-A8
1241 executing the new code sequence in the incorrect ARM or Thumb state.
1242 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1243 and also flushes the branch target cache at every context switch.
1244 Note that setting specific bits in the ACTLR register may not be
1245 available in non-secure mode.
1246
1247 config ARM_ERRATA_458693
1248 bool "ARM errata: Processor deadlock when a false hazard is created"
1249 depends on CPU_V7
1250 depends on !ARCH_MULTIPLATFORM
1251 help
1252 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1253 erratum. For very specific sequences of memory operations, it is
1254 possible for a hazard condition intended for a cache line to instead
1255 be incorrectly associated with a different cache line. This false
1256 hazard might then cause a processor deadlock. The workaround enables
1257 the L1 caching of the NEON accesses and disables the PLD instruction
1258 in the ACTLR register. Note that setting specific bits in the ACTLR
1259 register may not be available in non-secure mode.
1260
1261 config ARM_ERRATA_460075
1262 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1263 depends on CPU_V7
1264 depends on !ARCH_MULTIPLATFORM
1265 help
1266 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1267 erratum. Any asynchronous access to the L2 cache may encounter a
1268 situation in which recent store transactions to the L2 cache are lost
1269 and overwritten with stale memory contents from external memory. The
1270 workaround disables the write-allocate mode for the L2 cache via the
1271 ACTLR register. Note that setting specific bits in the ACTLR register
1272 may not be available in non-secure mode.
1273
1274 config ARM_ERRATA_742230
1275 bool "ARM errata: DMB operation may be faulty"
1276 depends on CPU_V7 && SMP
1277 depends on !ARCH_MULTIPLATFORM
1278 help
1279 This option enables the workaround for the 742230 Cortex-A9
1280 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1281 between two write operations may not ensure the correct visibility
1282 ordering of the two writes. This workaround sets a specific bit in
1283 the diagnostic register of the Cortex-A9 which causes the DMB
1284 instruction to behave as a DSB, ensuring the correct behaviour of
1285 the two writes.
1286
1287 config ARM_ERRATA_742231
1288 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1289 depends on CPU_V7 && SMP
1290 depends on !ARCH_MULTIPLATFORM
1291 help
1292 This option enables the workaround for the 742231 Cortex-A9
1293 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1294 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1295 accessing some data located in the same cache line, may get corrupted
1296 data due to bad handling of the address hazard when the line gets
1297 replaced from one of the CPUs at the same time as another CPU is
1298 accessing it. This workaround sets specific bits in the diagnostic
1299 register of the Cortex-A9 which reduces the linefill issuing
1300 capabilities of the processor.
1301
1302 config PL310_ERRATA_588369
1303 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1304 depends on CACHE_L2X0
1305 help
1306 The PL310 L2 cache controller implements three types of Clean &
1307 Invalidate maintenance operations: by Physical Address
1308 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1309 They are architecturally defined to behave as the execution of a
1310 clean operation followed immediately by an invalidate operation,
1311 both performing to the same memory location. This functionality
1312 is not correctly implemented in PL310 as clean lines are not
1313 invalidated as a result of these operations.
1314
1315 config ARM_ERRATA_720789
1316 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1317 depends on CPU_V7
1318 help
1319 This option enables the workaround for the 720789 Cortex-A9 (prior to
1320 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1321 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1322 As a consequence of this erratum, some TLB entries which should be
1323 invalidated are not, resulting in an incoherency in the system page
1324 tables. The workaround changes the TLB flushing routines to invalidate
1325 entries regardless of the ASID.
1326
1327 config PL310_ERRATA_727915
1328 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1329 depends on CACHE_L2X0
1330 help
1331 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1332 operation (offset 0x7FC). This operation runs in background so that
1333 PL310 can handle normal accesses while it is in progress. Under very
1334 rare circumstances, due to this erratum, write data can be lost when
1335 PL310 treats a cacheable write transaction during a Clean &
1336 Invalidate by Way operation.
1337
1338 config ARM_ERRATA_743622
1339 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1340 depends on CPU_V7
1341 depends on !ARCH_MULTIPLATFORM
1342 help
1343 This option enables the workaround for the 743622 Cortex-A9
1344 (r2p*) erratum. Under very rare conditions, a faulty
1345 optimisation in the Cortex-A9 Store Buffer may lead to data
1346 corruption. This workaround sets a specific bit in the diagnostic
1347 register of the Cortex-A9 which disables the Store Buffer
1348 optimisation, preventing the defect from occurring. This has no
1349 visible impact on the overall performance or power consumption of the
1350 processor.
1351
1352 config ARM_ERRATA_751472
1353 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1354 depends on CPU_V7
1355 depends on !ARCH_MULTIPLATFORM
1356 help
1357 This option enables the workaround for the 751472 Cortex-A9 (prior
1358 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1359 completion of a following broadcasted operation if the second
1360 operation is received by a CPU before the ICIALLUIS has completed,
1361 potentially leading to corrupted entries in the cache or TLB.
1362
1363 config PL310_ERRATA_753970
1364 bool "PL310 errata: cache sync operation may be faulty"
1365 depends on CACHE_PL310
1366 help
1367 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1368
1369 Under some condition the effect of cache sync operation on
1370 the store buffer still remains when the operation completes.
1371 This means that the store buffer is always asked to drain and
1372 this prevents it from merging any further writes. The workaround
1373 is to replace the normal offset of cache sync operation (0x730)
1374 by another offset targeting an unmapped PL310 register 0x740.
1375 This has the same effect as the cache sync operation: store buffer
1376 drain and waiting for all buffers empty.
1377
1378 config ARM_ERRATA_754322
1379 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1380 depends on CPU_V7
1381 help
1382 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1383 r3p*) erratum. A speculative memory access may cause a page table walk
1384 which starts prior to an ASID switch but completes afterwards. This
1385 can populate the micro-TLB with a stale entry which may be hit with
1386 the new ASID. This workaround places two dsb instructions in the mm
1387 switching code so that no page table walks can cross the ASID switch.
1388
1389 config ARM_ERRATA_754327
1390 bool "ARM errata: no automatic Store Buffer drain"
1391 depends on CPU_V7 && SMP
1392 help
1393 This option enables the workaround for the 754327 Cortex-A9 (prior to
1394 r2p0) erratum. The Store Buffer does not have any automatic draining
1395 mechanism and therefore a livelock may occur if an external agent
1396 continuously polls a memory location waiting to observe an update.
1397 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1398 written polling loops from denying visibility of updates to memory.
1399
1400 config ARM_ERRATA_364296
1401 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1402 depends on CPU_V6 && !SMP
1403 help
1404 This options enables the workaround for the 364296 ARM1136
1405 r0p2 erratum (possible cache data corruption with
1406 hit-under-miss enabled). It sets the undocumented bit 31 in
1407 the auxiliary control register and the FI bit in the control
1408 register, thus disabling hit-under-miss without putting the
1409 processor into full low interrupt latency mode. ARM11MPCore
1410 is not affected.
1411
1412 config ARM_ERRATA_764369
1413 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1414 depends on CPU_V7 && SMP
1415 help
1416 This option enables the workaround for erratum 764369
1417 affecting Cortex-A9 MPCore with two or more processors (all
1418 current revisions). Under certain timing circumstances, a data
1419 cache line maintenance operation by MVA targeting an Inner
1420 Shareable memory region may fail to proceed up to either the
1421 Point of Coherency or to the Point of Unification of the
1422 system. This workaround adds a DSB instruction before the
1423 relevant cache maintenance functions and sets a specific bit
1424 in the diagnostic control register of the SCU.
1425
1426 config PL310_ERRATA_769419
1427 bool "PL310 errata: no automatic Store Buffer drain"
1428 depends on CACHE_L2X0
1429 help
1430 On revisions of the PL310 prior to r3p2, the Store Buffer does
1431 not automatically drain. This can cause normal, non-cacheable
1432 writes to be retained when the memory system is idle, leading
1433 to suboptimal I/O performance for drivers using coherent DMA.
1434 This option adds a write barrier to the cpu_idle loop so that,
1435 on systems with an outer cache, the store buffer is drained
1436 explicitly.
1437
1438 config ARM_ERRATA_775420
1439 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1440 depends on CPU_V7
1441 help
1442 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1443 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1444 operation aborts with MMU exception, it might cause the processor
1445 to deadlock. This workaround puts DSB before executing ISB if
1446 an abort may occur on cache maintenance.
1447
1448 endmenu
1449
1450 source "arch/arm/common/Kconfig"
1451
1452 menu "Bus support"
1453
1454 config ARM_AMBA
1455 bool
1456
1457 config ISA
1458 bool
1459 help
1460 Find out whether you have ISA slots on your motherboard. ISA is the
1461 name of a bus system, i.e. the way the CPU talks to the other stuff
1462 inside your box. Other bus systems are PCI, EISA, MicroChannel
1463 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1464 newer boards don't support it. If you have ISA, say Y, otherwise N.
1465
1466 # Select ISA DMA controller support
1467 config ISA_DMA
1468 bool
1469 select ISA_DMA_API
1470
1471 config ARCH_NO_VIRT_TO_BUS
1472 def_bool y
1473 depends on !ARCH_RPC && !ARCH_NETWINDER && !ARCH_SHARK
1474
1475 # Select ISA DMA interface
1476 config ISA_DMA_API
1477 bool
1478
1479 config PCI
1480 bool "PCI support" if MIGHT_HAVE_PCI
1481 help
1482 Find out whether you have a PCI motherboard. PCI is the name of a
1483 bus system, i.e. the way the CPU talks to the other stuff inside
1484 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1485 VESA. If you have PCI, say Y, otherwise N.
1486
1487 config PCI_DOMAINS
1488 bool
1489 depends on PCI
1490
1491 config PCI_NANOENGINE
1492 bool "BSE nanoEngine PCI support"
1493 depends on SA1100_NANOENGINE
1494 help
1495 Enable PCI on the BSE nanoEngine board.
1496
1497 config PCI_SYSCALL
1498 def_bool PCI
1499
1500 # Select the host bridge type
1501 config PCI_HOST_VIA82C505
1502 bool
1503 depends on PCI && ARCH_SHARK
1504 default y
1505
1506 config PCI_HOST_ITE8152
1507 bool
1508 depends on PCI && MACH_ARMCORE
1509 default y
1510 select DMABOUNCE
1511
1512 source "drivers/pci/Kconfig"
1513
1514 source "drivers/pcmcia/Kconfig"
1515
1516 endmenu
1517
1518 menu "Kernel Features"
1519
1520 config HAVE_SMP
1521 bool
1522 help
1523 This option should be selected by machines which have an SMP-
1524 capable CPU.
1525
1526 The only effect of this option is to make the SMP-related
1527 options available to the user for configuration.
1528
1529 config SMP
1530 bool "Symmetric Multi-Processing"
1531 depends on CPU_V6K || CPU_V7
1532 depends on GENERIC_CLOCKEVENTS
1533 depends on HAVE_SMP
1534 depends on MMU
1535 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1536 select USE_GENERIC_SMP_HELPERS
1537 help
1538 This enables support for systems with more than one CPU. If you have
1539 a system with only one CPU, like most personal computers, say N. If
1540 you have a system with more than one CPU, say Y.
1541
1542 If you say N here, the kernel will run on single and multiprocessor
1543 machines, but will use only one CPU of a multiprocessor machine. If
1544 you say Y here, the kernel will run on many, but not all, single
1545 processor machines. On a single processor machine, the kernel will
1546 run faster if you say N here.
1547
1548 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1549 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1550 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1551
1552 If you don't know what to do here, say N.
1553
1554 config SMP_ON_UP
1555 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1556 depends on SMP && !XIP_KERNEL
1557 default y
1558 help
1559 SMP kernels contain instructions which fail on non-SMP processors.
1560 Enabling this option allows the kernel to modify itself to make
1561 these instructions safe. Disabling it allows about 1K of space
1562 savings.
1563
1564 If you don't know what to do here, say Y.
1565
1566 config ARM_CPU_TOPOLOGY
1567 bool "Support cpu topology definition"
1568 depends on SMP && CPU_V7
1569 default y
1570 help
1571 Support ARM cpu topology definition. The MPIDR register defines
1572 affinity between processors which is then used to describe the cpu
1573 topology of an ARM System.
1574
1575 config SCHED_MC
1576 bool "Multi-core scheduler support"
1577 depends on ARM_CPU_TOPOLOGY
1578 help
1579 Multi-core scheduler support improves the CPU scheduler's decision
1580 making when dealing with multi-core CPU chips at a cost of slightly
1581 increased overhead in some places. If unsure say N here.
1582
1583 config SCHED_SMT
1584 bool "SMT scheduler support"
1585 depends on ARM_CPU_TOPOLOGY
1586 help
1587 Improves the CPU scheduler's decision making when dealing with
1588 MultiThreading at a cost of slightly increased overhead in some
1589 places. If unsure say N here.
1590
1591 config HAVE_ARM_SCU
1592 bool
1593 help
1594 This option enables support for the ARM system coherency unit
1595
1596 config HAVE_ARM_ARCH_TIMER
1597 bool "Architected timer support"
1598 depends on CPU_V7
1599 select ARM_ARCH_TIMER
1600 help
1601 This option enables support for the ARM architected timer
1602
1603 config HAVE_ARM_TWD
1604 bool
1605 depends on SMP
1606 help
1607 This options enables support for the ARM timer and watchdog unit
1608
1609 choice
1610 prompt "Memory split"
1611 default VMSPLIT_3G
1612 help
1613 Select the desired split between kernel and user memory.
1614
1615 If you are not absolutely sure what you are doing, leave this
1616 option alone!
1617
1618 config VMSPLIT_3G
1619 bool "3G/1G user/kernel split"
1620 config VMSPLIT_2G
1621 bool "2G/2G user/kernel split"
1622 config VMSPLIT_1G
1623 bool "1G/3G user/kernel split"
1624 endchoice
1625
1626 config PAGE_OFFSET
1627 hex
1628 default 0x40000000 if VMSPLIT_1G
1629 default 0x80000000 if VMSPLIT_2G
1630 default 0xC0000000
1631
1632 config NR_CPUS
1633 int "Maximum number of CPUs (2-32)"
1634 range 2 32
1635 depends on SMP
1636 default "4"
1637
1638 config HOTPLUG_CPU
1639 bool "Support for hot-pluggable CPUs"
1640 depends on SMP && HOTPLUG
1641 help
1642 Say Y here to experiment with turning CPUs off and on. CPUs
1643 can be controlled through /sys/devices/system/cpu.
1644
1645 config ARM_PSCI
1646 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1647 depends on CPU_V7
1648 help
1649 Say Y here if you want Linux to communicate with system firmware
1650 implementing the PSCI specification for CPU-centric power
1651 management operations described in ARM document number ARM DEN
1652 0022A ("Power State Coordination Interface System Software on
1653 ARM processors").
1654
1655 config LOCAL_TIMERS
1656 bool "Use local timer interrupts"
1657 depends on SMP
1658 default y
1659 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1660 help
1661 Enable support for local timers on SMP platforms, rather then the
1662 legacy IPI broadcast method. Local timers allows the system
1663 accounting to be spread across the timer interval, preventing a
1664 "thundering herd" at every timer tick.
1665
1666 config ARCH_NR_GPIO
1667 int
1668 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1669 default 355 if ARCH_U8500
1670 default 264 if MACH_H4700
1671 default 512 if SOC_OMAP5
1672 default 288 if ARCH_VT8500 || ARCH_SUNXI
1673 default 0
1674 help
1675 Maximum number of GPIOs in the system.
1676
1677 If unsure, leave the default value.
1678
1679 source kernel/Kconfig.preempt
1680
1681 config HZ
1682 int
1683 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1684 ARCH_S5PV210 || ARCH_EXYNOS4
1685 default AT91_TIMER_HZ if ARCH_AT91
1686 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1687 default 100
1688
1689 config SCHED_HRTICK
1690 def_bool HIGH_RES_TIMERS
1691
1692 config THUMB2_KERNEL
1693 bool "Compile the kernel in Thumb-2 mode"
1694 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
1695 select AEABI
1696 select ARM_ASM_UNIFIED
1697 select ARM_UNWIND
1698 help
1699 By enabling this option, the kernel will be compiled in
1700 Thumb-2 mode. A compiler/assembler that understand the unified
1701 ARM-Thumb syntax is needed.
1702
1703 If unsure, say N.
1704
1705 config THUMB2_AVOID_R_ARM_THM_JUMP11
1706 bool "Work around buggy Thumb-2 short branch relocations in gas"
1707 depends on THUMB2_KERNEL && MODULES
1708 default y
1709 help
1710 Various binutils versions can resolve Thumb-2 branches to
1711 locally-defined, preemptible global symbols as short-range "b.n"
1712 branch instructions.
1713
1714 This is a problem, because there's no guarantee the final
1715 destination of the symbol, or any candidate locations for a
1716 trampoline, are within range of the branch. For this reason, the
1717 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1718 relocation in modules at all, and it makes little sense to add
1719 support.
1720
1721 The symptom is that the kernel fails with an "unsupported
1722 relocation" error when loading some modules.
1723
1724 Until fixed tools are available, passing
1725 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1726 code which hits this problem, at the cost of a bit of extra runtime
1727 stack usage in some cases.
1728
1729 The problem is described in more detail at:
1730 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1731
1732 Only Thumb-2 kernels are affected.
1733
1734 Unless you are sure your tools don't have this problem, say Y.
1735
1736 config ARM_ASM_UNIFIED
1737 bool
1738
1739 config AEABI
1740 bool "Use the ARM EABI to compile the kernel"
1741 help
1742 This option allows for the kernel to be compiled using the latest
1743 ARM ABI (aka EABI). This is only useful if you are using a user
1744 space environment that is also compiled with EABI.
1745
1746 Since there are major incompatibilities between the legacy ABI and
1747 EABI, especially with regard to structure member alignment, this
1748 option also changes the kernel syscall calling convention to
1749 disambiguate both ABIs and allow for backward compatibility support
1750 (selected with CONFIG_OABI_COMPAT).
1751
1752 To use this you need GCC version 4.0.0 or later.
1753
1754 config OABI_COMPAT
1755 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1756 depends on AEABI && !THUMB2_KERNEL
1757 default y
1758 help
1759 This option preserves the old syscall interface along with the
1760 new (ARM EABI) one. It also provides a compatibility layer to
1761 intercept syscalls that have structure arguments which layout
1762 in memory differs between the legacy ABI and the new ARM EABI
1763 (only for non "thumb" binaries). This option adds a tiny
1764 overhead to all syscalls and produces a slightly larger kernel.
1765 If you know you'll be using only pure EABI user space then you
1766 can say N here. If this option is not selected and you attempt
1767 to execute a legacy ABI binary then the result will be
1768 UNPREDICTABLE (in fact it can be predicted that it won't work
1769 at all). If in doubt say Y.
1770
1771 config ARCH_HAS_HOLES_MEMORYMODEL
1772 bool
1773
1774 config ARCH_SPARSEMEM_ENABLE
1775 bool
1776
1777 config ARCH_SPARSEMEM_DEFAULT
1778 def_bool ARCH_SPARSEMEM_ENABLE
1779
1780 config ARCH_SELECT_MEMORY_MODEL
1781 def_bool ARCH_SPARSEMEM_ENABLE
1782
1783 config HAVE_ARCH_PFN_VALID
1784 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1785
1786 config HIGHMEM
1787 bool "High Memory Support"
1788 depends on MMU
1789 help
1790 The address space of ARM processors is only 4 Gigabytes large
1791 and it has to accommodate user address space, kernel address
1792 space as well as some memory mapped IO. That means that, if you
1793 have a large amount of physical memory and/or IO, not all of the
1794 memory can be "permanently mapped" by the kernel. The physical
1795 memory that is not permanently mapped is called "high memory".
1796
1797 Depending on the selected kernel/user memory split, minimum
1798 vmalloc space and actual amount of RAM, you may not need this
1799 option which should result in a slightly faster kernel.
1800
1801 If unsure, say n.
1802
1803 config HIGHPTE
1804 bool "Allocate 2nd-level pagetables from highmem"
1805 depends on HIGHMEM
1806
1807 config HW_PERF_EVENTS
1808 bool "Enable hardware performance counter support for perf events"
1809 depends on PERF_EVENTS
1810 default y
1811 help
1812 Enable hardware performance counter support for perf events. If
1813 disabled, perf events will use software events only.
1814
1815 source "mm/Kconfig"
1816
1817 config FORCE_MAX_ZONEORDER
1818 int "Maximum zone order" if ARCH_SHMOBILE
1819 range 11 64 if ARCH_SHMOBILE
1820 default "12" if SOC_AM33XX
1821 default "9" if SA1111
1822 default "11"
1823 help
1824 The kernel memory allocator divides physically contiguous memory
1825 blocks into "zones", where each zone is a power of two number of
1826 pages. This option selects the largest power of two that the kernel
1827 keeps in the memory allocator. If you need to allocate very large
1828 blocks of physically contiguous memory, then you may need to
1829 increase this value.
1830
1831 This config option is actually maximum order plus one. For example,
1832 a value of 11 means that the largest free memory block is 2^10 pages.
1833
1834 config ALIGNMENT_TRAP
1835 bool
1836 depends on CPU_CP15_MMU
1837 default y if !ARCH_EBSA110
1838 select HAVE_PROC_CPU if PROC_FS
1839 help
1840 ARM processors cannot fetch/store information which is not
1841 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1842 address divisible by 4. On 32-bit ARM processors, these non-aligned
1843 fetch/store instructions will be emulated in software if you say
1844 here, which has a severe performance impact. This is necessary for
1845 correct operation of some network protocols. With an IP-only
1846 configuration it is safe to say N, otherwise say Y.
1847
1848 config UACCESS_WITH_MEMCPY
1849 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1850 depends on MMU
1851 default y if CPU_FEROCEON
1852 help
1853 Implement faster copy_to_user and clear_user methods for CPU
1854 cores where a 8-word STM instruction give significantly higher
1855 memory write throughput than a sequence of individual 32bit stores.
1856
1857 A possible side effect is a slight increase in scheduling latency
1858 between threads sharing the same address space if they invoke
1859 such copy operations with large buffers.
1860
1861 However, if the CPU data cache is using a write-allocate mode,
1862 this option is unlikely to provide any performance gain.
1863
1864 config SECCOMP
1865 bool
1866 prompt "Enable seccomp to safely compute untrusted bytecode"
1867 ---help---
1868 This kernel feature is useful for number crunching applications
1869 that may need to compute untrusted bytecode during their
1870 execution. By using pipes or other transports made available to
1871 the process as file descriptors supporting the read/write
1872 syscalls, it's possible to isolate those applications in
1873 their own address space using seccomp. Once seccomp is
1874 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1875 and the task is only allowed to execute a few safe syscalls
1876 defined by each seccomp mode.
1877
1878 config CC_STACKPROTECTOR
1879 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1880 help
1881 This option turns on the -fstack-protector GCC feature. This
1882 feature puts, at the beginning of functions, a canary value on
1883 the stack just before the return address, and validates
1884 the value just before actually returning. Stack based buffer
1885 overflows (that need to overwrite this return address) now also
1886 overwrite the canary, which gets detected and the attack is then
1887 neutralized via a kernel panic.
1888 This feature requires gcc version 4.2 or above.
1889
1890 config XEN_DOM0
1891 def_bool y
1892 depends on XEN
1893
1894 config XEN
1895 bool "Xen guest support on ARM (EXPERIMENTAL)"
1896 depends on ARM && OF
1897 depends on CPU_V7 && !CPU_V6
1898 help
1899 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1900
1901 endmenu
1902
1903 menu "Boot options"
1904
1905 config USE_OF
1906 bool "Flattened Device Tree support"
1907 select IRQ_DOMAIN
1908 select OF
1909 select OF_EARLY_FLATTREE
1910 help
1911 Include support for flattened device tree machine descriptions.
1912
1913 config ATAGS
1914 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1915 default y
1916 help
1917 This is the traditional way of passing data to the kernel at boot
1918 time. If you are solely relying on the flattened device tree (or
1919 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1920 to remove ATAGS support from your kernel binary. If unsure,
1921 leave this to y.
1922
1923 config DEPRECATED_PARAM_STRUCT
1924 bool "Provide old way to pass kernel parameters"
1925 depends on ATAGS
1926 help
1927 This was deprecated in 2001 and announced to live on for 5 years.
1928 Some old boot loaders still use this way.
1929
1930 # Compressed boot loader in ROM. Yes, we really want to ask about
1931 # TEXT and BSS so we preserve their values in the config files.
1932 config ZBOOT_ROM_TEXT
1933 hex "Compressed ROM boot loader base address"
1934 default "0"
1935 help
1936 The physical address at which the ROM-able zImage is to be
1937 placed in the target. Platforms which normally make use of
1938 ROM-able zImage formats normally set this to a suitable
1939 value in their defconfig file.
1940
1941 If ZBOOT_ROM is not enabled, this has no effect.
1942
1943 config ZBOOT_ROM_BSS
1944 hex "Compressed ROM boot loader BSS address"
1945 default "0"
1946 help
1947 The base address of an area of read/write memory in the target
1948 for the ROM-able zImage which must be available while the
1949 decompressor is running. It must be large enough to hold the
1950 entire decompressed kernel plus an additional 128 KiB.
1951 Platforms which normally make use of ROM-able zImage formats
1952 normally set this to a suitable value in their defconfig file.
1953
1954 If ZBOOT_ROM is not enabled, this has no effect.
1955
1956 config ZBOOT_ROM
1957 bool "Compressed boot loader in ROM/flash"
1958 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1959 help
1960 Say Y here if you intend to execute your compressed kernel image
1961 (zImage) directly from ROM or flash. If unsure, say N.
1962
1963 choice
1964 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1965 depends on ZBOOT_ROM && ARCH_SH7372
1966 default ZBOOT_ROM_NONE
1967 help
1968 Include experimental SD/MMC loading code in the ROM-able zImage.
1969 With this enabled it is possible to write the ROM-able zImage
1970 kernel image to an MMC or SD card and boot the kernel straight
1971 from the reset vector. At reset the processor Mask ROM will load
1972 the first part of the ROM-able zImage which in turn loads the
1973 rest the kernel image to RAM.
1974
1975 config ZBOOT_ROM_NONE
1976 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1977 help
1978 Do not load image from SD or MMC
1979
1980 config ZBOOT_ROM_MMCIF
1981 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1982 help
1983 Load image from MMCIF hardware block.
1984
1985 config ZBOOT_ROM_SH_MOBILE_SDHI
1986 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1987 help
1988 Load image from SDHI hardware block
1989
1990 endchoice
1991
1992 config ARM_APPENDED_DTB
1993 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1994 depends on OF && !ZBOOT_ROM
1995 help
1996 With this option, the boot code will look for a device tree binary
1997 (DTB) appended to zImage
1998 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1999
2000 This is meant as a backward compatibility convenience for those
2001 systems with a bootloader that can't be upgraded to accommodate
2002 the documented boot protocol using a device tree.
2003
2004 Beware that there is very little in terms of protection against
2005 this option being confused by leftover garbage in memory that might
2006 look like a DTB header after a reboot if no actual DTB is appended
2007 to zImage. Do not leave this option active in a production kernel
2008 if you don't intend to always append a DTB. Proper passing of the
2009 location into r2 of a bootloader provided DTB is always preferable
2010 to this option.
2011
2012 config ARM_ATAG_DTB_COMPAT
2013 bool "Supplement the appended DTB with traditional ATAG information"
2014 depends on ARM_APPENDED_DTB
2015 help
2016 Some old bootloaders can't be updated to a DTB capable one, yet
2017 they provide ATAGs with memory configuration, the ramdisk address,
2018 the kernel cmdline string, etc. Such information is dynamically
2019 provided by the bootloader and can't always be stored in a static
2020 DTB. To allow a device tree enabled kernel to be used with such
2021 bootloaders, this option allows zImage to extract the information
2022 from the ATAG list and store it at run time into the appended DTB.
2023
2024 choice
2025 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2026 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2027
2028 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2029 bool "Use bootloader kernel arguments if available"
2030 help
2031 Uses the command-line options passed by the boot loader instead of
2032 the device tree bootargs property. If the boot loader doesn't provide
2033 any, the device tree bootargs property will be used.
2034
2035 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2036 bool "Extend with bootloader kernel arguments"
2037 help
2038 The command-line arguments provided by the boot loader will be
2039 appended to the the device tree bootargs property.
2040
2041 endchoice
2042
2043 config CMDLINE
2044 string "Default kernel command string"
2045 default ""
2046 help
2047 On some architectures (EBSA110 and CATS), there is currently no way
2048 for the boot loader to pass arguments to the kernel. For these
2049 architectures, you should supply some command-line options at build
2050 time by entering them here. As a minimum, you should specify the
2051 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2052
2053 choice
2054 prompt "Kernel command line type" if CMDLINE != ""
2055 default CMDLINE_FROM_BOOTLOADER
2056 depends on ATAGS
2057
2058 config CMDLINE_FROM_BOOTLOADER
2059 bool "Use bootloader kernel arguments if available"
2060 help
2061 Uses the command-line options passed by the boot loader. If
2062 the boot loader doesn't provide any, the default kernel command
2063 string provided in CMDLINE will be used.
2064
2065 config CMDLINE_EXTEND
2066 bool "Extend bootloader kernel arguments"
2067 help
2068 The command-line arguments provided by the boot loader will be
2069 appended to the default kernel command string.
2070
2071 config CMDLINE_FORCE
2072 bool "Always use the default kernel command string"
2073 help
2074 Always use the default kernel command string, even if the boot
2075 loader passes other arguments to the kernel.
2076 This is useful if you cannot or don't want to change the
2077 command-line options your boot loader passes to the kernel.
2078 endchoice
2079
2080 config XIP_KERNEL
2081 bool "Kernel Execute-In-Place from ROM"
2082 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2083 help
2084 Execute-In-Place allows the kernel to run from non-volatile storage
2085 directly addressable by the CPU, such as NOR flash. This saves RAM
2086 space since the text section of the kernel is not loaded from flash
2087 to RAM. Read-write sections, such as the data section and stack,
2088 are still copied to RAM. The XIP kernel is not compressed since
2089 it has to run directly from flash, so it will take more space to
2090 store it. The flash address used to link the kernel object files,
2091 and for storing it, is configuration dependent. Therefore, if you
2092 say Y here, you must know the proper physical address where to
2093 store the kernel image depending on your own flash memory usage.
2094
2095 Also note that the make target becomes "make xipImage" rather than
2096 "make zImage" or "make Image". The final kernel binary to put in
2097 ROM memory will be arch/arm/boot/xipImage.
2098
2099 If unsure, say N.
2100
2101 config XIP_PHYS_ADDR
2102 hex "XIP Kernel Physical Location"
2103 depends on XIP_KERNEL
2104 default "0x00080000"
2105 help
2106 This is the physical address in your flash memory the kernel will
2107 be linked for and stored to. This address is dependent on your
2108 own flash usage.
2109
2110 config KEXEC
2111 bool "Kexec system call (EXPERIMENTAL)"
2112 depends on (!SMP || HOTPLUG_CPU)
2113 help
2114 kexec is a system call that implements the ability to shutdown your
2115 current kernel, and to start another kernel. It is like a reboot
2116 but it is independent of the system firmware. And like a reboot
2117 you can start any kernel with it, not just Linux.
2118
2119 It is an ongoing process to be certain the hardware in a machine
2120 is properly shutdown, so do not be surprised if this code does not
2121 initially work for you. It may help to enable device hotplugging
2122 support.
2123
2124 config ATAGS_PROC
2125 bool "Export atags in procfs"
2126 depends on ATAGS && KEXEC
2127 default y
2128 help
2129 Should the atags used to boot the kernel be exported in an "atags"
2130 file in procfs. Useful with kexec.
2131
2132 config CRASH_DUMP
2133 bool "Build kdump crash kernel (EXPERIMENTAL)"
2134 help
2135 Generate crash dump after being started by kexec. This should
2136 be normally only set in special crash dump kernels which are
2137 loaded in the main kernel with kexec-tools into a specially
2138 reserved region and then later executed after a crash by
2139 kdump/kexec. The crash dump kernel must be compiled to a
2140 memory address not used by the main kernel
2141
2142 For more details see Documentation/kdump/kdump.txt
2143
2144 config AUTO_ZRELADDR
2145 bool "Auto calculation of the decompressed kernel image address"
2146 depends on !ZBOOT_ROM && !ARCH_U300
2147 help
2148 ZRELADDR is the physical address where the decompressed kernel
2149 image will be placed. If AUTO_ZRELADDR is selected, the address
2150 will be determined at run-time by masking the current IP with
2151 0xf8000000. This assumes the zImage being placed in the first 128MB
2152 from start of memory.
2153
2154 endmenu
2155
2156 menu "CPU Power Management"
2157
2158 if ARCH_HAS_CPUFREQ
2159
2160 source "drivers/cpufreq/Kconfig"
2161
2162 config CPU_FREQ_IMX
2163 tristate "CPUfreq driver for i.MX CPUs"
2164 depends on ARCH_MXC && CPU_FREQ
2165 select CPU_FREQ_TABLE
2166 help
2167 This enables the CPUfreq driver for i.MX CPUs.
2168
2169 config CPU_FREQ_SA1100
2170 bool
2171
2172 config CPU_FREQ_SA1110
2173 bool
2174
2175 config CPU_FREQ_INTEGRATOR
2176 tristate "CPUfreq driver for ARM Integrator CPUs"
2177 depends on ARCH_INTEGRATOR && CPU_FREQ
2178 default y
2179 help
2180 This enables the CPUfreq driver for ARM Integrator CPUs.
2181
2182 For details, take a look at <file:Documentation/cpu-freq>.
2183
2184 If in doubt, say Y.
2185
2186 config CPU_FREQ_PXA
2187 bool
2188 depends on CPU_FREQ && ARCH_PXA && PXA25x
2189 default y
2190 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2191 select CPU_FREQ_TABLE
2192
2193 config CPU_FREQ_S3C
2194 bool
2195 help
2196 Internal configuration node for common cpufreq on Samsung SoC
2197
2198 config CPU_FREQ_S3C24XX
2199 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2200 depends on ARCH_S3C24XX && CPU_FREQ
2201 select CPU_FREQ_S3C
2202 help
2203 This enables the CPUfreq driver for the Samsung S3C24XX family
2204 of CPUs.
2205
2206 For details, take a look at <file:Documentation/cpu-freq>.
2207
2208 If in doubt, say N.
2209
2210 config CPU_FREQ_S3C24XX_PLL
2211 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2212 depends on CPU_FREQ_S3C24XX
2213 help
2214 Compile in support for changing the PLL frequency from the
2215 S3C24XX series CPUfreq driver. The PLL takes time to settle
2216 after a frequency change, so by default it is not enabled.
2217
2218 This also means that the PLL tables for the selected CPU(s) will
2219 be built which may increase the size of the kernel image.
2220
2221 config CPU_FREQ_S3C24XX_DEBUG
2222 bool "Debug CPUfreq Samsung driver core"
2223 depends on CPU_FREQ_S3C24XX
2224 help
2225 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2226
2227 config CPU_FREQ_S3C24XX_IODEBUG
2228 bool "Debug CPUfreq Samsung driver IO timing"
2229 depends on CPU_FREQ_S3C24XX
2230 help
2231 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2232
2233 config CPU_FREQ_S3C24XX_DEBUGFS
2234 bool "Export debugfs for CPUFreq"
2235 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2236 help
2237 Export status information via debugfs.
2238
2239 endif
2240
2241 source "drivers/cpuidle/Kconfig"
2242
2243 endmenu
2244
2245 menu "Floating point emulation"
2246
2247 comment "At least one emulation must be selected"
2248
2249 config FPE_NWFPE
2250 bool "NWFPE math emulation"
2251 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2252 ---help---
2253 Say Y to include the NWFPE floating point emulator in the kernel.
2254 This is necessary to run most binaries. Linux does not currently
2255 support floating point hardware so you need to say Y here even if
2256 your machine has an FPA or floating point co-processor podule.
2257
2258 You may say N here if you are going to load the Acorn FPEmulator
2259 early in the bootup.
2260
2261 config FPE_NWFPE_XP
2262 bool "Support extended precision"
2263 depends on FPE_NWFPE
2264 help
2265 Say Y to include 80-bit support in the kernel floating-point
2266 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2267 Note that gcc does not generate 80-bit operations by default,
2268 so in most cases this option only enlarges the size of the
2269 floating point emulator without any good reason.
2270
2271 You almost surely want to say N here.
2272
2273 config FPE_FASTFPE
2274 bool "FastFPE math emulation (EXPERIMENTAL)"
2275 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2276 ---help---
2277 Say Y here to include the FAST floating point emulator in the kernel.
2278 This is an experimental much faster emulator which now also has full
2279 precision for the mantissa. It does not support any exceptions.
2280 It is very simple, and approximately 3-6 times faster than NWFPE.
2281
2282 It should be sufficient for most programs. It may be not suitable
2283 for scientific calculations, but you have to check this for yourself.
2284 If you do not feel you need a faster FP emulation you should better
2285 choose NWFPE.
2286
2287 config VFP
2288 bool "VFP-format floating point maths"
2289 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2290 help
2291 Say Y to include VFP support code in the kernel. This is needed
2292 if your hardware includes a VFP unit.
2293
2294 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2295 release notes and additional status information.
2296
2297 Say N if your target does not have VFP hardware.
2298
2299 config VFPv3
2300 bool
2301 depends on VFP
2302 default y if CPU_V7
2303
2304 config NEON
2305 bool "Advanced SIMD (NEON) Extension support"
2306 depends on VFPv3 && CPU_V7
2307 help
2308 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2309 Extension.
2310
2311 endmenu
2312
2313 menu "Userspace binary formats"
2314
2315 source "fs/Kconfig.binfmt"
2316
2317 config ARTHUR
2318 tristate "RISC OS personality"
2319 depends on !AEABI
2320 help
2321 Say Y here to include the kernel code necessary if you want to run
2322 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2323 experimental; if this sounds frightening, say N and sleep in peace.
2324 You can also say M here to compile this support as a module (which
2325 will be called arthur).
2326
2327 endmenu
2328
2329 menu "Power management options"
2330
2331 source "kernel/power/Kconfig"
2332
2333 config ARCH_SUSPEND_POSSIBLE
2334 depends on !ARCH_S5PC100
2335 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2336 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2337 def_bool y
2338
2339 config ARM_CPU_SUSPEND
2340 def_bool PM_SLEEP
2341
2342 endmenu
2343
2344 source "net/Kconfig"
2345
2346 source "drivers/Kconfig"
2347
2348 source "fs/Kconfig"
2349
2350 source "arch/arm/Kconfig.debug"
2351
2352 source "security/Kconfig"
2353
2354 source "crypto/Kconfig"
2355
2356 source "lib/Kconfig"
2357
2358 source "arch/arm/kvm/Kconfig"
This page took 0.101087 seconds and 5 git commands to generate.