Merge tag 'boards' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
[deliverable/linux.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAVE_CUSTOM_GPIO_H
7 select ARCH_WANT_IPC_PARSE_VERSION
8 select BUILDTIME_EXTABLE_SORT if MMU
9 select CPU_PM if (SUSPEND || CPU_IDLE)
10 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
11 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
12 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
13 select GENERIC_IRQ_PROBE
14 select GENERIC_IRQ_SHOW
15 select GENERIC_PCI_IOMAP
16 select GENERIC_SMP_IDLE_THREAD
17 select GENERIC_STRNCPY_FROM_USER
18 select GENERIC_STRNLEN_USER
19 select HARDIRQS_SW_RESEND
20 select HAVE_AOUT
21 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
22 select HAVE_ARCH_KGDB
23 select HAVE_ARCH_SECCOMP_FILTER
24 select HAVE_ARCH_TRACEHOOK
25 select HAVE_BPF_JIT
26 select HAVE_C_RECORDMCOUNT
27 select HAVE_DEBUG_KMEMLEAK
28 select HAVE_DMA_API_DEBUG
29 select HAVE_DMA_ATTRS
30 select HAVE_DMA_CONTIGUOUS if MMU
31 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
32 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
33 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
34 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
35 select HAVE_GENERIC_DMA_COHERENT
36 select HAVE_GENERIC_HARDIRQS
37 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
38 select HAVE_IDE if PCI || ISA || PCMCIA
39 select HAVE_KERNEL_GZIP
40 select HAVE_KERNEL_LZMA
41 select HAVE_KERNEL_LZO
42 select HAVE_KERNEL_XZ
43 select HAVE_KPROBES if !XIP_KERNEL
44 select HAVE_KRETPROBES if (HAVE_KPROBES)
45 select HAVE_MEMBLOCK
46 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
47 select HAVE_PERF_EVENTS
48 select HAVE_REGS_AND_STACK_ACCESS_API
49 select HAVE_SYSCALL_TRACEPOINTS
50 select HAVE_UID16
51 select KTIME_SCALAR
52 select PERF_USE_VMALLOC
53 select RTC_LIB
54 select SYS_SUPPORTS_APM_EMULATION
55 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
56 select MODULES_USE_ELF_REL
57 select CLONE_BACKWARDS
58 help
59 The ARM series is a line of low-power-consumption RISC chip designs
60 licensed by ARM Ltd and targeted at embedded applications and
61 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
62 manufactured, but legacy ARM-based PC hardware remains popular in
63 Europe. There is an ARM Linux project with a web page at
64 <http://www.arm.linux.org.uk/>.
65
66 config ARM_HAS_SG_CHAIN
67 bool
68
69 config NEED_SG_DMA_LENGTH
70 bool
71
72 config ARM_DMA_USE_IOMMU
73 bool
74 select ARM_HAS_SG_CHAIN
75 select NEED_SG_DMA_LENGTH
76
77 config HAVE_PWM
78 bool
79
80 config MIGHT_HAVE_PCI
81 bool
82
83 config SYS_SUPPORTS_APM_EMULATION
84 bool
85
86 config GENERIC_GPIO
87 bool
88
89 config HAVE_TCM
90 bool
91 select GENERIC_ALLOCATOR
92
93 config HAVE_PROC_CPU
94 bool
95
96 config NO_IOPORT
97 bool
98
99 config EISA
100 bool
101 ---help---
102 The Extended Industry Standard Architecture (EISA) bus was
103 developed as an open alternative to the IBM MicroChannel bus.
104
105 The EISA bus provided some of the features of the IBM MicroChannel
106 bus while maintaining backward compatibility with cards made for
107 the older ISA bus. The EISA bus saw limited use between 1988 and
108 1995 when it was made obsolete by the PCI bus.
109
110 Say Y here if you are building a kernel for an EISA-based machine.
111
112 Otherwise, say N.
113
114 config SBUS
115 bool
116
117 config STACKTRACE_SUPPORT
118 bool
119 default y
120
121 config HAVE_LATENCYTOP_SUPPORT
122 bool
123 depends on !SMP
124 default y
125
126 config LOCKDEP_SUPPORT
127 bool
128 default y
129
130 config TRACE_IRQFLAGS_SUPPORT
131 bool
132 default y
133
134 config RWSEM_GENERIC_SPINLOCK
135 bool
136 default y
137
138 config RWSEM_XCHGADD_ALGORITHM
139 bool
140
141 config ARCH_HAS_ILOG2_U32
142 bool
143
144 config ARCH_HAS_ILOG2_U64
145 bool
146
147 config ARCH_HAS_CPUFREQ
148 bool
149 help
150 Internal node to signify that the ARCH has CPUFREQ support
151 and that the relevant menu configurations are displayed for
152 it.
153
154 config GENERIC_HWEIGHT
155 bool
156 default y
157
158 config GENERIC_CALIBRATE_DELAY
159 bool
160 default y
161
162 config ARCH_MAY_HAVE_PC_FDC
163 bool
164
165 config ZONE_DMA
166 bool
167
168 config NEED_DMA_MAP_STATE
169 def_bool y
170
171 config ARCH_HAS_DMA_SET_COHERENT_MASK
172 bool
173
174 config GENERIC_ISA_DMA
175 bool
176
177 config FIQ
178 bool
179
180 config NEED_RET_TO_USER
181 bool
182
183 config ARCH_MTD_XIP
184 bool
185
186 config VECTORS_BASE
187 hex
188 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
189 default DRAM_BASE if REMAP_VECTORS_TO_RAM
190 default 0x00000000
191 help
192 The base address of exception vectors.
193
194 config ARM_PATCH_PHYS_VIRT
195 bool "Patch physical to virtual translations at runtime" if EMBEDDED
196 default y
197 depends on !XIP_KERNEL && MMU
198 depends on !ARCH_REALVIEW || !SPARSEMEM
199 help
200 Patch phys-to-virt and virt-to-phys translation functions at
201 boot and module load time according to the position of the
202 kernel in system memory.
203
204 This can only be used with non-XIP MMU kernels where the base
205 of physical memory is at a 16MB boundary.
206
207 Only disable this option if you know that you do not require
208 this feature (eg, building a kernel for a single machine) and
209 you need to shrink the kernel to the minimal size.
210
211 config NEED_MACH_GPIO_H
212 bool
213 help
214 Select this when mach/gpio.h is required to provide special
215 definitions for this platform. The need for mach/gpio.h should
216 be avoided when possible.
217
218 config NEED_MACH_IO_H
219 bool
220 help
221 Select this when mach/io.h is required to provide special
222 definitions for this platform. The need for mach/io.h should
223 be avoided when possible.
224
225 config NEED_MACH_MEMORY_H
226 bool
227 help
228 Select this when mach/memory.h is required to provide special
229 definitions for this platform. The need for mach/memory.h should
230 be avoided when possible.
231
232 config PHYS_OFFSET
233 hex "Physical address of main memory" if MMU
234 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
235 default DRAM_BASE if !MMU
236 help
237 Please provide the physical address corresponding to the
238 location of main memory in your system.
239
240 config GENERIC_BUG
241 def_bool y
242 depends on BUG
243
244 source "init/Kconfig"
245
246 source "kernel/Kconfig.freezer"
247
248 menu "System Type"
249
250 config MMU
251 bool "MMU-based Paged Memory Management Support"
252 default y
253 help
254 Select if you want MMU-based virtualised addressing space
255 support by paged memory management. If unsure, say 'Y'.
256
257 #
258 # The "ARM system type" choice list is ordered alphabetically by option
259 # text. Please add new entries in the option alphabetic order.
260 #
261 choice
262 prompt "ARM system type"
263 default ARCH_VERSATILE if !MMU
264 default ARCH_MULTIPLATFORM if MMU
265
266 config ARCH_MULTIPLATFORM
267 bool "Allow multiple platforms to be selected"
268 depends on MMU
269 select ARM_PATCH_PHYS_VIRT
270 select AUTO_ZRELADDR
271 select COMMON_CLK
272 select MULTI_IRQ_HANDLER
273 select SPARSE_IRQ
274 select USE_OF
275
276 config ARCH_INTEGRATOR
277 bool "ARM Ltd. Integrator family"
278 select ARCH_HAS_CPUFREQ
279 select ARM_AMBA
280 select COMMON_CLK
281 select COMMON_CLK_VERSATILE
282 select GENERIC_CLOCKEVENTS
283 select HAVE_TCM
284 select ICST
285 select MULTI_IRQ_HANDLER
286 select NEED_MACH_MEMORY_H
287 select PLAT_VERSATILE
288 select SPARSE_IRQ
289 select VERSATILE_FPGA_IRQ
290 help
291 Support for ARM's Integrator platform.
292
293 config ARCH_REALVIEW
294 bool "ARM Ltd. RealView family"
295 select ARCH_WANT_OPTIONAL_GPIOLIB
296 select ARM_AMBA
297 select ARM_TIMER_SP804
298 select COMMON_CLK
299 select COMMON_CLK_VERSATILE
300 select GENERIC_CLOCKEVENTS
301 select GPIO_PL061 if GPIOLIB
302 select ICST
303 select NEED_MACH_MEMORY_H
304 select PLAT_VERSATILE
305 select PLAT_VERSATILE_CLCD
306 help
307 This enables support for ARM Ltd RealView boards.
308
309 config ARCH_VERSATILE
310 bool "ARM Ltd. Versatile family"
311 select ARCH_WANT_OPTIONAL_GPIOLIB
312 select ARM_AMBA
313 select ARM_TIMER_SP804
314 select ARM_VIC
315 select CLKDEV_LOOKUP
316 select GENERIC_CLOCKEVENTS
317 select HAVE_MACH_CLKDEV
318 select ICST
319 select PLAT_VERSATILE
320 select PLAT_VERSATILE_CLCD
321 select PLAT_VERSATILE_CLOCK
322 select VERSATILE_FPGA_IRQ
323 help
324 This enables support for ARM Ltd Versatile board.
325
326 config ARCH_AT91
327 bool "Atmel AT91"
328 select ARCH_REQUIRE_GPIOLIB
329 select CLKDEV_LOOKUP
330 select HAVE_CLK
331 select IRQ_DOMAIN
332 select NEED_MACH_GPIO_H
333 select NEED_MACH_IO_H if PCCARD
334 select PINCTRL
335 select PINCTRL_AT91 if USE_OF
336 help
337 This enables support for systems based on Atmel
338 AT91RM9200 and AT91SAM9* processors.
339
340 config ARCH_BCM2835
341 bool "Broadcom BCM2835 family"
342 select ARCH_REQUIRE_GPIOLIB
343 select ARM_AMBA
344 select ARM_ERRATA_411920
345 select ARM_TIMER_SP804
346 select CLKDEV_LOOKUP
347 select CLKSRC_OF
348 select COMMON_CLK
349 select CPU_V6
350 select GENERIC_CLOCKEVENTS
351 select MULTI_IRQ_HANDLER
352 select PINCTRL
353 select PINCTRL_BCM2835
354 select SPARSE_IRQ
355 select USE_OF
356 help
357 This enables support for the Broadcom BCM2835 SoC. This SoC is
358 use in the Raspberry Pi, and Roku 2 devices.
359
360 config ARCH_CNS3XXX
361 bool "Cavium Networks CNS3XXX family"
362 select ARM_GIC
363 select CPU_V6K
364 select GENERIC_CLOCKEVENTS
365 select MIGHT_HAVE_CACHE_L2X0
366 select MIGHT_HAVE_PCI
367 select PCI_DOMAINS if PCI
368 help
369 Support for Cavium Networks CNS3XXX platform.
370
371 config ARCH_CLPS711X
372 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
373 select ARCH_REQUIRE_GPIOLIB
374 select AUTO_ZRELADDR
375 select CLKDEV_LOOKUP
376 select COMMON_CLK
377 select CPU_ARM720T
378 select GENERIC_CLOCKEVENTS
379 select MULTI_IRQ_HANDLER
380 select NEED_MACH_MEMORY_H
381 select SPARSE_IRQ
382 help
383 Support for Cirrus Logic 711x/721x/731x based boards.
384
385 config ARCH_GEMINI
386 bool "Cortina Systems Gemini"
387 select ARCH_REQUIRE_GPIOLIB
388 select ARCH_USES_GETTIMEOFFSET
389 select CPU_FA526
390 help
391 Support for the Cortina Systems Gemini family SoCs
392
393 config ARCH_SIRF
394 bool "CSR SiRF"
395 select ARCH_REQUIRE_GPIOLIB
396 select AUTO_ZRELADDR
397 select COMMON_CLK
398 select GENERIC_CLOCKEVENTS
399 select GENERIC_IRQ_CHIP
400 select MIGHT_HAVE_CACHE_L2X0
401 select NO_IOPORT
402 select PINCTRL
403 select PINCTRL_SIRF
404 select USE_OF
405 help
406 Support for CSR SiRFprimaII/Marco/Polo platforms
407
408 config ARCH_EBSA110
409 bool "EBSA-110"
410 select ARCH_USES_GETTIMEOFFSET
411 select CPU_SA110
412 select ISA
413 select NEED_MACH_IO_H
414 select NEED_MACH_MEMORY_H
415 select NO_IOPORT
416 help
417 This is an evaluation board for the StrongARM processor available
418 from Digital. It has limited hardware on-board, including an
419 Ethernet interface, two PCMCIA sockets, two serial ports and a
420 parallel port.
421
422 config ARCH_EP93XX
423 bool "EP93xx-based"
424 select ARCH_HAS_HOLES_MEMORYMODEL
425 select ARCH_REQUIRE_GPIOLIB
426 select ARCH_USES_GETTIMEOFFSET
427 select ARM_AMBA
428 select ARM_VIC
429 select CLKDEV_LOOKUP
430 select CPU_ARM920T
431 select NEED_MACH_MEMORY_H
432 help
433 This enables support for the Cirrus EP93xx series of CPUs.
434
435 config ARCH_FOOTBRIDGE
436 bool "FootBridge"
437 select CPU_SA110
438 select FOOTBRIDGE
439 select GENERIC_CLOCKEVENTS
440 select HAVE_IDE
441 select NEED_MACH_IO_H if !MMU
442 select NEED_MACH_MEMORY_H
443 help
444 Support for systems based on the DC21285 companion chip
445 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
446
447 config ARCH_MXS
448 bool "Freescale MXS-based"
449 select ARCH_REQUIRE_GPIOLIB
450 select CLKDEV_LOOKUP
451 select CLKSRC_MMIO
452 select COMMON_CLK
453 select GENERIC_CLOCKEVENTS
454 select HAVE_CLK_PREPARE
455 select MULTI_IRQ_HANDLER
456 select PINCTRL
457 select SPARSE_IRQ
458 select USE_OF
459 help
460 Support for Freescale MXS-based family of processors
461
462 config ARCH_NETX
463 bool "Hilscher NetX based"
464 select ARM_VIC
465 select CLKSRC_MMIO
466 select CPU_ARM926T
467 select GENERIC_CLOCKEVENTS
468 help
469 This enables support for systems based on the Hilscher NetX Soc
470
471 config ARCH_H720X
472 bool "Hynix HMS720x-based"
473 select ARCH_USES_GETTIMEOFFSET
474 select CPU_ARM720T
475 select ISA_DMA_API
476 help
477 This enables support for systems based on the Hynix HMS720x
478
479 config ARCH_IOP13XX
480 bool "IOP13xx-based"
481 depends on MMU
482 select ARCH_SUPPORTS_MSI
483 select CPU_XSC3
484 select NEED_MACH_MEMORY_H
485 select NEED_RET_TO_USER
486 select PCI
487 select PLAT_IOP
488 select VMSPLIT_1G
489 help
490 Support for Intel's IOP13XX (XScale) family of processors.
491
492 config ARCH_IOP32X
493 bool "IOP32x-based"
494 depends on MMU
495 select ARCH_REQUIRE_GPIOLIB
496 select CPU_XSCALE
497 select NEED_MACH_GPIO_H
498 select NEED_RET_TO_USER
499 select PCI
500 select PLAT_IOP
501 help
502 Support for Intel's 80219 and IOP32X (XScale) family of
503 processors.
504
505 config ARCH_IOP33X
506 bool "IOP33x-based"
507 depends on MMU
508 select ARCH_REQUIRE_GPIOLIB
509 select CPU_XSCALE
510 select NEED_MACH_GPIO_H
511 select NEED_RET_TO_USER
512 select PCI
513 select PLAT_IOP
514 help
515 Support for Intel's IOP33X (XScale) family of processors.
516
517 config ARCH_IXP4XX
518 bool "IXP4xx-based"
519 depends on MMU
520 select ARCH_HAS_DMA_SET_COHERENT_MASK
521 select ARCH_REQUIRE_GPIOLIB
522 select CLKSRC_MMIO
523 select CPU_XSCALE
524 select DMABOUNCE if PCI
525 select GENERIC_CLOCKEVENTS
526 select MIGHT_HAVE_PCI
527 select NEED_MACH_IO_H
528 help
529 Support for Intel's IXP4XX (XScale) family of processors.
530
531 config ARCH_DOVE
532 bool "Marvell Dove"
533 select ARCH_REQUIRE_GPIOLIB
534 select COMMON_CLK_DOVE
535 select CPU_V7
536 select GENERIC_CLOCKEVENTS
537 select MIGHT_HAVE_PCI
538 select PINCTRL
539 select PINCTRL_DOVE
540 select PLAT_ORION_LEGACY
541 select USB_ARCH_HAS_EHCI
542 help
543 Support for the Marvell Dove SoC 88AP510
544
545 config ARCH_KIRKWOOD
546 bool "Marvell Kirkwood"
547 select ARCH_REQUIRE_GPIOLIB
548 select CPU_FEROCEON
549 select GENERIC_CLOCKEVENTS
550 select PCI
551 select PCI_QUIRKS
552 select PINCTRL
553 select PINCTRL_KIRKWOOD
554 select PLAT_ORION_LEGACY
555 help
556 Support for the following Marvell Kirkwood series SoCs:
557 88F6180, 88F6192 and 88F6281.
558
559 config ARCH_MV78XX0
560 bool "Marvell MV78xx0"
561 select ARCH_REQUIRE_GPIOLIB
562 select CPU_FEROCEON
563 select GENERIC_CLOCKEVENTS
564 select PCI
565 select PLAT_ORION_LEGACY
566 help
567 Support for the following Marvell MV78xx0 series SoCs:
568 MV781x0, MV782x0.
569
570 config ARCH_ORION5X
571 bool "Marvell Orion"
572 depends on MMU
573 select ARCH_REQUIRE_GPIOLIB
574 select CPU_FEROCEON
575 select GENERIC_CLOCKEVENTS
576 select PCI
577 select PLAT_ORION_LEGACY
578 help
579 Support for the following Marvell Orion 5x series SoCs:
580 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
581 Orion-2 (5281), Orion-1-90 (6183).
582
583 config ARCH_MMP
584 bool "Marvell PXA168/910/MMP2"
585 depends on MMU
586 select ARCH_REQUIRE_GPIOLIB
587 select CLKDEV_LOOKUP
588 select GENERIC_ALLOCATOR
589 select GENERIC_CLOCKEVENTS
590 select GPIO_PXA
591 select IRQ_DOMAIN
592 select NEED_MACH_GPIO_H
593 select PINCTRL
594 select PLAT_PXA
595 select SPARSE_IRQ
596 help
597 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
598
599 config ARCH_KS8695
600 bool "Micrel/Kendin KS8695"
601 select ARCH_REQUIRE_GPIOLIB
602 select CLKSRC_MMIO
603 select CPU_ARM922T
604 select GENERIC_CLOCKEVENTS
605 select NEED_MACH_MEMORY_H
606 help
607 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
608 System-on-Chip devices.
609
610 config ARCH_W90X900
611 bool "Nuvoton W90X900 CPU"
612 select ARCH_REQUIRE_GPIOLIB
613 select CLKDEV_LOOKUP
614 select CLKSRC_MMIO
615 select CPU_ARM926T
616 select GENERIC_CLOCKEVENTS
617 help
618 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
619 At present, the w90x900 has been renamed nuc900, regarding
620 the ARM series product line, you can login the following
621 link address to know more.
622
623 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
624 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
625
626 config ARCH_LPC32XX
627 bool "NXP LPC32XX"
628 select ARCH_REQUIRE_GPIOLIB
629 select ARM_AMBA
630 select CLKDEV_LOOKUP
631 select CLKSRC_MMIO
632 select CPU_ARM926T
633 select GENERIC_CLOCKEVENTS
634 select HAVE_IDE
635 select HAVE_PWM
636 select USB_ARCH_HAS_OHCI
637 select USE_OF
638 help
639 Support for the NXP LPC32XX family of processors
640
641 config ARCH_TEGRA
642 bool "NVIDIA Tegra"
643 select ARCH_HAS_CPUFREQ
644 select ARCH_REQUIRE_GPIOLIB
645 select CLKDEV_LOOKUP
646 select CLKSRC_MMIO
647 select CLKSRC_OF
648 select COMMON_CLK
649 select GENERIC_CLOCKEVENTS
650 select HAVE_CLK
651 select HAVE_SMP
652 select MIGHT_HAVE_CACHE_L2X0
653 select SPARSE_IRQ
654 select USE_OF
655 help
656 This enables support for NVIDIA Tegra based systems (Tegra APX,
657 Tegra 6xx and Tegra 2 series).
658
659 config ARCH_PXA
660 bool "PXA2xx/PXA3xx-based"
661 depends on MMU
662 select ARCH_HAS_CPUFREQ
663 select ARCH_MTD_XIP
664 select ARCH_REQUIRE_GPIOLIB
665 select ARM_CPU_SUSPEND if PM
666 select AUTO_ZRELADDR
667 select CLKDEV_LOOKUP
668 select CLKSRC_MMIO
669 select GENERIC_CLOCKEVENTS
670 select GPIO_PXA
671 select HAVE_IDE
672 select MULTI_IRQ_HANDLER
673 select NEED_MACH_GPIO_H
674 select PLAT_PXA
675 select SPARSE_IRQ
676 help
677 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
678
679 config ARCH_MSM
680 bool "Qualcomm MSM"
681 select ARCH_REQUIRE_GPIOLIB
682 select CLKDEV_LOOKUP
683 select GENERIC_CLOCKEVENTS
684 select HAVE_CLK
685 help
686 Support for Qualcomm MSM/QSD based systems. This runs on the
687 apps processor of the MSM/QSD and depends on a shared memory
688 interface to the modem processor which runs the baseband
689 stack and controls some vital subsystems
690 (clock and power control, etc).
691
692 config ARCH_SHMOBILE
693 bool "Renesas SH-Mobile / R-Mobile"
694 select CLKDEV_LOOKUP
695 select GENERIC_CLOCKEVENTS
696 select HAVE_CLK
697 select HAVE_MACH_CLKDEV
698 select HAVE_SMP
699 select MIGHT_HAVE_CACHE_L2X0
700 select MULTI_IRQ_HANDLER
701 select NEED_MACH_MEMORY_H
702 select NO_IOPORT
703 select PINCTRL
704 select PM_GENERIC_DOMAINS if PM
705 select SPARSE_IRQ
706 help
707 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
708
709 config ARCH_RPC
710 bool "RiscPC"
711 select ARCH_ACORN
712 select ARCH_MAY_HAVE_PC_FDC
713 select ARCH_SPARSEMEM_ENABLE
714 select ARCH_USES_GETTIMEOFFSET
715 select FIQ
716 select HAVE_IDE
717 select HAVE_PATA_PLATFORM
718 select ISA_DMA_API
719 select NEED_MACH_IO_H
720 select NEED_MACH_MEMORY_H
721 select NO_IOPORT
722 help
723 On the Acorn Risc-PC, Linux can support the internal IDE disk and
724 CD-ROM interface, serial and parallel port, and the floppy drive.
725
726 config ARCH_SA1100
727 bool "SA1100-based"
728 select ARCH_HAS_CPUFREQ
729 select ARCH_MTD_XIP
730 select ARCH_REQUIRE_GPIOLIB
731 select ARCH_SPARSEMEM_ENABLE
732 select CLKDEV_LOOKUP
733 select CLKSRC_MMIO
734 select CPU_FREQ
735 select CPU_SA1100
736 select GENERIC_CLOCKEVENTS
737 select HAVE_IDE
738 select ISA
739 select NEED_MACH_GPIO_H
740 select NEED_MACH_MEMORY_H
741 select SPARSE_IRQ
742 help
743 Support for StrongARM 11x0 based boards.
744
745 config ARCH_S3C24XX
746 bool "Samsung S3C24XX SoCs"
747 select ARCH_HAS_CPUFREQ
748 select ARCH_USES_GETTIMEOFFSET
749 select CLKDEV_LOOKUP
750 select HAVE_CLK
751 select HAVE_S3C2410_I2C if I2C
752 select HAVE_S3C2410_WATCHDOG if WATCHDOG
753 select HAVE_S3C_RTC if RTC_CLASS
754 select NEED_MACH_GPIO_H
755 select NEED_MACH_IO_H
756 help
757 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
758 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
759 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
760 Samsung SMDK2410 development board (and derivatives).
761
762 config ARCH_S3C64XX
763 bool "Samsung S3C64XX"
764 select ARCH_HAS_CPUFREQ
765 select ARCH_REQUIRE_GPIOLIB
766 select ARCH_USES_GETTIMEOFFSET
767 select ARM_VIC
768 select CLKDEV_LOOKUP
769 select CPU_V6
770 select HAVE_CLK
771 select HAVE_S3C2410_I2C if I2C
772 select HAVE_S3C2410_WATCHDOG if WATCHDOG
773 select HAVE_TCM
774 select NEED_MACH_GPIO_H
775 select NO_IOPORT
776 select PLAT_SAMSUNG
777 select S3C_DEV_NAND
778 select S3C_GPIO_TRACK
779 select SAMSUNG_CLKSRC
780 select SAMSUNG_GPIOLIB_4BIT
781 select SAMSUNG_IRQ_VIC_TIMER
782 select USB_ARCH_HAS_OHCI
783 help
784 Samsung S3C64XX series based systems
785
786 config ARCH_S5P64X0
787 bool "Samsung S5P6440 S5P6450"
788 select CLKDEV_LOOKUP
789 select CLKSRC_MMIO
790 select CPU_V6
791 select GENERIC_CLOCKEVENTS
792 select HAVE_CLK
793 select HAVE_S3C2410_I2C if I2C
794 select HAVE_S3C2410_WATCHDOG if WATCHDOG
795 select HAVE_S3C_RTC if RTC_CLASS
796 select NEED_MACH_GPIO_H
797 help
798 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
799 SMDK6450.
800
801 config ARCH_S5PC100
802 bool "Samsung S5PC100"
803 select ARCH_USES_GETTIMEOFFSET
804 select CLKDEV_LOOKUP
805 select CPU_V7
806 select HAVE_CLK
807 select HAVE_S3C2410_I2C if I2C
808 select HAVE_S3C2410_WATCHDOG if WATCHDOG
809 select HAVE_S3C_RTC if RTC_CLASS
810 select NEED_MACH_GPIO_H
811 help
812 Samsung S5PC100 series based systems
813
814 config ARCH_S5PV210
815 bool "Samsung S5PV210/S5PC110"
816 select ARCH_HAS_CPUFREQ
817 select ARCH_HAS_HOLES_MEMORYMODEL
818 select ARCH_SPARSEMEM_ENABLE
819 select CLKDEV_LOOKUP
820 select CLKSRC_MMIO
821 select CPU_V7
822 select GENERIC_CLOCKEVENTS
823 select HAVE_CLK
824 select HAVE_S3C2410_I2C if I2C
825 select HAVE_S3C2410_WATCHDOG if WATCHDOG
826 select HAVE_S3C_RTC if RTC_CLASS
827 select NEED_MACH_GPIO_H
828 select NEED_MACH_MEMORY_H
829 help
830 Samsung S5PV210/S5PC110 series based systems
831
832 config ARCH_EXYNOS
833 bool "Samsung EXYNOS"
834 select ARCH_HAS_CPUFREQ
835 select ARCH_HAS_HOLES_MEMORYMODEL
836 select ARCH_SPARSEMEM_ENABLE
837 select CLKDEV_LOOKUP
838 select CPU_V7
839 select GENERIC_CLOCKEVENTS
840 select HAVE_CLK
841 select HAVE_S3C2410_I2C if I2C
842 select HAVE_S3C2410_WATCHDOG if WATCHDOG
843 select HAVE_S3C_RTC if RTC_CLASS
844 select NEED_MACH_GPIO_H
845 select NEED_MACH_MEMORY_H
846 help
847 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
848
849 config ARCH_SHARK
850 bool "Shark"
851 select ARCH_USES_GETTIMEOFFSET
852 select CPU_SA110
853 select ISA
854 select ISA_DMA
855 select NEED_MACH_MEMORY_H
856 select PCI
857 select ZONE_DMA
858 help
859 Support for the StrongARM based Digital DNARD machine, also known
860 as "Shark" (<http://www.shark-linux.de/shark.html>).
861
862 config ARCH_U300
863 bool "ST-Ericsson U300 Series"
864 depends on MMU
865 select ARCH_REQUIRE_GPIOLIB
866 select ARM_AMBA
867 select ARM_PATCH_PHYS_VIRT
868 select ARM_VIC
869 select CLKDEV_LOOKUP
870 select CLKSRC_MMIO
871 select COMMON_CLK
872 select CPU_ARM926T
873 select GENERIC_CLOCKEVENTS
874 select HAVE_TCM
875 select SPARSE_IRQ
876 help
877 Support for ST-Ericsson U300 series mobile platforms.
878
879 config ARCH_U8500
880 bool "ST-Ericsson U8500 Series"
881 depends on MMU
882 select ARCH_HAS_CPUFREQ
883 select ARCH_REQUIRE_GPIOLIB
884 select ARM_AMBA
885 select CLKDEV_LOOKUP
886 select CPU_V7
887 select GENERIC_CLOCKEVENTS
888 select HAVE_SMP
889 select MIGHT_HAVE_CACHE_L2X0
890 select SPARSE_IRQ
891 help
892 Support for ST-Ericsson's Ux500 architecture
893
894 config ARCH_NOMADIK
895 bool "STMicroelectronics Nomadik"
896 select ARCH_REQUIRE_GPIOLIB
897 select ARM_AMBA
898 select ARM_VIC
899 select COMMON_CLK
900 select CPU_ARM926T
901 select GENERIC_CLOCKEVENTS
902 select MIGHT_HAVE_CACHE_L2X0
903 select PINCTRL
904 select PINCTRL_STN8815
905 select SPARSE_IRQ
906 help
907 Support for the Nomadik platform by ST-Ericsson
908
909 config PLAT_SPEAR
910 bool "ST SPEAr"
911 select ARCH_HAS_CPUFREQ
912 select ARCH_REQUIRE_GPIOLIB
913 select ARM_AMBA
914 select CLKDEV_LOOKUP
915 select CLKSRC_MMIO
916 select COMMON_CLK
917 select GENERIC_CLOCKEVENTS
918 select HAVE_CLK
919 help
920 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
921
922 config ARCH_DAVINCI
923 bool "TI DaVinci"
924 select ARCH_HAS_HOLES_MEMORYMODEL
925 select ARCH_REQUIRE_GPIOLIB
926 select CLKDEV_LOOKUP
927 select GENERIC_ALLOCATOR
928 select GENERIC_CLOCKEVENTS
929 select GENERIC_IRQ_CHIP
930 select HAVE_IDE
931 select NEED_MACH_GPIO_H
932 select USE_OF
933 select ZONE_DMA
934 help
935 Support for TI's DaVinci platform.
936
937 config ARCH_OMAP1
938 bool "TI OMAP1"
939 depends on MMU
940 select ARCH_HAS_CPUFREQ
941 select ARCH_HAS_HOLES_MEMORYMODEL
942 select ARCH_OMAP
943 select ARCH_REQUIRE_GPIOLIB
944 select CLKDEV_LOOKUP
945 select CLKSRC_MMIO
946 select GENERIC_CLOCKEVENTS
947 select GENERIC_IRQ_CHIP
948 select HAVE_CLK
949 select HAVE_IDE
950 select IRQ_DOMAIN
951 select NEED_MACH_IO_H if PCCARD
952 select NEED_MACH_MEMORY_H
953 help
954 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
955
956 endchoice
957
958 menu "Multiple platform selection"
959 depends on ARCH_MULTIPLATFORM
960
961 comment "CPU Core family selection"
962
963 config ARCH_MULTI_V4
964 bool "ARMv4 based platforms (FA526, StrongARM)"
965 depends on !ARCH_MULTI_V6_V7
966 select ARCH_MULTI_V4_V5
967
968 config ARCH_MULTI_V4T
969 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
970 depends on !ARCH_MULTI_V6_V7
971 select ARCH_MULTI_V4_V5
972
973 config ARCH_MULTI_V5
974 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
975 depends on !ARCH_MULTI_V6_V7
976 select ARCH_MULTI_V4_V5
977
978 config ARCH_MULTI_V4_V5
979 bool
980
981 config ARCH_MULTI_V6
982 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
983 select ARCH_MULTI_V6_V7
984 select CPU_V6
985
986 config ARCH_MULTI_V7
987 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
988 default y
989 select ARCH_MULTI_V6_V7
990 select ARCH_VEXPRESS
991 select CPU_V7
992
993 config ARCH_MULTI_V6_V7
994 bool
995
996 config ARCH_MULTI_CPU_AUTO
997 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
998 select ARCH_MULTI_V5
999
1000 endmenu
1001
1002 #
1003 # This is sorted alphabetically by mach-* pathname. However, plat-*
1004 # Kconfigs may be included either alphabetically (according to the
1005 # plat- suffix) or along side the corresponding mach-* source.
1006 #
1007 source "arch/arm/mach-mvebu/Kconfig"
1008
1009 source "arch/arm/mach-at91/Kconfig"
1010
1011 source "arch/arm/mach-bcm/Kconfig"
1012
1013 source "arch/arm/mach-clps711x/Kconfig"
1014
1015 source "arch/arm/mach-cns3xxx/Kconfig"
1016
1017 source "arch/arm/mach-davinci/Kconfig"
1018
1019 source "arch/arm/mach-dove/Kconfig"
1020
1021 source "arch/arm/mach-ep93xx/Kconfig"
1022
1023 source "arch/arm/mach-footbridge/Kconfig"
1024
1025 source "arch/arm/mach-gemini/Kconfig"
1026
1027 source "arch/arm/mach-h720x/Kconfig"
1028
1029 source "arch/arm/mach-highbank/Kconfig"
1030
1031 source "arch/arm/mach-integrator/Kconfig"
1032
1033 source "arch/arm/mach-iop32x/Kconfig"
1034
1035 source "arch/arm/mach-iop33x/Kconfig"
1036
1037 source "arch/arm/mach-iop13xx/Kconfig"
1038
1039 source "arch/arm/mach-ixp4xx/Kconfig"
1040
1041 source "arch/arm/mach-kirkwood/Kconfig"
1042
1043 source "arch/arm/mach-ks8695/Kconfig"
1044
1045 source "arch/arm/mach-msm/Kconfig"
1046
1047 source "arch/arm/mach-mv78xx0/Kconfig"
1048
1049 source "arch/arm/mach-imx/Kconfig"
1050
1051 source "arch/arm/mach-mxs/Kconfig"
1052
1053 source "arch/arm/mach-netx/Kconfig"
1054
1055 source "arch/arm/mach-nomadik/Kconfig"
1056
1057 source "arch/arm/plat-omap/Kconfig"
1058
1059 source "arch/arm/mach-omap1/Kconfig"
1060
1061 source "arch/arm/mach-omap2/Kconfig"
1062
1063 source "arch/arm/mach-orion5x/Kconfig"
1064
1065 source "arch/arm/mach-picoxcell/Kconfig"
1066
1067 source "arch/arm/mach-pxa/Kconfig"
1068 source "arch/arm/plat-pxa/Kconfig"
1069
1070 source "arch/arm/mach-mmp/Kconfig"
1071
1072 source "arch/arm/mach-realview/Kconfig"
1073
1074 source "arch/arm/mach-sa1100/Kconfig"
1075
1076 source "arch/arm/plat-samsung/Kconfig"
1077
1078 source "arch/arm/mach-socfpga/Kconfig"
1079
1080 source "arch/arm/plat-spear/Kconfig"
1081
1082 source "arch/arm/mach-s3c24xx/Kconfig"
1083
1084 if ARCH_S3C64XX
1085 source "arch/arm/mach-s3c64xx/Kconfig"
1086 endif
1087
1088 source "arch/arm/mach-s5p64x0/Kconfig"
1089
1090 source "arch/arm/mach-s5pc100/Kconfig"
1091
1092 source "arch/arm/mach-s5pv210/Kconfig"
1093
1094 source "arch/arm/mach-exynos/Kconfig"
1095
1096 source "arch/arm/mach-shmobile/Kconfig"
1097
1098 source "arch/arm/mach-sunxi/Kconfig"
1099
1100 source "arch/arm/mach-prima2/Kconfig"
1101
1102 source "arch/arm/mach-tegra/Kconfig"
1103
1104 source "arch/arm/mach-u300/Kconfig"
1105
1106 source "arch/arm/mach-ux500/Kconfig"
1107
1108 source "arch/arm/mach-versatile/Kconfig"
1109
1110 source "arch/arm/mach-vexpress/Kconfig"
1111 source "arch/arm/plat-versatile/Kconfig"
1112
1113 source "arch/arm/mach-vt8500/Kconfig"
1114
1115 source "arch/arm/mach-w90x900/Kconfig"
1116
1117 source "arch/arm/mach-zynq/Kconfig"
1118
1119 # Definitions to make life easier
1120 config ARCH_ACORN
1121 bool
1122
1123 config PLAT_IOP
1124 bool
1125 select GENERIC_CLOCKEVENTS
1126
1127 config PLAT_ORION
1128 bool
1129 select CLKSRC_MMIO
1130 select COMMON_CLK
1131 select GENERIC_IRQ_CHIP
1132 select IRQ_DOMAIN
1133
1134 config PLAT_ORION_LEGACY
1135 bool
1136 select PLAT_ORION
1137
1138 config PLAT_PXA
1139 bool
1140
1141 config PLAT_VERSATILE
1142 bool
1143
1144 config ARM_TIMER_SP804
1145 bool
1146 select CLKSRC_MMIO
1147 select HAVE_SCHED_CLOCK
1148
1149 source arch/arm/mm/Kconfig
1150
1151 config ARM_NR_BANKS
1152 int
1153 default 16 if ARCH_EP93XX
1154 default 8
1155
1156 config IWMMXT
1157 bool "Enable iWMMXt support"
1158 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1159 default y if PXA27x || PXA3xx || ARCH_MMP
1160 help
1161 Enable support for iWMMXt context switching at run time if
1162 running on a CPU that supports it.
1163
1164 config XSCALE_PMU
1165 bool
1166 depends on CPU_XSCALE
1167 default y
1168
1169 config MULTI_IRQ_HANDLER
1170 bool
1171 help
1172 Allow each machine to specify it's own IRQ handler at run time.
1173
1174 if !MMU
1175 source "arch/arm/Kconfig-nommu"
1176 endif
1177
1178 config ARM_ERRATA_326103
1179 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1180 depends on CPU_V6
1181 help
1182 Executing a SWP instruction to read-only memory does not set bit 11
1183 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1184 treat the access as a read, preventing a COW from occurring and
1185 causing the faulting task to livelock.
1186
1187 config ARM_ERRATA_411920
1188 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1189 depends on CPU_V6 || CPU_V6K
1190 help
1191 Invalidation of the Instruction Cache operation can
1192 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1193 It does not affect the MPCore. This option enables the ARM Ltd.
1194 recommended workaround.
1195
1196 config ARM_ERRATA_430973
1197 bool "ARM errata: Stale prediction on replaced interworking branch"
1198 depends on CPU_V7
1199 help
1200 This option enables the workaround for the 430973 Cortex-A8
1201 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1202 interworking branch is replaced with another code sequence at the
1203 same virtual address, whether due to self-modifying code or virtual
1204 to physical address re-mapping, Cortex-A8 does not recover from the
1205 stale interworking branch prediction. This results in Cortex-A8
1206 executing the new code sequence in the incorrect ARM or Thumb state.
1207 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1208 and also flushes the branch target cache at every context switch.
1209 Note that setting specific bits in the ACTLR register may not be
1210 available in non-secure mode.
1211
1212 config ARM_ERRATA_458693
1213 bool "ARM errata: Processor deadlock when a false hazard is created"
1214 depends on CPU_V7
1215 depends on !ARCH_MULTIPLATFORM
1216 help
1217 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1218 erratum. For very specific sequences of memory operations, it is
1219 possible for a hazard condition intended for a cache line to instead
1220 be incorrectly associated with a different cache line. This false
1221 hazard might then cause a processor deadlock. The workaround enables
1222 the L1 caching of the NEON accesses and disables the PLD instruction
1223 in the ACTLR register. Note that setting specific bits in the ACTLR
1224 register may not be available in non-secure mode.
1225
1226 config ARM_ERRATA_460075
1227 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1228 depends on CPU_V7
1229 depends on !ARCH_MULTIPLATFORM
1230 help
1231 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1232 erratum. Any asynchronous access to the L2 cache may encounter a
1233 situation in which recent store transactions to the L2 cache are lost
1234 and overwritten with stale memory contents from external memory. The
1235 workaround disables the write-allocate mode for the L2 cache via the
1236 ACTLR register. Note that setting specific bits in the ACTLR register
1237 may not be available in non-secure mode.
1238
1239 config ARM_ERRATA_742230
1240 bool "ARM errata: DMB operation may be faulty"
1241 depends on CPU_V7 && SMP
1242 depends on !ARCH_MULTIPLATFORM
1243 help
1244 This option enables the workaround for the 742230 Cortex-A9
1245 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1246 between two write operations may not ensure the correct visibility
1247 ordering of the two writes. This workaround sets a specific bit in
1248 the diagnostic register of the Cortex-A9 which causes the DMB
1249 instruction to behave as a DSB, ensuring the correct behaviour of
1250 the two writes.
1251
1252 config ARM_ERRATA_742231
1253 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1254 depends on CPU_V7 && SMP
1255 depends on !ARCH_MULTIPLATFORM
1256 help
1257 This option enables the workaround for the 742231 Cortex-A9
1258 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1259 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1260 accessing some data located in the same cache line, may get corrupted
1261 data due to bad handling of the address hazard when the line gets
1262 replaced from one of the CPUs at the same time as another CPU is
1263 accessing it. This workaround sets specific bits in the diagnostic
1264 register of the Cortex-A9 which reduces the linefill issuing
1265 capabilities of the processor.
1266
1267 config PL310_ERRATA_588369
1268 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1269 depends on CACHE_L2X0
1270 help
1271 The PL310 L2 cache controller implements three types of Clean &
1272 Invalidate maintenance operations: by Physical Address
1273 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1274 They are architecturally defined to behave as the execution of a
1275 clean operation followed immediately by an invalidate operation,
1276 both performing to the same memory location. This functionality
1277 is not correctly implemented in PL310 as clean lines are not
1278 invalidated as a result of these operations.
1279
1280 config ARM_ERRATA_720789
1281 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1282 depends on CPU_V7
1283 help
1284 This option enables the workaround for the 720789 Cortex-A9 (prior to
1285 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1286 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1287 As a consequence of this erratum, some TLB entries which should be
1288 invalidated are not, resulting in an incoherency in the system page
1289 tables. The workaround changes the TLB flushing routines to invalidate
1290 entries regardless of the ASID.
1291
1292 config PL310_ERRATA_727915
1293 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1294 depends on CACHE_L2X0
1295 help
1296 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1297 operation (offset 0x7FC). This operation runs in background so that
1298 PL310 can handle normal accesses while it is in progress. Under very
1299 rare circumstances, due to this erratum, write data can be lost when
1300 PL310 treats a cacheable write transaction during a Clean &
1301 Invalidate by Way operation.
1302
1303 config ARM_ERRATA_743622
1304 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1305 depends on CPU_V7
1306 depends on !ARCH_MULTIPLATFORM
1307 help
1308 This option enables the workaround for the 743622 Cortex-A9
1309 (r2p*) erratum. Under very rare conditions, a faulty
1310 optimisation in the Cortex-A9 Store Buffer may lead to data
1311 corruption. This workaround sets a specific bit in the diagnostic
1312 register of the Cortex-A9 which disables the Store Buffer
1313 optimisation, preventing the defect from occurring. This has no
1314 visible impact on the overall performance or power consumption of the
1315 processor.
1316
1317 config ARM_ERRATA_751472
1318 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1319 depends on CPU_V7
1320 depends on !ARCH_MULTIPLATFORM
1321 help
1322 This option enables the workaround for the 751472 Cortex-A9 (prior
1323 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1324 completion of a following broadcasted operation if the second
1325 operation is received by a CPU before the ICIALLUIS has completed,
1326 potentially leading to corrupted entries in the cache or TLB.
1327
1328 config PL310_ERRATA_753970
1329 bool "PL310 errata: cache sync operation may be faulty"
1330 depends on CACHE_PL310
1331 help
1332 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1333
1334 Under some condition the effect of cache sync operation on
1335 the store buffer still remains when the operation completes.
1336 This means that the store buffer is always asked to drain and
1337 this prevents it from merging any further writes. The workaround
1338 is to replace the normal offset of cache sync operation (0x730)
1339 by another offset targeting an unmapped PL310 register 0x740.
1340 This has the same effect as the cache sync operation: store buffer
1341 drain and waiting for all buffers empty.
1342
1343 config ARM_ERRATA_754322
1344 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1345 depends on CPU_V7
1346 help
1347 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1348 r3p*) erratum. A speculative memory access may cause a page table walk
1349 which starts prior to an ASID switch but completes afterwards. This
1350 can populate the micro-TLB with a stale entry which may be hit with
1351 the new ASID. This workaround places two dsb instructions in the mm
1352 switching code so that no page table walks can cross the ASID switch.
1353
1354 config ARM_ERRATA_754327
1355 bool "ARM errata: no automatic Store Buffer drain"
1356 depends on CPU_V7 && SMP
1357 help
1358 This option enables the workaround for the 754327 Cortex-A9 (prior to
1359 r2p0) erratum. The Store Buffer does not have any automatic draining
1360 mechanism and therefore a livelock may occur if an external agent
1361 continuously polls a memory location waiting to observe an update.
1362 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1363 written polling loops from denying visibility of updates to memory.
1364
1365 config ARM_ERRATA_364296
1366 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1367 depends on CPU_V6 && !SMP
1368 help
1369 This options enables the workaround for the 364296 ARM1136
1370 r0p2 erratum (possible cache data corruption with
1371 hit-under-miss enabled). It sets the undocumented bit 31 in
1372 the auxiliary control register and the FI bit in the control
1373 register, thus disabling hit-under-miss without putting the
1374 processor into full low interrupt latency mode. ARM11MPCore
1375 is not affected.
1376
1377 config ARM_ERRATA_764369
1378 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1379 depends on CPU_V7 && SMP
1380 help
1381 This option enables the workaround for erratum 764369
1382 affecting Cortex-A9 MPCore with two or more processors (all
1383 current revisions). Under certain timing circumstances, a data
1384 cache line maintenance operation by MVA targeting an Inner
1385 Shareable memory region may fail to proceed up to either the
1386 Point of Coherency or to the Point of Unification of the
1387 system. This workaround adds a DSB instruction before the
1388 relevant cache maintenance functions and sets a specific bit
1389 in the diagnostic control register of the SCU.
1390
1391 config PL310_ERRATA_769419
1392 bool "PL310 errata: no automatic Store Buffer drain"
1393 depends on CACHE_L2X0
1394 help
1395 On revisions of the PL310 prior to r3p2, the Store Buffer does
1396 not automatically drain. This can cause normal, non-cacheable
1397 writes to be retained when the memory system is idle, leading
1398 to suboptimal I/O performance for drivers using coherent DMA.
1399 This option adds a write barrier to the cpu_idle loop so that,
1400 on systems with an outer cache, the store buffer is drained
1401 explicitly.
1402
1403 config ARM_ERRATA_775420
1404 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1405 depends on CPU_V7
1406 help
1407 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1408 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1409 operation aborts with MMU exception, it might cause the processor
1410 to deadlock. This workaround puts DSB before executing ISB if
1411 an abort may occur on cache maintenance.
1412
1413 endmenu
1414
1415 source "arch/arm/common/Kconfig"
1416
1417 menu "Bus support"
1418
1419 config ARM_AMBA
1420 bool
1421
1422 config ISA
1423 bool
1424 help
1425 Find out whether you have ISA slots on your motherboard. ISA is the
1426 name of a bus system, i.e. the way the CPU talks to the other stuff
1427 inside your box. Other bus systems are PCI, EISA, MicroChannel
1428 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1429 newer boards don't support it. If you have ISA, say Y, otherwise N.
1430
1431 # Select ISA DMA controller support
1432 config ISA_DMA
1433 bool
1434 select ISA_DMA_API
1435
1436 config ARCH_NO_VIRT_TO_BUS
1437 def_bool y
1438 depends on !ARCH_RPC && !ARCH_NETWINDER && !ARCH_SHARK
1439
1440 # Select ISA DMA interface
1441 config ISA_DMA_API
1442 bool
1443
1444 config PCI
1445 bool "PCI support" if MIGHT_HAVE_PCI
1446 help
1447 Find out whether you have a PCI motherboard. PCI is the name of a
1448 bus system, i.e. the way the CPU talks to the other stuff inside
1449 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1450 VESA. If you have PCI, say Y, otherwise N.
1451
1452 config PCI_DOMAINS
1453 bool
1454 depends on PCI
1455
1456 config PCI_NANOENGINE
1457 bool "BSE nanoEngine PCI support"
1458 depends on SA1100_NANOENGINE
1459 help
1460 Enable PCI on the BSE nanoEngine board.
1461
1462 config PCI_SYSCALL
1463 def_bool PCI
1464
1465 # Select the host bridge type
1466 config PCI_HOST_VIA82C505
1467 bool
1468 depends on PCI && ARCH_SHARK
1469 default y
1470
1471 config PCI_HOST_ITE8152
1472 bool
1473 depends on PCI && MACH_ARMCORE
1474 default y
1475 select DMABOUNCE
1476
1477 source "drivers/pci/Kconfig"
1478
1479 source "drivers/pcmcia/Kconfig"
1480
1481 endmenu
1482
1483 menu "Kernel Features"
1484
1485 config HAVE_SMP
1486 bool
1487 help
1488 This option should be selected by machines which have an SMP-
1489 capable CPU.
1490
1491 The only effect of this option is to make the SMP-related
1492 options available to the user for configuration.
1493
1494 config SMP
1495 bool "Symmetric Multi-Processing"
1496 depends on CPU_V6K || CPU_V7
1497 depends on GENERIC_CLOCKEVENTS
1498 depends on HAVE_SMP
1499 depends on MMU
1500 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1501 select USE_GENERIC_SMP_HELPERS
1502 help
1503 This enables support for systems with more than one CPU. If you have
1504 a system with only one CPU, like most personal computers, say N. If
1505 you have a system with more than one CPU, say Y.
1506
1507 If you say N here, the kernel will run on single and multiprocessor
1508 machines, but will use only one CPU of a multiprocessor machine. If
1509 you say Y here, the kernel will run on many, but not all, single
1510 processor machines. On a single processor machine, the kernel will
1511 run faster if you say N here.
1512
1513 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1514 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1515 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1516
1517 If you don't know what to do here, say N.
1518
1519 config SMP_ON_UP
1520 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1521 depends on SMP && !XIP_KERNEL
1522 default y
1523 help
1524 SMP kernels contain instructions which fail on non-SMP processors.
1525 Enabling this option allows the kernel to modify itself to make
1526 these instructions safe. Disabling it allows about 1K of space
1527 savings.
1528
1529 If you don't know what to do here, say Y.
1530
1531 config ARM_CPU_TOPOLOGY
1532 bool "Support cpu topology definition"
1533 depends on SMP && CPU_V7
1534 default y
1535 help
1536 Support ARM cpu topology definition. The MPIDR register defines
1537 affinity between processors which is then used to describe the cpu
1538 topology of an ARM System.
1539
1540 config SCHED_MC
1541 bool "Multi-core scheduler support"
1542 depends on ARM_CPU_TOPOLOGY
1543 help
1544 Multi-core scheduler support improves the CPU scheduler's decision
1545 making when dealing with multi-core CPU chips at a cost of slightly
1546 increased overhead in some places. If unsure say N here.
1547
1548 config SCHED_SMT
1549 bool "SMT scheduler support"
1550 depends on ARM_CPU_TOPOLOGY
1551 help
1552 Improves the CPU scheduler's decision making when dealing with
1553 MultiThreading at a cost of slightly increased overhead in some
1554 places. If unsure say N here.
1555
1556 config HAVE_ARM_SCU
1557 bool
1558 help
1559 This option enables support for the ARM system coherency unit
1560
1561 config ARM_ARCH_TIMER
1562 bool "Architected timer support"
1563 depends on CPU_V7
1564 help
1565 This option enables support for the ARM architected timer
1566
1567 config HAVE_ARM_TWD
1568 bool
1569 depends on SMP
1570 help
1571 This options enables support for the ARM timer and watchdog unit
1572
1573 choice
1574 prompt "Memory split"
1575 default VMSPLIT_3G
1576 help
1577 Select the desired split between kernel and user memory.
1578
1579 If you are not absolutely sure what you are doing, leave this
1580 option alone!
1581
1582 config VMSPLIT_3G
1583 bool "3G/1G user/kernel split"
1584 config VMSPLIT_2G
1585 bool "2G/2G user/kernel split"
1586 config VMSPLIT_1G
1587 bool "1G/3G user/kernel split"
1588 endchoice
1589
1590 config PAGE_OFFSET
1591 hex
1592 default 0x40000000 if VMSPLIT_1G
1593 default 0x80000000 if VMSPLIT_2G
1594 default 0xC0000000
1595
1596 config NR_CPUS
1597 int "Maximum number of CPUs (2-32)"
1598 range 2 32
1599 depends on SMP
1600 default "4"
1601
1602 config HOTPLUG_CPU
1603 bool "Support for hot-pluggable CPUs"
1604 depends on SMP && HOTPLUG
1605 help
1606 Say Y here to experiment with turning CPUs off and on. CPUs
1607 can be controlled through /sys/devices/system/cpu.
1608
1609 config ARM_PSCI
1610 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1611 depends on CPU_V7
1612 help
1613 Say Y here if you want Linux to communicate with system firmware
1614 implementing the PSCI specification for CPU-centric power
1615 management operations described in ARM document number ARM DEN
1616 0022A ("Power State Coordination Interface System Software on
1617 ARM processors").
1618
1619 config LOCAL_TIMERS
1620 bool "Use local timer interrupts"
1621 depends on SMP
1622 default y
1623 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1624 help
1625 Enable support for local timers on SMP platforms, rather then the
1626 legacy IPI broadcast method. Local timers allows the system
1627 accounting to be spread across the timer interval, preventing a
1628 "thundering herd" at every timer tick.
1629
1630 config ARCH_NR_GPIO
1631 int
1632 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1633 default 355 if ARCH_U8500
1634 default 264 if MACH_H4700
1635 default 512 if SOC_OMAP5
1636 default 288 if ARCH_VT8500 || ARCH_SUNXI
1637 default 0
1638 help
1639 Maximum number of GPIOs in the system.
1640
1641 If unsure, leave the default value.
1642
1643 source kernel/Kconfig.preempt
1644
1645 config HZ
1646 int
1647 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1648 ARCH_S5PV210 || ARCH_EXYNOS4
1649 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
1650 default AT91_TIMER_HZ if ARCH_AT91
1651 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1652 default 100
1653
1654 config SCHED_HRTICK
1655 def_bool HIGH_RES_TIMERS
1656
1657 config THUMB2_KERNEL
1658 bool "Compile the kernel in Thumb-2 mode"
1659 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
1660 select AEABI
1661 select ARM_ASM_UNIFIED
1662 select ARM_UNWIND
1663 help
1664 By enabling this option, the kernel will be compiled in
1665 Thumb-2 mode. A compiler/assembler that understand the unified
1666 ARM-Thumb syntax is needed.
1667
1668 If unsure, say N.
1669
1670 config THUMB2_AVOID_R_ARM_THM_JUMP11
1671 bool "Work around buggy Thumb-2 short branch relocations in gas"
1672 depends on THUMB2_KERNEL && MODULES
1673 default y
1674 help
1675 Various binutils versions can resolve Thumb-2 branches to
1676 locally-defined, preemptible global symbols as short-range "b.n"
1677 branch instructions.
1678
1679 This is a problem, because there's no guarantee the final
1680 destination of the symbol, or any candidate locations for a
1681 trampoline, are within range of the branch. For this reason, the
1682 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1683 relocation in modules at all, and it makes little sense to add
1684 support.
1685
1686 The symptom is that the kernel fails with an "unsupported
1687 relocation" error when loading some modules.
1688
1689 Until fixed tools are available, passing
1690 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1691 code which hits this problem, at the cost of a bit of extra runtime
1692 stack usage in some cases.
1693
1694 The problem is described in more detail at:
1695 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1696
1697 Only Thumb-2 kernels are affected.
1698
1699 Unless you are sure your tools don't have this problem, say Y.
1700
1701 config ARM_ASM_UNIFIED
1702 bool
1703
1704 config AEABI
1705 bool "Use the ARM EABI to compile the kernel"
1706 help
1707 This option allows for the kernel to be compiled using the latest
1708 ARM ABI (aka EABI). This is only useful if you are using a user
1709 space environment that is also compiled with EABI.
1710
1711 Since there are major incompatibilities between the legacy ABI and
1712 EABI, especially with regard to structure member alignment, this
1713 option also changes the kernel syscall calling convention to
1714 disambiguate both ABIs and allow for backward compatibility support
1715 (selected with CONFIG_OABI_COMPAT).
1716
1717 To use this you need GCC version 4.0.0 or later.
1718
1719 config OABI_COMPAT
1720 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1721 depends on AEABI && !THUMB2_KERNEL
1722 default y
1723 help
1724 This option preserves the old syscall interface along with the
1725 new (ARM EABI) one. It also provides a compatibility layer to
1726 intercept syscalls that have structure arguments which layout
1727 in memory differs between the legacy ABI and the new ARM EABI
1728 (only for non "thumb" binaries). This option adds a tiny
1729 overhead to all syscalls and produces a slightly larger kernel.
1730 If you know you'll be using only pure EABI user space then you
1731 can say N here. If this option is not selected and you attempt
1732 to execute a legacy ABI binary then the result will be
1733 UNPREDICTABLE (in fact it can be predicted that it won't work
1734 at all). If in doubt say Y.
1735
1736 config ARCH_HAS_HOLES_MEMORYMODEL
1737 bool
1738
1739 config ARCH_SPARSEMEM_ENABLE
1740 bool
1741
1742 config ARCH_SPARSEMEM_DEFAULT
1743 def_bool ARCH_SPARSEMEM_ENABLE
1744
1745 config ARCH_SELECT_MEMORY_MODEL
1746 def_bool ARCH_SPARSEMEM_ENABLE
1747
1748 config HAVE_ARCH_PFN_VALID
1749 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1750
1751 config HIGHMEM
1752 bool "High Memory Support"
1753 depends on MMU
1754 help
1755 The address space of ARM processors is only 4 Gigabytes large
1756 and it has to accommodate user address space, kernel address
1757 space as well as some memory mapped IO. That means that, if you
1758 have a large amount of physical memory and/or IO, not all of the
1759 memory can be "permanently mapped" by the kernel. The physical
1760 memory that is not permanently mapped is called "high memory".
1761
1762 Depending on the selected kernel/user memory split, minimum
1763 vmalloc space and actual amount of RAM, you may not need this
1764 option which should result in a slightly faster kernel.
1765
1766 If unsure, say n.
1767
1768 config HIGHPTE
1769 bool "Allocate 2nd-level pagetables from highmem"
1770 depends on HIGHMEM
1771
1772 config HW_PERF_EVENTS
1773 bool "Enable hardware performance counter support for perf events"
1774 depends on PERF_EVENTS
1775 default y
1776 help
1777 Enable hardware performance counter support for perf events. If
1778 disabled, perf events will use software events only.
1779
1780 source "mm/Kconfig"
1781
1782 config FORCE_MAX_ZONEORDER
1783 int "Maximum zone order" if ARCH_SHMOBILE
1784 range 11 64 if ARCH_SHMOBILE
1785 default "12" if SOC_AM33XX
1786 default "9" if SA1111
1787 default "11"
1788 help
1789 The kernel memory allocator divides physically contiguous memory
1790 blocks into "zones", where each zone is a power of two number of
1791 pages. This option selects the largest power of two that the kernel
1792 keeps in the memory allocator. If you need to allocate very large
1793 blocks of physically contiguous memory, then you may need to
1794 increase this value.
1795
1796 This config option is actually maximum order plus one. For example,
1797 a value of 11 means that the largest free memory block is 2^10 pages.
1798
1799 config ALIGNMENT_TRAP
1800 bool
1801 depends on CPU_CP15_MMU
1802 default y if !ARCH_EBSA110
1803 select HAVE_PROC_CPU if PROC_FS
1804 help
1805 ARM processors cannot fetch/store information which is not
1806 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1807 address divisible by 4. On 32-bit ARM processors, these non-aligned
1808 fetch/store instructions will be emulated in software if you say
1809 here, which has a severe performance impact. This is necessary for
1810 correct operation of some network protocols. With an IP-only
1811 configuration it is safe to say N, otherwise say Y.
1812
1813 config UACCESS_WITH_MEMCPY
1814 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1815 depends on MMU
1816 default y if CPU_FEROCEON
1817 help
1818 Implement faster copy_to_user and clear_user methods for CPU
1819 cores where a 8-word STM instruction give significantly higher
1820 memory write throughput than a sequence of individual 32bit stores.
1821
1822 A possible side effect is a slight increase in scheduling latency
1823 between threads sharing the same address space if they invoke
1824 such copy operations with large buffers.
1825
1826 However, if the CPU data cache is using a write-allocate mode,
1827 this option is unlikely to provide any performance gain.
1828
1829 config SECCOMP
1830 bool
1831 prompt "Enable seccomp to safely compute untrusted bytecode"
1832 ---help---
1833 This kernel feature is useful for number crunching applications
1834 that may need to compute untrusted bytecode during their
1835 execution. By using pipes or other transports made available to
1836 the process as file descriptors supporting the read/write
1837 syscalls, it's possible to isolate those applications in
1838 their own address space using seccomp. Once seccomp is
1839 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1840 and the task is only allowed to execute a few safe syscalls
1841 defined by each seccomp mode.
1842
1843 config CC_STACKPROTECTOR
1844 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1845 help
1846 This option turns on the -fstack-protector GCC feature. This
1847 feature puts, at the beginning of functions, a canary value on
1848 the stack just before the return address, and validates
1849 the value just before actually returning. Stack based buffer
1850 overflows (that need to overwrite this return address) now also
1851 overwrite the canary, which gets detected and the attack is then
1852 neutralized via a kernel panic.
1853 This feature requires gcc version 4.2 or above.
1854
1855 config XEN_DOM0
1856 def_bool y
1857 depends on XEN
1858
1859 config XEN
1860 bool "Xen guest support on ARM (EXPERIMENTAL)"
1861 depends on ARM && OF
1862 depends on CPU_V7 && !CPU_V6
1863 help
1864 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1865
1866 endmenu
1867
1868 menu "Boot options"
1869
1870 config USE_OF
1871 bool "Flattened Device Tree support"
1872 select IRQ_DOMAIN
1873 select OF
1874 select OF_EARLY_FLATTREE
1875 help
1876 Include support for flattened device tree machine descriptions.
1877
1878 config ATAGS
1879 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1880 default y
1881 help
1882 This is the traditional way of passing data to the kernel at boot
1883 time. If you are solely relying on the flattened device tree (or
1884 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1885 to remove ATAGS support from your kernel binary. If unsure,
1886 leave this to y.
1887
1888 config DEPRECATED_PARAM_STRUCT
1889 bool "Provide old way to pass kernel parameters"
1890 depends on ATAGS
1891 help
1892 This was deprecated in 2001 and announced to live on for 5 years.
1893 Some old boot loaders still use this way.
1894
1895 # Compressed boot loader in ROM. Yes, we really want to ask about
1896 # TEXT and BSS so we preserve their values in the config files.
1897 config ZBOOT_ROM_TEXT
1898 hex "Compressed ROM boot loader base address"
1899 default "0"
1900 help
1901 The physical address at which the ROM-able zImage is to be
1902 placed in the target. Platforms which normally make use of
1903 ROM-able zImage formats normally set this to a suitable
1904 value in their defconfig file.
1905
1906 If ZBOOT_ROM is not enabled, this has no effect.
1907
1908 config ZBOOT_ROM_BSS
1909 hex "Compressed ROM boot loader BSS address"
1910 default "0"
1911 help
1912 The base address of an area of read/write memory in the target
1913 for the ROM-able zImage which must be available while the
1914 decompressor is running. It must be large enough to hold the
1915 entire decompressed kernel plus an additional 128 KiB.
1916 Platforms which normally make use of ROM-able zImage formats
1917 normally set this to a suitable value in their defconfig file.
1918
1919 If ZBOOT_ROM is not enabled, this has no effect.
1920
1921 config ZBOOT_ROM
1922 bool "Compressed boot loader in ROM/flash"
1923 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1924 help
1925 Say Y here if you intend to execute your compressed kernel image
1926 (zImage) directly from ROM or flash. If unsure, say N.
1927
1928 choice
1929 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1930 depends on ZBOOT_ROM && ARCH_SH7372
1931 default ZBOOT_ROM_NONE
1932 help
1933 Include experimental SD/MMC loading code in the ROM-able zImage.
1934 With this enabled it is possible to write the ROM-able zImage
1935 kernel image to an MMC or SD card and boot the kernel straight
1936 from the reset vector. At reset the processor Mask ROM will load
1937 the first part of the ROM-able zImage which in turn loads the
1938 rest the kernel image to RAM.
1939
1940 config ZBOOT_ROM_NONE
1941 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1942 help
1943 Do not load image from SD or MMC
1944
1945 config ZBOOT_ROM_MMCIF
1946 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1947 help
1948 Load image from MMCIF hardware block.
1949
1950 config ZBOOT_ROM_SH_MOBILE_SDHI
1951 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1952 help
1953 Load image from SDHI hardware block
1954
1955 endchoice
1956
1957 config ARM_APPENDED_DTB
1958 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1959 depends on OF && !ZBOOT_ROM
1960 help
1961 With this option, the boot code will look for a device tree binary
1962 (DTB) appended to zImage
1963 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1964
1965 This is meant as a backward compatibility convenience for those
1966 systems with a bootloader that can't be upgraded to accommodate
1967 the documented boot protocol using a device tree.
1968
1969 Beware that there is very little in terms of protection against
1970 this option being confused by leftover garbage in memory that might
1971 look like a DTB header after a reboot if no actual DTB is appended
1972 to zImage. Do not leave this option active in a production kernel
1973 if you don't intend to always append a DTB. Proper passing of the
1974 location into r2 of a bootloader provided DTB is always preferable
1975 to this option.
1976
1977 config ARM_ATAG_DTB_COMPAT
1978 bool "Supplement the appended DTB with traditional ATAG information"
1979 depends on ARM_APPENDED_DTB
1980 help
1981 Some old bootloaders can't be updated to a DTB capable one, yet
1982 they provide ATAGs with memory configuration, the ramdisk address,
1983 the kernel cmdline string, etc. Such information is dynamically
1984 provided by the bootloader and can't always be stored in a static
1985 DTB. To allow a device tree enabled kernel to be used with such
1986 bootloaders, this option allows zImage to extract the information
1987 from the ATAG list and store it at run time into the appended DTB.
1988
1989 choice
1990 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1991 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1992
1993 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1994 bool "Use bootloader kernel arguments if available"
1995 help
1996 Uses the command-line options passed by the boot loader instead of
1997 the device tree bootargs property. If the boot loader doesn't provide
1998 any, the device tree bootargs property will be used.
1999
2000 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2001 bool "Extend with bootloader kernel arguments"
2002 help
2003 The command-line arguments provided by the boot loader will be
2004 appended to the the device tree bootargs property.
2005
2006 endchoice
2007
2008 config CMDLINE
2009 string "Default kernel command string"
2010 default ""
2011 help
2012 On some architectures (EBSA110 and CATS), there is currently no way
2013 for the boot loader to pass arguments to the kernel. For these
2014 architectures, you should supply some command-line options at build
2015 time by entering them here. As a minimum, you should specify the
2016 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2017
2018 choice
2019 prompt "Kernel command line type" if CMDLINE != ""
2020 default CMDLINE_FROM_BOOTLOADER
2021 depends on ATAGS
2022
2023 config CMDLINE_FROM_BOOTLOADER
2024 bool "Use bootloader kernel arguments if available"
2025 help
2026 Uses the command-line options passed by the boot loader. If
2027 the boot loader doesn't provide any, the default kernel command
2028 string provided in CMDLINE will be used.
2029
2030 config CMDLINE_EXTEND
2031 bool "Extend bootloader kernel arguments"
2032 help
2033 The command-line arguments provided by the boot loader will be
2034 appended to the default kernel command string.
2035
2036 config CMDLINE_FORCE
2037 bool "Always use the default kernel command string"
2038 help
2039 Always use the default kernel command string, even if the boot
2040 loader passes other arguments to the kernel.
2041 This is useful if you cannot or don't want to change the
2042 command-line options your boot loader passes to the kernel.
2043 endchoice
2044
2045 config XIP_KERNEL
2046 bool "Kernel Execute-In-Place from ROM"
2047 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2048 help
2049 Execute-In-Place allows the kernel to run from non-volatile storage
2050 directly addressable by the CPU, such as NOR flash. This saves RAM
2051 space since the text section of the kernel is not loaded from flash
2052 to RAM. Read-write sections, such as the data section and stack,
2053 are still copied to RAM. The XIP kernel is not compressed since
2054 it has to run directly from flash, so it will take more space to
2055 store it. The flash address used to link the kernel object files,
2056 and for storing it, is configuration dependent. Therefore, if you
2057 say Y here, you must know the proper physical address where to
2058 store the kernel image depending on your own flash memory usage.
2059
2060 Also note that the make target becomes "make xipImage" rather than
2061 "make zImage" or "make Image". The final kernel binary to put in
2062 ROM memory will be arch/arm/boot/xipImage.
2063
2064 If unsure, say N.
2065
2066 config XIP_PHYS_ADDR
2067 hex "XIP Kernel Physical Location"
2068 depends on XIP_KERNEL
2069 default "0x00080000"
2070 help
2071 This is the physical address in your flash memory the kernel will
2072 be linked for and stored to. This address is dependent on your
2073 own flash usage.
2074
2075 config KEXEC
2076 bool "Kexec system call (EXPERIMENTAL)"
2077 depends on (!SMP || HOTPLUG_CPU)
2078 help
2079 kexec is a system call that implements the ability to shutdown your
2080 current kernel, and to start another kernel. It is like a reboot
2081 but it is independent of the system firmware. And like a reboot
2082 you can start any kernel with it, not just Linux.
2083
2084 It is an ongoing process to be certain the hardware in a machine
2085 is properly shutdown, so do not be surprised if this code does not
2086 initially work for you. It may help to enable device hotplugging
2087 support.
2088
2089 config ATAGS_PROC
2090 bool "Export atags in procfs"
2091 depends on ATAGS && KEXEC
2092 default y
2093 help
2094 Should the atags used to boot the kernel be exported in an "atags"
2095 file in procfs. Useful with kexec.
2096
2097 config CRASH_DUMP
2098 bool "Build kdump crash kernel (EXPERIMENTAL)"
2099 help
2100 Generate crash dump after being started by kexec. This should
2101 be normally only set in special crash dump kernels which are
2102 loaded in the main kernel with kexec-tools into a specially
2103 reserved region and then later executed after a crash by
2104 kdump/kexec. The crash dump kernel must be compiled to a
2105 memory address not used by the main kernel
2106
2107 For more details see Documentation/kdump/kdump.txt
2108
2109 config AUTO_ZRELADDR
2110 bool "Auto calculation of the decompressed kernel image address"
2111 depends on !ZBOOT_ROM && !ARCH_U300
2112 help
2113 ZRELADDR is the physical address where the decompressed kernel
2114 image will be placed. If AUTO_ZRELADDR is selected, the address
2115 will be determined at run-time by masking the current IP with
2116 0xf8000000. This assumes the zImage being placed in the first 128MB
2117 from start of memory.
2118
2119 endmenu
2120
2121 menu "CPU Power Management"
2122
2123 if ARCH_HAS_CPUFREQ
2124
2125 source "drivers/cpufreq/Kconfig"
2126
2127 config CPU_FREQ_IMX
2128 tristate "CPUfreq driver for i.MX CPUs"
2129 depends on ARCH_MXC && CPU_FREQ
2130 select CPU_FREQ_TABLE
2131 help
2132 This enables the CPUfreq driver for i.MX CPUs.
2133
2134 config CPU_FREQ_SA1100
2135 bool
2136
2137 config CPU_FREQ_SA1110
2138 bool
2139
2140 config CPU_FREQ_INTEGRATOR
2141 tristate "CPUfreq driver for ARM Integrator CPUs"
2142 depends on ARCH_INTEGRATOR && CPU_FREQ
2143 default y
2144 help
2145 This enables the CPUfreq driver for ARM Integrator CPUs.
2146
2147 For details, take a look at <file:Documentation/cpu-freq>.
2148
2149 If in doubt, say Y.
2150
2151 config CPU_FREQ_PXA
2152 bool
2153 depends on CPU_FREQ && ARCH_PXA && PXA25x
2154 default y
2155 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2156 select CPU_FREQ_TABLE
2157
2158 config CPU_FREQ_S3C
2159 bool
2160 help
2161 Internal configuration node for common cpufreq on Samsung SoC
2162
2163 config CPU_FREQ_S3C24XX
2164 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2165 depends on ARCH_S3C24XX && CPU_FREQ
2166 select CPU_FREQ_S3C
2167 help
2168 This enables the CPUfreq driver for the Samsung S3C24XX family
2169 of CPUs.
2170
2171 For details, take a look at <file:Documentation/cpu-freq>.
2172
2173 If in doubt, say N.
2174
2175 config CPU_FREQ_S3C24XX_PLL
2176 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2177 depends on CPU_FREQ_S3C24XX
2178 help
2179 Compile in support for changing the PLL frequency from the
2180 S3C24XX series CPUfreq driver. The PLL takes time to settle
2181 after a frequency change, so by default it is not enabled.
2182
2183 This also means that the PLL tables for the selected CPU(s) will
2184 be built which may increase the size of the kernel image.
2185
2186 config CPU_FREQ_S3C24XX_DEBUG
2187 bool "Debug CPUfreq Samsung driver core"
2188 depends on CPU_FREQ_S3C24XX
2189 help
2190 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2191
2192 config CPU_FREQ_S3C24XX_IODEBUG
2193 bool "Debug CPUfreq Samsung driver IO timing"
2194 depends on CPU_FREQ_S3C24XX
2195 help
2196 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2197
2198 config CPU_FREQ_S3C24XX_DEBUGFS
2199 bool "Export debugfs for CPUFreq"
2200 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2201 help
2202 Export status information via debugfs.
2203
2204 endif
2205
2206 source "drivers/cpuidle/Kconfig"
2207
2208 endmenu
2209
2210 menu "Floating point emulation"
2211
2212 comment "At least one emulation must be selected"
2213
2214 config FPE_NWFPE
2215 bool "NWFPE math emulation"
2216 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2217 ---help---
2218 Say Y to include the NWFPE floating point emulator in the kernel.
2219 This is necessary to run most binaries. Linux does not currently
2220 support floating point hardware so you need to say Y here even if
2221 your machine has an FPA or floating point co-processor podule.
2222
2223 You may say N here if you are going to load the Acorn FPEmulator
2224 early in the bootup.
2225
2226 config FPE_NWFPE_XP
2227 bool "Support extended precision"
2228 depends on FPE_NWFPE
2229 help
2230 Say Y to include 80-bit support in the kernel floating-point
2231 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2232 Note that gcc does not generate 80-bit operations by default,
2233 so in most cases this option only enlarges the size of the
2234 floating point emulator without any good reason.
2235
2236 You almost surely want to say N here.
2237
2238 config FPE_FASTFPE
2239 bool "FastFPE math emulation (EXPERIMENTAL)"
2240 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2241 ---help---
2242 Say Y here to include the FAST floating point emulator in the kernel.
2243 This is an experimental much faster emulator which now also has full
2244 precision for the mantissa. It does not support any exceptions.
2245 It is very simple, and approximately 3-6 times faster than NWFPE.
2246
2247 It should be sufficient for most programs. It may be not suitable
2248 for scientific calculations, but you have to check this for yourself.
2249 If you do not feel you need a faster FP emulation you should better
2250 choose NWFPE.
2251
2252 config VFP
2253 bool "VFP-format floating point maths"
2254 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2255 help
2256 Say Y to include VFP support code in the kernel. This is needed
2257 if your hardware includes a VFP unit.
2258
2259 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2260 release notes and additional status information.
2261
2262 Say N if your target does not have VFP hardware.
2263
2264 config VFPv3
2265 bool
2266 depends on VFP
2267 default y if CPU_V7
2268
2269 config NEON
2270 bool "Advanced SIMD (NEON) Extension support"
2271 depends on VFPv3 && CPU_V7
2272 help
2273 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2274 Extension.
2275
2276 endmenu
2277
2278 menu "Userspace binary formats"
2279
2280 source "fs/Kconfig.binfmt"
2281
2282 config ARTHUR
2283 tristate "RISC OS personality"
2284 depends on !AEABI
2285 help
2286 Say Y here to include the kernel code necessary if you want to run
2287 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2288 experimental; if this sounds frightening, say N and sleep in peace.
2289 You can also say M here to compile this support as a module (which
2290 will be called arthur).
2291
2292 endmenu
2293
2294 menu "Power management options"
2295
2296 source "kernel/power/Kconfig"
2297
2298 config ARCH_SUSPEND_POSSIBLE
2299 depends on !ARCH_S5PC100
2300 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2301 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2302 def_bool y
2303
2304 config ARM_CPU_SUSPEND
2305 def_bool PM_SLEEP
2306
2307 endmenu
2308
2309 source "net/Kconfig"
2310
2311 source "drivers/Kconfig"
2312
2313 source "fs/Kconfig"
2314
2315 source "arch/arm/Kconfig.debug"
2316
2317 source "security/Kconfig"
2318
2319 source "crypto/Kconfig"
2320
2321 source "lib/Kconfig"
2322
2323 source "arch/arm/kvm/Kconfig"
This page took 0.114518 seconds and 6 git commands to generate.