Merge tag 'soc-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
[deliverable/linux.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAVE_CUSTOM_GPIO_H
7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
8 select ARCH_WANT_IPC_PARSE_VERSION
9 select BUILDTIME_EXTABLE_SORT if MMU
10 select CPU_PM if (SUSPEND || CPU_IDLE)
11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
18 select GENERIC_IDLE_POLL_SETUP
19 select GENERIC_STRNCPY_FROM_USER
20 select GENERIC_STRNLEN_USER
21 select HARDIRQS_SW_RESEND
22 select HAVE_AOUT
23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
24 select HAVE_ARCH_KGDB
25 select HAVE_ARCH_SECCOMP_FILTER
26 select HAVE_ARCH_TRACEHOOK
27 select HAVE_BPF_JIT
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_DEBUG_KMEMLEAK
30 select HAVE_DMA_API_DEBUG
31 select HAVE_DMA_ATTRS
32 select HAVE_DMA_CONTIGUOUS if MMU
33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
37 select HAVE_GENERIC_DMA_COHERENT
38 select HAVE_GENERIC_HARDIRQS
39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40 select HAVE_IDE if PCI || ISA || PCMCIA
41 select HAVE_KERNEL_GZIP
42 select HAVE_KERNEL_LZMA
43 select HAVE_KERNEL_LZO
44 select HAVE_KERNEL_XZ
45 select HAVE_KPROBES if !XIP_KERNEL
46 select HAVE_KRETPROBES if (HAVE_KPROBES)
47 select HAVE_MEMBLOCK
48 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
49 select HAVE_PERF_EVENTS
50 select HAVE_REGS_AND_STACK_ACCESS_API
51 select HAVE_SYSCALL_TRACEPOINTS
52 select HAVE_UID16
53 select KTIME_SCALAR
54 select PERF_USE_VMALLOC
55 select RTC_LIB
56 select SYS_SUPPORTS_APM_EMULATION
57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
58 select MODULES_USE_ELF_REL
59 select CLONE_BACKWARDS
60 select OLD_SIGSUSPEND3
61 select OLD_SIGACTION
62 help
63 The ARM series is a line of low-power-consumption RISC chip designs
64 licensed by ARM Ltd and targeted at embedded applications and
65 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
66 manufactured, but legacy ARM-based PC hardware remains popular in
67 Europe. There is an ARM Linux project with a web page at
68 <http://www.arm.linux.org.uk/>.
69
70 config ARM_HAS_SG_CHAIN
71 bool
72
73 config NEED_SG_DMA_LENGTH
74 bool
75
76 config ARM_DMA_USE_IOMMU
77 bool
78 select ARM_HAS_SG_CHAIN
79 select NEED_SG_DMA_LENGTH
80
81 if ARM_DMA_USE_IOMMU
82
83 config ARM_DMA_IOMMU_ALIGNMENT
84 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
85 range 4 9
86 default 8
87 help
88 DMA mapping framework by default aligns all buffers to the smallest
89 PAGE_SIZE order which is greater than or equal to the requested buffer
90 size. This works well for buffers up to a few hundreds kilobytes, but
91 for larger buffers it just a waste of address space. Drivers which has
92 relatively small addressing window (like 64Mib) might run out of
93 virtual space with just a few allocations.
94
95 With this parameter you can specify the maximum PAGE_SIZE order for
96 DMA IOMMU buffers. Larger buffers will be aligned only to this
97 specified order. The order is expressed as a power of two multiplied
98 by the PAGE_SIZE.
99
100 endif
101
102 config HAVE_PWM
103 bool
104
105 config MIGHT_HAVE_PCI
106 bool
107
108 config SYS_SUPPORTS_APM_EMULATION
109 bool
110
111 config GENERIC_GPIO
112 bool
113
114 config HAVE_TCM
115 bool
116 select GENERIC_ALLOCATOR
117
118 config HAVE_PROC_CPU
119 bool
120
121 config NO_IOPORT
122 bool
123
124 config EISA
125 bool
126 ---help---
127 The Extended Industry Standard Architecture (EISA) bus was
128 developed as an open alternative to the IBM MicroChannel bus.
129
130 The EISA bus provided some of the features of the IBM MicroChannel
131 bus while maintaining backward compatibility with cards made for
132 the older ISA bus. The EISA bus saw limited use between 1988 and
133 1995 when it was made obsolete by the PCI bus.
134
135 Say Y here if you are building a kernel for an EISA-based machine.
136
137 Otherwise, say N.
138
139 config SBUS
140 bool
141
142 config STACKTRACE_SUPPORT
143 bool
144 default y
145
146 config HAVE_LATENCYTOP_SUPPORT
147 bool
148 depends on !SMP
149 default y
150
151 config LOCKDEP_SUPPORT
152 bool
153 default y
154
155 config TRACE_IRQFLAGS_SUPPORT
156 bool
157 default y
158
159 config RWSEM_GENERIC_SPINLOCK
160 bool
161 default y
162
163 config RWSEM_XCHGADD_ALGORITHM
164 bool
165
166 config ARCH_HAS_ILOG2_U32
167 bool
168
169 config ARCH_HAS_ILOG2_U64
170 bool
171
172 config ARCH_HAS_CPUFREQ
173 bool
174 help
175 Internal node to signify that the ARCH has CPUFREQ support
176 and that the relevant menu configurations are displayed for
177 it.
178
179 config GENERIC_HWEIGHT
180 bool
181 default y
182
183 config GENERIC_CALIBRATE_DELAY
184 bool
185 default y
186
187 config ARCH_MAY_HAVE_PC_FDC
188 bool
189
190 config ZONE_DMA
191 bool
192
193 config NEED_DMA_MAP_STATE
194 def_bool y
195
196 config ARCH_HAS_DMA_SET_COHERENT_MASK
197 bool
198
199 config GENERIC_ISA_DMA
200 bool
201
202 config FIQ
203 bool
204
205 config NEED_RET_TO_USER
206 bool
207
208 config ARCH_MTD_XIP
209 bool
210
211 config VECTORS_BASE
212 hex
213 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
214 default DRAM_BASE if REMAP_VECTORS_TO_RAM
215 default 0x00000000
216 help
217 The base address of exception vectors.
218
219 config ARM_PATCH_PHYS_VIRT
220 bool "Patch physical to virtual translations at runtime" if EMBEDDED
221 default y
222 depends on !XIP_KERNEL && MMU
223 depends on !ARCH_REALVIEW || !SPARSEMEM
224 help
225 Patch phys-to-virt and virt-to-phys translation functions at
226 boot and module load time according to the position of the
227 kernel in system memory.
228
229 This can only be used with non-XIP MMU kernels where the base
230 of physical memory is at a 16MB boundary.
231
232 Only disable this option if you know that you do not require
233 this feature (eg, building a kernel for a single machine) and
234 you need to shrink the kernel to the minimal size.
235
236 config NEED_MACH_GPIO_H
237 bool
238 help
239 Select this when mach/gpio.h is required to provide special
240 definitions for this platform. The need for mach/gpio.h should
241 be avoided when possible.
242
243 config NEED_MACH_IO_H
244 bool
245 help
246 Select this when mach/io.h is required to provide special
247 definitions for this platform. The need for mach/io.h should
248 be avoided when possible.
249
250 config NEED_MACH_MEMORY_H
251 bool
252 help
253 Select this when mach/memory.h is required to provide special
254 definitions for this platform. The need for mach/memory.h should
255 be avoided when possible.
256
257 config PHYS_OFFSET
258 hex "Physical address of main memory" if MMU
259 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
260 default DRAM_BASE if !MMU
261 help
262 Please provide the physical address corresponding to the
263 location of main memory in your system.
264
265 config GENERIC_BUG
266 def_bool y
267 depends on BUG
268
269 source "init/Kconfig"
270
271 source "kernel/Kconfig.freezer"
272
273 menu "System Type"
274
275 config MMU
276 bool "MMU-based Paged Memory Management Support"
277 default y
278 help
279 Select if you want MMU-based virtualised addressing space
280 support by paged memory management. If unsure, say 'Y'.
281
282 #
283 # The "ARM system type" choice list is ordered alphabetically by option
284 # text. Please add new entries in the option alphabetic order.
285 #
286 choice
287 prompt "ARM system type"
288 default ARCH_VERSATILE if !MMU
289 default ARCH_MULTIPLATFORM if MMU
290
291 config ARCH_MULTIPLATFORM
292 bool "Allow multiple platforms to be selected"
293 depends on MMU
294 select ARM_PATCH_PHYS_VIRT
295 select AUTO_ZRELADDR
296 select COMMON_CLK
297 select MULTI_IRQ_HANDLER
298 select SPARSE_IRQ
299 select USE_OF
300
301 config ARCH_INTEGRATOR
302 bool "ARM Ltd. Integrator family"
303 select ARCH_HAS_CPUFREQ
304 select ARM_AMBA
305 select COMMON_CLK
306 select COMMON_CLK_VERSATILE
307 select GENERIC_CLOCKEVENTS
308 select HAVE_TCM
309 select ICST
310 select MULTI_IRQ_HANDLER
311 select NEED_MACH_MEMORY_H
312 select PLAT_VERSATILE
313 select SPARSE_IRQ
314 select VERSATILE_FPGA_IRQ
315 help
316 Support for ARM's Integrator platform.
317
318 config ARCH_REALVIEW
319 bool "ARM Ltd. RealView family"
320 select ARCH_WANT_OPTIONAL_GPIOLIB
321 select ARM_AMBA
322 select ARM_TIMER_SP804
323 select COMMON_CLK
324 select COMMON_CLK_VERSATILE
325 select GENERIC_CLOCKEVENTS
326 select GPIO_PL061 if GPIOLIB
327 select ICST
328 select NEED_MACH_MEMORY_H
329 select PLAT_VERSATILE
330 select PLAT_VERSATILE_CLCD
331 help
332 This enables support for ARM Ltd RealView boards.
333
334 config ARCH_VERSATILE
335 bool "ARM Ltd. Versatile family"
336 select ARCH_WANT_OPTIONAL_GPIOLIB
337 select ARM_AMBA
338 select ARM_TIMER_SP804
339 select ARM_VIC
340 select CLKDEV_LOOKUP
341 select GENERIC_CLOCKEVENTS
342 select HAVE_MACH_CLKDEV
343 select ICST
344 select PLAT_VERSATILE
345 select PLAT_VERSATILE_CLCD
346 select PLAT_VERSATILE_CLOCK
347 select VERSATILE_FPGA_IRQ
348 help
349 This enables support for ARM Ltd Versatile board.
350
351 config ARCH_AT91
352 bool "Atmel AT91"
353 select ARCH_REQUIRE_GPIOLIB
354 select CLKDEV_LOOKUP
355 select HAVE_CLK
356 select IRQ_DOMAIN
357 select NEED_MACH_GPIO_H
358 select NEED_MACH_IO_H if PCCARD
359 select PINCTRL
360 select PINCTRL_AT91 if USE_OF
361 help
362 This enables support for systems based on Atmel
363 AT91RM9200 and AT91SAM9* processors.
364
365 config ARCH_BCM2835
366 bool "Broadcom BCM2835 family"
367 select ARCH_REQUIRE_GPIOLIB
368 select ARM_AMBA
369 select ARM_ERRATA_411920
370 select ARM_TIMER_SP804
371 select CLKDEV_LOOKUP
372 select CLKSRC_OF
373 select COMMON_CLK
374 select CPU_V6
375 select GENERIC_CLOCKEVENTS
376 select MULTI_IRQ_HANDLER
377 select PINCTRL
378 select PINCTRL_BCM2835
379 select SPARSE_IRQ
380 select USE_OF
381 help
382 This enables support for the Broadcom BCM2835 SoC. This SoC is
383 use in the Raspberry Pi, and Roku 2 devices.
384
385 config ARCH_CNS3XXX
386 bool "Cavium Networks CNS3XXX family"
387 select ARM_GIC
388 select CPU_V6K
389 select GENERIC_CLOCKEVENTS
390 select MIGHT_HAVE_CACHE_L2X0
391 select MIGHT_HAVE_PCI
392 select PCI_DOMAINS if PCI
393 help
394 Support for Cavium Networks CNS3XXX platform.
395
396 config ARCH_CLPS711X
397 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
398 select ARCH_REQUIRE_GPIOLIB
399 select AUTO_ZRELADDR
400 select CLKDEV_LOOKUP
401 select COMMON_CLK
402 select CPU_ARM720T
403 select GENERIC_CLOCKEVENTS
404 select MULTI_IRQ_HANDLER
405 select NEED_MACH_MEMORY_H
406 select SPARSE_IRQ
407 help
408 Support for Cirrus Logic 711x/721x/731x based boards.
409
410 config ARCH_GEMINI
411 bool "Cortina Systems Gemini"
412 select ARCH_REQUIRE_GPIOLIB
413 select ARCH_USES_GETTIMEOFFSET
414 select NEED_MACH_GPIO_H
415 select CPU_FA526
416 help
417 Support for the Cortina Systems Gemini family SoCs
418
419 config ARCH_SIRF
420 bool "CSR SiRF"
421 select ARCH_REQUIRE_GPIOLIB
422 select AUTO_ZRELADDR
423 select COMMON_CLK
424 select GENERIC_CLOCKEVENTS
425 select GENERIC_IRQ_CHIP
426 select MIGHT_HAVE_CACHE_L2X0
427 select NO_IOPORT
428 select PINCTRL
429 select PINCTRL_SIRF
430 select USE_OF
431 help
432 Support for CSR SiRFprimaII/Marco/Polo platforms
433
434 config ARCH_EBSA110
435 bool "EBSA-110"
436 select ARCH_USES_GETTIMEOFFSET
437 select CPU_SA110
438 select ISA
439 select NEED_MACH_IO_H
440 select NEED_MACH_MEMORY_H
441 select NO_IOPORT
442 help
443 This is an evaluation board for the StrongARM processor available
444 from Digital. It has limited hardware on-board, including an
445 Ethernet interface, two PCMCIA sockets, two serial ports and a
446 parallel port.
447
448 config ARCH_EP93XX
449 bool "EP93xx-based"
450 select ARCH_HAS_HOLES_MEMORYMODEL
451 select ARCH_REQUIRE_GPIOLIB
452 select ARCH_USES_GETTIMEOFFSET
453 select ARM_AMBA
454 select ARM_VIC
455 select CLKDEV_LOOKUP
456 select CPU_ARM920T
457 select NEED_MACH_MEMORY_H
458 help
459 This enables support for the Cirrus EP93xx series of CPUs.
460
461 config ARCH_FOOTBRIDGE
462 bool "FootBridge"
463 select CPU_SA110
464 select FOOTBRIDGE
465 select GENERIC_CLOCKEVENTS
466 select HAVE_IDE
467 select NEED_MACH_IO_H if !MMU
468 select NEED_MACH_MEMORY_H
469 help
470 Support for systems based on the DC21285 companion chip
471 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
472
473 config ARCH_MXS
474 bool "Freescale MXS-based"
475 select ARCH_REQUIRE_GPIOLIB
476 select CLKDEV_LOOKUP
477 select CLKSRC_MMIO
478 select CLKSRC_OF
479 select COMMON_CLK
480 select GENERIC_CLOCKEVENTS
481 select HAVE_CLK_PREPARE
482 select MULTI_IRQ_HANDLER
483 select PINCTRL
484 select SPARSE_IRQ
485 select STMP_DEVICE
486 select USE_OF
487 help
488 Support for Freescale MXS-based family of processors
489
490 config ARCH_NETX
491 bool "Hilscher NetX based"
492 select ARM_VIC
493 select CLKSRC_MMIO
494 select CPU_ARM926T
495 select GENERIC_CLOCKEVENTS
496 help
497 This enables support for systems based on the Hilscher NetX Soc
498
499 config ARCH_IOP13XX
500 bool "IOP13xx-based"
501 depends on MMU
502 select ARCH_SUPPORTS_MSI
503 select CPU_XSC3
504 select NEED_MACH_MEMORY_H
505 select NEED_RET_TO_USER
506 select PCI
507 select PLAT_IOP
508 select VMSPLIT_1G
509 help
510 Support for Intel's IOP13XX (XScale) family of processors.
511
512 config ARCH_IOP32X
513 bool "IOP32x-based"
514 depends on MMU
515 select ARCH_REQUIRE_GPIOLIB
516 select CPU_XSCALE
517 select NEED_MACH_GPIO_H
518 select NEED_RET_TO_USER
519 select PCI
520 select PLAT_IOP
521 help
522 Support for Intel's 80219 and IOP32X (XScale) family of
523 processors.
524
525 config ARCH_IOP33X
526 bool "IOP33x-based"
527 depends on MMU
528 select ARCH_REQUIRE_GPIOLIB
529 select CPU_XSCALE
530 select NEED_MACH_GPIO_H
531 select NEED_RET_TO_USER
532 select PCI
533 select PLAT_IOP
534 help
535 Support for Intel's IOP33X (XScale) family of processors.
536
537 config ARCH_IXP4XX
538 bool "IXP4xx-based"
539 depends on MMU
540 select ARCH_HAS_DMA_SET_COHERENT_MASK
541 select ARCH_REQUIRE_GPIOLIB
542 select CLKSRC_MMIO
543 select CPU_XSCALE
544 select DMABOUNCE if PCI
545 select GENERIC_CLOCKEVENTS
546 select MIGHT_HAVE_PCI
547 select NEED_MACH_IO_H
548 select USB_EHCI_BIG_ENDIAN_MMIO
549 select USB_EHCI_BIG_ENDIAN_DESC
550 help
551 Support for Intel's IXP4XX (XScale) family of processors.
552
553 config ARCH_DOVE
554 bool "Marvell Dove"
555 select ARCH_REQUIRE_GPIOLIB
556 select CPU_V7
557 select GENERIC_CLOCKEVENTS
558 select MIGHT_HAVE_PCI
559 select PINCTRL
560 select PINCTRL_DOVE
561 select PLAT_ORION_LEGACY
562 select USB_ARCH_HAS_EHCI
563 help
564 Support for the Marvell Dove SoC 88AP510
565
566 config ARCH_KIRKWOOD
567 bool "Marvell Kirkwood"
568 select ARCH_REQUIRE_GPIOLIB
569 select CPU_FEROCEON
570 select GENERIC_CLOCKEVENTS
571 select PCI
572 select PCI_QUIRKS
573 select PINCTRL
574 select PINCTRL_KIRKWOOD
575 select PLAT_ORION_LEGACY
576 help
577 Support for the following Marvell Kirkwood series SoCs:
578 88F6180, 88F6192 and 88F6281.
579
580 config ARCH_MV78XX0
581 bool "Marvell MV78xx0"
582 select ARCH_REQUIRE_GPIOLIB
583 select CPU_FEROCEON
584 select GENERIC_CLOCKEVENTS
585 select PCI
586 select PLAT_ORION_LEGACY
587 help
588 Support for the following Marvell MV78xx0 series SoCs:
589 MV781x0, MV782x0.
590
591 config ARCH_ORION5X
592 bool "Marvell Orion"
593 depends on MMU
594 select ARCH_REQUIRE_GPIOLIB
595 select CPU_FEROCEON
596 select GENERIC_CLOCKEVENTS
597 select PCI
598 select PLAT_ORION_LEGACY
599 help
600 Support for the following Marvell Orion 5x series SoCs:
601 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
602 Orion-2 (5281), Orion-1-90 (6183).
603
604 config ARCH_MMP
605 bool "Marvell PXA168/910/MMP2"
606 depends on MMU
607 select ARCH_REQUIRE_GPIOLIB
608 select CLKDEV_LOOKUP
609 select GENERIC_ALLOCATOR
610 select GENERIC_CLOCKEVENTS
611 select GPIO_PXA
612 select IRQ_DOMAIN
613 select NEED_MACH_GPIO_H
614 select PINCTRL
615 select PLAT_PXA
616 select SPARSE_IRQ
617 help
618 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
619
620 config ARCH_KS8695
621 bool "Micrel/Kendin KS8695"
622 select ARCH_REQUIRE_GPIOLIB
623 select CLKSRC_MMIO
624 select CPU_ARM922T
625 select GENERIC_CLOCKEVENTS
626 select NEED_MACH_MEMORY_H
627 help
628 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
629 System-on-Chip devices.
630
631 config ARCH_W90X900
632 bool "Nuvoton W90X900 CPU"
633 select ARCH_REQUIRE_GPIOLIB
634 select CLKDEV_LOOKUP
635 select CLKSRC_MMIO
636 select CPU_ARM926T
637 select GENERIC_CLOCKEVENTS
638 help
639 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
640 At present, the w90x900 has been renamed nuc900, regarding
641 the ARM series product line, you can login the following
642 link address to know more.
643
644 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
645 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
646
647 config ARCH_LPC32XX
648 bool "NXP LPC32XX"
649 select ARCH_REQUIRE_GPIOLIB
650 select ARM_AMBA
651 select CLKDEV_LOOKUP
652 select CLKSRC_MMIO
653 select CPU_ARM926T
654 select GENERIC_CLOCKEVENTS
655 select HAVE_IDE
656 select HAVE_PWM
657 select USB_ARCH_HAS_OHCI
658 select USE_OF
659 help
660 Support for the NXP LPC32XX family of processors
661
662 config ARCH_TEGRA
663 bool "NVIDIA Tegra"
664 select ARCH_HAS_CPUFREQ
665 select ARCH_REQUIRE_GPIOLIB
666 select CLKDEV_LOOKUP
667 select CLKSRC_MMIO
668 select CLKSRC_OF
669 select COMMON_CLK
670 select GENERIC_CLOCKEVENTS
671 select HAVE_CLK
672 select HAVE_SMP
673 select MIGHT_HAVE_CACHE_L2X0
674 select SOC_BUS
675 select SPARSE_IRQ
676 select USE_OF
677 help
678 This enables support for NVIDIA Tegra based systems (Tegra APX,
679 Tegra 6xx and Tegra 2 series).
680
681 config ARCH_PXA
682 bool "PXA2xx/PXA3xx-based"
683 depends on MMU
684 select ARCH_HAS_CPUFREQ
685 select ARCH_MTD_XIP
686 select ARCH_REQUIRE_GPIOLIB
687 select ARM_CPU_SUSPEND if PM
688 select AUTO_ZRELADDR
689 select CLKDEV_LOOKUP
690 select CLKSRC_MMIO
691 select GENERIC_CLOCKEVENTS
692 select GPIO_PXA
693 select HAVE_IDE
694 select MULTI_IRQ_HANDLER
695 select NEED_MACH_GPIO_H
696 select PLAT_PXA
697 select SPARSE_IRQ
698 help
699 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
700
701 config ARCH_MSM
702 bool "Qualcomm MSM"
703 select ARCH_REQUIRE_GPIOLIB
704 select CLKDEV_LOOKUP
705 select GENERIC_CLOCKEVENTS
706 select HAVE_CLK
707 help
708 Support for Qualcomm MSM/QSD based systems. This runs on the
709 apps processor of the MSM/QSD and depends on a shared memory
710 interface to the modem processor which runs the baseband
711 stack and controls some vital subsystems
712 (clock and power control, etc).
713
714 config ARCH_SHMOBILE
715 bool "Renesas SH-Mobile / R-Mobile"
716 select CLKDEV_LOOKUP
717 select GENERIC_CLOCKEVENTS
718 select HAVE_CLK
719 select HAVE_MACH_CLKDEV
720 select HAVE_SMP
721 select MIGHT_HAVE_CACHE_L2X0
722 select MULTI_IRQ_HANDLER
723 select NEED_MACH_MEMORY_H
724 select NO_IOPORT
725 select PINCTRL
726 select PM_GENERIC_DOMAINS if PM
727 select SPARSE_IRQ
728 help
729 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
730
731 config ARCH_RPC
732 bool "RiscPC"
733 select ARCH_ACORN
734 select ARCH_MAY_HAVE_PC_FDC
735 select ARCH_SPARSEMEM_ENABLE
736 select ARCH_USES_GETTIMEOFFSET
737 select FIQ
738 select HAVE_IDE
739 select HAVE_PATA_PLATFORM
740 select ISA_DMA_API
741 select NEED_MACH_IO_H
742 select NEED_MACH_MEMORY_H
743 select NO_IOPORT
744 select VIRT_TO_BUS
745 help
746 On the Acorn Risc-PC, Linux can support the internal IDE disk and
747 CD-ROM interface, serial and parallel port, and the floppy drive.
748
749 config ARCH_SA1100
750 bool "SA1100-based"
751 select ARCH_HAS_CPUFREQ
752 select ARCH_MTD_XIP
753 select ARCH_REQUIRE_GPIOLIB
754 select ARCH_SPARSEMEM_ENABLE
755 select CLKDEV_LOOKUP
756 select CLKSRC_MMIO
757 select CPU_FREQ
758 select CPU_SA1100
759 select GENERIC_CLOCKEVENTS
760 select HAVE_IDE
761 select ISA
762 select NEED_MACH_GPIO_H
763 select NEED_MACH_MEMORY_H
764 select SPARSE_IRQ
765 help
766 Support for StrongARM 11x0 based boards.
767
768 config ARCH_S3C24XX
769 bool "Samsung S3C24XX SoCs"
770 select ARCH_HAS_CPUFREQ
771 select ARCH_USES_GETTIMEOFFSET
772 select CLKDEV_LOOKUP
773 select HAVE_CLK
774 select HAVE_S3C2410_I2C if I2C
775 select HAVE_S3C2410_WATCHDOG if WATCHDOG
776 select HAVE_S3C_RTC if RTC_CLASS
777 select NEED_MACH_GPIO_H
778 select NEED_MACH_IO_H
779 help
780 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
781 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
782 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
783 Samsung SMDK2410 development board (and derivatives).
784
785 config ARCH_S3C64XX
786 bool "Samsung S3C64XX"
787 select ARCH_HAS_CPUFREQ
788 select ARCH_REQUIRE_GPIOLIB
789 select ARCH_USES_GETTIMEOFFSET
790 select ARM_VIC
791 select CLKDEV_LOOKUP
792 select CPU_V6
793 select HAVE_CLK
794 select HAVE_S3C2410_I2C if I2C
795 select HAVE_S3C2410_WATCHDOG if WATCHDOG
796 select HAVE_TCM
797 select NEED_MACH_GPIO_H
798 select NO_IOPORT
799 select PLAT_SAMSUNG
800 select S3C_DEV_NAND
801 select S3C_GPIO_TRACK
802 select SAMSUNG_CLKSRC
803 select SAMSUNG_GPIOLIB_4BIT
804 select SAMSUNG_IRQ_VIC_TIMER
805 select USB_ARCH_HAS_OHCI
806 help
807 Samsung S3C64XX series based systems
808
809 config ARCH_S5P64X0
810 bool "Samsung S5P6440 S5P6450"
811 select CLKDEV_LOOKUP
812 select CLKSRC_MMIO
813 select CPU_V6
814 select GENERIC_CLOCKEVENTS
815 select HAVE_CLK
816 select HAVE_S3C2410_I2C if I2C
817 select HAVE_S3C2410_WATCHDOG if WATCHDOG
818 select HAVE_S3C_RTC if RTC_CLASS
819 select NEED_MACH_GPIO_H
820 help
821 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
822 SMDK6450.
823
824 config ARCH_S5PC100
825 bool "Samsung S5PC100"
826 select ARCH_USES_GETTIMEOFFSET
827 select CLKDEV_LOOKUP
828 select CPU_V7
829 select HAVE_CLK
830 select HAVE_S3C2410_I2C if I2C
831 select HAVE_S3C2410_WATCHDOG if WATCHDOG
832 select HAVE_S3C_RTC if RTC_CLASS
833 select NEED_MACH_GPIO_H
834 help
835 Samsung S5PC100 series based systems
836
837 config ARCH_S5PV210
838 bool "Samsung S5PV210/S5PC110"
839 select ARCH_HAS_CPUFREQ
840 select ARCH_HAS_HOLES_MEMORYMODEL
841 select ARCH_SPARSEMEM_ENABLE
842 select CLKDEV_LOOKUP
843 select CLKSRC_MMIO
844 select CPU_V7
845 select GENERIC_CLOCKEVENTS
846 select HAVE_CLK
847 select HAVE_S3C2410_I2C if I2C
848 select HAVE_S3C2410_WATCHDOG if WATCHDOG
849 select HAVE_S3C_RTC if RTC_CLASS
850 select NEED_MACH_GPIO_H
851 select NEED_MACH_MEMORY_H
852 help
853 Samsung S5PV210/S5PC110 series based systems
854
855 config ARCH_EXYNOS
856 bool "Samsung EXYNOS"
857 select ARCH_HAS_CPUFREQ
858 select ARCH_HAS_HOLES_MEMORYMODEL
859 select ARCH_SPARSEMEM_ENABLE
860 select CLKDEV_LOOKUP
861 select CPU_V7
862 select GENERIC_CLOCKEVENTS
863 select HAVE_CLK
864 select HAVE_S3C2410_I2C if I2C
865 select HAVE_S3C2410_WATCHDOG if WATCHDOG
866 select HAVE_S3C_RTC if RTC_CLASS
867 select NEED_MACH_GPIO_H
868 select NEED_MACH_MEMORY_H
869 help
870 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
871
872 config ARCH_SHARK
873 bool "Shark"
874 select ARCH_USES_GETTIMEOFFSET
875 select CPU_SA110
876 select ISA
877 select ISA_DMA
878 select NEED_MACH_MEMORY_H
879 select PCI
880 select VIRT_TO_BUS
881 select ZONE_DMA
882 help
883 Support for the StrongARM based Digital DNARD machine, also known
884 as "Shark" (<http://www.shark-linux.de/shark.html>).
885
886 config ARCH_U300
887 bool "ST-Ericsson U300 Series"
888 depends on MMU
889 select ARCH_REQUIRE_GPIOLIB
890 select ARM_AMBA
891 select ARM_PATCH_PHYS_VIRT
892 select ARM_VIC
893 select CLKDEV_LOOKUP
894 select CLKSRC_MMIO
895 select COMMON_CLK
896 select CPU_ARM926T
897 select GENERIC_CLOCKEVENTS
898 select HAVE_TCM
899 select SPARSE_IRQ
900 help
901 Support for ST-Ericsson U300 series mobile platforms.
902
903 config ARCH_U8500
904 bool "ST-Ericsson U8500 Series"
905 depends on MMU
906 select ARCH_HAS_CPUFREQ
907 select ARCH_REQUIRE_GPIOLIB
908 select ARM_AMBA
909 select CLKDEV_LOOKUP
910 select CPU_V7
911 select GENERIC_CLOCKEVENTS
912 select HAVE_SMP
913 select MIGHT_HAVE_CACHE_L2X0
914 select SPARSE_IRQ
915 help
916 Support for ST-Ericsson's Ux500 architecture
917
918 config ARCH_NOMADIK
919 bool "STMicroelectronics Nomadik"
920 select ARCH_REQUIRE_GPIOLIB
921 select ARM_AMBA
922 select ARM_VIC
923 select CLKSRC_NOMADIK_MTU
924 select COMMON_CLK
925 select CPU_ARM926T
926 select GENERIC_CLOCKEVENTS
927 select MIGHT_HAVE_CACHE_L2X0
928 select USE_OF
929 select PINCTRL
930 select PINCTRL_STN8815
931 select SPARSE_IRQ
932 help
933 Support for the Nomadik platform by ST-Ericsson
934
935 config PLAT_SPEAR
936 bool "ST SPEAr"
937 select ARCH_HAS_CPUFREQ
938 select ARCH_REQUIRE_GPIOLIB
939 select ARM_AMBA
940 select CLKDEV_LOOKUP
941 select CLKSRC_MMIO
942 select COMMON_CLK
943 select GENERIC_CLOCKEVENTS
944 select HAVE_CLK
945 help
946 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
947
948 config ARCH_DAVINCI
949 bool "TI DaVinci"
950 select ARCH_HAS_HOLES_MEMORYMODEL
951 select ARCH_REQUIRE_GPIOLIB
952 select CLKDEV_LOOKUP
953 select GENERIC_ALLOCATOR
954 select GENERIC_CLOCKEVENTS
955 select GENERIC_IRQ_CHIP
956 select HAVE_IDE
957 select NEED_MACH_GPIO_H
958 select USE_OF
959 select ZONE_DMA
960 help
961 Support for TI's DaVinci platform.
962
963 config ARCH_OMAP1
964 bool "TI OMAP1"
965 depends on MMU
966 select ARCH_HAS_CPUFREQ
967 select ARCH_HAS_HOLES_MEMORYMODEL
968 select ARCH_OMAP
969 select ARCH_REQUIRE_GPIOLIB
970 select CLKDEV_LOOKUP
971 select CLKSRC_MMIO
972 select GENERIC_CLOCKEVENTS
973 select GENERIC_IRQ_CHIP
974 select HAVE_CLK
975 select HAVE_IDE
976 select IRQ_DOMAIN
977 select NEED_MACH_IO_H if PCCARD
978 select NEED_MACH_MEMORY_H
979 help
980 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
981
982 endchoice
983
984 menu "Multiple platform selection"
985 depends on ARCH_MULTIPLATFORM
986
987 comment "CPU Core family selection"
988
989 config ARCH_MULTI_V4
990 bool "ARMv4 based platforms (FA526, StrongARM)"
991 depends on !ARCH_MULTI_V6_V7
992 select ARCH_MULTI_V4_V5
993
994 config ARCH_MULTI_V4T
995 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
996 depends on !ARCH_MULTI_V6_V7
997 select ARCH_MULTI_V4_V5
998
999 config ARCH_MULTI_V5
1000 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
1001 depends on !ARCH_MULTI_V6_V7
1002 select ARCH_MULTI_V4_V5
1003
1004 config ARCH_MULTI_V4_V5
1005 bool
1006
1007 config ARCH_MULTI_V6
1008 bool "ARMv6 based platforms (ARM11)"
1009 select ARCH_MULTI_V6_V7
1010 select CPU_V6
1011
1012 config ARCH_MULTI_V7
1013 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
1014 default y
1015 select ARCH_MULTI_V6_V7
1016 select ARCH_VEXPRESS
1017 select CPU_V7
1018
1019 config ARCH_MULTI_V6_V7
1020 bool
1021
1022 config ARCH_MULTI_CPU_AUTO
1023 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1024 select ARCH_MULTI_V5
1025
1026 endmenu
1027
1028 #
1029 # This is sorted alphabetically by mach-* pathname. However, plat-*
1030 # Kconfigs may be included either alphabetically (according to the
1031 # plat- suffix) or along side the corresponding mach-* source.
1032 #
1033 source "arch/arm/mach-mvebu/Kconfig"
1034
1035 source "arch/arm/mach-at91/Kconfig"
1036
1037 source "arch/arm/mach-bcm/Kconfig"
1038
1039 source "arch/arm/mach-clps711x/Kconfig"
1040
1041 source "arch/arm/mach-cns3xxx/Kconfig"
1042
1043 source "arch/arm/mach-davinci/Kconfig"
1044
1045 source "arch/arm/mach-dove/Kconfig"
1046
1047 source "arch/arm/mach-ep93xx/Kconfig"
1048
1049 source "arch/arm/mach-footbridge/Kconfig"
1050
1051 source "arch/arm/mach-gemini/Kconfig"
1052
1053 source "arch/arm/mach-highbank/Kconfig"
1054
1055 source "arch/arm/mach-integrator/Kconfig"
1056
1057 source "arch/arm/mach-iop32x/Kconfig"
1058
1059 source "arch/arm/mach-iop33x/Kconfig"
1060
1061 source "arch/arm/mach-iop13xx/Kconfig"
1062
1063 source "arch/arm/mach-ixp4xx/Kconfig"
1064
1065 source "arch/arm/mach-kirkwood/Kconfig"
1066
1067 source "arch/arm/mach-ks8695/Kconfig"
1068
1069 source "arch/arm/mach-msm/Kconfig"
1070
1071 source "arch/arm/mach-mv78xx0/Kconfig"
1072
1073 source "arch/arm/mach-imx/Kconfig"
1074
1075 source "arch/arm/mach-mxs/Kconfig"
1076
1077 source "arch/arm/mach-netx/Kconfig"
1078
1079 source "arch/arm/mach-nomadik/Kconfig"
1080
1081 source "arch/arm/plat-omap/Kconfig"
1082
1083 source "arch/arm/mach-omap1/Kconfig"
1084
1085 source "arch/arm/mach-omap2/Kconfig"
1086
1087 source "arch/arm/mach-orion5x/Kconfig"
1088
1089 source "arch/arm/mach-picoxcell/Kconfig"
1090
1091 source "arch/arm/mach-pxa/Kconfig"
1092 source "arch/arm/plat-pxa/Kconfig"
1093
1094 source "arch/arm/mach-mmp/Kconfig"
1095
1096 source "arch/arm/mach-realview/Kconfig"
1097
1098 source "arch/arm/mach-sa1100/Kconfig"
1099
1100 source "arch/arm/plat-samsung/Kconfig"
1101
1102 source "arch/arm/mach-socfpga/Kconfig"
1103
1104 source "arch/arm/plat-spear/Kconfig"
1105
1106 source "arch/arm/mach-s3c24xx/Kconfig"
1107
1108 if ARCH_S3C64XX
1109 source "arch/arm/mach-s3c64xx/Kconfig"
1110 endif
1111
1112 source "arch/arm/mach-s5p64x0/Kconfig"
1113
1114 source "arch/arm/mach-s5pc100/Kconfig"
1115
1116 source "arch/arm/mach-s5pv210/Kconfig"
1117
1118 source "arch/arm/mach-exynos/Kconfig"
1119
1120 source "arch/arm/mach-shmobile/Kconfig"
1121
1122 source "arch/arm/mach-sunxi/Kconfig"
1123
1124 source "arch/arm/mach-prima2/Kconfig"
1125
1126 source "arch/arm/mach-tegra/Kconfig"
1127
1128 source "arch/arm/mach-u300/Kconfig"
1129
1130 source "arch/arm/mach-ux500/Kconfig"
1131
1132 source "arch/arm/mach-versatile/Kconfig"
1133
1134 source "arch/arm/mach-vexpress/Kconfig"
1135 source "arch/arm/plat-versatile/Kconfig"
1136
1137 source "arch/arm/mach-virt/Kconfig"
1138
1139 source "arch/arm/mach-vt8500/Kconfig"
1140
1141 source "arch/arm/mach-w90x900/Kconfig"
1142
1143 source "arch/arm/mach-zynq/Kconfig"
1144
1145 # Definitions to make life easier
1146 config ARCH_ACORN
1147 bool
1148
1149 config PLAT_IOP
1150 bool
1151 select GENERIC_CLOCKEVENTS
1152
1153 config PLAT_ORION
1154 bool
1155 select CLKSRC_MMIO
1156 select COMMON_CLK
1157 select GENERIC_IRQ_CHIP
1158 select IRQ_DOMAIN
1159
1160 config PLAT_ORION_LEGACY
1161 bool
1162 select PLAT_ORION
1163
1164 config PLAT_PXA
1165 bool
1166
1167 config PLAT_VERSATILE
1168 bool
1169
1170 config ARM_TIMER_SP804
1171 bool
1172 select CLKSRC_MMIO
1173
1174 source arch/arm/mm/Kconfig
1175
1176 config ARM_NR_BANKS
1177 int
1178 default 16 if ARCH_EP93XX
1179 default 8
1180
1181 config IWMMXT
1182 bool "Enable iWMMXt support" if !CPU_PJ4
1183 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1184 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1185 help
1186 Enable support for iWMMXt context switching at run time if
1187 running on a CPU that supports it.
1188
1189 config XSCALE_PMU
1190 bool
1191 depends on CPU_XSCALE
1192 default y
1193
1194 config MULTI_IRQ_HANDLER
1195 bool
1196 help
1197 Allow each machine to specify it's own IRQ handler at run time.
1198
1199 if !MMU
1200 source "arch/arm/Kconfig-nommu"
1201 endif
1202
1203 config ARM_ERRATA_326103
1204 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1205 depends on CPU_V6
1206 help
1207 Executing a SWP instruction to read-only memory does not set bit 11
1208 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1209 treat the access as a read, preventing a COW from occurring and
1210 causing the faulting task to livelock.
1211
1212 config ARM_ERRATA_411920
1213 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1214 depends on CPU_V6 || CPU_V6K
1215 help
1216 Invalidation of the Instruction Cache operation can
1217 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1218 It does not affect the MPCore. This option enables the ARM Ltd.
1219 recommended workaround.
1220
1221 config ARM_ERRATA_430973
1222 bool "ARM errata: Stale prediction on replaced interworking branch"
1223 depends on CPU_V7
1224 help
1225 This option enables the workaround for the 430973 Cortex-A8
1226 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1227 interworking branch is replaced with another code sequence at the
1228 same virtual address, whether due to self-modifying code or virtual
1229 to physical address re-mapping, Cortex-A8 does not recover from the
1230 stale interworking branch prediction. This results in Cortex-A8
1231 executing the new code sequence in the incorrect ARM or Thumb state.
1232 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1233 and also flushes the branch target cache at every context switch.
1234 Note that setting specific bits in the ACTLR register may not be
1235 available in non-secure mode.
1236
1237 config ARM_ERRATA_458693
1238 bool "ARM errata: Processor deadlock when a false hazard is created"
1239 depends on CPU_V7
1240 depends on !ARCH_MULTIPLATFORM
1241 help
1242 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1243 erratum. For very specific sequences of memory operations, it is
1244 possible for a hazard condition intended for a cache line to instead
1245 be incorrectly associated with a different cache line. This false
1246 hazard might then cause a processor deadlock. The workaround enables
1247 the L1 caching of the NEON accesses and disables the PLD instruction
1248 in the ACTLR register. Note that setting specific bits in the ACTLR
1249 register may not be available in non-secure mode.
1250
1251 config ARM_ERRATA_460075
1252 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1253 depends on CPU_V7
1254 depends on !ARCH_MULTIPLATFORM
1255 help
1256 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1257 erratum. Any asynchronous access to the L2 cache may encounter a
1258 situation in which recent store transactions to the L2 cache are lost
1259 and overwritten with stale memory contents from external memory. The
1260 workaround disables the write-allocate mode for the L2 cache via the
1261 ACTLR register. Note that setting specific bits in the ACTLR register
1262 may not be available in non-secure mode.
1263
1264 config ARM_ERRATA_742230
1265 bool "ARM errata: DMB operation may be faulty"
1266 depends on CPU_V7 && SMP
1267 depends on !ARCH_MULTIPLATFORM
1268 help
1269 This option enables the workaround for the 742230 Cortex-A9
1270 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1271 between two write operations may not ensure the correct visibility
1272 ordering of the two writes. This workaround sets a specific bit in
1273 the diagnostic register of the Cortex-A9 which causes the DMB
1274 instruction to behave as a DSB, ensuring the correct behaviour of
1275 the two writes.
1276
1277 config ARM_ERRATA_742231
1278 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1279 depends on CPU_V7 && SMP
1280 depends on !ARCH_MULTIPLATFORM
1281 help
1282 This option enables the workaround for the 742231 Cortex-A9
1283 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1284 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1285 accessing some data located in the same cache line, may get corrupted
1286 data due to bad handling of the address hazard when the line gets
1287 replaced from one of the CPUs at the same time as another CPU is
1288 accessing it. This workaround sets specific bits in the diagnostic
1289 register of the Cortex-A9 which reduces the linefill issuing
1290 capabilities of the processor.
1291
1292 config PL310_ERRATA_588369
1293 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1294 depends on CACHE_L2X0
1295 help
1296 The PL310 L2 cache controller implements three types of Clean &
1297 Invalidate maintenance operations: by Physical Address
1298 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1299 They are architecturally defined to behave as the execution of a
1300 clean operation followed immediately by an invalidate operation,
1301 both performing to the same memory location. This functionality
1302 is not correctly implemented in PL310 as clean lines are not
1303 invalidated as a result of these operations.
1304
1305 config ARM_ERRATA_720789
1306 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1307 depends on CPU_V7
1308 help
1309 This option enables the workaround for the 720789 Cortex-A9 (prior to
1310 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1311 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1312 As a consequence of this erratum, some TLB entries which should be
1313 invalidated are not, resulting in an incoherency in the system page
1314 tables. The workaround changes the TLB flushing routines to invalidate
1315 entries regardless of the ASID.
1316
1317 config PL310_ERRATA_727915
1318 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1319 depends on CACHE_L2X0
1320 help
1321 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1322 operation (offset 0x7FC). This operation runs in background so that
1323 PL310 can handle normal accesses while it is in progress. Under very
1324 rare circumstances, due to this erratum, write data can be lost when
1325 PL310 treats a cacheable write transaction during a Clean &
1326 Invalidate by Way operation.
1327
1328 config ARM_ERRATA_743622
1329 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1330 depends on CPU_V7
1331 depends on !ARCH_MULTIPLATFORM
1332 help
1333 This option enables the workaround for the 743622 Cortex-A9
1334 (r2p*) erratum. Under very rare conditions, a faulty
1335 optimisation in the Cortex-A9 Store Buffer may lead to data
1336 corruption. This workaround sets a specific bit in the diagnostic
1337 register of the Cortex-A9 which disables the Store Buffer
1338 optimisation, preventing the defect from occurring. This has no
1339 visible impact on the overall performance or power consumption of the
1340 processor.
1341
1342 config ARM_ERRATA_751472
1343 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1344 depends on CPU_V7
1345 depends on !ARCH_MULTIPLATFORM
1346 help
1347 This option enables the workaround for the 751472 Cortex-A9 (prior
1348 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1349 completion of a following broadcasted operation if the second
1350 operation is received by a CPU before the ICIALLUIS has completed,
1351 potentially leading to corrupted entries in the cache or TLB.
1352
1353 config PL310_ERRATA_753970
1354 bool "PL310 errata: cache sync operation may be faulty"
1355 depends on CACHE_PL310
1356 help
1357 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1358
1359 Under some condition the effect of cache sync operation on
1360 the store buffer still remains when the operation completes.
1361 This means that the store buffer is always asked to drain and
1362 this prevents it from merging any further writes. The workaround
1363 is to replace the normal offset of cache sync operation (0x730)
1364 by another offset targeting an unmapped PL310 register 0x740.
1365 This has the same effect as the cache sync operation: store buffer
1366 drain and waiting for all buffers empty.
1367
1368 config ARM_ERRATA_754322
1369 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1370 depends on CPU_V7
1371 help
1372 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1373 r3p*) erratum. A speculative memory access may cause a page table walk
1374 which starts prior to an ASID switch but completes afterwards. This
1375 can populate the micro-TLB with a stale entry which may be hit with
1376 the new ASID. This workaround places two dsb instructions in the mm
1377 switching code so that no page table walks can cross the ASID switch.
1378
1379 config ARM_ERRATA_754327
1380 bool "ARM errata: no automatic Store Buffer drain"
1381 depends on CPU_V7 && SMP
1382 help
1383 This option enables the workaround for the 754327 Cortex-A9 (prior to
1384 r2p0) erratum. The Store Buffer does not have any automatic draining
1385 mechanism and therefore a livelock may occur if an external agent
1386 continuously polls a memory location waiting to observe an update.
1387 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1388 written polling loops from denying visibility of updates to memory.
1389
1390 config ARM_ERRATA_364296
1391 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1392 depends on CPU_V6 && !SMP
1393 help
1394 This options enables the workaround for the 364296 ARM1136
1395 r0p2 erratum (possible cache data corruption with
1396 hit-under-miss enabled). It sets the undocumented bit 31 in
1397 the auxiliary control register and the FI bit in the control
1398 register, thus disabling hit-under-miss without putting the
1399 processor into full low interrupt latency mode. ARM11MPCore
1400 is not affected.
1401
1402 config ARM_ERRATA_764369
1403 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1404 depends on CPU_V7 && SMP
1405 help
1406 This option enables the workaround for erratum 764369
1407 affecting Cortex-A9 MPCore with two or more processors (all
1408 current revisions). Under certain timing circumstances, a data
1409 cache line maintenance operation by MVA targeting an Inner
1410 Shareable memory region may fail to proceed up to either the
1411 Point of Coherency or to the Point of Unification of the
1412 system. This workaround adds a DSB instruction before the
1413 relevant cache maintenance functions and sets a specific bit
1414 in the diagnostic control register of the SCU.
1415
1416 config PL310_ERRATA_769419
1417 bool "PL310 errata: no automatic Store Buffer drain"
1418 depends on CACHE_L2X0
1419 help
1420 On revisions of the PL310 prior to r3p2, the Store Buffer does
1421 not automatically drain. This can cause normal, non-cacheable
1422 writes to be retained when the memory system is idle, leading
1423 to suboptimal I/O performance for drivers using coherent DMA.
1424 This option adds a write barrier to the cpu_idle loop so that,
1425 on systems with an outer cache, the store buffer is drained
1426 explicitly.
1427
1428 config ARM_ERRATA_775420
1429 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1430 depends on CPU_V7
1431 help
1432 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1433 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1434 operation aborts with MMU exception, it might cause the processor
1435 to deadlock. This workaround puts DSB before executing ISB if
1436 an abort may occur on cache maintenance.
1437
1438 config ARM_ERRATA_798181
1439 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1440 depends on CPU_V7 && SMP
1441 help
1442 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1443 adequately shooting down all use of the old entries. This
1444 option enables the Linux kernel workaround for this erratum
1445 which sends an IPI to the CPUs that are running the same ASID
1446 as the one being invalidated.
1447
1448 endmenu
1449
1450 source "arch/arm/common/Kconfig"
1451
1452 menu "Bus support"
1453
1454 config ARM_AMBA
1455 bool
1456
1457 config ISA
1458 bool
1459 help
1460 Find out whether you have ISA slots on your motherboard. ISA is the
1461 name of a bus system, i.e. the way the CPU talks to the other stuff
1462 inside your box. Other bus systems are PCI, EISA, MicroChannel
1463 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1464 newer boards don't support it. If you have ISA, say Y, otherwise N.
1465
1466 # Select ISA DMA controller support
1467 config ISA_DMA
1468 bool
1469 select ISA_DMA_API
1470
1471 # Select ISA DMA interface
1472 config ISA_DMA_API
1473 bool
1474
1475 config PCI
1476 bool "PCI support" if MIGHT_HAVE_PCI
1477 help
1478 Find out whether you have a PCI motherboard. PCI is the name of a
1479 bus system, i.e. the way the CPU talks to the other stuff inside
1480 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1481 VESA. If you have PCI, say Y, otherwise N.
1482
1483 config PCI_DOMAINS
1484 bool
1485 depends on PCI
1486
1487 config PCI_NANOENGINE
1488 bool "BSE nanoEngine PCI support"
1489 depends on SA1100_NANOENGINE
1490 help
1491 Enable PCI on the BSE nanoEngine board.
1492
1493 config PCI_SYSCALL
1494 def_bool PCI
1495
1496 # Select the host bridge type
1497 config PCI_HOST_VIA82C505
1498 bool
1499 depends on PCI && ARCH_SHARK
1500 default y
1501
1502 config PCI_HOST_ITE8152
1503 bool
1504 depends on PCI && MACH_ARMCORE
1505 default y
1506 select DMABOUNCE
1507
1508 source "drivers/pci/Kconfig"
1509
1510 source "drivers/pcmcia/Kconfig"
1511
1512 endmenu
1513
1514 menu "Kernel Features"
1515
1516 config HAVE_SMP
1517 bool
1518 help
1519 This option should be selected by machines which have an SMP-
1520 capable CPU.
1521
1522 The only effect of this option is to make the SMP-related
1523 options available to the user for configuration.
1524
1525 config SMP
1526 bool "Symmetric Multi-Processing"
1527 depends on CPU_V6K || CPU_V7
1528 depends on GENERIC_CLOCKEVENTS
1529 depends on HAVE_SMP
1530 depends on MMU
1531 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1532 select USE_GENERIC_SMP_HELPERS
1533 help
1534 This enables support for systems with more than one CPU. If you have
1535 a system with only one CPU, like most personal computers, say N. If
1536 you have a system with more than one CPU, say Y.
1537
1538 If you say N here, the kernel will run on single and multiprocessor
1539 machines, but will use only one CPU of a multiprocessor machine. If
1540 you say Y here, the kernel will run on many, but not all, single
1541 processor machines. On a single processor machine, the kernel will
1542 run faster if you say N here.
1543
1544 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1545 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1546 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1547
1548 If you don't know what to do here, say N.
1549
1550 config SMP_ON_UP
1551 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1552 depends on SMP && !XIP_KERNEL
1553 default y
1554 help
1555 SMP kernels contain instructions which fail on non-SMP processors.
1556 Enabling this option allows the kernel to modify itself to make
1557 these instructions safe. Disabling it allows about 1K of space
1558 savings.
1559
1560 If you don't know what to do here, say Y.
1561
1562 config ARM_CPU_TOPOLOGY
1563 bool "Support cpu topology definition"
1564 depends on SMP && CPU_V7
1565 default y
1566 help
1567 Support ARM cpu topology definition. The MPIDR register defines
1568 affinity between processors which is then used to describe the cpu
1569 topology of an ARM System.
1570
1571 config SCHED_MC
1572 bool "Multi-core scheduler support"
1573 depends on ARM_CPU_TOPOLOGY
1574 help
1575 Multi-core scheduler support improves the CPU scheduler's decision
1576 making when dealing with multi-core CPU chips at a cost of slightly
1577 increased overhead in some places. If unsure say N here.
1578
1579 config SCHED_SMT
1580 bool "SMT scheduler support"
1581 depends on ARM_CPU_TOPOLOGY
1582 help
1583 Improves the CPU scheduler's decision making when dealing with
1584 MultiThreading at a cost of slightly increased overhead in some
1585 places. If unsure say N here.
1586
1587 config HAVE_ARM_SCU
1588 bool
1589 help
1590 This option enables support for the ARM system coherency unit
1591
1592 config HAVE_ARM_ARCH_TIMER
1593 bool "Architected timer support"
1594 depends on CPU_V7
1595 select ARM_ARCH_TIMER
1596 help
1597 This option enables support for the ARM architected timer
1598
1599 config HAVE_ARM_TWD
1600 bool
1601 depends on SMP
1602 select CLKSRC_OF if OF
1603 help
1604 This options enables support for the ARM timer and watchdog unit
1605
1606 choice
1607 prompt "Memory split"
1608 default VMSPLIT_3G
1609 help
1610 Select the desired split between kernel and user memory.
1611
1612 If you are not absolutely sure what you are doing, leave this
1613 option alone!
1614
1615 config VMSPLIT_3G
1616 bool "3G/1G user/kernel split"
1617 config VMSPLIT_2G
1618 bool "2G/2G user/kernel split"
1619 config VMSPLIT_1G
1620 bool "1G/3G user/kernel split"
1621 endchoice
1622
1623 config PAGE_OFFSET
1624 hex
1625 default 0x40000000 if VMSPLIT_1G
1626 default 0x80000000 if VMSPLIT_2G
1627 default 0xC0000000
1628
1629 config NR_CPUS
1630 int "Maximum number of CPUs (2-32)"
1631 range 2 32
1632 depends on SMP
1633 default "4"
1634
1635 config HOTPLUG_CPU
1636 bool "Support for hot-pluggable CPUs"
1637 depends on SMP && HOTPLUG
1638 help
1639 Say Y here to experiment with turning CPUs off and on. CPUs
1640 can be controlled through /sys/devices/system/cpu.
1641
1642 config ARM_PSCI
1643 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1644 depends on CPU_V7
1645 help
1646 Say Y here if you want Linux to communicate with system firmware
1647 implementing the PSCI specification for CPU-centric power
1648 management operations described in ARM document number ARM DEN
1649 0022A ("Power State Coordination Interface System Software on
1650 ARM processors").
1651
1652 config LOCAL_TIMERS
1653 bool "Use local timer interrupts"
1654 depends on SMP
1655 default y
1656 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1657 help
1658 Enable support for local timers on SMP platforms, rather then the
1659 legacy IPI broadcast method. Local timers allows the system
1660 accounting to be spread across the timer interval, preventing a
1661 "thundering herd" at every timer tick.
1662
1663 # The GPIO number here must be sorted by descending number. In case of
1664 # a multiplatform kernel, we just want the highest value required by the
1665 # selected platforms.
1666 config ARCH_NR_GPIO
1667 int
1668 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1669 default 512 if SOC_OMAP5
1670 default 392 if ARCH_U8500
1671 default 288 if ARCH_VT8500 || ARCH_SUNXI
1672 default 264 if MACH_H4700
1673 default 0
1674 help
1675 Maximum number of GPIOs in the system.
1676
1677 If unsure, leave the default value.
1678
1679 source kernel/Kconfig.preempt
1680
1681 config HZ
1682 int
1683 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1684 ARCH_S5PV210 || ARCH_EXYNOS4
1685 default AT91_TIMER_HZ if ARCH_AT91
1686 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1687 default 100
1688
1689 config SCHED_HRTICK
1690 def_bool HIGH_RES_TIMERS
1691
1692 config THUMB2_KERNEL
1693 bool "Compile the kernel in Thumb-2 mode"
1694 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
1695 select AEABI
1696 select ARM_ASM_UNIFIED
1697 select ARM_UNWIND
1698 help
1699 By enabling this option, the kernel will be compiled in
1700 Thumb-2 mode. A compiler/assembler that understand the unified
1701 ARM-Thumb syntax is needed.
1702
1703 If unsure, say N.
1704
1705 config THUMB2_AVOID_R_ARM_THM_JUMP11
1706 bool "Work around buggy Thumb-2 short branch relocations in gas"
1707 depends on THUMB2_KERNEL && MODULES
1708 default y
1709 help
1710 Various binutils versions can resolve Thumb-2 branches to
1711 locally-defined, preemptible global symbols as short-range "b.n"
1712 branch instructions.
1713
1714 This is a problem, because there's no guarantee the final
1715 destination of the symbol, or any candidate locations for a
1716 trampoline, are within range of the branch. For this reason, the
1717 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1718 relocation in modules at all, and it makes little sense to add
1719 support.
1720
1721 The symptom is that the kernel fails with an "unsupported
1722 relocation" error when loading some modules.
1723
1724 Until fixed tools are available, passing
1725 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1726 code which hits this problem, at the cost of a bit of extra runtime
1727 stack usage in some cases.
1728
1729 The problem is described in more detail at:
1730 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1731
1732 Only Thumb-2 kernels are affected.
1733
1734 Unless you are sure your tools don't have this problem, say Y.
1735
1736 config ARM_ASM_UNIFIED
1737 bool
1738
1739 config AEABI
1740 bool "Use the ARM EABI to compile the kernel"
1741 help
1742 This option allows for the kernel to be compiled using the latest
1743 ARM ABI (aka EABI). This is only useful if you are using a user
1744 space environment that is also compiled with EABI.
1745
1746 Since there are major incompatibilities between the legacy ABI and
1747 EABI, especially with regard to structure member alignment, this
1748 option also changes the kernel syscall calling convention to
1749 disambiguate both ABIs and allow for backward compatibility support
1750 (selected with CONFIG_OABI_COMPAT).
1751
1752 To use this you need GCC version 4.0.0 or later.
1753
1754 config OABI_COMPAT
1755 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1756 depends on AEABI && !THUMB2_KERNEL
1757 default y
1758 help
1759 This option preserves the old syscall interface along with the
1760 new (ARM EABI) one. It also provides a compatibility layer to
1761 intercept syscalls that have structure arguments which layout
1762 in memory differs between the legacy ABI and the new ARM EABI
1763 (only for non "thumb" binaries). This option adds a tiny
1764 overhead to all syscalls and produces a slightly larger kernel.
1765 If you know you'll be using only pure EABI user space then you
1766 can say N here. If this option is not selected and you attempt
1767 to execute a legacy ABI binary then the result will be
1768 UNPREDICTABLE (in fact it can be predicted that it won't work
1769 at all). If in doubt say Y.
1770
1771 config ARCH_HAS_HOLES_MEMORYMODEL
1772 bool
1773
1774 config ARCH_SPARSEMEM_ENABLE
1775 bool
1776
1777 config ARCH_SPARSEMEM_DEFAULT
1778 def_bool ARCH_SPARSEMEM_ENABLE
1779
1780 config ARCH_SELECT_MEMORY_MODEL
1781 def_bool ARCH_SPARSEMEM_ENABLE
1782
1783 config HAVE_ARCH_PFN_VALID
1784 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1785
1786 config HIGHMEM
1787 bool "High Memory Support"
1788 depends on MMU
1789 help
1790 The address space of ARM processors is only 4 Gigabytes large
1791 and it has to accommodate user address space, kernel address
1792 space as well as some memory mapped IO. That means that, if you
1793 have a large amount of physical memory and/or IO, not all of the
1794 memory can be "permanently mapped" by the kernel. The physical
1795 memory that is not permanently mapped is called "high memory".
1796
1797 Depending on the selected kernel/user memory split, minimum
1798 vmalloc space and actual amount of RAM, you may not need this
1799 option which should result in a slightly faster kernel.
1800
1801 If unsure, say n.
1802
1803 config HIGHPTE
1804 bool "Allocate 2nd-level pagetables from highmem"
1805 depends on HIGHMEM
1806
1807 config HW_PERF_EVENTS
1808 bool "Enable hardware performance counter support for perf events"
1809 depends on PERF_EVENTS
1810 default y
1811 help
1812 Enable hardware performance counter support for perf events. If
1813 disabled, perf events will use software events only.
1814
1815 source "mm/Kconfig"
1816
1817 config FORCE_MAX_ZONEORDER
1818 int "Maximum zone order" if ARCH_SHMOBILE
1819 range 11 64 if ARCH_SHMOBILE
1820 default "12" if SOC_AM33XX
1821 default "9" if SA1111
1822 default "11"
1823 help
1824 The kernel memory allocator divides physically contiguous memory
1825 blocks into "zones", where each zone is a power of two number of
1826 pages. This option selects the largest power of two that the kernel
1827 keeps in the memory allocator. If you need to allocate very large
1828 blocks of physically contiguous memory, then you may need to
1829 increase this value.
1830
1831 This config option is actually maximum order plus one. For example,
1832 a value of 11 means that the largest free memory block is 2^10 pages.
1833
1834 config ALIGNMENT_TRAP
1835 bool
1836 depends on CPU_CP15_MMU
1837 default y if !ARCH_EBSA110
1838 select HAVE_PROC_CPU if PROC_FS
1839 help
1840 ARM processors cannot fetch/store information which is not
1841 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1842 address divisible by 4. On 32-bit ARM processors, these non-aligned
1843 fetch/store instructions will be emulated in software if you say
1844 here, which has a severe performance impact. This is necessary for
1845 correct operation of some network protocols. With an IP-only
1846 configuration it is safe to say N, otherwise say Y.
1847
1848 config UACCESS_WITH_MEMCPY
1849 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1850 depends on MMU
1851 default y if CPU_FEROCEON
1852 help
1853 Implement faster copy_to_user and clear_user methods for CPU
1854 cores where a 8-word STM instruction give significantly higher
1855 memory write throughput than a sequence of individual 32bit stores.
1856
1857 A possible side effect is a slight increase in scheduling latency
1858 between threads sharing the same address space if they invoke
1859 such copy operations with large buffers.
1860
1861 However, if the CPU data cache is using a write-allocate mode,
1862 this option is unlikely to provide any performance gain.
1863
1864 config SECCOMP
1865 bool
1866 prompt "Enable seccomp to safely compute untrusted bytecode"
1867 ---help---
1868 This kernel feature is useful for number crunching applications
1869 that may need to compute untrusted bytecode during their
1870 execution. By using pipes or other transports made available to
1871 the process as file descriptors supporting the read/write
1872 syscalls, it's possible to isolate those applications in
1873 their own address space using seccomp. Once seccomp is
1874 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1875 and the task is only allowed to execute a few safe syscalls
1876 defined by each seccomp mode.
1877
1878 config CC_STACKPROTECTOR
1879 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1880 help
1881 This option turns on the -fstack-protector GCC feature. This
1882 feature puts, at the beginning of functions, a canary value on
1883 the stack just before the return address, and validates
1884 the value just before actually returning. Stack based buffer
1885 overflows (that need to overwrite this return address) now also
1886 overwrite the canary, which gets detected and the attack is then
1887 neutralized via a kernel panic.
1888 This feature requires gcc version 4.2 or above.
1889
1890 config XEN_DOM0
1891 def_bool y
1892 depends on XEN
1893
1894 config XEN
1895 bool "Xen guest support on ARM (EXPERIMENTAL)"
1896 depends on ARM && AEABI && OF
1897 depends on CPU_V7 && !CPU_V6
1898 depends on !GENERIC_ATOMIC64
1899 help
1900 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1901
1902 endmenu
1903
1904 menu "Boot options"
1905
1906 config USE_OF
1907 bool "Flattened Device Tree support"
1908 select IRQ_DOMAIN
1909 select OF
1910 select OF_EARLY_FLATTREE
1911 help
1912 Include support for flattened device tree machine descriptions.
1913
1914 config ATAGS
1915 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1916 default y
1917 help
1918 This is the traditional way of passing data to the kernel at boot
1919 time. If you are solely relying on the flattened device tree (or
1920 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1921 to remove ATAGS support from your kernel binary. If unsure,
1922 leave this to y.
1923
1924 config DEPRECATED_PARAM_STRUCT
1925 bool "Provide old way to pass kernel parameters"
1926 depends on ATAGS
1927 help
1928 This was deprecated in 2001 and announced to live on for 5 years.
1929 Some old boot loaders still use this way.
1930
1931 # Compressed boot loader in ROM. Yes, we really want to ask about
1932 # TEXT and BSS so we preserve their values in the config files.
1933 config ZBOOT_ROM_TEXT
1934 hex "Compressed ROM boot loader base address"
1935 default "0"
1936 help
1937 The physical address at which the ROM-able zImage is to be
1938 placed in the target. Platforms which normally make use of
1939 ROM-able zImage formats normally set this to a suitable
1940 value in their defconfig file.
1941
1942 If ZBOOT_ROM is not enabled, this has no effect.
1943
1944 config ZBOOT_ROM_BSS
1945 hex "Compressed ROM boot loader BSS address"
1946 default "0"
1947 help
1948 The base address of an area of read/write memory in the target
1949 for the ROM-able zImage which must be available while the
1950 decompressor is running. It must be large enough to hold the
1951 entire decompressed kernel plus an additional 128 KiB.
1952 Platforms which normally make use of ROM-able zImage formats
1953 normally set this to a suitable value in their defconfig file.
1954
1955 If ZBOOT_ROM is not enabled, this has no effect.
1956
1957 config ZBOOT_ROM
1958 bool "Compressed boot loader in ROM/flash"
1959 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1960 help
1961 Say Y here if you intend to execute your compressed kernel image
1962 (zImage) directly from ROM or flash. If unsure, say N.
1963
1964 choice
1965 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1966 depends on ZBOOT_ROM && ARCH_SH7372
1967 default ZBOOT_ROM_NONE
1968 help
1969 Include experimental SD/MMC loading code in the ROM-able zImage.
1970 With this enabled it is possible to write the ROM-able zImage
1971 kernel image to an MMC or SD card and boot the kernel straight
1972 from the reset vector. At reset the processor Mask ROM will load
1973 the first part of the ROM-able zImage which in turn loads the
1974 rest the kernel image to RAM.
1975
1976 config ZBOOT_ROM_NONE
1977 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1978 help
1979 Do not load image from SD or MMC
1980
1981 config ZBOOT_ROM_MMCIF
1982 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1983 help
1984 Load image from MMCIF hardware block.
1985
1986 config ZBOOT_ROM_SH_MOBILE_SDHI
1987 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1988 help
1989 Load image from SDHI hardware block
1990
1991 endchoice
1992
1993 config ARM_APPENDED_DTB
1994 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1995 depends on OF && !ZBOOT_ROM
1996 help
1997 With this option, the boot code will look for a device tree binary
1998 (DTB) appended to zImage
1999 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2000
2001 This is meant as a backward compatibility convenience for those
2002 systems with a bootloader that can't be upgraded to accommodate
2003 the documented boot protocol using a device tree.
2004
2005 Beware that there is very little in terms of protection against
2006 this option being confused by leftover garbage in memory that might
2007 look like a DTB header after a reboot if no actual DTB is appended
2008 to zImage. Do not leave this option active in a production kernel
2009 if you don't intend to always append a DTB. Proper passing of the
2010 location into r2 of a bootloader provided DTB is always preferable
2011 to this option.
2012
2013 config ARM_ATAG_DTB_COMPAT
2014 bool "Supplement the appended DTB with traditional ATAG information"
2015 depends on ARM_APPENDED_DTB
2016 help
2017 Some old bootloaders can't be updated to a DTB capable one, yet
2018 they provide ATAGs with memory configuration, the ramdisk address,
2019 the kernel cmdline string, etc. Such information is dynamically
2020 provided by the bootloader and can't always be stored in a static
2021 DTB. To allow a device tree enabled kernel to be used with such
2022 bootloaders, this option allows zImage to extract the information
2023 from the ATAG list and store it at run time into the appended DTB.
2024
2025 choice
2026 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2027 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2028
2029 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2030 bool "Use bootloader kernel arguments if available"
2031 help
2032 Uses the command-line options passed by the boot loader instead of
2033 the device tree bootargs property. If the boot loader doesn't provide
2034 any, the device tree bootargs property will be used.
2035
2036 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2037 bool "Extend with bootloader kernel arguments"
2038 help
2039 The command-line arguments provided by the boot loader will be
2040 appended to the the device tree bootargs property.
2041
2042 endchoice
2043
2044 config CMDLINE
2045 string "Default kernel command string"
2046 default ""
2047 help
2048 On some architectures (EBSA110 and CATS), there is currently no way
2049 for the boot loader to pass arguments to the kernel. For these
2050 architectures, you should supply some command-line options at build
2051 time by entering them here. As a minimum, you should specify the
2052 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2053
2054 choice
2055 prompt "Kernel command line type" if CMDLINE != ""
2056 default CMDLINE_FROM_BOOTLOADER
2057 depends on ATAGS
2058
2059 config CMDLINE_FROM_BOOTLOADER
2060 bool "Use bootloader kernel arguments if available"
2061 help
2062 Uses the command-line options passed by the boot loader. If
2063 the boot loader doesn't provide any, the default kernel command
2064 string provided in CMDLINE will be used.
2065
2066 config CMDLINE_EXTEND
2067 bool "Extend bootloader kernel arguments"
2068 help
2069 The command-line arguments provided by the boot loader will be
2070 appended to the default kernel command string.
2071
2072 config CMDLINE_FORCE
2073 bool "Always use the default kernel command string"
2074 help
2075 Always use the default kernel command string, even if the boot
2076 loader passes other arguments to the kernel.
2077 This is useful if you cannot or don't want to change the
2078 command-line options your boot loader passes to the kernel.
2079 endchoice
2080
2081 config XIP_KERNEL
2082 bool "Kernel Execute-In-Place from ROM"
2083 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2084 help
2085 Execute-In-Place allows the kernel to run from non-volatile storage
2086 directly addressable by the CPU, such as NOR flash. This saves RAM
2087 space since the text section of the kernel is not loaded from flash
2088 to RAM. Read-write sections, such as the data section and stack,
2089 are still copied to RAM. The XIP kernel is not compressed since
2090 it has to run directly from flash, so it will take more space to
2091 store it. The flash address used to link the kernel object files,
2092 and for storing it, is configuration dependent. Therefore, if you
2093 say Y here, you must know the proper physical address where to
2094 store the kernel image depending on your own flash memory usage.
2095
2096 Also note that the make target becomes "make xipImage" rather than
2097 "make zImage" or "make Image". The final kernel binary to put in
2098 ROM memory will be arch/arm/boot/xipImage.
2099
2100 If unsure, say N.
2101
2102 config XIP_PHYS_ADDR
2103 hex "XIP Kernel Physical Location"
2104 depends on XIP_KERNEL
2105 default "0x00080000"
2106 help
2107 This is the physical address in your flash memory the kernel will
2108 be linked for and stored to. This address is dependent on your
2109 own flash usage.
2110
2111 config KEXEC
2112 bool "Kexec system call (EXPERIMENTAL)"
2113 depends on (!SMP || HOTPLUG_CPU)
2114 help
2115 kexec is a system call that implements the ability to shutdown your
2116 current kernel, and to start another kernel. It is like a reboot
2117 but it is independent of the system firmware. And like a reboot
2118 you can start any kernel with it, not just Linux.
2119
2120 It is an ongoing process to be certain the hardware in a machine
2121 is properly shutdown, so do not be surprised if this code does not
2122 initially work for you. It may help to enable device hotplugging
2123 support.
2124
2125 config ATAGS_PROC
2126 bool "Export atags in procfs"
2127 depends on ATAGS && KEXEC
2128 default y
2129 help
2130 Should the atags used to boot the kernel be exported in an "atags"
2131 file in procfs. Useful with kexec.
2132
2133 config CRASH_DUMP
2134 bool "Build kdump crash kernel (EXPERIMENTAL)"
2135 help
2136 Generate crash dump after being started by kexec. This should
2137 be normally only set in special crash dump kernels which are
2138 loaded in the main kernel with kexec-tools into a specially
2139 reserved region and then later executed after a crash by
2140 kdump/kexec. The crash dump kernel must be compiled to a
2141 memory address not used by the main kernel
2142
2143 For more details see Documentation/kdump/kdump.txt
2144
2145 config AUTO_ZRELADDR
2146 bool "Auto calculation of the decompressed kernel image address"
2147 depends on !ZBOOT_ROM && !ARCH_U300
2148 help
2149 ZRELADDR is the physical address where the decompressed kernel
2150 image will be placed. If AUTO_ZRELADDR is selected, the address
2151 will be determined at run-time by masking the current IP with
2152 0xf8000000. This assumes the zImage being placed in the first 128MB
2153 from start of memory.
2154
2155 endmenu
2156
2157 menu "CPU Power Management"
2158
2159 if ARCH_HAS_CPUFREQ
2160 source "drivers/cpufreq/Kconfig"
2161
2162 config CPU_FREQ_S3C
2163 bool
2164 help
2165 Internal configuration node for common cpufreq on Samsung SoC
2166
2167 config CPU_FREQ_S3C24XX
2168 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2169 depends on ARCH_S3C24XX && CPU_FREQ
2170 select CPU_FREQ_S3C
2171 help
2172 This enables the CPUfreq driver for the Samsung S3C24XX family
2173 of CPUs.
2174
2175 For details, take a look at <file:Documentation/cpu-freq>.
2176
2177 If in doubt, say N.
2178
2179 config CPU_FREQ_S3C24XX_PLL
2180 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2181 depends on CPU_FREQ_S3C24XX
2182 help
2183 Compile in support for changing the PLL frequency from the
2184 S3C24XX series CPUfreq driver. The PLL takes time to settle
2185 after a frequency change, so by default it is not enabled.
2186
2187 This also means that the PLL tables for the selected CPU(s) will
2188 be built which may increase the size of the kernel image.
2189
2190 config CPU_FREQ_S3C24XX_DEBUG
2191 bool "Debug CPUfreq Samsung driver core"
2192 depends on CPU_FREQ_S3C24XX
2193 help
2194 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2195
2196 config CPU_FREQ_S3C24XX_IODEBUG
2197 bool "Debug CPUfreq Samsung driver IO timing"
2198 depends on CPU_FREQ_S3C24XX
2199 help
2200 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2201
2202 config CPU_FREQ_S3C24XX_DEBUGFS
2203 bool "Export debugfs for CPUFreq"
2204 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2205 help
2206 Export status information via debugfs.
2207
2208 endif
2209
2210 source "drivers/cpuidle/Kconfig"
2211
2212 endmenu
2213
2214 menu "Floating point emulation"
2215
2216 comment "At least one emulation must be selected"
2217
2218 config FPE_NWFPE
2219 bool "NWFPE math emulation"
2220 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2221 ---help---
2222 Say Y to include the NWFPE floating point emulator in the kernel.
2223 This is necessary to run most binaries. Linux does not currently
2224 support floating point hardware so you need to say Y here even if
2225 your machine has an FPA or floating point co-processor podule.
2226
2227 You may say N here if you are going to load the Acorn FPEmulator
2228 early in the bootup.
2229
2230 config FPE_NWFPE_XP
2231 bool "Support extended precision"
2232 depends on FPE_NWFPE
2233 help
2234 Say Y to include 80-bit support in the kernel floating-point
2235 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2236 Note that gcc does not generate 80-bit operations by default,
2237 so in most cases this option only enlarges the size of the
2238 floating point emulator without any good reason.
2239
2240 You almost surely want to say N here.
2241
2242 config FPE_FASTFPE
2243 bool "FastFPE math emulation (EXPERIMENTAL)"
2244 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2245 ---help---
2246 Say Y here to include the FAST floating point emulator in the kernel.
2247 This is an experimental much faster emulator which now also has full
2248 precision for the mantissa. It does not support any exceptions.
2249 It is very simple, and approximately 3-6 times faster than NWFPE.
2250
2251 It should be sufficient for most programs. It may be not suitable
2252 for scientific calculations, but you have to check this for yourself.
2253 If you do not feel you need a faster FP emulation you should better
2254 choose NWFPE.
2255
2256 config VFP
2257 bool "VFP-format floating point maths"
2258 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2259 help
2260 Say Y to include VFP support code in the kernel. This is needed
2261 if your hardware includes a VFP unit.
2262
2263 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2264 release notes and additional status information.
2265
2266 Say N if your target does not have VFP hardware.
2267
2268 config VFPv3
2269 bool
2270 depends on VFP
2271 default y if CPU_V7
2272
2273 config NEON
2274 bool "Advanced SIMD (NEON) Extension support"
2275 depends on VFPv3 && CPU_V7
2276 help
2277 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2278 Extension.
2279
2280 endmenu
2281
2282 menu "Userspace binary formats"
2283
2284 source "fs/Kconfig.binfmt"
2285
2286 config ARTHUR
2287 tristate "RISC OS personality"
2288 depends on !AEABI
2289 help
2290 Say Y here to include the kernel code necessary if you want to run
2291 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2292 experimental; if this sounds frightening, say N and sleep in peace.
2293 You can also say M here to compile this support as a module (which
2294 will be called arthur).
2295
2296 endmenu
2297
2298 menu "Power management options"
2299
2300 source "kernel/power/Kconfig"
2301
2302 config ARCH_SUSPEND_POSSIBLE
2303 depends on !ARCH_S5PC100
2304 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2305 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2306 def_bool y
2307
2308 config ARM_CPU_SUSPEND
2309 def_bool PM_SLEEP
2310
2311 endmenu
2312
2313 source "net/Kconfig"
2314
2315 source "drivers/Kconfig"
2316
2317 source "fs/Kconfig"
2318
2319 source "arch/arm/Kconfig.debug"
2320
2321 source "security/Kconfig"
2322
2323 source "crypto/Kconfig"
2324
2325 source "lib/Kconfig"
2326
2327 source "arch/arm/kvm/Kconfig"
This page took 0.082794 seconds and 6 git commands to generate.