Merge tag 'dt' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
[deliverable/linux.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAVE_CUSTOM_GPIO_H
7 select ARCH_WANT_IPC_PARSE_VERSION
8 select BUILDTIME_EXTABLE_SORT if MMU
9 select CPU_PM if (SUSPEND || CPU_IDLE)
10 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
11 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
12 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
13 select GENERIC_IRQ_PROBE
14 select GENERIC_IRQ_SHOW
15 select GENERIC_PCI_IOMAP
16 select GENERIC_SMP_IDLE_THREAD
17 select GENERIC_STRNCPY_FROM_USER
18 select GENERIC_STRNLEN_USER
19 select HARDIRQS_SW_RESEND
20 select HAVE_AOUT
21 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
22 select HAVE_ARCH_KGDB
23 select HAVE_ARCH_SECCOMP_FILTER
24 select HAVE_ARCH_TRACEHOOK
25 select HAVE_BPF_JIT
26 select HAVE_C_RECORDMCOUNT
27 select HAVE_DEBUG_KMEMLEAK
28 select HAVE_DMA_API_DEBUG
29 select HAVE_DMA_ATTRS
30 select HAVE_DMA_CONTIGUOUS if MMU
31 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
32 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
33 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
34 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
35 select HAVE_GENERIC_DMA_COHERENT
36 select HAVE_GENERIC_HARDIRQS
37 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
38 select HAVE_IDE if PCI || ISA || PCMCIA
39 select HAVE_KERNEL_GZIP
40 select HAVE_KERNEL_LZMA
41 select HAVE_KERNEL_LZO
42 select HAVE_KERNEL_XZ
43 select HAVE_KPROBES if !XIP_KERNEL
44 select HAVE_KRETPROBES if (HAVE_KPROBES)
45 select HAVE_MEMBLOCK
46 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
47 select HAVE_PERF_EVENTS
48 select HAVE_REGS_AND_STACK_ACCESS_API
49 select HAVE_SYSCALL_TRACEPOINTS
50 select HAVE_UID16
51 select KTIME_SCALAR
52 select PERF_USE_VMALLOC
53 select RTC_LIB
54 select SYS_SUPPORTS_APM_EMULATION
55 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
56 select MODULES_USE_ELF_REL
57 select CLONE_BACKWARDS
58 help
59 The ARM series is a line of low-power-consumption RISC chip designs
60 licensed by ARM Ltd and targeted at embedded applications and
61 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
62 manufactured, but legacy ARM-based PC hardware remains popular in
63 Europe. There is an ARM Linux project with a web page at
64 <http://www.arm.linux.org.uk/>.
65
66 config ARM_HAS_SG_CHAIN
67 bool
68
69 config NEED_SG_DMA_LENGTH
70 bool
71
72 config ARM_DMA_USE_IOMMU
73 bool
74 select ARM_HAS_SG_CHAIN
75 select NEED_SG_DMA_LENGTH
76
77 config HAVE_PWM
78 bool
79
80 config MIGHT_HAVE_PCI
81 bool
82
83 config SYS_SUPPORTS_APM_EMULATION
84 bool
85
86 config GENERIC_GPIO
87 bool
88
89 config HAVE_TCM
90 bool
91 select GENERIC_ALLOCATOR
92
93 config HAVE_PROC_CPU
94 bool
95
96 config NO_IOPORT
97 bool
98
99 config EISA
100 bool
101 ---help---
102 The Extended Industry Standard Architecture (EISA) bus was
103 developed as an open alternative to the IBM MicroChannel bus.
104
105 The EISA bus provided some of the features of the IBM MicroChannel
106 bus while maintaining backward compatibility with cards made for
107 the older ISA bus. The EISA bus saw limited use between 1988 and
108 1995 when it was made obsolete by the PCI bus.
109
110 Say Y here if you are building a kernel for an EISA-based machine.
111
112 Otherwise, say N.
113
114 config SBUS
115 bool
116
117 config STACKTRACE_SUPPORT
118 bool
119 default y
120
121 config HAVE_LATENCYTOP_SUPPORT
122 bool
123 depends on !SMP
124 default y
125
126 config LOCKDEP_SUPPORT
127 bool
128 default y
129
130 config TRACE_IRQFLAGS_SUPPORT
131 bool
132 default y
133
134 config RWSEM_GENERIC_SPINLOCK
135 bool
136 default y
137
138 config RWSEM_XCHGADD_ALGORITHM
139 bool
140
141 config ARCH_HAS_ILOG2_U32
142 bool
143
144 config ARCH_HAS_ILOG2_U64
145 bool
146
147 config ARCH_HAS_CPUFREQ
148 bool
149 help
150 Internal node to signify that the ARCH has CPUFREQ support
151 and that the relevant menu configurations are displayed for
152 it.
153
154 config GENERIC_HWEIGHT
155 bool
156 default y
157
158 config GENERIC_CALIBRATE_DELAY
159 bool
160 default y
161
162 config ARCH_MAY_HAVE_PC_FDC
163 bool
164
165 config ZONE_DMA
166 bool
167
168 config NEED_DMA_MAP_STATE
169 def_bool y
170
171 config ARCH_HAS_DMA_SET_COHERENT_MASK
172 bool
173
174 config GENERIC_ISA_DMA
175 bool
176
177 config FIQ
178 bool
179
180 config NEED_RET_TO_USER
181 bool
182
183 config ARCH_MTD_XIP
184 bool
185
186 config VECTORS_BASE
187 hex
188 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
189 default DRAM_BASE if REMAP_VECTORS_TO_RAM
190 default 0x00000000
191 help
192 The base address of exception vectors.
193
194 config ARM_PATCH_PHYS_VIRT
195 bool "Patch physical to virtual translations at runtime" if EMBEDDED
196 default y
197 depends on !XIP_KERNEL && MMU
198 depends on !ARCH_REALVIEW || !SPARSEMEM
199 help
200 Patch phys-to-virt and virt-to-phys translation functions at
201 boot and module load time according to the position of the
202 kernel in system memory.
203
204 This can only be used with non-XIP MMU kernels where the base
205 of physical memory is at a 16MB boundary.
206
207 Only disable this option if you know that you do not require
208 this feature (eg, building a kernel for a single machine) and
209 you need to shrink the kernel to the minimal size.
210
211 config NEED_MACH_GPIO_H
212 bool
213 help
214 Select this when mach/gpio.h is required to provide special
215 definitions for this platform. The need for mach/gpio.h should
216 be avoided when possible.
217
218 config NEED_MACH_IO_H
219 bool
220 help
221 Select this when mach/io.h is required to provide special
222 definitions for this platform. The need for mach/io.h should
223 be avoided when possible.
224
225 config NEED_MACH_MEMORY_H
226 bool
227 help
228 Select this when mach/memory.h is required to provide special
229 definitions for this platform. The need for mach/memory.h should
230 be avoided when possible.
231
232 config PHYS_OFFSET
233 hex "Physical address of main memory" if MMU
234 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
235 default DRAM_BASE if !MMU
236 help
237 Please provide the physical address corresponding to the
238 location of main memory in your system.
239
240 config GENERIC_BUG
241 def_bool y
242 depends on BUG
243
244 source "init/Kconfig"
245
246 source "kernel/Kconfig.freezer"
247
248 menu "System Type"
249
250 config MMU
251 bool "MMU-based Paged Memory Management Support"
252 default y
253 help
254 Select if you want MMU-based virtualised addressing space
255 support by paged memory management. If unsure, say 'Y'.
256
257 #
258 # The "ARM system type" choice list is ordered alphabetically by option
259 # text. Please add new entries in the option alphabetic order.
260 #
261 choice
262 prompt "ARM system type"
263 default ARCH_VERSATILE if !MMU
264 default ARCH_MULTIPLATFORM if MMU
265
266 config ARCH_MULTIPLATFORM
267 bool "Allow multiple platforms to be selected"
268 depends on MMU
269 select ARM_PATCH_PHYS_VIRT
270 select AUTO_ZRELADDR
271 select COMMON_CLK
272 select MULTI_IRQ_HANDLER
273 select SPARSE_IRQ
274 select USE_OF
275
276 config ARCH_INTEGRATOR
277 bool "ARM Ltd. Integrator family"
278 select ARCH_HAS_CPUFREQ
279 select ARM_AMBA
280 select COMMON_CLK
281 select COMMON_CLK_VERSATILE
282 select GENERIC_CLOCKEVENTS
283 select HAVE_TCM
284 select ICST
285 select MULTI_IRQ_HANDLER
286 select NEED_MACH_MEMORY_H
287 select PLAT_VERSATILE
288 select SPARSE_IRQ
289 select VERSATILE_FPGA_IRQ
290 help
291 Support for ARM's Integrator platform.
292
293 config ARCH_REALVIEW
294 bool "ARM Ltd. RealView family"
295 select ARCH_WANT_OPTIONAL_GPIOLIB
296 select ARM_AMBA
297 select ARM_TIMER_SP804
298 select COMMON_CLK
299 select COMMON_CLK_VERSATILE
300 select GENERIC_CLOCKEVENTS
301 select GPIO_PL061 if GPIOLIB
302 select ICST
303 select NEED_MACH_MEMORY_H
304 select PLAT_VERSATILE
305 select PLAT_VERSATILE_CLCD
306 help
307 This enables support for ARM Ltd RealView boards.
308
309 config ARCH_VERSATILE
310 bool "ARM Ltd. Versatile family"
311 select ARCH_WANT_OPTIONAL_GPIOLIB
312 select ARM_AMBA
313 select ARM_TIMER_SP804
314 select ARM_VIC
315 select CLKDEV_LOOKUP
316 select GENERIC_CLOCKEVENTS
317 select HAVE_MACH_CLKDEV
318 select ICST
319 select PLAT_VERSATILE
320 select PLAT_VERSATILE_CLCD
321 select PLAT_VERSATILE_CLOCK
322 select VERSATILE_FPGA_IRQ
323 help
324 This enables support for ARM Ltd Versatile board.
325
326 config ARCH_AT91
327 bool "Atmel AT91"
328 select ARCH_REQUIRE_GPIOLIB
329 select CLKDEV_LOOKUP
330 select HAVE_CLK
331 select IRQ_DOMAIN
332 select NEED_MACH_GPIO_H
333 select NEED_MACH_IO_H if PCCARD
334 select PINCTRL
335 select PINCTRL_AT91 if USE_OF
336 help
337 This enables support for systems based on Atmel
338 AT91RM9200 and AT91SAM9* processors.
339
340 config ARCH_BCM2835
341 bool "Broadcom BCM2835 family"
342 select ARCH_REQUIRE_GPIOLIB
343 select ARM_AMBA
344 select ARM_ERRATA_411920
345 select ARM_TIMER_SP804
346 select CLKDEV_LOOKUP
347 select CLKSRC_OF
348 select COMMON_CLK
349 select CPU_V6
350 select GENERIC_CLOCKEVENTS
351 select MULTI_IRQ_HANDLER
352 select PINCTRL
353 select PINCTRL_BCM2835
354 select SPARSE_IRQ
355 select USE_OF
356 help
357 This enables support for the Broadcom BCM2835 SoC. This SoC is
358 use in the Raspberry Pi, and Roku 2 devices.
359
360 config ARCH_CNS3XXX
361 bool "Cavium Networks CNS3XXX family"
362 select ARM_GIC
363 select CPU_V6K
364 select GENERIC_CLOCKEVENTS
365 select MIGHT_HAVE_CACHE_L2X0
366 select MIGHT_HAVE_PCI
367 select PCI_DOMAINS if PCI
368 help
369 Support for Cavium Networks CNS3XXX platform.
370
371 config ARCH_CLPS711X
372 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
373 select ARCH_REQUIRE_GPIOLIB
374 select AUTO_ZRELADDR
375 select CLKDEV_LOOKUP
376 select COMMON_CLK
377 select CPU_ARM720T
378 select GENERIC_CLOCKEVENTS
379 select MULTI_IRQ_HANDLER
380 select NEED_MACH_MEMORY_H
381 select SPARSE_IRQ
382 help
383 Support for Cirrus Logic 711x/721x/731x based boards.
384
385 config ARCH_GEMINI
386 bool "Cortina Systems Gemini"
387 select ARCH_REQUIRE_GPIOLIB
388 select ARCH_USES_GETTIMEOFFSET
389 select CPU_FA526
390 help
391 Support for the Cortina Systems Gemini family SoCs
392
393 config ARCH_SIRF
394 bool "CSR SiRF"
395 select ARCH_REQUIRE_GPIOLIB
396 select AUTO_ZRELADDR
397 select COMMON_CLK
398 select GENERIC_CLOCKEVENTS
399 select GENERIC_IRQ_CHIP
400 select MIGHT_HAVE_CACHE_L2X0
401 select NO_IOPORT
402 select PINCTRL
403 select PINCTRL_SIRF
404 select USE_OF
405 help
406 Support for CSR SiRFprimaII/Marco/Polo platforms
407
408 config ARCH_EBSA110
409 bool "EBSA-110"
410 select ARCH_USES_GETTIMEOFFSET
411 select CPU_SA110
412 select ISA
413 select NEED_MACH_IO_H
414 select NEED_MACH_MEMORY_H
415 select NO_IOPORT
416 help
417 This is an evaluation board for the StrongARM processor available
418 from Digital. It has limited hardware on-board, including an
419 Ethernet interface, two PCMCIA sockets, two serial ports and a
420 parallel port.
421
422 config ARCH_EP93XX
423 bool "EP93xx-based"
424 select ARCH_HAS_HOLES_MEMORYMODEL
425 select ARCH_REQUIRE_GPIOLIB
426 select ARCH_USES_GETTIMEOFFSET
427 select ARM_AMBA
428 select ARM_VIC
429 select CLKDEV_LOOKUP
430 select CPU_ARM920T
431 select NEED_MACH_MEMORY_H
432 help
433 This enables support for the Cirrus EP93xx series of CPUs.
434
435 config ARCH_FOOTBRIDGE
436 bool "FootBridge"
437 select CPU_SA110
438 select FOOTBRIDGE
439 select GENERIC_CLOCKEVENTS
440 select HAVE_IDE
441 select NEED_MACH_IO_H if !MMU
442 select NEED_MACH_MEMORY_H
443 help
444 Support for systems based on the DC21285 companion chip
445 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
446
447 config ARCH_MXS
448 bool "Freescale MXS-based"
449 select ARCH_REQUIRE_GPIOLIB
450 select CLKDEV_LOOKUP
451 select CLKSRC_MMIO
452 select COMMON_CLK
453 select GENERIC_CLOCKEVENTS
454 select HAVE_CLK_PREPARE
455 select MULTI_IRQ_HANDLER
456 select PINCTRL
457 select SPARSE_IRQ
458 select USE_OF
459 help
460 Support for Freescale MXS-based family of processors
461
462 config ARCH_NETX
463 bool "Hilscher NetX based"
464 select ARM_VIC
465 select CLKSRC_MMIO
466 select CPU_ARM926T
467 select GENERIC_CLOCKEVENTS
468 help
469 This enables support for systems based on the Hilscher NetX Soc
470
471 config ARCH_H720X
472 bool "Hynix HMS720x-based"
473 select ARCH_USES_GETTIMEOFFSET
474 select CPU_ARM720T
475 select ISA_DMA_API
476 help
477 This enables support for systems based on the Hynix HMS720x
478
479 config ARCH_IOP13XX
480 bool "IOP13xx-based"
481 depends on MMU
482 select ARCH_SUPPORTS_MSI
483 select CPU_XSC3
484 select NEED_MACH_MEMORY_H
485 select NEED_RET_TO_USER
486 select PCI
487 select PLAT_IOP
488 select VMSPLIT_1G
489 help
490 Support for Intel's IOP13XX (XScale) family of processors.
491
492 config ARCH_IOP32X
493 bool "IOP32x-based"
494 depends on MMU
495 select ARCH_REQUIRE_GPIOLIB
496 select CPU_XSCALE
497 select NEED_MACH_GPIO_H
498 select NEED_RET_TO_USER
499 select PCI
500 select PLAT_IOP
501 help
502 Support for Intel's 80219 and IOP32X (XScale) family of
503 processors.
504
505 config ARCH_IOP33X
506 bool "IOP33x-based"
507 depends on MMU
508 select ARCH_REQUIRE_GPIOLIB
509 select CPU_XSCALE
510 select NEED_MACH_GPIO_H
511 select NEED_RET_TO_USER
512 select PCI
513 select PLAT_IOP
514 help
515 Support for Intel's IOP33X (XScale) family of processors.
516
517 config ARCH_IXP4XX
518 bool "IXP4xx-based"
519 depends on MMU
520 select ARCH_HAS_DMA_SET_COHERENT_MASK
521 select ARCH_REQUIRE_GPIOLIB
522 select CLKSRC_MMIO
523 select CPU_XSCALE
524 select DMABOUNCE if PCI
525 select GENERIC_CLOCKEVENTS
526 select MIGHT_HAVE_PCI
527 select NEED_MACH_IO_H
528 help
529 Support for Intel's IXP4XX (XScale) family of processors.
530
531 config ARCH_DOVE
532 bool "Marvell Dove"
533 select ARCH_REQUIRE_GPIOLIB
534 select COMMON_CLK_DOVE
535 select CPU_V7
536 select GENERIC_CLOCKEVENTS
537 select MIGHT_HAVE_PCI
538 select PINCTRL
539 select PINCTRL_DOVE
540 select PLAT_ORION_LEGACY
541 select USB_ARCH_HAS_EHCI
542 help
543 Support for the Marvell Dove SoC 88AP510
544
545 config ARCH_KIRKWOOD
546 bool "Marvell Kirkwood"
547 select ARCH_REQUIRE_GPIOLIB
548 select CPU_FEROCEON
549 select GENERIC_CLOCKEVENTS
550 select PCI
551 select PCI_QUIRKS
552 select PINCTRL
553 select PINCTRL_KIRKWOOD
554 select PLAT_ORION_LEGACY
555 help
556 Support for the following Marvell Kirkwood series SoCs:
557 88F6180, 88F6192 and 88F6281.
558
559 config ARCH_MV78XX0
560 bool "Marvell MV78xx0"
561 select ARCH_REQUIRE_GPIOLIB
562 select CPU_FEROCEON
563 select GENERIC_CLOCKEVENTS
564 select PCI
565 select PLAT_ORION_LEGACY
566 help
567 Support for the following Marvell MV78xx0 series SoCs:
568 MV781x0, MV782x0.
569
570 config ARCH_ORION5X
571 bool "Marvell Orion"
572 depends on MMU
573 select ARCH_REQUIRE_GPIOLIB
574 select CPU_FEROCEON
575 select GENERIC_CLOCKEVENTS
576 select PCI
577 select PLAT_ORION_LEGACY
578 help
579 Support for the following Marvell Orion 5x series SoCs:
580 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
581 Orion-2 (5281), Orion-1-90 (6183).
582
583 config ARCH_MMP
584 bool "Marvell PXA168/910/MMP2"
585 depends on MMU
586 select ARCH_REQUIRE_GPIOLIB
587 select CLKDEV_LOOKUP
588 select GENERIC_ALLOCATOR
589 select GENERIC_CLOCKEVENTS
590 select GPIO_PXA
591 select IRQ_DOMAIN
592 select NEED_MACH_GPIO_H
593 select PINCTRL
594 select PLAT_PXA
595 select SPARSE_IRQ
596 help
597 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
598
599 config ARCH_KS8695
600 bool "Micrel/Kendin KS8695"
601 select ARCH_REQUIRE_GPIOLIB
602 select CLKSRC_MMIO
603 select CPU_ARM922T
604 select GENERIC_CLOCKEVENTS
605 select NEED_MACH_MEMORY_H
606 help
607 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
608 System-on-Chip devices.
609
610 config ARCH_W90X900
611 bool "Nuvoton W90X900 CPU"
612 select ARCH_REQUIRE_GPIOLIB
613 select CLKDEV_LOOKUP
614 select CLKSRC_MMIO
615 select CPU_ARM926T
616 select GENERIC_CLOCKEVENTS
617 help
618 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
619 At present, the w90x900 has been renamed nuc900, regarding
620 the ARM series product line, you can login the following
621 link address to know more.
622
623 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
624 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
625
626 config ARCH_LPC32XX
627 bool "NXP LPC32XX"
628 select ARCH_REQUIRE_GPIOLIB
629 select ARM_AMBA
630 select CLKDEV_LOOKUP
631 select CLKSRC_MMIO
632 select CPU_ARM926T
633 select GENERIC_CLOCKEVENTS
634 select HAVE_IDE
635 select HAVE_PWM
636 select USB_ARCH_HAS_OHCI
637 select USE_OF
638 help
639 Support for the NXP LPC32XX family of processors
640
641 config ARCH_TEGRA
642 bool "NVIDIA Tegra"
643 select ARCH_HAS_CPUFREQ
644 select ARCH_REQUIRE_GPIOLIB
645 select CLKDEV_LOOKUP
646 select CLKSRC_MMIO
647 select CLKSRC_OF
648 select COMMON_CLK
649 select GENERIC_CLOCKEVENTS
650 select HAVE_CLK
651 select HAVE_SMP
652 select MIGHT_HAVE_CACHE_L2X0
653 select SPARSE_IRQ
654 select USE_OF
655 help
656 This enables support for NVIDIA Tegra based systems (Tegra APX,
657 Tegra 6xx and Tegra 2 series).
658
659 config ARCH_PXA
660 bool "PXA2xx/PXA3xx-based"
661 depends on MMU
662 select ARCH_HAS_CPUFREQ
663 select ARCH_MTD_XIP
664 select ARCH_REQUIRE_GPIOLIB
665 select ARM_CPU_SUSPEND if PM
666 select AUTO_ZRELADDR
667 select CLKDEV_LOOKUP
668 select CLKSRC_MMIO
669 select GENERIC_CLOCKEVENTS
670 select GPIO_PXA
671 select HAVE_IDE
672 select MULTI_IRQ_HANDLER
673 select NEED_MACH_GPIO_H
674 select PLAT_PXA
675 select SPARSE_IRQ
676 help
677 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
678
679 config ARCH_MSM
680 bool "Qualcomm MSM"
681 select ARCH_REQUIRE_GPIOLIB
682 select CLKDEV_LOOKUP
683 select GENERIC_CLOCKEVENTS
684 select HAVE_CLK
685 help
686 Support for Qualcomm MSM/QSD based systems. This runs on the
687 apps processor of the MSM/QSD and depends on a shared memory
688 interface to the modem processor which runs the baseband
689 stack and controls some vital subsystems
690 (clock and power control, etc).
691
692 config ARCH_SHMOBILE
693 bool "Renesas SH-Mobile / R-Mobile"
694 select CLKDEV_LOOKUP
695 select GENERIC_CLOCKEVENTS
696 select HAVE_CLK
697 select HAVE_MACH_CLKDEV
698 select HAVE_SMP
699 select MIGHT_HAVE_CACHE_L2X0
700 select MULTI_IRQ_HANDLER
701 select NEED_MACH_MEMORY_H
702 select NO_IOPORT
703 select PINCTRL
704 select PM_GENERIC_DOMAINS if PM
705 select SPARSE_IRQ
706 help
707 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
708
709 config ARCH_RPC
710 bool "RiscPC"
711 select ARCH_ACORN
712 select ARCH_MAY_HAVE_PC_FDC
713 select ARCH_SPARSEMEM_ENABLE
714 select ARCH_USES_GETTIMEOFFSET
715 select FIQ
716 select HAVE_IDE
717 select HAVE_PATA_PLATFORM
718 select ISA_DMA_API
719 select NEED_MACH_IO_H
720 select NEED_MACH_MEMORY_H
721 select NO_IOPORT
722 help
723 On the Acorn Risc-PC, Linux can support the internal IDE disk and
724 CD-ROM interface, serial and parallel port, and the floppy drive.
725
726 config ARCH_SA1100
727 bool "SA1100-based"
728 select ARCH_HAS_CPUFREQ
729 select ARCH_MTD_XIP
730 select ARCH_REQUIRE_GPIOLIB
731 select ARCH_SPARSEMEM_ENABLE
732 select CLKDEV_LOOKUP
733 select CLKSRC_MMIO
734 select CPU_FREQ
735 select CPU_SA1100
736 select GENERIC_CLOCKEVENTS
737 select HAVE_IDE
738 select ISA
739 select NEED_MACH_GPIO_H
740 select NEED_MACH_MEMORY_H
741 select SPARSE_IRQ
742 help
743 Support for StrongARM 11x0 based boards.
744
745 config ARCH_S3C24XX
746 bool "Samsung S3C24XX SoCs"
747 select ARCH_HAS_CPUFREQ
748 select ARCH_USES_GETTIMEOFFSET
749 select CLKDEV_LOOKUP
750 select HAVE_CLK
751 select HAVE_S3C2410_I2C if I2C
752 select HAVE_S3C2410_WATCHDOG if WATCHDOG
753 select HAVE_S3C_RTC if RTC_CLASS
754 select NEED_MACH_GPIO_H
755 select NEED_MACH_IO_H
756 help
757 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
758 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
759 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
760 Samsung SMDK2410 development board (and derivatives).
761
762 config ARCH_S3C64XX
763 bool "Samsung S3C64XX"
764 select ARCH_HAS_CPUFREQ
765 select ARCH_REQUIRE_GPIOLIB
766 select ARCH_USES_GETTIMEOFFSET
767 select ARM_VIC
768 select CLKDEV_LOOKUP
769 select CPU_V6
770 select HAVE_CLK
771 select HAVE_S3C2410_I2C if I2C
772 select HAVE_S3C2410_WATCHDOG if WATCHDOG
773 select HAVE_TCM
774 select NEED_MACH_GPIO_H
775 select NO_IOPORT
776 select PLAT_SAMSUNG
777 select S3C_DEV_NAND
778 select S3C_GPIO_TRACK
779 select SAMSUNG_CLKSRC
780 select SAMSUNG_GPIOLIB_4BIT
781 select SAMSUNG_IRQ_VIC_TIMER
782 select USB_ARCH_HAS_OHCI
783 help
784 Samsung S3C64XX series based systems
785
786 config ARCH_S5P64X0
787 bool "Samsung S5P6440 S5P6450"
788 select CLKDEV_LOOKUP
789 select CLKSRC_MMIO
790 select CPU_V6
791 select GENERIC_CLOCKEVENTS
792 select HAVE_CLK
793 select HAVE_S3C2410_I2C if I2C
794 select HAVE_S3C2410_WATCHDOG if WATCHDOG
795 select HAVE_S3C_RTC if RTC_CLASS
796 select NEED_MACH_GPIO_H
797 help
798 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
799 SMDK6450.
800
801 config ARCH_S5PC100
802 bool "Samsung S5PC100"
803 select ARCH_USES_GETTIMEOFFSET
804 select CLKDEV_LOOKUP
805 select CPU_V7
806 select HAVE_CLK
807 select HAVE_S3C2410_I2C if I2C
808 select HAVE_S3C2410_WATCHDOG if WATCHDOG
809 select HAVE_S3C_RTC if RTC_CLASS
810 select NEED_MACH_GPIO_H
811 help
812 Samsung S5PC100 series based systems
813
814 config ARCH_S5PV210
815 bool "Samsung S5PV210/S5PC110"
816 select ARCH_HAS_CPUFREQ
817 select ARCH_HAS_HOLES_MEMORYMODEL
818 select ARCH_SPARSEMEM_ENABLE
819 select CLKDEV_LOOKUP
820 select CLKSRC_MMIO
821 select CPU_V7
822 select GENERIC_CLOCKEVENTS
823 select HAVE_CLK
824 select HAVE_S3C2410_I2C if I2C
825 select HAVE_S3C2410_WATCHDOG if WATCHDOG
826 select HAVE_S3C_RTC if RTC_CLASS
827 select NEED_MACH_GPIO_H
828 select NEED_MACH_MEMORY_H
829 help
830 Samsung S5PV210/S5PC110 series based systems
831
832 config ARCH_EXYNOS
833 bool "Samsung EXYNOS"
834 select ARCH_HAS_CPUFREQ
835 select ARCH_HAS_HOLES_MEMORYMODEL
836 select ARCH_SPARSEMEM_ENABLE
837 select CLKDEV_LOOKUP
838 select CPU_V7
839 select GENERIC_CLOCKEVENTS
840 select HAVE_CLK
841 select HAVE_S3C2410_I2C if I2C
842 select HAVE_S3C2410_WATCHDOG if WATCHDOG
843 select HAVE_S3C_RTC if RTC_CLASS
844 select NEED_MACH_GPIO_H
845 select NEED_MACH_MEMORY_H
846 help
847 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
848
849 config ARCH_SHARK
850 bool "Shark"
851 select ARCH_USES_GETTIMEOFFSET
852 select CPU_SA110
853 select ISA
854 select ISA_DMA
855 select NEED_MACH_MEMORY_H
856 select PCI
857 select ZONE_DMA
858 help
859 Support for the StrongARM based Digital DNARD machine, also known
860 as "Shark" (<http://www.shark-linux.de/shark.html>).
861
862 config ARCH_U300
863 bool "ST-Ericsson U300 Series"
864 depends on MMU
865 select ARCH_REQUIRE_GPIOLIB
866 select ARM_AMBA
867 select ARM_PATCH_PHYS_VIRT
868 select ARM_VIC
869 select CLKDEV_LOOKUP
870 select CLKSRC_MMIO
871 select COMMON_CLK
872 select CPU_ARM926T
873 select GENERIC_CLOCKEVENTS
874 select HAVE_TCM
875 select SPARSE_IRQ
876 help
877 Support for ST-Ericsson U300 series mobile platforms.
878
879 config ARCH_U8500
880 bool "ST-Ericsson U8500 Series"
881 depends on MMU
882 select ARCH_HAS_CPUFREQ
883 select ARCH_REQUIRE_GPIOLIB
884 select ARM_AMBA
885 select CLKDEV_LOOKUP
886 select CPU_V7
887 select GENERIC_CLOCKEVENTS
888 select HAVE_SMP
889 select MIGHT_HAVE_CACHE_L2X0
890 select SPARSE_IRQ
891 help
892 Support for ST-Ericsson's Ux500 architecture
893
894 config ARCH_NOMADIK
895 bool "STMicroelectronics Nomadik"
896 select ARCH_REQUIRE_GPIOLIB
897 select ARM_AMBA
898 select ARM_VIC
899 select CLKSRC_NOMADIK_MTU
900 select COMMON_CLK
901 select CPU_ARM926T
902 select GENERIC_CLOCKEVENTS
903 select MIGHT_HAVE_CACHE_L2X0
904 select USE_OF
905 select PINCTRL
906 select PINCTRL_STN8815
907 select SPARSE_IRQ
908 help
909 Support for the Nomadik platform by ST-Ericsson
910
911 config PLAT_SPEAR
912 bool "ST SPEAr"
913 select ARCH_HAS_CPUFREQ
914 select ARCH_REQUIRE_GPIOLIB
915 select ARM_AMBA
916 select CLKDEV_LOOKUP
917 select CLKSRC_MMIO
918 select COMMON_CLK
919 select GENERIC_CLOCKEVENTS
920 select HAVE_CLK
921 help
922 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
923
924 config ARCH_DAVINCI
925 bool "TI DaVinci"
926 select ARCH_HAS_HOLES_MEMORYMODEL
927 select ARCH_REQUIRE_GPIOLIB
928 select CLKDEV_LOOKUP
929 select GENERIC_ALLOCATOR
930 select GENERIC_CLOCKEVENTS
931 select GENERIC_IRQ_CHIP
932 select HAVE_IDE
933 select NEED_MACH_GPIO_H
934 select USE_OF
935 select ZONE_DMA
936 help
937 Support for TI's DaVinci platform.
938
939 config ARCH_OMAP1
940 bool "TI OMAP1"
941 depends on MMU
942 select ARCH_HAS_CPUFREQ
943 select ARCH_HAS_HOLES_MEMORYMODEL
944 select ARCH_OMAP
945 select ARCH_REQUIRE_GPIOLIB
946 select CLKDEV_LOOKUP
947 select CLKSRC_MMIO
948 select GENERIC_CLOCKEVENTS
949 select GENERIC_IRQ_CHIP
950 select HAVE_CLK
951 select HAVE_IDE
952 select IRQ_DOMAIN
953 select NEED_MACH_IO_H if PCCARD
954 select NEED_MACH_MEMORY_H
955 help
956 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
957
958 endchoice
959
960 menu "Multiple platform selection"
961 depends on ARCH_MULTIPLATFORM
962
963 comment "CPU Core family selection"
964
965 config ARCH_MULTI_V4
966 bool "ARMv4 based platforms (FA526, StrongARM)"
967 depends on !ARCH_MULTI_V6_V7
968 select ARCH_MULTI_V4_V5
969
970 config ARCH_MULTI_V4T
971 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
972 depends on !ARCH_MULTI_V6_V7
973 select ARCH_MULTI_V4_V5
974
975 config ARCH_MULTI_V5
976 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
977 depends on !ARCH_MULTI_V6_V7
978 select ARCH_MULTI_V4_V5
979
980 config ARCH_MULTI_V4_V5
981 bool
982
983 config ARCH_MULTI_V6
984 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
985 select ARCH_MULTI_V6_V7
986 select CPU_V6
987
988 config ARCH_MULTI_V7
989 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
990 default y
991 select ARCH_MULTI_V6_V7
992 select ARCH_VEXPRESS
993 select CPU_V7
994
995 config ARCH_MULTI_V6_V7
996 bool
997
998 config ARCH_MULTI_CPU_AUTO
999 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1000 select ARCH_MULTI_V5
1001
1002 endmenu
1003
1004 #
1005 # This is sorted alphabetically by mach-* pathname. However, plat-*
1006 # Kconfigs may be included either alphabetically (according to the
1007 # plat- suffix) or along side the corresponding mach-* source.
1008 #
1009 source "arch/arm/mach-mvebu/Kconfig"
1010
1011 source "arch/arm/mach-at91/Kconfig"
1012
1013 source "arch/arm/mach-bcm/Kconfig"
1014
1015 source "arch/arm/mach-clps711x/Kconfig"
1016
1017 source "arch/arm/mach-cns3xxx/Kconfig"
1018
1019 source "arch/arm/mach-davinci/Kconfig"
1020
1021 source "arch/arm/mach-dove/Kconfig"
1022
1023 source "arch/arm/mach-ep93xx/Kconfig"
1024
1025 source "arch/arm/mach-footbridge/Kconfig"
1026
1027 source "arch/arm/mach-gemini/Kconfig"
1028
1029 source "arch/arm/mach-h720x/Kconfig"
1030
1031 source "arch/arm/mach-highbank/Kconfig"
1032
1033 source "arch/arm/mach-integrator/Kconfig"
1034
1035 source "arch/arm/mach-iop32x/Kconfig"
1036
1037 source "arch/arm/mach-iop33x/Kconfig"
1038
1039 source "arch/arm/mach-iop13xx/Kconfig"
1040
1041 source "arch/arm/mach-ixp4xx/Kconfig"
1042
1043 source "arch/arm/mach-kirkwood/Kconfig"
1044
1045 source "arch/arm/mach-ks8695/Kconfig"
1046
1047 source "arch/arm/mach-msm/Kconfig"
1048
1049 source "arch/arm/mach-mv78xx0/Kconfig"
1050
1051 source "arch/arm/mach-imx/Kconfig"
1052
1053 source "arch/arm/mach-mxs/Kconfig"
1054
1055 source "arch/arm/mach-netx/Kconfig"
1056
1057 source "arch/arm/mach-nomadik/Kconfig"
1058
1059 source "arch/arm/plat-omap/Kconfig"
1060
1061 source "arch/arm/mach-omap1/Kconfig"
1062
1063 source "arch/arm/mach-omap2/Kconfig"
1064
1065 source "arch/arm/mach-orion5x/Kconfig"
1066
1067 source "arch/arm/mach-picoxcell/Kconfig"
1068
1069 source "arch/arm/mach-pxa/Kconfig"
1070 source "arch/arm/plat-pxa/Kconfig"
1071
1072 source "arch/arm/mach-mmp/Kconfig"
1073
1074 source "arch/arm/mach-realview/Kconfig"
1075
1076 source "arch/arm/mach-sa1100/Kconfig"
1077
1078 source "arch/arm/plat-samsung/Kconfig"
1079
1080 source "arch/arm/mach-socfpga/Kconfig"
1081
1082 source "arch/arm/plat-spear/Kconfig"
1083
1084 source "arch/arm/mach-s3c24xx/Kconfig"
1085
1086 if ARCH_S3C64XX
1087 source "arch/arm/mach-s3c64xx/Kconfig"
1088 endif
1089
1090 source "arch/arm/mach-s5p64x0/Kconfig"
1091
1092 source "arch/arm/mach-s5pc100/Kconfig"
1093
1094 source "arch/arm/mach-s5pv210/Kconfig"
1095
1096 source "arch/arm/mach-exynos/Kconfig"
1097
1098 source "arch/arm/mach-shmobile/Kconfig"
1099
1100 source "arch/arm/mach-sunxi/Kconfig"
1101
1102 source "arch/arm/mach-prima2/Kconfig"
1103
1104 source "arch/arm/mach-tegra/Kconfig"
1105
1106 source "arch/arm/mach-u300/Kconfig"
1107
1108 source "arch/arm/mach-ux500/Kconfig"
1109
1110 source "arch/arm/mach-versatile/Kconfig"
1111
1112 source "arch/arm/mach-vexpress/Kconfig"
1113 source "arch/arm/plat-versatile/Kconfig"
1114
1115 source "arch/arm/mach-vt8500/Kconfig"
1116
1117 source "arch/arm/mach-w90x900/Kconfig"
1118
1119 source "arch/arm/mach-zynq/Kconfig"
1120
1121 # Definitions to make life easier
1122 config ARCH_ACORN
1123 bool
1124
1125 config PLAT_IOP
1126 bool
1127 select GENERIC_CLOCKEVENTS
1128
1129 config PLAT_ORION
1130 bool
1131 select CLKSRC_MMIO
1132 select COMMON_CLK
1133 select GENERIC_IRQ_CHIP
1134 select IRQ_DOMAIN
1135
1136 config PLAT_ORION_LEGACY
1137 bool
1138 select PLAT_ORION
1139
1140 config PLAT_PXA
1141 bool
1142
1143 config PLAT_VERSATILE
1144 bool
1145
1146 config ARM_TIMER_SP804
1147 bool
1148 select CLKSRC_MMIO
1149 select HAVE_SCHED_CLOCK
1150
1151 source arch/arm/mm/Kconfig
1152
1153 config ARM_NR_BANKS
1154 int
1155 default 16 if ARCH_EP93XX
1156 default 8
1157
1158 config IWMMXT
1159 bool "Enable iWMMXt support"
1160 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1161 default y if PXA27x || PXA3xx || ARCH_MMP
1162 help
1163 Enable support for iWMMXt context switching at run time if
1164 running on a CPU that supports it.
1165
1166 config XSCALE_PMU
1167 bool
1168 depends on CPU_XSCALE
1169 default y
1170
1171 config MULTI_IRQ_HANDLER
1172 bool
1173 help
1174 Allow each machine to specify it's own IRQ handler at run time.
1175
1176 if !MMU
1177 source "arch/arm/Kconfig-nommu"
1178 endif
1179
1180 config ARM_ERRATA_326103
1181 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1182 depends on CPU_V6
1183 help
1184 Executing a SWP instruction to read-only memory does not set bit 11
1185 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1186 treat the access as a read, preventing a COW from occurring and
1187 causing the faulting task to livelock.
1188
1189 config ARM_ERRATA_411920
1190 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1191 depends on CPU_V6 || CPU_V6K
1192 help
1193 Invalidation of the Instruction Cache operation can
1194 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1195 It does not affect the MPCore. This option enables the ARM Ltd.
1196 recommended workaround.
1197
1198 config ARM_ERRATA_430973
1199 bool "ARM errata: Stale prediction on replaced interworking branch"
1200 depends on CPU_V7
1201 help
1202 This option enables the workaround for the 430973 Cortex-A8
1203 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1204 interworking branch is replaced with another code sequence at the
1205 same virtual address, whether due to self-modifying code or virtual
1206 to physical address re-mapping, Cortex-A8 does not recover from the
1207 stale interworking branch prediction. This results in Cortex-A8
1208 executing the new code sequence in the incorrect ARM or Thumb state.
1209 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1210 and also flushes the branch target cache at every context switch.
1211 Note that setting specific bits in the ACTLR register may not be
1212 available in non-secure mode.
1213
1214 config ARM_ERRATA_458693
1215 bool "ARM errata: Processor deadlock when a false hazard is created"
1216 depends on CPU_V7
1217 depends on !ARCH_MULTIPLATFORM
1218 help
1219 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1220 erratum. For very specific sequences of memory operations, it is
1221 possible for a hazard condition intended for a cache line to instead
1222 be incorrectly associated with a different cache line. This false
1223 hazard might then cause a processor deadlock. The workaround enables
1224 the L1 caching of the NEON accesses and disables the PLD instruction
1225 in the ACTLR register. Note that setting specific bits in the ACTLR
1226 register may not be available in non-secure mode.
1227
1228 config ARM_ERRATA_460075
1229 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1230 depends on CPU_V7
1231 depends on !ARCH_MULTIPLATFORM
1232 help
1233 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1234 erratum. Any asynchronous access to the L2 cache may encounter a
1235 situation in which recent store transactions to the L2 cache are lost
1236 and overwritten with stale memory contents from external memory. The
1237 workaround disables the write-allocate mode for the L2 cache via the
1238 ACTLR register. Note that setting specific bits in the ACTLR register
1239 may not be available in non-secure mode.
1240
1241 config ARM_ERRATA_742230
1242 bool "ARM errata: DMB operation may be faulty"
1243 depends on CPU_V7 && SMP
1244 depends on !ARCH_MULTIPLATFORM
1245 help
1246 This option enables the workaround for the 742230 Cortex-A9
1247 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1248 between two write operations may not ensure the correct visibility
1249 ordering of the two writes. This workaround sets a specific bit in
1250 the diagnostic register of the Cortex-A9 which causes the DMB
1251 instruction to behave as a DSB, ensuring the correct behaviour of
1252 the two writes.
1253
1254 config ARM_ERRATA_742231
1255 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1256 depends on CPU_V7 && SMP
1257 depends on !ARCH_MULTIPLATFORM
1258 help
1259 This option enables the workaround for the 742231 Cortex-A9
1260 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1261 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1262 accessing some data located in the same cache line, may get corrupted
1263 data due to bad handling of the address hazard when the line gets
1264 replaced from one of the CPUs at the same time as another CPU is
1265 accessing it. This workaround sets specific bits in the diagnostic
1266 register of the Cortex-A9 which reduces the linefill issuing
1267 capabilities of the processor.
1268
1269 config PL310_ERRATA_588369
1270 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1271 depends on CACHE_L2X0
1272 help
1273 The PL310 L2 cache controller implements three types of Clean &
1274 Invalidate maintenance operations: by Physical Address
1275 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1276 They are architecturally defined to behave as the execution of a
1277 clean operation followed immediately by an invalidate operation,
1278 both performing to the same memory location. This functionality
1279 is not correctly implemented in PL310 as clean lines are not
1280 invalidated as a result of these operations.
1281
1282 config ARM_ERRATA_720789
1283 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1284 depends on CPU_V7
1285 help
1286 This option enables the workaround for the 720789 Cortex-A9 (prior to
1287 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1288 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1289 As a consequence of this erratum, some TLB entries which should be
1290 invalidated are not, resulting in an incoherency in the system page
1291 tables. The workaround changes the TLB flushing routines to invalidate
1292 entries regardless of the ASID.
1293
1294 config PL310_ERRATA_727915
1295 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1296 depends on CACHE_L2X0
1297 help
1298 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1299 operation (offset 0x7FC). This operation runs in background so that
1300 PL310 can handle normal accesses while it is in progress. Under very
1301 rare circumstances, due to this erratum, write data can be lost when
1302 PL310 treats a cacheable write transaction during a Clean &
1303 Invalidate by Way operation.
1304
1305 config ARM_ERRATA_743622
1306 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1307 depends on CPU_V7
1308 depends on !ARCH_MULTIPLATFORM
1309 help
1310 This option enables the workaround for the 743622 Cortex-A9
1311 (r2p*) erratum. Under very rare conditions, a faulty
1312 optimisation in the Cortex-A9 Store Buffer may lead to data
1313 corruption. This workaround sets a specific bit in the diagnostic
1314 register of the Cortex-A9 which disables the Store Buffer
1315 optimisation, preventing the defect from occurring. This has no
1316 visible impact on the overall performance or power consumption of the
1317 processor.
1318
1319 config ARM_ERRATA_751472
1320 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1321 depends on CPU_V7
1322 depends on !ARCH_MULTIPLATFORM
1323 help
1324 This option enables the workaround for the 751472 Cortex-A9 (prior
1325 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1326 completion of a following broadcasted operation if the second
1327 operation is received by a CPU before the ICIALLUIS has completed,
1328 potentially leading to corrupted entries in the cache or TLB.
1329
1330 config PL310_ERRATA_753970
1331 bool "PL310 errata: cache sync operation may be faulty"
1332 depends on CACHE_PL310
1333 help
1334 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1335
1336 Under some condition the effect of cache sync operation on
1337 the store buffer still remains when the operation completes.
1338 This means that the store buffer is always asked to drain and
1339 this prevents it from merging any further writes. The workaround
1340 is to replace the normal offset of cache sync operation (0x730)
1341 by another offset targeting an unmapped PL310 register 0x740.
1342 This has the same effect as the cache sync operation: store buffer
1343 drain and waiting for all buffers empty.
1344
1345 config ARM_ERRATA_754322
1346 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1347 depends on CPU_V7
1348 help
1349 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1350 r3p*) erratum. A speculative memory access may cause a page table walk
1351 which starts prior to an ASID switch but completes afterwards. This
1352 can populate the micro-TLB with a stale entry which may be hit with
1353 the new ASID. This workaround places two dsb instructions in the mm
1354 switching code so that no page table walks can cross the ASID switch.
1355
1356 config ARM_ERRATA_754327
1357 bool "ARM errata: no automatic Store Buffer drain"
1358 depends on CPU_V7 && SMP
1359 help
1360 This option enables the workaround for the 754327 Cortex-A9 (prior to
1361 r2p0) erratum. The Store Buffer does not have any automatic draining
1362 mechanism and therefore a livelock may occur if an external agent
1363 continuously polls a memory location waiting to observe an update.
1364 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1365 written polling loops from denying visibility of updates to memory.
1366
1367 config ARM_ERRATA_364296
1368 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1369 depends on CPU_V6 && !SMP
1370 help
1371 This options enables the workaround for the 364296 ARM1136
1372 r0p2 erratum (possible cache data corruption with
1373 hit-under-miss enabled). It sets the undocumented bit 31 in
1374 the auxiliary control register and the FI bit in the control
1375 register, thus disabling hit-under-miss without putting the
1376 processor into full low interrupt latency mode. ARM11MPCore
1377 is not affected.
1378
1379 config ARM_ERRATA_764369
1380 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1381 depends on CPU_V7 && SMP
1382 help
1383 This option enables the workaround for erratum 764369
1384 affecting Cortex-A9 MPCore with two or more processors (all
1385 current revisions). Under certain timing circumstances, a data
1386 cache line maintenance operation by MVA targeting an Inner
1387 Shareable memory region may fail to proceed up to either the
1388 Point of Coherency or to the Point of Unification of the
1389 system. This workaround adds a DSB instruction before the
1390 relevant cache maintenance functions and sets a specific bit
1391 in the diagnostic control register of the SCU.
1392
1393 config PL310_ERRATA_769419
1394 bool "PL310 errata: no automatic Store Buffer drain"
1395 depends on CACHE_L2X0
1396 help
1397 On revisions of the PL310 prior to r3p2, the Store Buffer does
1398 not automatically drain. This can cause normal, non-cacheable
1399 writes to be retained when the memory system is idle, leading
1400 to suboptimal I/O performance for drivers using coherent DMA.
1401 This option adds a write barrier to the cpu_idle loop so that,
1402 on systems with an outer cache, the store buffer is drained
1403 explicitly.
1404
1405 config ARM_ERRATA_775420
1406 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1407 depends on CPU_V7
1408 help
1409 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1410 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1411 operation aborts with MMU exception, it might cause the processor
1412 to deadlock. This workaround puts DSB before executing ISB if
1413 an abort may occur on cache maintenance.
1414
1415 endmenu
1416
1417 source "arch/arm/common/Kconfig"
1418
1419 menu "Bus support"
1420
1421 config ARM_AMBA
1422 bool
1423
1424 config ISA
1425 bool
1426 help
1427 Find out whether you have ISA slots on your motherboard. ISA is the
1428 name of a bus system, i.e. the way the CPU talks to the other stuff
1429 inside your box. Other bus systems are PCI, EISA, MicroChannel
1430 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1431 newer boards don't support it. If you have ISA, say Y, otherwise N.
1432
1433 # Select ISA DMA controller support
1434 config ISA_DMA
1435 bool
1436 select ISA_DMA_API
1437
1438 config ARCH_NO_VIRT_TO_BUS
1439 def_bool y
1440 depends on !ARCH_RPC && !ARCH_NETWINDER && !ARCH_SHARK
1441
1442 # Select ISA DMA interface
1443 config ISA_DMA_API
1444 bool
1445
1446 config PCI
1447 bool "PCI support" if MIGHT_HAVE_PCI
1448 help
1449 Find out whether you have a PCI motherboard. PCI is the name of a
1450 bus system, i.e. the way the CPU talks to the other stuff inside
1451 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1452 VESA. If you have PCI, say Y, otherwise N.
1453
1454 config PCI_DOMAINS
1455 bool
1456 depends on PCI
1457
1458 config PCI_NANOENGINE
1459 bool "BSE nanoEngine PCI support"
1460 depends on SA1100_NANOENGINE
1461 help
1462 Enable PCI on the BSE nanoEngine board.
1463
1464 config PCI_SYSCALL
1465 def_bool PCI
1466
1467 # Select the host bridge type
1468 config PCI_HOST_VIA82C505
1469 bool
1470 depends on PCI && ARCH_SHARK
1471 default y
1472
1473 config PCI_HOST_ITE8152
1474 bool
1475 depends on PCI && MACH_ARMCORE
1476 default y
1477 select DMABOUNCE
1478
1479 source "drivers/pci/Kconfig"
1480
1481 source "drivers/pcmcia/Kconfig"
1482
1483 endmenu
1484
1485 menu "Kernel Features"
1486
1487 config HAVE_SMP
1488 bool
1489 help
1490 This option should be selected by machines which have an SMP-
1491 capable CPU.
1492
1493 The only effect of this option is to make the SMP-related
1494 options available to the user for configuration.
1495
1496 config SMP
1497 bool "Symmetric Multi-Processing"
1498 depends on CPU_V6K || CPU_V7
1499 depends on GENERIC_CLOCKEVENTS
1500 depends on HAVE_SMP
1501 depends on MMU
1502 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1503 select USE_GENERIC_SMP_HELPERS
1504 help
1505 This enables support for systems with more than one CPU. If you have
1506 a system with only one CPU, like most personal computers, say N. If
1507 you have a system with more than one CPU, say Y.
1508
1509 If you say N here, the kernel will run on single and multiprocessor
1510 machines, but will use only one CPU of a multiprocessor machine. If
1511 you say Y here, the kernel will run on many, but not all, single
1512 processor machines. On a single processor machine, the kernel will
1513 run faster if you say N here.
1514
1515 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1516 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1517 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1518
1519 If you don't know what to do here, say N.
1520
1521 config SMP_ON_UP
1522 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1523 depends on SMP && !XIP_KERNEL
1524 default y
1525 help
1526 SMP kernels contain instructions which fail on non-SMP processors.
1527 Enabling this option allows the kernel to modify itself to make
1528 these instructions safe. Disabling it allows about 1K of space
1529 savings.
1530
1531 If you don't know what to do here, say Y.
1532
1533 config ARM_CPU_TOPOLOGY
1534 bool "Support cpu topology definition"
1535 depends on SMP && CPU_V7
1536 default y
1537 help
1538 Support ARM cpu topology definition. The MPIDR register defines
1539 affinity between processors which is then used to describe the cpu
1540 topology of an ARM System.
1541
1542 config SCHED_MC
1543 bool "Multi-core scheduler support"
1544 depends on ARM_CPU_TOPOLOGY
1545 help
1546 Multi-core scheduler support improves the CPU scheduler's decision
1547 making when dealing with multi-core CPU chips at a cost of slightly
1548 increased overhead in some places. If unsure say N here.
1549
1550 config SCHED_SMT
1551 bool "SMT scheduler support"
1552 depends on ARM_CPU_TOPOLOGY
1553 help
1554 Improves the CPU scheduler's decision making when dealing with
1555 MultiThreading at a cost of slightly increased overhead in some
1556 places. If unsure say N here.
1557
1558 config HAVE_ARM_SCU
1559 bool
1560 help
1561 This option enables support for the ARM system coherency unit
1562
1563 config ARM_ARCH_TIMER
1564 bool "Architected timer support"
1565 depends on CPU_V7
1566 help
1567 This option enables support for the ARM architected timer
1568
1569 config HAVE_ARM_TWD
1570 bool
1571 depends on SMP
1572 help
1573 This options enables support for the ARM timer and watchdog unit
1574
1575 choice
1576 prompt "Memory split"
1577 default VMSPLIT_3G
1578 help
1579 Select the desired split between kernel and user memory.
1580
1581 If you are not absolutely sure what you are doing, leave this
1582 option alone!
1583
1584 config VMSPLIT_3G
1585 bool "3G/1G user/kernel split"
1586 config VMSPLIT_2G
1587 bool "2G/2G user/kernel split"
1588 config VMSPLIT_1G
1589 bool "1G/3G user/kernel split"
1590 endchoice
1591
1592 config PAGE_OFFSET
1593 hex
1594 default 0x40000000 if VMSPLIT_1G
1595 default 0x80000000 if VMSPLIT_2G
1596 default 0xC0000000
1597
1598 config NR_CPUS
1599 int "Maximum number of CPUs (2-32)"
1600 range 2 32
1601 depends on SMP
1602 default "4"
1603
1604 config HOTPLUG_CPU
1605 bool "Support for hot-pluggable CPUs"
1606 depends on SMP && HOTPLUG
1607 help
1608 Say Y here to experiment with turning CPUs off and on. CPUs
1609 can be controlled through /sys/devices/system/cpu.
1610
1611 config ARM_PSCI
1612 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1613 depends on CPU_V7
1614 help
1615 Say Y here if you want Linux to communicate with system firmware
1616 implementing the PSCI specification for CPU-centric power
1617 management operations described in ARM document number ARM DEN
1618 0022A ("Power State Coordination Interface System Software on
1619 ARM processors").
1620
1621 config LOCAL_TIMERS
1622 bool "Use local timer interrupts"
1623 depends on SMP
1624 default y
1625 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1626 help
1627 Enable support for local timers on SMP platforms, rather then the
1628 legacy IPI broadcast method. Local timers allows the system
1629 accounting to be spread across the timer interval, preventing a
1630 "thundering herd" at every timer tick.
1631
1632 config ARCH_NR_GPIO
1633 int
1634 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1635 default 355 if ARCH_U8500
1636 default 264 if MACH_H4700
1637 default 512 if SOC_OMAP5
1638 default 288 if ARCH_VT8500 || ARCH_SUNXI
1639 default 0
1640 help
1641 Maximum number of GPIOs in the system.
1642
1643 If unsure, leave the default value.
1644
1645 source kernel/Kconfig.preempt
1646
1647 config HZ
1648 int
1649 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1650 ARCH_S5PV210 || ARCH_EXYNOS4
1651 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
1652 default AT91_TIMER_HZ if ARCH_AT91
1653 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1654 default 100
1655
1656 config SCHED_HRTICK
1657 def_bool HIGH_RES_TIMERS
1658
1659 config THUMB2_KERNEL
1660 bool "Compile the kernel in Thumb-2 mode"
1661 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
1662 select AEABI
1663 select ARM_ASM_UNIFIED
1664 select ARM_UNWIND
1665 help
1666 By enabling this option, the kernel will be compiled in
1667 Thumb-2 mode. A compiler/assembler that understand the unified
1668 ARM-Thumb syntax is needed.
1669
1670 If unsure, say N.
1671
1672 config THUMB2_AVOID_R_ARM_THM_JUMP11
1673 bool "Work around buggy Thumb-2 short branch relocations in gas"
1674 depends on THUMB2_KERNEL && MODULES
1675 default y
1676 help
1677 Various binutils versions can resolve Thumb-2 branches to
1678 locally-defined, preemptible global symbols as short-range "b.n"
1679 branch instructions.
1680
1681 This is a problem, because there's no guarantee the final
1682 destination of the symbol, or any candidate locations for a
1683 trampoline, are within range of the branch. For this reason, the
1684 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1685 relocation in modules at all, and it makes little sense to add
1686 support.
1687
1688 The symptom is that the kernel fails with an "unsupported
1689 relocation" error when loading some modules.
1690
1691 Until fixed tools are available, passing
1692 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1693 code which hits this problem, at the cost of a bit of extra runtime
1694 stack usage in some cases.
1695
1696 The problem is described in more detail at:
1697 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1698
1699 Only Thumb-2 kernels are affected.
1700
1701 Unless you are sure your tools don't have this problem, say Y.
1702
1703 config ARM_ASM_UNIFIED
1704 bool
1705
1706 config AEABI
1707 bool "Use the ARM EABI to compile the kernel"
1708 help
1709 This option allows for the kernel to be compiled using the latest
1710 ARM ABI (aka EABI). This is only useful if you are using a user
1711 space environment that is also compiled with EABI.
1712
1713 Since there are major incompatibilities between the legacy ABI and
1714 EABI, especially with regard to structure member alignment, this
1715 option also changes the kernel syscall calling convention to
1716 disambiguate both ABIs and allow for backward compatibility support
1717 (selected with CONFIG_OABI_COMPAT).
1718
1719 To use this you need GCC version 4.0.0 or later.
1720
1721 config OABI_COMPAT
1722 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1723 depends on AEABI && !THUMB2_KERNEL
1724 default y
1725 help
1726 This option preserves the old syscall interface along with the
1727 new (ARM EABI) one. It also provides a compatibility layer to
1728 intercept syscalls that have structure arguments which layout
1729 in memory differs between the legacy ABI and the new ARM EABI
1730 (only for non "thumb" binaries). This option adds a tiny
1731 overhead to all syscalls and produces a slightly larger kernel.
1732 If you know you'll be using only pure EABI user space then you
1733 can say N here. If this option is not selected and you attempt
1734 to execute a legacy ABI binary then the result will be
1735 UNPREDICTABLE (in fact it can be predicted that it won't work
1736 at all). If in doubt say Y.
1737
1738 config ARCH_HAS_HOLES_MEMORYMODEL
1739 bool
1740
1741 config ARCH_SPARSEMEM_ENABLE
1742 bool
1743
1744 config ARCH_SPARSEMEM_DEFAULT
1745 def_bool ARCH_SPARSEMEM_ENABLE
1746
1747 config ARCH_SELECT_MEMORY_MODEL
1748 def_bool ARCH_SPARSEMEM_ENABLE
1749
1750 config HAVE_ARCH_PFN_VALID
1751 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1752
1753 config HIGHMEM
1754 bool "High Memory Support"
1755 depends on MMU
1756 help
1757 The address space of ARM processors is only 4 Gigabytes large
1758 and it has to accommodate user address space, kernel address
1759 space as well as some memory mapped IO. That means that, if you
1760 have a large amount of physical memory and/or IO, not all of the
1761 memory can be "permanently mapped" by the kernel. The physical
1762 memory that is not permanently mapped is called "high memory".
1763
1764 Depending on the selected kernel/user memory split, minimum
1765 vmalloc space and actual amount of RAM, you may not need this
1766 option which should result in a slightly faster kernel.
1767
1768 If unsure, say n.
1769
1770 config HIGHPTE
1771 bool "Allocate 2nd-level pagetables from highmem"
1772 depends on HIGHMEM
1773
1774 config HW_PERF_EVENTS
1775 bool "Enable hardware performance counter support for perf events"
1776 depends on PERF_EVENTS
1777 default y
1778 help
1779 Enable hardware performance counter support for perf events. If
1780 disabled, perf events will use software events only.
1781
1782 source "mm/Kconfig"
1783
1784 config FORCE_MAX_ZONEORDER
1785 int "Maximum zone order" if ARCH_SHMOBILE
1786 range 11 64 if ARCH_SHMOBILE
1787 default "12" if SOC_AM33XX
1788 default "9" if SA1111
1789 default "11"
1790 help
1791 The kernel memory allocator divides physically contiguous memory
1792 blocks into "zones", where each zone is a power of two number of
1793 pages. This option selects the largest power of two that the kernel
1794 keeps in the memory allocator. If you need to allocate very large
1795 blocks of physically contiguous memory, then you may need to
1796 increase this value.
1797
1798 This config option is actually maximum order plus one. For example,
1799 a value of 11 means that the largest free memory block is 2^10 pages.
1800
1801 config ALIGNMENT_TRAP
1802 bool
1803 depends on CPU_CP15_MMU
1804 default y if !ARCH_EBSA110
1805 select HAVE_PROC_CPU if PROC_FS
1806 help
1807 ARM processors cannot fetch/store information which is not
1808 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1809 address divisible by 4. On 32-bit ARM processors, these non-aligned
1810 fetch/store instructions will be emulated in software if you say
1811 here, which has a severe performance impact. This is necessary for
1812 correct operation of some network protocols. With an IP-only
1813 configuration it is safe to say N, otherwise say Y.
1814
1815 config UACCESS_WITH_MEMCPY
1816 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1817 depends on MMU
1818 default y if CPU_FEROCEON
1819 help
1820 Implement faster copy_to_user and clear_user methods for CPU
1821 cores where a 8-word STM instruction give significantly higher
1822 memory write throughput than a sequence of individual 32bit stores.
1823
1824 A possible side effect is a slight increase in scheduling latency
1825 between threads sharing the same address space if they invoke
1826 such copy operations with large buffers.
1827
1828 However, if the CPU data cache is using a write-allocate mode,
1829 this option is unlikely to provide any performance gain.
1830
1831 config SECCOMP
1832 bool
1833 prompt "Enable seccomp to safely compute untrusted bytecode"
1834 ---help---
1835 This kernel feature is useful for number crunching applications
1836 that may need to compute untrusted bytecode during their
1837 execution. By using pipes or other transports made available to
1838 the process as file descriptors supporting the read/write
1839 syscalls, it's possible to isolate those applications in
1840 their own address space using seccomp. Once seccomp is
1841 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1842 and the task is only allowed to execute a few safe syscalls
1843 defined by each seccomp mode.
1844
1845 config CC_STACKPROTECTOR
1846 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1847 help
1848 This option turns on the -fstack-protector GCC feature. This
1849 feature puts, at the beginning of functions, a canary value on
1850 the stack just before the return address, and validates
1851 the value just before actually returning. Stack based buffer
1852 overflows (that need to overwrite this return address) now also
1853 overwrite the canary, which gets detected and the attack is then
1854 neutralized via a kernel panic.
1855 This feature requires gcc version 4.2 or above.
1856
1857 config XEN_DOM0
1858 def_bool y
1859 depends on XEN
1860
1861 config XEN
1862 bool "Xen guest support on ARM (EXPERIMENTAL)"
1863 depends on ARM && OF
1864 depends on CPU_V7 && !CPU_V6
1865 help
1866 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1867
1868 endmenu
1869
1870 menu "Boot options"
1871
1872 config USE_OF
1873 bool "Flattened Device Tree support"
1874 select IRQ_DOMAIN
1875 select OF
1876 select OF_EARLY_FLATTREE
1877 help
1878 Include support for flattened device tree machine descriptions.
1879
1880 config ATAGS
1881 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1882 default y
1883 help
1884 This is the traditional way of passing data to the kernel at boot
1885 time. If you are solely relying on the flattened device tree (or
1886 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1887 to remove ATAGS support from your kernel binary. If unsure,
1888 leave this to y.
1889
1890 config DEPRECATED_PARAM_STRUCT
1891 bool "Provide old way to pass kernel parameters"
1892 depends on ATAGS
1893 help
1894 This was deprecated in 2001 and announced to live on for 5 years.
1895 Some old boot loaders still use this way.
1896
1897 # Compressed boot loader in ROM. Yes, we really want to ask about
1898 # TEXT and BSS so we preserve their values in the config files.
1899 config ZBOOT_ROM_TEXT
1900 hex "Compressed ROM boot loader base address"
1901 default "0"
1902 help
1903 The physical address at which the ROM-able zImage is to be
1904 placed in the target. Platforms which normally make use of
1905 ROM-able zImage formats normally set this to a suitable
1906 value in their defconfig file.
1907
1908 If ZBOOT_ROM is not enabled, this has no effect.
1909
1910 config ZBOOT_ROM_BSS
1911 hex "Compressed ROM boot loader BSS address"
1912 default "0"
1913 help
1914 The base address of an area of read/write memory in the target
1915 for the ROM-able zImage which must be available while the
1916 decompressor is running. It must be large enough to hold the
1917 entire decompressed kernel plus an additional 128 KiB.
1918 Platforms which normally make use of ROM-able zImage formats
1919 normally set this to a suitable value in their defconfig file.
1920
1921 If ZBOOT_ROM is not enabled, this has no effect.
1922
1923 config ZBOOT_ROM
1924 bool "Compressed boot loader in ROM/flash"
1925 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1926 help
1927 Say Y here if you intend to execute your compressed kernel image
1928 (zImage) directly from ROM or flash. If unsure, say N.
1929
1930 choice
1931 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1932 depends on ZBOOT_ROM && ARCH_SH7372
1933 default ZBOOT_ROM_NONE
1934 help
1935 Include experimental SD/MMC loading code in the ROM-able zImage.
1936 With this enabled it is possible to write the ROM-able zImage
1937 kernel image to an MMC or SD card and boot the kernel straight
1938 from the reset vector. At reset the processor Mask ROM will load
1939 the first part of the ROM-able zImage which in turn loads the
1940 rest the kernel image to RAM.
1941
1942 config ZBOOT_ROM_NONE
1943 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1944 help
1945 Do not load image from SD or MMC
1946
1947 config ZBOOT_ROM_MMCIF
1948 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1949 help
1950 Load image from MMCIF hardware block.
1951
1952 config ZBOOT_ROM_SH_MOBILE_SDHI
1953 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1954 help
1955 Load image from SDHI hardware block
1956
1957 endchoice
1958
1959 config ARM_APPENDED_DTB
1960 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1961 depends on OF && !ZBOOT_ROM
1962 help
1963 With this option, the boot code will look for a device tree binary
1964 (DTB) appended to zImage
1965 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1966
1967 This is meant as a backward compatibility convenience for those
1968 systems with a bootloader that can't be upgraded to accommodate
1969 the documented boot protocol using a device tree.
1970
1971 Beware that there is very little in terms of protection against
1972 this option being confused by leftover garbage in memory that might
1973 look like a DTB header after a reboot if no actual DTB is appended
1974 to zImage. Do not leave this option active in a production kernel
1975 if you don't intend to always append a DTB. Proper passing of the
1976 location into r2 of a bootloader provided DTB is always preferable
1977 to this option.
1978
1979 config ARM_ATAG_DTB_COMPAT
1980 bool "Supplement the appended DTB with traditional ATAG information"
1981 depends on ARM_APPENDED_DTB
1982 help
1983 Some old bootloaders can't be updated to a DTB capable one, yet
1984 they provide ATAGs with memory configuration, the ramdisk address,
1985 the kernel cmdline string, etc. Such information is dynamically
1986 provided by the bootloader and can't always be stored in a static
1987 DTB. To allow a device tree enabled kernel to be used with such
1988 bootloaders, this option allows zImage to extract the information
1989 from the ATAG list and store it at run time into the appended DTB.
1990
1991 choice
1992 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1993 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1994
1995 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1996 bool "Use bootloader kernel arguments if available"
1997 help
1998 Uses the command-line options passed by the boot loader instead of
1999 the device tree bootargs property. If the boot loader doesn't provide
2000 any, the device tree bootargs property will be used.
2001
2002 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2003 bool "Extend with bootloader kernel arguments"
2004 help
2005 The command-line arguments provided by the boot loader will be
2006 appended to the the device tree bootargs property.
2007
2008 endchoice
2009
2010 config CMDLINE
2011 string "Default kernel command string"
2012 default ""
2013 help
2014 On some architectures (EBSA110 and CATS), there is currently no way
2015 for the boot loader to pass arguments to the kernel. For these
2016 architectures, you should supply some command-line options at build
2017 time by entering them here. As a minimum, you should specify the
2018 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2019
2020 choice
2021 prompt "Kernel command line type" if CMDLINE != ""
2022 default CMDLINE_FROM_BOOTLOADER
2023 depends on ATAGS
2024
2025 config CMDLINE_FROM_BOOTLOADER
2026 bool "Use bootloader kernel arguments if available"
2027 help
2028 Uses the command-line options passed by the boot loader. If
2029 the boot loader doesn't provide any, the default kernel command
2030 string provided in CMDLINE will be used.
2031
2032 config CMDLINE_EXTEND
2033 bool "Extend bootloader kernel arguments"
2034 help
2035 The command-line arguments provided by the boot loader will be
2036 appended to the default kernel command string.
2037
2038 config CMDLINE_FORCE
2039 bool "Always use the default kernel command string"
2040 help
2041 Always use the default kernel command string, even if the boot
2042 loader passes other arguments to the kernel.
2043 This is useful if you cannot or don't want to change the
2044 command-line options your boot loader passes to the kernel.
2045 endchoice
2046
2047 config XIP_KERNEL
2048 bool "Kernel Execute-In-Place from ROM"
2049 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2050 help
2051 Execute-In-Place allows the kernel to run from non-volatile storage
2052 directly addressable by the CPU, such as NOR flash. This saves RAM
2053 space since the text section of the kernel is not loaded from flash
2054 to RAM. Read-write sections, such as the data section and stack,
2055 are still copied to RAM. The XIP kernel is not compressed since
2056 it has to run directly from flash, so it will take more space to
2057 store it. The flash address used to link the kernel object files,
2058 and for storing it, is configuration dependent. Therefore, if you
2059 say Y here, you must know the proper physical address where to
2060 store the kernel image depending on your own flash memory usage.
2061
2062 Also note that the make target becomes "make xipImage" rather than
2063 "make zImage" or "make Image". The final kernel binary to put in
2064 ROM memory will be arch/arm/boot/xipImage.
2065
2066 If unsure, say N.
2067
2068 config XIP_PHYS_ADDR
2069 hex "XIP Kernel Physical Location"
2070 depends on XIP_KERNEL
2071 default "0x00080000"
2072 help
2073 This is the physical address in your flash memory the kernel will
2074 be linked for and stored to. This address is dependent on your
2075 own flash usage.
2076
2077 config KEXEC
2078 bool "Kexec system call (EXPERIMENTAL)"
2079 depends on (!SMP || HOTPLUG_CPU)
2080 help
2081 kexec is a system call that implements the ability to shutdown your
2082 current kernel, and to start another kernel. It is like a reboot
2083 but it is independent of the system firmware. And like a reboot
2084 you can start any kernel with it, not just Linux.
2085
2086 It is an ongoing process to be certain the hardware in a machine
2087 is properly shutdown, so do not be surprised if this code does not
2088 initially work for you. It may help to enable device hotplugging
2089 support.
2090
2091 config ATAGS_PROC
2092 bool "Export atags in procfs"
2093 depends on ATAGS && KEXEC
2094 default y
2095 help
2096 Should the atags used to boot the kernel be exported in an "atags"
2097 file in procfs. Useful with kexec.
2098
2099 config CRASH_DUMP
2100 bool "Build kdump crash kernel (EXPERIMENTAL)"
2101 help
2102 Generate crash dump after being started by kexec. This should
2103 be normally only set in special crash dump kernels which are
2104 loaded in the main kernel with kexec-tools into a specially
2105 reserved region and then later executed after a crash by
2106 kdump/kexec. The crash dump kernel must be compiled to a
2107 memory address not used by the main kernel
2108
2109 For more details see Documentation/kdump/kdump.txt
2110
2111 config AUTO_ZRELADDR
2112 bool "Auto calculation of the decompressed kernel image address"
2113 depends on !ZBOOT_ROM && !ARCH_U300
2114 help
2115 ZRELADDR is the physical address where the decompressed kernel
2116 image will be placed. If AUTO_ZRELADDR is selected, the address
2117 will be determined at run-time by masking the current IP with
2118 0xf8000000. This assumes the zImage being placed in the first 128MB
2119 from start of memory.
2120
2121 endmenu
2122
2123 menu "CPU Power Management"
2124
2125 if ARCH_HAS_CPUFREQ
2126
2127 source "drivers/cpufreq/Kconfig"
2128
2129 config CPU_FREQ_IMX
2130 tristate "CPUfreq driver for i.MX CPUs"
2131 depends on ARCH_MXC && CPU_FREQ
2132 select CPU_FREQ_TABLE
2133 help
2134 This enables the CPUfreq driver for i.MX CPUs.
2135
2136 config CPU_FREQ_SA1100
2137 bool
2138
2139 config CPU_FREQ_SA1110
2140 bool
2141
2142 config CPU_FREQ_INTEGRATOR
2143 tristate "CPUfreq driver for ARM Integrator CPUs"
2144 depends on ARCH_INTEGRATOR && CPU_FREQ
2145 default y
2146 help
2147 This enables the CPUfreq driver for ARM Integrator CPUs.
2148
2149 For details, take a look at <file:Documentation/cpu-freq>.
2150
2151 If in doubt, say Y.
2152
2153 config CPU_FREQ_PXA
2154 bool
2155 depends on CPU_FREQ && ARCH_PXA && PXA25x
2156 default y
2157 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2158 select CPU_FREQ_TABLE
2159
2160 config CPU_FREQ_S3C
2161 bool
2162 help
2163 Internal configuration node for common cpufreq on Samsung SoC
2164
2165 config CPU_FREQ_S3C24XX
2166 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2167 depends on ARCH_S3C24XX && CPU_FREQ
2168 select CPU_FREQ_S3C
2169 help
2170 This enables the CPUfreq driver for the Samsung S3C24XX family
2171 of CPUs.
2172
2173 For details, take a look at <file:Documentation/cpu-freq>.
2174
2175 If in doubt, say N.
2176
2177 config CPU_FREQ_S3C24XX_PLL
2178 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2179 depends on CPU_FREQ_S3C24XX
2180 help
2181 Compile in support for changing the PLL frequency from the
2182 S3C24XX series CPUfreq driver. The PLL takes time to settle
2183 after a frequency change, so by default it is not enabled.
2184
2185 This also means that the PLL tables for the selected CPU(s) will
2186 be built which may increase the size of the kernel image.
2187
2188 config CPU_FREQ_S3C24XX_DEBUG
2189 bool "Debug CPUfreq Samsung driver core"
2190 depends on CPU_FREQ_S3C24XX
2191 help
2192 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2193
2194 config CPU_FREQ_S3C24XX_IODEBUG
2195 bool "Debug CPUfreq Samsung driver IO timing"
2196 depends on CPU_FREQ_S3C24XX
2197 help
2198 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2199
2200 config CPU_FREQ_S3C24XX_DEBUGFS
2201 bool "Export debugfs for CPUFreq"
2202 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2203 help
2204 Export status information via debugfs.
2205
2206 endif
2207
2208 source "drivers/cpuidle/Kconfig"
2209
2210 endmenu
2211
2212 menu "Floating point emulation"
2213
2214 comment "At least one emulation must be selected"
2215
2216 config FPE_NWFPE
2217 bool "NWFPE math emulation"
2218 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2219 ---help---
2220 Say Y to include the NWFPE floating point emulator in the kernel.
2221 This is necessary to run most binaries. Linux does not currently
2222 support floating point hardware so you need to say Y here even if
2223 your machine has an FPA or floating point co-processor podule.
2224
2225 You may say N here if you are going to load the Acorn FPEmulator
2226 early in the bootup.
2227
2228 config FPE_NWFPE_XP
2229 bool "Support extended precision"
2230 depends on FPE_NWFPE
2231 help
2232 Say Y to include 80-bit support in the kernel floating-point
2233 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2234 Note that gcc does not generate 80-bit operations by default,
2235 so in most cases this option only enlarges the size of the
2236 floating point emulator without any good reason.
2237
2238 You almost surely want to say N here.
2239
2240 config FPE_FASTFPE
2241 bool "FastFPE math emulation (EXPERIMENTAL)"
2242 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2243 ---help---
2244 Say Y here to include the FAST floating point emulator in the kernel.
2245 This is an experimental much faster emulator which now also has full
2246 precision for the mantissa. It does not support any exceptions.
2247 It is very simple, and approximately 3-6 times faster than NWFPE.
2248
2249 It should be sufficient for most programs. It may be not suitable
2250 for scientific calculations, but you have to check this for yourself.
2251 If you do not feel you need a faster FP emulation you should better
2252 choose NWFPE.
2253
2254 config VFP
2255 bool "VFP-format floating point maths"
2256 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2257 help
2258 Say Y to include VFP support code in the kernel. This is needed
2259 if your hardware includes a VFP unit.
2260
2261 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2262 release notes and additional status information.
2263
2264 Say N if your target does not have VFP hardware.
2265
2266 config VFPv3
2267 bool
2268 depends on VFP
2269 default y if CPU_V7
2270
2271 config NEON
2272 bool "Advanced SIMD (NEON) Extension support"
2273 depends on VFPv3 && CPU_V7
2274 help
2275 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2276 Extension.
2277
2278 endmenu
2279
2280 menu "Userspace binary formats"
2281
2282 source "fs/Kconfig.binfmt"
2283
2284 config ARTHUR
2285 tristate "RISC OS personality"
2286 depends on !AEABI
2287 help
2288 Say Y here to include the kernel code necessary if you want to run
2289 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2290 experimental; if this sounds frightening, say N and sleep in peace.
2291 You can also say M here to compile this support as a module (which
2292 will be called arthur).
2293
2294 endmenu
2295
2296 menu "Power management options"
2297
2298 source "kernel/power/Kconfig"
2299
2300 config ARCH_SUSPEND_POSSIBLE
2301 depends on !ARCH_S5PC100
2302 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2303 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2304 def_bool y
2305
2306 config ARM_CPU_SUSPEND
2307 def_bool PM_SLEEP
2308
2309 endmenu
2310
2311 source "net/Kconfig"
2312
2313 source "drivers/Kconfig"
2314
2315 source "fs/Kconfig"
2316
2317 source "arch/arm/Kconfig.debug"
2318
2319 source "security/Kconfig"
2320
2321 source "crypto/Kconfig"
2322
2323 source "lib/Kconfig"
2324
2325 source "arch/arm/kvm/Kconfig"
This page took 0.07976 seconds and 6 git commands to generate.