Merge tag 'usb-3.10-rc1' of git://git.kernel.org/pub/scm/linux/kernel/git/gregkh/usb
[deliverable/linux.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAVE_CUSTOM_GPIO_H
7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
8 select ARCH_WANT_IPC_PARSE_VERSION
9 select BUILDTIME_EXTABLE_SORT if MMU
10 select CPU_PM if (SUSPEND || CPU_IDLE)
11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
18 select GENERIC_STRNCPY_FROM_USER
19 select GENERIC_STRNLEN_USER
20 select HARDIRQS_SW_RESEND
21 select HAVE_AOUT
22 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
23 select HAVE_ARCH_KGDB
24 select HAVE_ARCH_SECCOMP_FILTER
25 select HAVE_ARCH_TRACEHOOK
26 select HAVE_BPF_JIT
27 select HAVE_C_RECORDMCOUNT
28 select HAVE_DEBUG_KMEMLEAK
29 select HAVE_DMA_API_DEBUG
30 select HAVE_DMA_ATTRS
31 select HAVE_DMA_CONTIGUOUS if MMU
32 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
33 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
34 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
35 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
36 select HAVE_GENERIC_DMA_COHERENT
37 select HAVE_GENERIC_HARDIRQS
38 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
39 select HAVE_IDE if PCI || ISA || PCMCIA
40 select HAVE_KERNEL_GZIP
41 select HAVE_KERNEL_LZMA
42 select HAVE_KERNEL_LZO
43 select HAVE_KERNEL_XZ
44 select HAVE_KPROBES if !XIP_KERNEL
45 select HAVE_KRETPROBES if (HAVE_KPROBES)
46 select HAVE_MEMBLOCK
47 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
48 select HAVE_PERF_EVENTS
49 select HAVE_REGS_AND_STACK_ACCESS_API
50 select HAVE_SYSCALL_TRACEPOINTS
51 select HAVE_UID16
52 select KTIME_SCALAR
53 select PERF_USE_VMALLOC
54 select RTC_LIB
55 select SYS_SUPPORTS_APM_EMULATION
56 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
57 select MODULES_USE_ELF_REL
58 select CLONE_BACKWARDS
59 select OLD_SIGSUSPEND3
60 select OLD_SIGACTION
61 help
62 The ARM series is a line of low-power-consumption RISC chip designs
63 licensed by ARM Ltd and targeted at embedded applications and
64 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
65 manufactured, but legacy ARM-based PC hardware remains popular in
66 Europe. There is an ARM Linux project with a web page at
67 <http://www.arm.linux.org.uk/>.
68
69 config ARM_HAS_SG_CHAIN
70 bool
71
72 config NEED_SG_DMA_LENGTH
73 bool
74
75 config ARM_DMA_USE_IOMMU
76 bool
77 select ARM_HAS_SG_CHAIN
78 select NEED_SG_DMA_LENGTH
79
80 if ARM_DMA_USE_IOMMU
81
82 config ARM_DMA_IOMMU_ALIGNMENT
83 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
84 range 4 9
85 default 8
86 help
87 DMA mapping framework by default aligns all buffers to the smallest
88 PAGE_SIZE order which is greater than or equal to the requested buffer
89 size. This works well for buffers up to a few hundreds kilobytes, but
90 for larger buffers it just a waste of address space. Drivers which has
91 relatively small addressing window (like 64Mib) might run out of
92 virtual space with just a few allocations.
93
94 With this parameter you can specify the maximum PAGE_SIZE order for
95 DMA IOMMU buffers. Larger buffers will be aligned only to this
96 specified order. The order is expressed as a power of two multiplied
97 by the PAGE_SIZE.
98
99 endif
100
101 config HAVE_PWM
102 bool
103
104 config MIGHT_HAVE_PCI
105 bool
106
107 config SYS_SUPPORTS_APM_EMULATION
108 bool
109
110 config GENERIC_GPIO
111 bool
112
113 config HAVE_TCM
114 bool
115 select GENERIC_ALLOCATOR
116
117 config HAVE_PROC_CPU
118 bool
119
120 config NO_IOPORT
121 bool
122
123 config EISA
124 bool
125 ---help---
126 The Extended Industry Standard Architecture (EISA) bus was
127 developed as an open alternative to the IBM MicroChannel bus.
128
129 The EISA bus provided some of the features of the IBM MicroChannel
130 bus while maintaining backward compatibility with cards made for
131 the older ISA bus. The EISA bus saw limited use between 1988 and
132 1995 when it was made obsolete by the PCI bus.
133
134 Say Y here if you are building a kernel for an EISA-based machine.
135
136 Otherwise, say N.
137
138 config SBUS
139 bool
140
141 config STACKTRACE_SUPPORT
142 bool
143 default y
144
145 config HAVE_LATENCYTOP_SUPPORT
146 bool
147 depends on !SMP
148 default y
149
150 config LOCKDEP_SUPPORT
151 bool
152 default y
153
154 config TRACE_IRQFLAGS_SUPPORT
155 bool
156 default y
157
158 config RWSEM_GENERIC_SPINLOCK
159 bool
160 default y
161
162 config RWSEM_XCHGADD_ALGORITHM
163 bool
164
165 config ARCH_HAS_ILOG2_U32
166 bool
167
168 config ARCH_HAS_ILOG2_U64
169 bool
170
171 config ARCH_HAS_CPUFREQ
172 bool
173 help
174 Internal node to signify that the ARCH has CPUFREQ support
175 and that the relevant menu configurations are displayed for
176 it.
177
178 config GENERIC_HWEIGHT
179 bool
180 default y
181
182 config GENERIC_CALIBRATE_DELAY
183 bool
184 default y
185
186 config ARCH_MAY_HAVE_PC_FDC
187 bool
188
189 config ZONE_DMA
190 bool
191
192 config NEED_DMA_MAP_STATE
193 def_bool y
194
195 config ARCH_HAS_DMA_SET_COHERENT_MASK
196 bool
197
198 config GENERIC_ISA_DMA
199 bool
200
201 config FIQ
202 bool
203
204 config NEED_RET_TO_USER
205 bool
206
207 config ARCH_MTD_XIP
208 bool
209
210 config VECTORS_BASE
211 hex
212 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
213 default DRAM_BASE if REMAP_VECTORS_TO_RAM
214 default 0x00000000
215 help
216 The base address of exception vectors.
217
218 config ARM_PATCH_PHYS_VIRT
219 bool "Patch physical to virtual translations at runtime" if EMBEDDED
220 default y
221 depends on !XIP_KERNEL && MMU
222 depends on !ARCH_REALVIEW || !SPARSEMEM
223 help
224 Patch phys-to-virt and virt-to-phys translation functions at
225 boot and module load time according to the position of the
226 kernel in system memory.
227
228 This can only be used with non-XIP MMU kernels where the base
229 of physical memory is at a 16MB boundary.
230
231 Only disable this option if you know that you do not require
232 this feature (eg, building a kernel for a single machine) and
233 you need to shrink the kernel to the minimal size.
234
235 config NEED_MACH_GPIO_H
236 bool
237 help
238 Select this when mach/gpio.h is required to provide special
239 definitions for this platform. The need for mach/gpio.h should
240 be avoided when possible.
241
242 config NEED_MACH_IO_H
243 bool
244 help
245 Select this when mach/io.h is required to provide special
246 definitions for this platform. The need for mach/io.h should
247 be avoided when possible.
248
249 config NEED_MACH_MEMORY_H
250 bool
251 help
252 Select this when mach/memory.h is required to provide special
253 definitions for this platform. The need for mach/memory.h should
254 be avoided when possible.
255
256 config PHYS_OFFSET
257 hex "Physical address of main memory" if MMU
258 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
259 default DRAM_BASE if !MMU
260 help
261 Please provide the physical address corresponding to the
262 location of main memory in your system.
263
264 config GENERIC_BUG
265 def_bool y
266 depends on BUG
267
268 source "init/Kconfig"
269
270 source "kernel/Kconfig.freezer"
271
272 menu "System Type"
273
274 config MMU
275 bool "MMU-based Paged Memory Management Support"
276 default y
277 help
278 Select if you want MMU-based virtualised addressing space
279 support by paged memory management. If unsure, say 'Y'.
280
281 #
282 # The "ARM system type" choice list is ordered alphabetically by option
283 # text. Please add new entries in the option alphabetic order.
284 #
285 choice
286 prompt "ARM system type"
287 default ARCH_VERSATILE if !MMU
288 default ARCH_MULTIPLATFORM if MMU
289
290 config ARCH_MULTIPLATFORM
291 bool "Allow multiple platforms to be selected"
292 depends on MMU
293 select ARM_PATCH_PHYS_VIRT
294 select AUTO_ZRELADDR
295 select COMMON_CLK
296 select MULTI_IRQ_HANDLER
297 select SPARSE_IRQ
298 select USE_OF
299
300 config ARCH_INTEGRATOR
301 bool "ARM Ltd. Integrator family"
302 select ARCH_HAS_CPUFREQ
303 select ARM_AMBA
304 select COMMON_CLK
305 select COMMON_CLK_VERSATILE
306 select GENERIC_CLOCKEVENTS
307 select HAVE_TCM
308 select ICST
309 select MULTI_IRQ_HANDLER
310 select NEED_MACH_MEMORY_H
311 select PLAT_VERSATILE
312 select SPARSE_IRQ
313 select VERSATILE_FPGA_IRQ
314 help
315 Support for ARM's Integrator platform.
316
317 config ARCH_REALVIEW
318 bool "ARM Ltd. RealView family"
319 select ARCH_WANT_OPTIONAL_GPIOLIB
320 select ARM_AMBA
321 select ARM_TIMER_SP804
322 select COMMON_CLK
323 select COMMON_CLK_VERSATILE
324 select GENERIC_CLOCKEVENTS
325 select GPIO_PL061 if GPIOLIB
326 select ICST
327 select NEED_MACH_MEMORY_H
328 select PLAT_VERSATILE
329 select PLAT_VERSATILE_CLCD
330 help
331 This enables support for ARM Ltd RealView boards.
332
333 config ARCH_VERSATILE
334 bool "ARM Ltd. Versatile family"
335 select ARCH_WANT_OPTIONAL_GPIOLIB
336 select ARM_AMBA
337 select ARM_TIMER_SP804
338 select ARM_VIC
339 select CLKDEV_LOOKUP
340 select GENERIC_CLOCKEVENTS
341 select HAVE_MACH_CLKDEV
342 select ICST
343 select PLAT_VERSATILE
344 select PLAT_VERSATILE_CLCD
345 select PLAT_VERSATILE_CLOCK
346 select VERSATILE_FPGA_IRQ
347 help
348 This enables support for ARM Ltd Versatile board.
349
350 config ARCH_AT91
351 bool "Atmel AT91"
352 select ARCH_REQUIRE_GPIOLIB
353 select CLKDEV_LOOKUP
354 select HAVE_CLK
355 select IRQ_DOMAIN
356 select NEED_MACH_GPIO_H
357 select NEED_MACH_IO_H if PCCARD
358 select PINCTRL
359 select PINCTRL_AT91 if USE_OF
360 help
361 This enables support for systems based on Atmel
362 AT91RM9200 and AT91SAM9* processors.
363
364 config ARCH_BCM2835
365 bool "Broadcom BCM2835 family"
366 select ARCH_REQUIRE_GPIOLIB
367 select ARM_AMBA
368 select ARM_ERRATA_411920
369 select ARM_TIMER_SP804
370 select CLKDEV_LOOKUP
371 select CLKSRC_OF
372 select COMMON_CLK
373 select CPU_V6
374 select GENERIC_CLOCKEVENTS
375 select MULTI_IRQ_HANDLER
376 select PINCTRL
377 select PINCTRL_BCM2835
378 select SPARSE_IRQ
379 select USE_OF
380 help
381 This enables support for the Broadcom BCM2835 SoC. This SoC is
382 use in the Raspberry Pi, and Roku 2 devices.
383
384 config ARCH_CNS3XXX
385 bool "Cavium Networks CNS3XXX family"
386 select ARM_GIC
387 select CPU_V6K
388 select GENERIC_CLOCKEVENTS
389 select MIGHT_HAVE_CACHE_L2X0
390 select MIGHT_HAVE_PCI
391 select PCI_DOMAINS if PCI
392 help
393 Support for Cavium Networks CNS3XXX platform.
394
395 config ARCH_CLPS711X
396 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
397 select ARCH_REQUIRE_GPIOLIB
398 select AUTO_ZRELADDR
399 select CLKDEV_LOOKUP
400 select COMMON_CLK
401 select CPU_ARM720T
402 select GENERIC_CLOCKEVENTS
403 select MULTI_IRQ_HANDLER
404 select NEED_MACH_MEMORY_H
405 select SPARSE_IRQ
406 help
407 Support for Cirrus Logic 711x/721x/731x based boards.
408
409 config ARCH_GEMINI
410 bool "Cortina Systems Gemini"
411 select ARCH_REQUIRE_GPIOLIB
412 select ARCH_USES_GETTIMEOFFSET
413 select CPU_FA526
414 help
415 Support for the Cortina Systems Gemini family SoCs
416
417 config ARCH_SIRF
418 bool "CSR SiRF"
419 select ARCH_REQUIRE_GPIOLIB
420 select AUTO_ZRELADDR
421 select COMMON_CLK
422 select GENERIC_CLOCKEVENTS
423 select GENERIC_IRQ_CHIP
424 select MIGHT_HAVE_CACHE_L2X0
425 select NO_IOPORT
426 select PINCTRL
427 select PINCTRL_SIRF
428 select USE_OF
429 help
430 Support for CSR SiRFprimaII/Marco/Polo platforms
431
432 config ARCH_EBSA110
433 bool "EBSA-110"
434 select ARCH_USES_GETTIMEOFFSET
435 select CPU_SA110
436 select ISA
437 select NEED_MACH_IO_H
438 select NEED_MACH_MEMORY_H
439 select NO_IOPORT
440 help
441 This is an evaluation board for the StrongARM processor available
442 from Digital. It has limited hardware on-board, including an
443 Ethernet interface, two PCMCIA sockets, two serial ports and a
444 parallel port.
445
446 config ARCH_EP93XX
447 bool "EP93xx-based"
448 select ARCH_HAS_HOLES_MEMORYMODEL
449 select ARCH_REQUIRE_GPIOLIB
450 select ARCH_USES_GETTIMEOFFSET
451 select ARM_AMBA
452 select ARM_VIC
453 select CLKDEV_LOOKUP
454 select CPU_ARM920T
455 select NEED_MACH_MEMORY_H
456 help
457 This enables support for the Cirrus EP93xx series of CPUs.
458
459 config ARCH_FOOTBRIDGE
460 bool "FootBridge"
461 select CPU_SA110
462 select FOOTBRIDGE
463 select GENERIC_CLOCKEVENTS
464 select HAVE_IDE
465 select NEED_MACH_IO_H if !MMU
466 select NEED_MACH_MEMORY_H
467 help
468 Support for systems based on the DC21285 companion chip
469 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
470
471 config ARCH_MXS
472 bool "Freescale MXS-based"
473 select ARCH_REQUIRE_GPIOLIB
474 select CLKDEV_LOOKUP
475 select CLKSRC_MMIO
476 select COMMON_CLK
477 select GENERIC_CLOCKEVENTS
478 select HAVE_CLK_PREPARE
479 select MULTI_IRQ_HANDLER
480 select PINCTRL
481 select SPARSE_IRQ
482 select USE_OF
483 help
484 Support for Freescale MXS-based family of processors
485
486 config ARCH_NETX
487 bool "Hilscher NetX based"
488 select ARM_VIC
489 select CLKSRC_MMIO
490 select CPU_ARM926T
491 select GENERIC_CLOCKEVENTS
492 help
493 This enables support for systems based on the Hilscher NetX Soc
494
495 config ARCH_H720X
496 bool "Hynix HMS720x-based"
497 select ARCH_USES_GETTIMEOFFSET
498 select CPU_ARM720T
499 select ISA_DMA_API
500 help
501 This enables support for systems based on the Hynix HMS720x
502
503 config ARCH_IOP13XX
504 bool "IOP13xx-based"
505 depends on MMU
506 select ARCH_SUPPORTS_MSI
507 select CPU_XSC3
508 select NEED_MACH_MEMORY_H
509 select NEED_RET_TO_USER
510 select PCI
511 select PLAT_IOP
512 select VMSPLIT_1G
513 help
514 Support for Intel's IOP13XX (XScale) family of processors.
515
516 config ARCH_IOP32X
517 bool "IOP32x-based"
518 depends on MMU
519 select ARCH_REQUIRE_GPIOLIB
520 select CPU_XSCALE
521 select NEED_MACH_GPIO_H
522 select NEED_RET_TO_USER
523 select PCI
524 select PLAT_IOP
525 help
526 Support for Intel's 80219 and IOP32X (XScale) family of
527 processors.
528
529 config ARCH_IOP33X
530 bool "IOP33x-based"
531 depends on MMU
532 select ARCH_REQUIRE_GPIOLIB
533 select CPU_XSCALE
534 select NEED_MACH_GPIO_H
535 select NEED_RET_TO_USER
536 select PCI
537 select PLAT_IOP
538 help
539 Support for Intel's IOP33X (XScale) family of processors.
540
541 config ARCH_IXP4XX
542 bool "IXP4xx-based"
543 depends on MMU
544 select ARCH_HAS_DMA_SET_COHERENT_MASK
545 select ARCH_REQUIRE_GPIOLIB
546 select CLKSRC_MMIO
547 select CPU_XSCALE
548 select DMABOUNCE if PCI
549 select GENERIC_CLOCKEVENTS
550 select MIGHT_HAVE_PCI
551 select NEED_MACH_IO_H
552 select USB_EHCI_BIG_ENDIAN_MMIO
553 select USB_EHCI_BIG_ENDIAN_DESC
554 help
555 Support for Intel's IXP4XX (XScale) family of processors.
556
557 config ARCH_DOVE
558 bool "Marvell Dove"
559 select ARCH_REQUIRE_GPIOLIB
560 select CPU_V7
561 select GENERIC_CLOCKEVENTS
562 select MIGHT_HAVE_PCI
563 select PINCTRL
564 select PINCTRL_DOVE
565 select PLAT_ORION_LEGACY
566 select USB_ARCH_HAS_EHCI
567 help
568 Support for the Marvell Dove SoC 88AP510
569
570 config ARCH_KIRKWOOD
571 bool "Marvell Kirkwood"
572 select ARCH_REQUIRE_GPIOLIB
573 select CPU_FEROCEON
574 select GENERIC_CLOCKEVENTS
575 select PCI
576 select PCI_QUIRKS
577 select PINCTRL
578 select PINCTRL_KIRKWOOD
579 select PLAT_ORION_LEGACY
580 help
581 Support for the following Marvell Kirkwood series SoCs:
582 88F6180, 88F6192 and 88F6281.
583
584 config ARCH_MV78XX0
585 bool "Marvell MV78xx0"
586 select ARCH_REQUIRE_GPIOLIB
587 select CPU_FEROCEON
588 select GENERIC_CLOCKEVENTS
589 select PCI
590 select PLAT_ORION_LEGACY
591 help
592 Support for the following Marvell MV78xx0 series SoCs:
593 MV781x0, MV782x0.
594
595 config ARCH_ORION5X
596 bool "Marvell Orion"
597 depends on MMU
598 select ARCH_REQUIRE_GPIOLIB
599 select CPU_FEROCEON
600 select GENERIC_CLOCKEVENTS
601 select PCI
602 select PLAT_ORION_LEGACY
603 help
604 Support for the following Marvell Orion 5x series SoCs:
605 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
606 Orion-2 (5281), Orion-1-90 (6183).
607
608 config ARCH_MMP
609 bool "Marvell PXA168/910/MMP2"
610 depends on MMU
611 select ARCH_REQUIRE_GPIOLIB
612 select CLKDEV_LOOKUP
613 select GENERIC_ALLOCATOR
614 select GENERIC_CLOCKEVENTS
615 select GPIO_PXA
616 select IRQ_DOMAIN
617 select NEED_MACH_GPIO_H
618 select PINCTRL
619 select PLAT_PXA
620 select SPARSE_IRQ
621 help
622 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
623
624 config ARCH_KS8695
625 bool "Micrel/Kendin KS8695"
626 select ARCH_REQUIRE_GPIOLIB
627 select CLKSRC_MMIO
628 select CPU_ARM922T
629 select GENERIC_CLOCKEVENTS
630 select NEED_MACH_MEMORY_H
631 help
632 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
633 System-on-Chip devices.
634
635 config ARCH_W90X900
636 bool "Nuvoton W90X900 CPU"
637 select ARCH_REQUIRE_GPIOLIB
638 select CLKDEV_LOOKUP
639 select CLKSRC_MMIO
640 select CPU_ARM926T
641 select GENERIC_CLOCKEVENTS
642 help
643 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
644 At present, the w90x900 has been renamed nuc900, regarding
645 the ARM series product line, you can login the following
646 link address to know more.
647
648 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
649 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
650
651 config ARCH_LPC32XX
652 bool "NXP LPC32XX"
653 select ARCH_REQUIRE_GPIOLIB
654 select ARM_AMBA
655 select CLKDEV_LOOKUP
656 select CLKSRC_MMIO
657 select CPU_ARM926T
658 select GENERIC_CLOCKEVENTS
659 select HAVE_IDE
660 select HAVE_PWM
661 select USB_ARCH_HAS_OHCI
662 select USE_OF
663 help
664 Support for the NXP LPC32XX family of processors
665
666 config ARCH_TEGRA
667 bool "NVIDIA Tegra"
668 select ARCH_HAS_CPUFREQ
669 select ARCH_REQUIRE_GPIOLIB
670 select CLKDEV_LOOKUP
671 select CLKSRC_MMIO
672 select CLKSRC_OF
673 select COMMON_CLK
674 select GENERIC_CLOCKEVENTS
675 select HAVE_CLK
676 select HAVE_SMP
677 select MIGHT_HAVE_CACHE_L2X0
678 select SPARSE_IRQ
679 select USE_OF
680 help
681 This enables support for NVIDIA Tegra based systems (Tegra APX,
682 Tegra 6xx and Tegra 2 series).
683
684 config ARCH_PXA
685 bool "PXA2xx/PXA3xx-based"
686 depends on MMU
687 select ARCH_HAS_CPUFREQ
688 select ARCH_MTD_XIP
689 select ARCH_REQUIRE_GPIOLIB
690 select ARM_CPU_SUSPEND if PM
691 select AUTO_ZRELADDR
692 select CLKDEV_LOOKUP
693 select CLKSRC_MMIO
694 select GENERIC_CLOCKEVENTS
695 select GPIO_PXA
696 select HAVE_IDE
697 select MULTI_IRQ_HANDLER
698 select NEED_MACH_GPIO_H
699 select PLAT_PXA
700 select SPARSE_IRQ
701 help
702 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
703
704 config ARCH_MSM
705 bool "Qualcomm MSM"
706 select ARCH_REQUIRE_GPIOLIB
707 select CLKDEV_LOOKUP
708 select GENERIC_CLOCKEVENTS
709 select HAVE_CLK
710 help
711 Support for Qualcomm MSM/QSD based systems. This runs on the
712 apps processor of the MSM/QSD and depends on a shared memory
713 interface to the modem processor which runs the baseband
714 stack and controls some vital subsystems
715 (clock and power control, etc).
716
717 config ARCH_SHMOBILE
718 bool "Renesas SH-Mobile / R-Mobile"
719 select CLKDEV_LOOKUP
720 select GENERIC_CLOCKEVENTS
721 select HAVE_CLK
722 select HAVE_MACH_CLKDEV
723 select HAVE_SMP
724 select MIGHT_HAVE_CACHE_L2X0
725 select MULTI_IRQ_HANDLER
726 select NEED_MACH_MEMORY_H
727 select NO_IOPORT
728 select PINCTRL
729 select PM_GENERIC_DOMAINS if PM
730 select SPARSE_IRQ
731 help
732 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
733
734 config ARCH_RPC
735 bool "RiscPC"
736 select ARCH_ACORN
737 select ARCH_MAY_HAVE_PC_FDC
738 select ARCH_SPARSEMEM_ENABLE
739 select ARCH_USES_GETTIMEOFFSET
740 select FIQ
741 select HAVE_IDE
742 select HAVE_PATA_PLATFORM
743 select ISA_DMA_API
744 select NEED_MACH_IO_H
745 select NEED_MACH_MEMORY_H
746 select NO_IOPORT
747 select VIRT_TO_BUS
748 help
749 On the Acorn Risc-PC, Linux can support the internal IDE disk and
750 CD-ROM interface, serial and parallel port, and the floppy drive.
751
752 config ARCH_SA1100
753 bool "SA1100-based"
754 select ARCH_HAS_CPUFREQ
755 select ARCH_MTD_XIP
756 select ARCH_REQUIRE_GPIOLIB
757 select ARCH_SPARSEMEM_ENABLE
758 select CLKDEV_LOOKUP
759 select CLKSRC_MMIO
760 select CPU_FREQ
761 select CPU_SA1100
762 select GENERIC_CLOCKEVENTS
763 select HAVE_IDE
764 select ISA
765 select NEED_MACH_GPIO_H
766 select NEED_MACH_MEMORY_H
767 select SPARSE_IRQ
768 help
769 Support for StrongARM 11x0 based boards.
770
771 config ARCH_S3C24XX
772 bool "Samsung S3C24XX SoCs"
773 select ARCH_HAS_CPUFREQ
774 select ARCH_USES_GETTIMEOFFSET
775 select CLKDEV_LOOKUP
776 select HAVE_CLK
777 select HAVE_S3C2410_I2C if I2C
778 select HAVE_S3C2410_WATCHDOG if WATCHDOG
779 select HAVE_S3C_RTC if RTC_CLASS
780 select NEED_MACH_GPIO_H
781 select NEED_MACH_IO_H
782 help
783 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
784 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
785 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
786 Samsung SMDK2410 development board (and derivatives).
787
788 config ARCH_S3C64XX
789 bool "Samsung S3C64XX"
790 select ARCH_HAS_CPUFREQ
791 select ARCH_REQUIRE_GPIOLIB
792 select ARCH_USES_GETTIMEOFFSET
793 select ARM_VIC
794 select CLKDEV_LOOKUP
795 select CPU_V6
796 select HAVE_CLK
797 select HAVE_S3C2410_I2C if I2C
798 select HAVE_S3C2410_WATCHDOG if WATCHDOG
799 select HAVE_TCM
800 select NEED_MACH_GPIO_H
801 select NO_IOPORT
802 select PLAT_SAMSUNG
803 select S3C_DEV_NAND
804 select S3C_GPIO_TRACK
805 select SAMSUNG_CLKSRC
806 select SAMSUNG_GPIOLIB_4BIT
807 select SAMSUNG_IRQ_VIC_TIMER
808 select USB_ARCH_HAS_OHCI
809 help
810 Samsung S3C64XX series based systems
811
812 config ARCH_S5P64X0
813 bool "Samsung S5P6440 S5P6450"
814 select CLKDEV_LOOKUP
815 select CLKSRC_MMIO
816 select CPU_V6
817 select GENERIC_CLOCKEVENTS
818 select HAVE_CLK
819 select HAVE_S3C2410_I2C if I2C
820 select HAVE_S3C2410_WATCHDOG if WATCHDOG
821 select HAVE_S3C_RTC if RTC_CLASS
822 select NEED_MACH_GPIO_H
823 help
824 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
825 SMDK6450.
826
827 config ARCH_S5PC100
828 bool "Samsung S5PC100"
829 select ARCH_USES_GETTIMEOFFSET
830 select CLKDEV_LOOKUP
831 select CPU_V7
832 select HAVE_CLK
833 select HAVE_S3C2410_I2C if I2C
834 select HAVE_S3C2410_WATCHDOG if WATCHDOG
835 select HAVE_S3C_RTC if RTC_CLASS
836 select NEED_MACH_GPIO_H
837 help
838 Samsung S5PC100 series based systems
839
840 config ARCH_S5PV210
841 bool "Samsung S5PV210/S5PC110"
842 select ARCH_HAS_CPUFREQ
843 select ARCH_HAS_HOLES_MEMORYMODEL
844 select ARCH_SPARSEMEM_ENABLE
845 select CLKDEV_LOOKUP
846 select CLKSRC_MMIO
847 select CPU_V7
848 select GENERIC_CLOCKEVENTS
849 select HAVE_CLK
850 select HAVE_S3C2410_I2C if I2C
851 select HAVE_S3C2410_WATCHDOG if WATCHDOG
852 select HAVE_S3C_RTC if RTC_CLASS
853 select NEED_MACH_GPIO_H
854 select NEED_MACH_MEMORY_H
855 help
856 Samsung S5PV210/S5PC110 series based systems
857
858 config ARCH_EXYNOS
859 bool "Samsung EXYNOS"
860 select ARCH_HAS_CPUFREQ
861 select ARCH_HAS_HOLES_MEMORYMODEL
862 select ARCH_SPARSEMEM_ENABLE
863 select CLKDEV_LOOKUP
864 select CPU_V7
865 select GENERIC_CLOCKEVENTS
866 select HAVE_CLK
867 select HAVE_S3C2410_I2C if I2C
868 select HAVE_S3C2410_WATCHDOG if WATCHDOG
869 select HAVE_S3C_RTC if RTC_CLASS
870 select NEED_MACH_GPIO_H
871 select NEED_MACH_MEMORY_H
872 help
873 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
874
875 config ARCH_SHARK
876 bool "Shark"
877 select ARCH_USES_GETTIMEOFFSET
878 select CPU_SA110
879 select ISA
880 select ISA_DMA
881 select NEED_MACH_MEMORY_H
882 select PCI
883 select VIRT_TO_BUS
884 select ZONE_DMA
885 help
886 Support for the StrongARM based Digital DNARD machine, also known
887 as "Shark" (<http://www.shark-linux.de/shark.html>).
888
889 config ARCH_U300
890 bool "ST-Ericsson U300 Series"
891 depends on MMU
892 select ARCH_REQUIRE_GPIOLIB
893 select ARM_AMBA
894 select ARM_PATCH_PHYS_VIRT
895 select ARM_VIC
896 select CLKDEV_LOOKUP
897 select CLKSRC_MMIO
898 select COMMON_CLK
899 select CPU_ARM926T
900 select GENERIC_CLOCKEVENTS
901 select HAVE_TCM
902 select SPARSE_IRQ
903 help
904 Support for ST-Ericsson U300 series mobile platforms.
905
906 config ARCH_U8500
907 bool "ST-Ericsson U8500 Series"
908 depends on MMU
909 select ARCH_HAS_CPUFREQ
910 select ARCH_REQUIRE_GPIOLIB
911 select ARM_AMBA
912 select CLKDEV_LOOKUP
913 select CPU_V7
914 select GENERIC_CLOCKEVENTS
915 select HAVE_SMP
916 select MIGHT_HAVE_CACHE_L2X0
917 select SPARSE_IRQ
918 help
919 Support for ST-Ericsson's Ux500 architecture
920
921 config ARCH_NOMADIK
922 bool "STMicroelectronics Nomadik"
923 select ARCH_REQUIRE_GPIOLIB
924 select ARM_AMBA
925 select ARM_VIC
926 select CLKSRC_NOMADIK_MTU
927 select COMMON_CLK
928 select CPU_ARM926T
929 select GENERIC_CLOCKEVENTS
930 select MIGHT_HAVE_CACHE_L2X0
931 select USE_OF
932 select PINCTRL
933 select PINCTRL_STN8815
934 select SPARSE_IRQ
935 help
936 Support for the Nomadik platform by ST-Ericsson
937
938 config PLAT_SPEAR
939 bool "ST SPEAr"
940 select ARCH_HAS_CPUFREQ
941 select ARCH_REQUIRE_GPIOLIB
942 select ARM_AMBA
943 select CLKDEV_LOOKUP
944 select CLKSRC_MMIO
945 select COMMON_CLK
946 select GENERIC_CLOCKEVENTS
947 select HAVE_CLK
948 help
949 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
950
951 config ARCH_DAVINCI
952 bool "TI DaVinci"
953 select ARCH_HAS_HOLES_MEMORYMODEL
954 select ARCH_REQUIRE_GPIOLIB
955 select CLKDEV_LOOKUP
956 select GENERIC_ALLOCATOR
957 select GENERIC_CLOCKEVENTS
958 select GENERIC_IRQ_CHIP
959 select HAVE_IDE
960 select NEED_MACH_GPIO_H
961 select USE_OF
962 select ZONE_DMA
963 help
964 Support for TI's DaVinci platform.
965
966 config ARCH_OMAP1
967 bool "TI OMAP1"
968 depends on MMU
969 select ARCH_HAS_CPUFREQ
970 select ARCH_HAS_HOLES_MEMORYMODEL
971 select ARCH_OMAP
972 select ARCH_REQUIRE_GPIOLIB
973 select CLKDEV_LOOKUP
974 select CLKSRC_MMIO
975 select GENERIC_CLOCKEVENTS
976 select GENERIC_IRQ_CHIP
977 select HAVE_CLK
978 select HAVE_IDE
979 select IRQ_DOMAIN
980 select NEED_MACH_IO_H if PCCARD
981 select NEED_MACH_MEMORY_H
982 help
983 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
984
985 endchoice
986
987 menu "Multiple platform selection"
988 depends on ARCH_MULTIPLATFORM
989
990 comment "CPU Core family selection"
991
992 config ARCH_MULTI_V4
993 bool "ARMv4 based platforms (FA526, StrongARM)"
994 depends on !ARCH_MULTI_V6_V7
995 select ARCH_MULTI_V4_V5
996
997 config ARCH_MULTI_V4T
998 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
999 depends on !ARCH_MULTI_V6_V7
1000 select ARCH_MULTI_V4_V5
1001
1002 config ARCH_MULTI_V5
1003 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
1004 depends on !ARCH_MULTI_V6_V7
1005 select ARCH_MULTI_V4_V5
1006
1007 config ARCH_MULTI_V4_V5
1008 bool
1009
1010 config ARCH_MULTI_V6
1011 bool "ARMv6 based platforms (ARM11)"
1012 select ARCH_MULTI_V6_V7
1013 select CPU_V6
1014
1015 config ARCH_MULTI_V7
1016 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
1017 default y
1018 select ARCH_MULTI_V6_V7
1019 select ARCH_VEXPRESS
1020 select CPU_V7
1021
1022 config ARCH_MULTI_V6_V7
1023 bool
1024
1025 config ARCH_MULTI_CPU_AUTO
1026 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1027 select ARCH_MULTI_V5
1028
1029 endmenu
1030
1031 #
1032 # This is sorted alphabetically by mach-* pathname. However, plat-*
1033 # Kconfigs may be included either alphabetically (according to the
1034 # plat- suffix) or along side the corresponding mach-* source.
1035 #
1036 source "arch/arm/mach-mvebu/Kconfig"
1037
1038 source "arch/arm/mach-at91/Kconfig"
1039
1040 source "arch/arm/mach-bcm/Kconfig"
1041
1042 source "arch/arm/mach-clps711x/Kconfig"
1043
1044 source "arch/arm/mach-cns3xxx/Kconfig"
1045
1046 source "arch/arm/mach-davinci/Kconfig"
1047
1048 source "arch/arm/mach-dove/Kconfig"
1049
1050 source "arch/arm/mach-ep93xx/Kconfig"
1051
1052 source "arch/arm/mach-footbridge/Kconfig"
1053
1054 source "arch/arm/mach-gemini/Kconfig"
1055
1056 source "arch/arm/mach-h720x/Kconfig"
1057
1058 source "arch/arm/mach-highbank/Kconfig"
1059
1060 source "arch/arm/mach-integrator/Kconfig"
1061
1062 source "arch/arm/mach-iop32x/Kconfig"
1063
1064 source "arch/arm/mach-iop33x/Kconfig"
1065
1066 source "arch/arm/mach-iop13xx/Kconfig"
1067
1068 source "arch/arm/mach-ixp4xx/Kconfig"
1069
1070 source "arch/arm/mach-kirkwood/Kconfig"
1071
1072 source "arch/arm/mach-ks8695/Kconfig"
1073
1074 source "arch/arm/mach-msm/Kconfig"
1075
1076 source "arch/arm/mach-mv78xx0/Kconfig"
1077
1078 source "arch/arm/mach-imx/Kconfig"
1079
1080 source "arch/arm/mach-mxs/Kconfig"
1081
1082 source "arch/arm/mach-netx/Kconfig"
1083
1084 source "arch/arm/mach-nomadik/Kconfig"
1085
1086 source "arch/arm/plat-omap/Kconfig"
1087
1088 source "arch/arm/mach-omap1/Kconfig"
1089
1090 source "arch/arm/mach-omap2/Kconfig"
1091
1092 source "arch/arm/mach-orion5x/Kconfig"
1093
1094 source "arch/arm/mach-picoxcell/Kconfig"
1095
1096 source "arch/arm/mach-pxa/Kconfig"
1097 source "arch/arm/plat-pxa/Kconfig"
1098
1099 source "arch/arm/mach-mmp/Kconfig"
1100
1101 source "arch/arm/mach-realview/Kconfig"
1102
1103 source "arch/arm/mach-sa1100/Kconfig"
1104
1105 source "arch/arm/plat-samsung/Kconfig"
1106
1107 source "arch/arm/mach-socfpga/Kconfig"
1108
1109 source "arch/arm/plat-spear/Kconfig"
1110
1111 source "arch/arm/mach-s3c24xx/Kconfig"
1112
1113 if ARCH_S3C64XX
1114 source "arch/arm/mach-s3c64xx/Kconfig"
1115 endif
1116
1117 source "arch/arm/mach-s5p64x0/Kconfig"
1118
1119 source "arch/arm/mach-s5pc100/Kconfig"
1120
1121 source "arch/arm/mach-s5pv210/Kconfig"
1122
1123 source "arch/arm/mach-exynos/Kconfig"
1124
1125 source "arch/arm/mach-shmobile/Kconfig"
1126
1127 source "arch/arm/mach-sunxi/Kconfig"
1128
1129 source "arch/arm/mach-prima2/Kconfig"
1130
1131 source "arch/arm/mach-tegra/Kconfig"
1132
1133 source "arch/arm/mach-u300/Kconfig"
1134
1135 source "arch/arm/mach-ux500/Kconfig"
1136
1137 source "arch/arm/mach-versatile/Kconfig"
1138
1139 source "arch/arm/mach-vexpress/Kconfig"
1140 source "arch/arm/plat-versatile/Kconfig"
1141
1142 source "arch/arm/mach-virt/Kconfig"
1143
1144 source "arch/arm/mach-vt8500/Kconfig"
1145
1146 source "arch/arm/mach-w90x900/Kconfig"
1147
1148 source "arch/arm/mach-zynq/Kconfig"
1149
1150 # Definitions to make life easier
1151 config ARCH_ACORN
1152 bool
1153
1154 config PLAT_IOP
1155 bool
1156 select GENERIC_CLOCKEVENTS
1157
1158 config PLAT_ORION
1159 bool
1160 select CLKSRC_MMIO
1161 select COMMON_CLK
1162 select GENERIC_IRQ_CHIP
1163 select IRQ_DOMAIN
1164
1165 config PLAT_ORION_LEGACY
1166 bool
1167 select PLAT_ORION
1168
1169 config PLAT_PXA
1170 bool
1171
1172 config PLAT_VERSATILE
1173 bool
1174
1175 config ARM_TIMER_SP804
1176 bool
1177 select CLKSRC_MMIO
1178 select HAVE_SCHED_CLOCK
1179
1180 source arch/arm/mm/Kconfig
1181
1182 config ARM_NR_BANKS
1183 int
1184 default 16 if ARCH_EP93XX
1185 default 8
1186
1187 config IWMMXT
1188 bool "Enable iWMMXt support" if !CPU_PJ4
1189 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1190 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1191 help
1192 Enable support for iWMMXt context switching at run time if
1193 running on a CPU that supports it.
1194
1195 config XSCALE_PMU
1196 bool
1197 depends on CPU_XSCALE
1198 default y
1199
1200 config MULTI_IRQ_HANDLER
1201 bool
1202 help
1203 Allow each machine to specify it's own IRQ handler at run time.
1204
1205 if !MMU
1206 source "arch/arm/Kconfig-nommu"
1207 endif
1208
1209 config ARM_ERRATA_326103
1210 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1211 depends on CPU_V6
1212 help
1213 Executing a SWP instruction to read-only memory does not set bit 11
1214 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1215 treat the access as a read, preventing a COW from occurring and
1216 causing the faulting task to livelock.
1217
1218 config ARM_ERRATA_411920
1219 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1220 depends on CPU_V6 || CPU_V6K
1221 help
1222 Invalidation of the Instruction Cache operation can
1223 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1224 It does not affect the MPCore. This option enables the ARM Ltd.
1225 recommended workaround.
1226
1227 config ARM_ERRATA_430973
1228 bool "ARM errata: Stale prediction on replaced interworking branch"
1229 depends on CPU_V7
1230 help
1231 This option enables the workaround for the 430973 Cortex-A8
1232 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1233 interworking branch is replaced with another code sequence at the
1234 same virtual address, whether due to self-modifying code or virtual
1235 to physical address re-mapping, Cortex-A8 does not recover from the
1236 stale interworking branch prediction. This results in Cortex-A8
1237 executing the new code sequence in the incorrect ARM or Thumb state.
1238 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1239 and also flushes the branch target cache at every context switch.
1240 Note that setting specific bits in the ACTLR register may not be
1241 available in non-secure mode.
1242
1243 config ARM_ERRATA_458693
1244 bool "ARM errata: Processor deadlock when a false hazard is created"
1245 depends on CPU_V7
1246 depends on !ARCH_MULTIPLATFORM
1247 help
1248 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1249 erratum. For very specific sequences of memory operations, it is
1250 possible for a hazard condition intended for a cache line to instead
1251 be incorrectly associated with a different cache line. This false
1252 hazard might then cause a processor deadlock. The workaround enables
1253 the L1 caching of the NEON accesses and disables the PLD instruction
1254 in the ACTLR register. Note that setting specific bits in the ACTLR
1255 register may not be available in non-secure mode.
1256
1257 config ARM_ERRATA_460075
1258 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1259 depends on CPU_V7
1260 depends on !ARCH_MULTIPLATFORM
1261 help
1262 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1263 erratum. Any asynchronous access to the L2 cache may encounter a
1264 situation in which recent store transactions to the L2 cache are lost
1265 and overwritten with stale memory contents from external memory. The
1266 workaround disables the write-allocate mode for the L2 cache via the
1267 ACTLR register. Note that setting specific bits in the ACTLR register
1268 may not be available in non-secure mode.
1269
1270 config ARM_ERRATA_742230
1271 bool "ARM errata: DMB operation may be faulty"
1272 depends on CPU_V7 && SMP
1273 depends on !ARCH_MULTIPLATFORM
1274 help
1275 This option enables the workaround for the 742230 Cortex-A9
1276 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1277 between two write operations may not ensure the correct visibility
1278 ordering of the two writes. This workaround sets a specific bit in
1279 the diagnostic register of the Cortex-A9 which causes the DMB
1280 instruction to behave as a DSB, ensuring the correct behaviour of
1281 the two writes.
1282
1283 config ARM_ERRATA_742231
1284 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1285 depends on CPU_V7 && SMP
1286 depends on !ARCH_MULTIPLATFORM
1287 help
1288 This option enables the workaround for the 742231 Cortex-A9
1289 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1290 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1291 accessing some data located in the same cache line, may get corrupted
1292 data due to bad handling of the address hazard when the line gets
1293 replaced from one of the CPUs at the same time as another CPU is
1294 accessing it. This workaround sets specific bits in the diagnostic
1295 register of the Cortex-A9 which reduces the linefill issuing
1296 capabilities of the processor.
1297
1298 config PL310_ERRATA_588369
1299 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1300 depends on CACHE_L2X0
1301 help
1302 The PL310 L2 cache controller implements three types of Clean &
1303 Invalidate maintenance operations: by Physical Address
1304 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1305 They are architecturally defined to behave as the execution of a
1306 clean operation followed immediately by an invalidate operation,
1307 both performing to the same memory location. This functionality
1308 is not correctly implemented in PL310 as clean lines are not
1309 invalidated as a result of these operations.
1310
1311 config ARM_ERRATA_720789
1312 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1313 depends on CPU_V7
1314 help
1315 This option enables the workaround for the 720789 Cortex-A9 (prior to
1316 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1317 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1318 As a consequence of this erratum, some TLB entries which should be
1319 invalidated are not, resulting in an incoherency in the system page
1320 tables. The workaround changes the TLB flushing routines to invalidate
1321 entries regardless of the ASID.
1322
1323 config PL310_ERRATA_727915
1324 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1325 depends on CACHE_L2X0
1326 help
1327 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1328 operation (offset 0x7FC). This operation runs in background so that
1329 PL310 can handle normal accesses while it is in progress. Under very
1330 rare circumstances, due to this erratum, write data can be lost when
1331 PL310 treats a cacheable write transaction during a Clean &
1332 Invalidate by Way operation.
1333
1334 config ARM_ERRATA_743622
1335 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1336 depends on CPU_V7
1337 depends on !ARCH_MULTIPLATFORM
1338 help
1339 This option enables the workaround for the 743622 Cortex-A9
1340 (r2p*) erratum. Under very rare conditions, a faulty
1341 optimisation in the Cortex-A9 Store Buffer may lead to data
1342 corruption. This workaround sets a specific bit in the diagnostic
1343 register of the Cortex-A9 which disables the Store Buffer
1344 optimisation, preventing the defect from occurring. This has no
1345 visible impact on the overall performance or power consumption of the
1346 processor.
1347
1348 config ARM_ERRATA_751472
1349 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1350 depends on CPU_V7
1351 depends on !ARCH_MULTIPLATFORM
1352 help
1353 This option enables the workaround for the 751472 Cortex-A9 (prior
1354 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1355 completion of a following broadcasted operation if the second
1356 operation is received by a CPU before the ICIALLUIS has completed,
1357 potentially leading to corrupted entries in the cache or TLB.
1358
1359 config PL310_ERRATA_753970
1360 bool "PL310 errata: cache sync operation may be faulty"
1361 depends on CACHE_PL310
1362 help
1363 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1364
1365 Under some condition the effect of cache sync operation on
1366 the store buffer still remains when the operation completes.
1367 This means that the store buffer is always asked to drain and
1368 this prevents it from merging any further writes. The workaround
1369 is to replace the normal offset of cache sync operation (0x730)
1370 by another offset targeting an unmapped PL310 register 0x740.
1371 This has the same effect as the cache sync operation: store buffer
1372 drain and waiting for all buffers empty.
1373
1374 config ARM_ERRATA_754322
1375 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1376 depends on CPU_V7
1377 help
1378 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1379 r3p*) erratum. A speculative memory access may cause a page table walk
1380 which starts prior to an ASID switch but completes afterwards. This
1381 can populate the micro-TLB with a stale entry which may be hit with
1382 the new ASID. This workaround places two dsb instructions in the mm
1383 switching code so that no page table walks can cross the ASID switch.
1384
1385 config ARM_ERRATA_754327
1386 bool "ARM errata: no automatic Store Buffer drain"
1387 depends on CPU_V7 && SMP
1388 help
1389 This option enables the workaround for the 754327 Cortex-A9 (prior to
1390 r2p0) erratum. The Store Buffer does not have any automatic draining
1391 mechanism and therefore a livelock may occur if an external agent
1392 continuously polls a memory location waiting to observe an update.
1393 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1394 written polling loops from denying visibility of updates to memory.
1395
1396 config ARM_ERRATA_364296
1397 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1398 depends on CPU_V6 && !SMP
1399 help
1400 This options enables the workaround for the 364296 ARM1136
1401 r0p2 erratum (possible cache data corruption with
1402 hit-under-miss enabled). It sets the undocumented bit 31 in
1403 the auxiliary control register and the FI bit in the control
1404 register, thus disabling hit-under-miss without putting the
1405 processor into full low interrupt latency mode. ARM11MPCore
1406 is not affected.
1407
1408 config ARM_ERRATA_764369
1409 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1410 depends on CPU_V7 && SMP
1411 help
1412 This option enables the workaround for erratum 764369
1413 affecting Cortex-A9 MPCore with two or more processors (all
1414 current revisions). Under certain timing circumstances, a data
1415 cache line maintenance operation by MVA targeting an Inner
1416 Shareable memory region may fail to proceed up to either the
1417 Point of Coherency or to the Point of Unification of the
1418 system. This workaround adds a DSB instruction before the
1419 relevant cache maintenance functions and sets a specific bit
1420 in the diagnostic control register of the SCU.
1421
1422 config PL310_ERRATA_769419
1423 bool "PL310 errata: no automatic Store Buffer drain"
1424 depends on CACHE_L2X0
1425 help
1426 On revisions of the PL310 prior to r3p2, the Store Buffer does
1427 not automatically drain. This can cause normal, non-cacheable
1428 writes to be retained when the memory system is idle, leading
1429 to suboptimal I/O performance for drivers using coherent DMA.
1430 This option adds a write barrier to the cpu_idle loop so that,
1431 on systems with an outer cache, the store buffer is drained
1432 explicitly.
1433
1434 config ARM_ERRATA_775420
1435 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1436 depends on CPU_V7
1437 help
1438 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1439 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1440 operation aborts with MMU exception, it might cause the processor
1441 to deadlock. This workaround puts DSB before executing ISB if
1442 an abort may occur on cache maintenance.
1443
1444 config ARM_ERRATA_798181
1445 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1446 depends on CPU_V7 && SMP
1447 help
1448 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1449 adequately shooting down all use of the old entries. This
1450 option enables the Linux kernel workaround for this erratum
1451 which sends an IPI to the CPUs that are running the same ASID
1452 as the one being invalidated.
1453
1454 endmenu
1455
1456 source "arch/arm/common/Kconfig"
1457
1458 menu "Bus support"
1459
1460 config ARM_AMBA
1461 bool
1462
1463 config ISA
1464 bool
1465 help
1466 Find out whether you have ISA slots on your motherboard. ISA is the
1467 name of a bus system, i.e. the way the CPU talks to the other stuff
1468 inside your box. Other bus systems are PCI, EISA, MicroChannel
1469 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1470 newer boards don't support it. If you have ISA, say Y, otherwise N.
1471
1472 # Select ISA DMA controller support
1473 config ISA_DMA
1474 bool
1475 select ISA_DMA_API
1476
1477 # Select ISA DMA interface
1478 config ISA_DMA_API
1479 bool
1480
1481 config PCI
1482 bool "PCI support" if MIGHT_HAVE_PCI
1483 help
1484 Find out whether you have a PCI motherboard. PCI is the name of a
1485 bus system, i.e. the way the CPU talks to the other stuff inside
1486 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1487 VESA. If you have PCI, say Y, otherwise N.
1488
1489 config PCI_DOMAINS
1490 bool
1491 depends on PCI
1492
1493 config PCI_NANOENGINE
1494 bool "BSE nanoEngine PCI support"
1495 depends on SA1100_NANOENGINE
1496 help
1497 Enable PCI on the BSE nanoEngine board.
1498
1499 config PCI_SYSCALL
1500 def_bool PCI
1501
1502 # Select the host bridge type
1503 config PCI_HOST_VIA82C505
1504 bool
1505 depends on PCI && ARCH_SHARK
1506 default y
1507
1508 config PCI_HOST_ITE8152
1509 bool
1510 depends on PCI && MACH_ARMCORE
1511 default y
1512 select DMABOUNCE
1513
1514 source "drivers/pci/Kconfig"
1515
1516 source "drivers/pcmcia/Kconfig"
1517
1518 endmenu
1519
1520 menu "Kernel Features"
1521
1522 config HAVE_SMP
1523 bool
1524 help
1525 This option should be selected by machines which have an SMP-
1526 capable CPU.
1527
1528 The only effect of this option is to make the SMP-related
1529 options available to the user for configuration.
1530
1531 config SMP
1532 bool "Symmetric Multi-Processing"
1533 depends on CPU_V6K || CPU_V7
1534 depends on GENERIC_CLOCKEVENTS
1535 depends on HAVE_SMP
1536 depends on MMU
1537 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1538 select USE_GENERIC_SMP_HELPERS
1539 help
1540 This enables support for systems with more than one CPU. If you have
1541 a system with only one CPU, like most personal computers, say N. If
1542 you have a system with more than one CPU, say Y.
1543
1544 If you say N here, the kernel will run on single and multiprocessor
1545 machines, but will use only one CPU of a multiprocessor machine. If
1546 you say Y here, the kernel will run on many, but not all, single
1547 processor machines. On a single processor machine, the kernel will
1548 run faster if you say N here.
1549
1550 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1551 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1552 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1553
1554 If you don't know what to do here, say N.
1555
1556 config SMP_ON_UP
1557 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1558 depends on SMP && !XIP_KERNEL
1559 default y
1560 help
1561 SMP kernels contain instructions which fail on non-SMP processors.
1562 Enabling this option allows the kernel to modify itself to make
1563 these instructions safe. Disabling it allows about 1K of space
1564 savings.
1565
1566 If you don't know what to do here, say Y.
1567
1568 config ARM_CPU_TOPOLOGY
1569 bool "Support cpu topology definition"
1570 depends on SMP && CPU_V7
1571 default y
1572 help
1573 Support ARM cpu topology definition. The MPIDR register defines
1574 affinity between processors which is then used to describe the cpu
1575 topology of an ARM System.
1576
1577 config SCHED_MC
1578 bool "Multi-core scheduler support"
1579 depends on ARM_CPU_TOPOLOGY
1580 help
1581 Multi-core scheduler support improves the CPU scheduler's decision
1582 making when dealing with multi-core CPU chips at a cost of slightly
1583 increased overhead in some places. If unsure say N here.
1584
1585 config SCHED_SMT
1586 bool "SMT scheduler support"
1587 depends on ARM_CPU_TOPOLOGY
1588 help
1589 Improves the CPU scheduler's decision making when dealing with
1590 MultiThreading at a cost of slightly increased overhead in some
1591 places. If unsure say N here.
1592
1593 config HAVE_ARM_SCU
1594 bool
1595 help
1596 This option enables support for the ARM system coherency unit
1597
1598 config HAVE_ARM_ARCH_TIMER
1599 bool "Architected timer support"
1600 depends on CPU_V7
1601 select ARM_ARCH_TIMER
1602 help
1603 This option enables support for the ARM architected timer
1604
1605 config HAVE_ARM_TWD
1606 bool
1607 depends on SMP
1608 help
1609 This options enables support for the ARM timer and watchdog unit
1610
1611 choice
1612 prompt "Memory split"
1613 default VMSPLIT_3G
1614 help
1615 Select the desired split between kernel and user memory.
1616
1617 If you are not absolutely sure what you are doing, leave this
1618 option alone!
1619
1620 config VMSPLIT_3G
1621 bool "3G/1G user/kernel split"
1622 config VMSPLIT_2G
1623 bool "2G/2G user/kernel split"
1624 config VMSPLIT_1G
1625 bool "1G/3G user/kernel split"
1626 endchoice
1627
1628 config PAGE_OFFSET
1629 hex
1630 default 0x40000000 if VMSPLIT_1G
1631 default 0x80000000 if VMSPLIT_2G
1632 default 0xC0000000
1633
1634 config NR_CPUS
1635 int "Maximum number of CPUs (2-32)"
1636 range 2 32
1637 depends on SMP
1638 default "4"
1639
1640 config HOTPLUG_CPU
1641 bool "Support for hot-pluggable CPUs"
1642 depends on SMP && HOTPLUG
1643 help
1644 Say Y here to experiment with turning CPUs off and on. CPUs
1645 can be controlled through /sys/devices/system/cpu.
1646
1647 config ARM_PSCI
1648 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1649 depends on CPU_V7
1650 help
1651 Say Y here if you want Linux to communicate with system firmware
1652 implementing the PSCI specification for CPU-centric power
1653 management operations described in ARM document number ARM DEN
1654 0022A ("Power State Coordination Interface System Software on
1655 ARM processors").
1656
1657 config LOCAL_TIMERS
1658 bool "Use local timer interrupts"
1659 depends on SMP
1660 default y
1661 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1662 help
1663 Enable support for local timers on SMP platforms, rather then the
1664 legacy IPI broadcast method. Local timers allows the system
1665 accounting to be spread across the timer interval, preventing a
1666 "thundering herd" at every timer tick.
1667
1668 # The GPIO number here must be sorted by descending number. In case of
1669 # a multiplatform kernel, we just want the highest value required by the
1670 # selected platforms.
1671 config ARCH_NR_GPIO
1672 int
1673 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1674 default 512 if SOC_OMAP5
1675 default 355 if ARCH_U8500
1676 default 288 if ARCH_VT8500 || ARCH_SUNXI
1677 default 264 if MACH_H4700
1678 default 0
1679 help
1680 Maximum number of GPIOs in the system.
1681
1682 If unsure, leave the default value.
1683
1684 source kernel/Kconfig.preempt
1685
1686 config HZ
1687 int
1688 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1689 ARCH_S5PV210 || ARCH_EXYNOS4
1690 default AT91_TIMER_HZ if ARCH_AT91
1691 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1692 default 100
1693
1694 config SCHED_HRTICK
1695 def_bool HIGH_RES_TIMERS
1696
1697 config THUMB2_KERNEL
1698 bool "Compile the kernel in Thumb-2 mode"
1699 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
1700 select AEABI
1701 select ARM_ASM_UNIFIED
1702 select ARM_UNWIND
1703 help
1704 By enabling this option, the kernel will be compiled in
1705 Thumb-2 mode. A compiler/assembler that understand the unified
1706 ARM-Thumb syntax is needed.
1707
1708 If unsure, say N.
1709
1710 config THUMB2_AVOID_R_ARM_THM_JUMP11
1711 bool "Work around buggy Thumb-2 short branch relocations in gas"
1712 depends on THUMB2_KERNEL && MODULES
1713 default y
1714 help
1715 Various binutils versions can resolve Thumb-2 branches to
1716 locally-defined, preemptible global symbols as short-range "b.n"
1717 branch instructions.
1718
1719 This is a problem, because there's no guarantee the final
1720 destination of the symbol, or any candidate locations for a
1721 trampoline, are within range of the branch. For this reason, the
1722 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1723 relocation in modules at all, and it makes little sense to add
1724 support.
1725
1726 The symptom is that the kernel fails with an "unsupported
1727 relocation" error when loading some modules.
1728
1729 Until fixed tools are available, passing
1730 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1731 code which hits this problem, at the cost of a bit of extra runtime
1732 stack usage in some cases.
1733
1734 The problem is described in more detail at:
1735 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1736
1737 Only Thumb-2 kernels are affected.
1738
1739 Unless you are sure your tools don't have this problem, say Y.
1740
1741 config ARM_ASM_UNIFIED
1742 bool
1743
1744 config AEABI
1745 bool "Use the ARM EABI to compile the kernel"
1746 help
1747 This option allows for the kernel to be compiled using the latest
1748 ARM ABI (aka EABI). This is only useful if you are using a user
1749 space environment that is also compiled with EABI.
1750
1751 Since there are major incompatibilities between the legacy ABI and
1752 EABI, especially with regard to structure member alignment, this
1753 option also changes the kernel syscall calling convention to
1754 disambiguate both ABIs and allow for backward compatibility support
1755 (selected with CONFIG_OABI_COMPAT).
1756
1757 To use this you need GCC version 4.0.0 or later.
1758
1759 config OABI_COMPAT
1760 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1761 depends on AEABI && !THUMB2_KERNEL
1762 default y
1763 help
1764 This option preserves the old syscall interface along with the
1765 new (ARM EABI) one. It also provides a compatibility layer to
1766 intercept syscalls that have structure arguments which layout
1767 in memory differs between the legacy ABI and the new ARM EABI
1768 (only for non "thumb" binaries). This option adds a tiny
1769 overhead to all syscalls and produces a slightly larger kernel.
1770 If you know you'll be using only pure EABI user space then you
1771 can say N here. If this option is not selected and you attempt
1772 to execute a legacy ABI binary then the result will be
1773 UNPREDICTABLE (in fact it can be predicted that it won't work
1774 at all). If in doubt say Y.
1775
1776 config ARCH_HAS_HOLES_MEMORYMODEL
1777 bool
1778
1779 config ARCH_SPARSEMEM_ENABLE
1780 bool
1781
1782 config ARCH_SPARSEMEM_DEFAULT
1783 def_bool ARCH_SPARSEMEM_ENABLE
1784
1785 config ARCH_SELECT_MEMORY_MODEL
1786 def_bool ARCH_SPARSEMEM_ENABLE
1787
1788 config HAVE_ARCH_PFN_VALID
1789 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1790
1791 config HIGHMEM
1792 bool "High Memory Support"
1793 depends on MMU
1794 help
1795 The address space of ARM processors is only 4 Gigabytes large
1796 and it has to accommodate user address space, kernel address
1797 space as well as some memory mapped IO. That means that, if you
1798 have a large amount of physical memory and/or IO, not all of the
1799 memory can be "permanently mapped" by the kernel. The physical
1800 memory that is not permanently mapped is called "high memory".
1801
1802 Depending on the selected kernel/user memory split, minimum
1803 vmalloc space and actual amount of RAM, you may not need this
1804 option which should result in a slightly faster kernel.
1805
1806 If unsure, say n.
1807
1808 config HIGHPTE
1809 bool "Allocate 2nd-level pagetables from highmem"
1810 depends on HIGHMEM
1811
1812 config HW_PERF_EVENTS
1813 bool "Enable hardware performance counter support for perf events"
1814 depends on PERF_EVENTS
1815 default y
1816 help
1817 Enable hardware performance counter support for perf events. If
1818 disabled, perf events will use software events only.
1819
1820 source "mm/Kconfig"
1821
1822 config FORCE_MAX_ZONEORDER
1823 int "Maximum zone order" if ARCH_SHMOBILE
1824 range 11 64 if ARCH_SHMOBILE
1825 default "12" if SOC_AM33XX
1826 default "9" if SA1111
1827 default "11"
1828 help
1829 The kernel memory allocator divides physically contiguous memory
1830 blocks into "zones", where each zone is a power of two number of
1831 pages. This option selects the largest power of two that the kernel
1832 keeps in the memory allocator. If you need to allocate very large
1833 blocks of physically contiguous memory, then you may need to
1834 increase this value.
1835
1836 This config option is actually maximum order plus one. For example,
1837 a value of 11 means that the largest free memory block is 2^10 pages.
1838
1839 config ALIGNMENT_TRAP
1840 bool
1841 depends on CPU_CP15_MMU
1842 default y if !ARCH_EBSA110
1843 select HAVE_PROC_CPU if PROC_FS
1844 help
1845 ARM processors cannot fetch/store information which is not
1846 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1847 address divisible by 4. On 32-bit ARM processors, these non-aligned
1848 fetch/store instructions will be emulated in software if you say
1849 here, which has a severe performance impact. This is necessary for
1850 correct operation of some network protocols. With an IP-only
1851 configuration it is safe to say N, otherwise say Y.
1852
1853 config UACCESS_WITH_MEMCPY
1854 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1855 depends on MMU
1856 default y if CPU_FEROCEON
1857 help
1858 Implement faster copy_to_user and clear_user methods for CPU
1859 cores where a 8-word STM instruction give significantly higher
1860 memory write throughput than a sequence of individual 32bit stores.
1861
1862 A possible side effect is a slight increase in scheduling latency
1863 between threads sharing the same address space if they invoke
1864 such copy operations with large buffers.
1865
1866 However, if the CPU data cache is using a write-allocate mode,
1867 this option is unlikely to provide any performance gain.
1868
1869 config SECCOMP
1870 bool
1871 prompt "Enable seccomp to safely compute untrusted bytecode"
1872 ---help---
1873 This kernel feature is useful for number crunching applications
1874 that may need to compute untrusted bytecode during their
1875 execution. By using pipes or other transports made available to
1876 the process as file descriptors supporting the read/write
1877 syscalls, it's possible to isolate those applications in
1878 their own address space using seccomp. Once seccomp is
1879 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1880 and the task is only allowed to execute a few safe syscalls
1881 defined by each seccomp mode.
1882
1883 config CC_STACKPROTECTOR
1884 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1885 help
1886 This option turns on the -fstack-protector GCC feature. This
1887 feature puts, at the beginning of functions, a canary value on
1888 the stack just before the return address, and validates
1889 the value just before actually returning. Stack based buffer
1890 overflows (that need to overwrite this return address) now also
1891 overwrite the canary, which gets detected and the attack is then
1892 neutralized via a kernel panic.
1893 This feature requires gcc version 4.2 or above.
1894
1895 config XEN_DOM0
1896 def_bool y
1897 depends on XEN
1898
1899 config XEN
1900 bool "Xen guest support on ARM (EXPERIMENTAL)"
1901 depends on ARM && AEABI && OF
1902 depends on CPU_V7 && !CPU_V6
1903 depends on !GENERIC_ATOMIC64
1904 help
1905 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1906
1907 endmenu
1908
1909 menu "Boot options"
1910
1911 config USE_OF
1912 bool "Flattened Device Tree support"
1913 select IRQ_DOMAIN
1914 select OF
1915 select OF_EARLY_FLATTREE
1916 help
1917 Include support for flattened device tree machine descriptions.
1918
1919 config ATAGS
1920 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1921 default y
1922 help
1923 This is the traditional way of passing data to the kernel at boot
1924 time. If you are solely relying on the flattened device tree (or
1925 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1926 to remove ATAGS support from your kernel binary. If unsure,
1927 leave this to y.
1928
1929 config DEPRECATED_PARAM_STRUCT
1930 bool "Provide old way to pass kernel parameters"
1931 depends on ATAGS
1932 help
1933 This was deprecated in 2001 and announced to live on for 5 years.
1934 Some old boot loaders still use this way.
1935
1936 # Compressed boot loader in ROM. Yes, we really want to ask about
1937 # TEXT and BSS so we preserve their values in the config files.
1938 config ZBOOT_ROM_TEXT
1939 hex "Compressed ROM boot loader base address"
1940 default "0"
1941 help
1942 The physical address at which the ROM-able zImage is to be
1943 placed in the target. Platforms which normally make use of
1944 ROM-able zImage formats normally set this to a suitable
1945 value in their defconfig file.
1946
1947 If ZBOOT_ROM is not enabled, this has no effect.
1948
1949 config ZBOOT_ROM_BSS
1950 hex "Compressed ROM boot loader BSS address"
1951 default "0"
1952 help
1953 The base address of an area of read/write memory in the target
1954 for the ROM-able zImage which must be available while the
1955 decompressor is running. It must be large enough to hold the
1956 entire decompressed kernel plus an additional 128 KiB.
1957 Platforms which normally make use of ROM-able zImage formats
1958 normally set this to a suitable value in their defconfig file.
1959
1960 If ZBOOT_ROM is not enabled, this has no effect.
1961
1962 config ZBOOT_ROM
1963 bool "Compressed boot loader in ROM/flash"
1964 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1965 help
1966 Say Y here if you intend to execute your compressed kernel image
1967 (zImage) directly from ROM or flash. If unsure, say N.
1968
1969 choice
1970 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1971 depends on ZBOOT_ROM && ARCH_SH7372
1972 default ZBOOT_ROM_NONE
1973 help
1974 Include experimental SD/MMC loading code in the ROM-able zImage.
1975 With this enabled it is possible to write the ROM-able zImage
1976 kernel image to an MMC or SD card and boot the kernel straight
1977 from the reset vector. At reset the processor Mask ROM will load
1978 the first part of the ROM-able zImage which in turn loads the
1979 rest the kernel image to RAM.
1980
1981 config ZBOOT_ROM_NONE
1982 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1983 help
1984 Do not load image from SD or MMC
1985
1986 config ZBOOT_ROM_MMCIF
1987 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1988 help
1989 Load image from MMCIF hardware block.
1990
1991 config ZBOOT_ROM_SH_MOBILE_SDHI
1992 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1993 help
1994 Load image from SDHI hardware block
1995
1996 endchoice
1997
1998 config ARM_APPENDED_DTB
1999 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
2000 depends on OF && !ZBOOT_ROM
2001 help
2002 With this option, the boot code will look for a device tree binary
2003 (DTB) appended to zImage
2004 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2005
2006 This is meant as a backward compatibility convenience for those
2007 systems with a bootloader that can't be upgraded to accommodate
2008 the documented boot protocol using a device tree.
2009
2010 Beware that there is very little in terms of protection against
2011 this option being confused by leftover garbage in memory that might
2012 look like a DTB header after a reboot if no actual DTB is appended
2013 to zImage. Do not leave this option active in a production kernel
2014 if you don't intend to always append a DTB. Proper passing of the
2015 location into r2 of a bootloader provided DTB is always preferable
2016 to this option.
2017
2018 config ARM_ATAG_DTB_COMPAT
2019 bool "Supplement the appended DTB with traditional ATAG information"
2020 depends on ARM_APPENDED_DTB
2021 help
2022 Some old bootloaders can't be updated to a DTB capable one, yet
2023 they provide ATAGs with memory configuration, the ramdisk address,
2024 the kernel cmdline string, etc. Such information is dynamically
2025 provided by the bootloader and can't always be stored in a static
2026 DTB. To allow a device tree enabled kernel to be used with such
2027 bootloaders, this option allows zImage to extract the information
2028 from the ATAG list and store it at run time into the appended DTB.
2029
2030 choice
2031 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2032 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2033
2034 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2035 bool "Use bootloader kernel arguments if available"
2036 help
2037 Uses the command-line options passed by the boot loader instead of
2038 the device tree bootargs property. If the boot loader doesn't provide
2039 any, the device tree bootargs property will be used.
2040
2041 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2042 bool "Extend with bootloader kernel arguments"
2043 help
2044 The command-line arguments provided by the boot loader will be
2045 appended to the the device tree bootargs property.
2046
2047 endchoice
2048
2049 config CMDLINE
2050 string "Default kernel command string"
2051 default ""
2052 help
2053 On some architectures (EBSA110 and CATS), there is currently no way
2054 for the boot loader to pass arguments to the kernel. For these
2055 architectures, you should supply some command-line options at build
2056 time by entering them here. As a minimum, you should specify the
2057 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2058
2059 choice
2060 prompt "Kernel command line type" if CMDLINE != ""
2061 default CMDLINE_FROM_BOOTLOADER
2062 depends on ATAGS
2063
2064 config CMDLINE_FROM_BOOTLOADER
2065 bool "Use bootloader kernel arguments if available"
2066 help
2067 Uses the command-line options passed by the boot loader. If
2068 the boot loader doesn't provide any, the default kernel command
2069 string provided in CMDLINE will be used.
2070
2071 config CMDLINE_EXTEND
2072 bool "Extend bootloader kernel arguments"
2073 help
2074 The command-line arguments provided by the boot loader will be
2075 appended to the default kernel command string.
2076
2077 config CMDLINE_FORCE
2078 bool "Always use the default kernel command string"
2079 help
2080 Always use the default kernel command string, even if the boot
2081 loader passes other arguments to the kernel.
2082 This is useful if you cannot or don't want to change the
2083 command-line options your boot loader passes to the kernel.
2084 endchoice
2085
2086 config XIP_KERNEL
2087 bool "Kernel Execute-In-Place from ROM"
2088 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2089 help
2090 Execute-In-Place allows the kernel to run from non-volatile storage
2091 directly addressable by the CPU, such as NOR flash. This saves RAM
2092 space since the text section of the kernel is not loaded from flash
2093 to RAM. Read-write sections, such as the data section and stack,
2094 are still copied to RAM. The XIP kernel is not compressed since
2095 it has to run directly from flash, so it will take more space to
2096 store it. The flash address used to link the kernel object files,
2097 and for storing it, is configuration dependent. Therefore, if you
2098 say Y here, you must know the proper physical address where to
2099 store the kernel image depending on your own flash memory usage.
2100
2101 Also note that the make target becomes "make xipImage" rather than
2102 "make zImage" or "make Image". The final kernel binary to put in
2103 ROM memory will be arch/arm/boot/xipImage.
2104
2105 If unsure, say N.
2106
2107 config XIP_PHYS_ADDR
2108 hex "XIP Kernel Physical Location"
2109 depends on XIP_KERNEL
2110 default "0x00080000"
2111 help
2112 This is the physical address in your flash memory the kernel will
2113 be linked for and stored to. This address is dependent on your
2114 own flash usage.
2115
2116 config KEXEC
2117 bool "Kexec system call (EXPERIMENTAL)"
2118 depends on (!SMP || HOTPLUG_CPU)
2119 help
2120 kexec is a system call that implements the ability to shutdown your
2121 current kernel, and to start another kernel. It is like a reboot
2122 but it is independent of the system firmware. And like a reboot
2123 you can start any kernel with it, not just Linux.
2124
2125 It is an ongoing process to be certain the hardware in a machine
2126 is properly shutdown, so do not be surprised if this code does not
2127 initially work for you. It may help to enable device hotplugging
2128 support.
2129
2130 config ATAGS_PROC
2131 bool "Export atags in procfs"
2132 depends on ATAGS && KEXEC
2133 default y
2134 help
2135 Should the atags used to boot the kernel be exported in an "atags"
2136 file in procfs. Useful with kexec.
2137
2138 config CRASH_DUMP
2139 bool "Build kdump crash kernel (EXPERIMENTAL)"
2140 help
2141 Generate crash dump after being started by kexec. This should
2142 be normally only set in special crash dump kernels which are
2143 loaded in the main kernel with kexec-tools into a specially
2144 reserved region and then later executed after a crash by
2145 kdump/kexec. The crash dump kernel must be compiled to a
2146 memory address not used by the main kernel
2147
2148 For more details see Documentation/kdump/kdump.txt
2149
2150 config AUTO_ZRELADDR
2151 bool "Auto calculation of the decompressed kernel image address"
2152 depends on !ZBOOT_ROM && !ARCH_U300
2153 help
2154 ZRELADDR is the physical address where the decompressed kernel
2155 image will be placed. If AUTO_ZRELADDR is selected, the address
2156 will be determined at run-time by masking the current IP with
2157 0xf8000000. This assumes the zImage being placed in the first 128MB
2158 from start of memory.
2159
2160 endmenu
2161
2162 menu "CPU Power Management"
2163
2164 if ARCH_HAS_CPUFREQ
2165
2166 source "drivers/cpufreq/Kconfig"
2167
2168 config CPU_FREQ_IMX
2169 tristate "CPUfreq driver for i.MX CPUs"
2170 depends on ARCH_MXC && CPU_FREQ
2171 select CPU_FREQ_TABLE
2172 help
2173 This enables the CPUfreq driver for i.MX CPUs.
2174
2175 config CPU_FREQ_SA1100
2176 bool
2177
2178 config CPU_FREQ_SA1110
2179 bool
2180
2181 config CPU_FREQ_INTEGRATOR
2182 tristate "CPUfreq driver for ARM Integrator CPUs"
2183 depends on ARCH_INTEGRATOR && CPU_FREQ
2184 default y
2185 help
2186 This enables the CPUfreq driver for ARM Integrator CPUs.
2187
2188 For details, take a look at <file:Documentation/cpu-freq>.
2189
2190 If in doubt, say Y.
2191
2192 config CPU_FREQ_PXA
2193 bool
2194 depends on CPU_FREQ && ARCH_PXA && PXA25x
2195 default y
2196 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2197 select CPU_FREQ_TABLE
2198
2199 config CPU_FREQ_S3C
2200 bool
2201 help
2202 Internal configuration node for common cpufreq on Samsung SoC
2203
2204 config CPU_FREQ_S3C24XX
2205 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2206 depends on ARCH_S3C24XX && CPU_FREQ
2207 select CPU_FREQ_S3C
2208 help
2209 This enables the CPUfreq driver for the Samsung S3C24XX family
2210 of CPUs.
2211
2212 For details, take a look at <file:Documentation/cpu-freq>.
2213
2214 If in doubt, say N.
2215
2216 config CPU_FREQ_S3C24XX_PLL
2217 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2218 depends on CPU_FREQ_S3C24XX
2219 help
2220 Compile in support for changing the PLL frequency from the
2221 S3C24XX series CPUfreq driver. The PLL takes time to settle
2222 after a frequency change, so by default it is not enabled.
2223
2224 This also means that the PLL tables for the selected CPU(s) will
2225 be built which may increase the size of the kernel image.
2226
2227 config CPU_FREQ_S3C24XX_DEBUG
2228 bool "Debug CPUfreq Samsung driver core"
2229 depends on CPU_FREQ_S3C24XX
2230 help
2231 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2232
2233 config CPU_FREQ_S3C24XX_IODEBUG
2234 bool "Debug CPUfreq Samsung driver IO timing"
2235 depends on CPU_FREQ_S3C24XX
2236 help
2237 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2238
2239 config CPU_FREQ_S3C24XX_DEBUGFS
2240 bool "Export debugfs for CPUFreq"
2241 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2242 help
2243 Export status information via debugfs.
2244
2245 endif
2246
2247 source "drivers/cpuidle/Kconfig"
2248
2249 endmenu
2250
2251 menu "Floating point emulation"
2252
2253 comment "At least one emulation must be selected"
2254
2255 config FPE_NWFPE
2256 bool "NWFPE math emulation"
2257 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2258 ---help---
2259 Say Y to include the NWFPE floating point emulator in the kernel.
2260 This is necessary to run most binaries. Linux does not currently
2261 support floating point hardware so you need to say Y here even if
2262 your machine has an FPA or floating point co-processor podule.
2263
2264 You may say N here if you are going to load the Acorn FPEmulator
2265 early in the bootup.
2266
2267 config FPE_NWFPE_XP
2268 bool "Support extended precision"
2269 depends on FPE_NWFPE
2270 help
2271 Say Y to include 80-bit support in the kernel floating-point
2272 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2273 Note that gcc does not generate 80-bit operations by default,
2274 so in most cases this option only enlarges the size of the
2275 floating point emulator without any good reason.
2276
2277 You almost surely want to say N here.
2278
2279 config FPE_FASTFPE
2280 bool "FastFPE math emulation (EXPERIMENTAL)"
2281 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2282 ---help---
2283 Say Y here to include the FAST floating point emulator in the kernel.
2284 This is an experimental much faster emulator which now also has full
2285 precision for the mantissa. It does not support any exceptions.
2286 It is very simple, and approximately 3-6 times faster than NWFPE.
2287
2288 It should be sufficient for most programs. It may be not suitable
2289 for scientific calculations, but you have to check this for yourself.
2290 If you do not feel you need a faster FP emulation you should better
2291 choose NWFPE.
2292
2293 config VFP
2294 bool "VFP-format floating point maths"
2295 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2296 help
2297 Say Y to include VFP support code in the kernel. This is needed
2298 if your hardware includes a VFP unit.
2299
2300 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2301 release notes and additional status information.
2302
2303 Say N if your target does not have VFP hardware.
2304
2305 config VFPv3
2306 bool
2307 depends on VFP
2308 default y if CPU_V7
2309
2310 config NEON
2311 bool "Advanced SIMD (NEON) Extension support"
2312 depends on VFPv3 && CPU_V7
2313 help
2314 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2315 Extension.
2316
2317 endmenu
2318
2319 menu "Userspace binary formats"
2320
2321 source "fs/Kconfig.binfmt"
2322
2323 config ARTHUR
2324 tristate "RISC OS personality"
2325 depends on !AEABI
2326 help
2327 Say Y here to include the kernel code necessary if you want to run
2328 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2329 experimental; if this sounds frightening, say N and sleep in peace.
2330 You can also say M here to compile this support as a module (which
2331 will be called arthur).
2332
2333 endmenu
2334
2335 menu "Power management options"
2336
2337 source "kernel/power/Kconfig"
2338
2339 config ARCH_SUSPEND_POSSIBLE
2340 depends on !ARCH_S5PC100
2341 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2342 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2343 def_bool y
2344
2345 config ARM_CPU_SUSPEND
2346 def_bool PM_SLEEP
2347
2348 endmenu
2349
2350 source "net/Kconfig"
2351
2352 source "drivers/Kconfig"
2353
2354 source "fs/Kconfig"
2355
2356 source "arch/arm/Kconfig.debug"
2357
2358 source "security/Kconfig"
2359
2360 source "crypto/Kconfig"
2361
2362 source "lib/Kconfig"
2363
2364 source "arch/arm/kvm/Kconfig"
This page took 0.079766 seconds and 6 git commands to generate.