Merge branch 'drm-next' of git://people.freedesktop.org/~airlied/linux
[deliverable/linux.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAVE_CUSTOM_GPIO_H
7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
8 select ARCH_WANT_IPC_PARSE_VERSION
9 select BUILDTIME_EXTABLE_SORT if MMU
10 select CPU_PM if (SUSPEND || CPU_IDLE)
11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
18 select GENERIC_STRNCPY_FROM_USER
19 select GENERIC_STRNLEN_USER
20 select HARDIRQS_SW_RESEND
21 select HAVE_AOUT
22 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
23 select HAVE_ARCH_KGDB
24 select HAVE_ARCH_SECCOMP_FILTER
25 select HAVE_ARCH_TRACEHOOK
26 select HAVE_BPF_JIT
27 select HAVE_C_RECORDMCOUNT
28 select HAVE_DEBUG_KMEMLEAK
29 select HAVE_DMA_API_DEBUG
30 select HAVE_DMA_ATTRS
31 select HAVE_DMA_CONTIGUOUS if MMU
32 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
33 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
34 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
35 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
36 select HAVE_GENERIC_DMA_COHERENT
37 select HAVE_GENERIC_HARDIRQS
38 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
39 select HAVE_IDE if PCI || ISA || PCMCIA
40 select HAVE_KERNEL_GZIP
41 select HAVE_KERNEL_LZMA
42 select HAVE_KERNEL_LZO
43 select HAVE_KERNEL_XZ
44 select HAVE_KPROBES if !XIP_KERNEL
45 select HAVE_KRETPROBES if (HAVE_KPROBES)
46 select HAVE_MEMBLOCK
47 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
48 select HAVE_PERF_EVENTS
49 select HAVE_REGS_AND_STACK_ACCESS_API
50 select HAVE_SYSCALL_TRACEPOINTS
51 select HAVE_UID16
52 select KTIME_SCALAR
53 select PERF_USE_VMALLOC
54 select RTC_LIB
55 select SYS_SUPPORTS_APM_EMULATION
56 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
57 select MODULES_USE_ELF_REL
58 select CLONE_BACKWARDS
59 select OLD_SIGSUSPEND3
60 select OLD_SIGACTION
61 help
62 The ARM series is a line of low-power-consumption RISC chip designs
63 licensed by ARM Ltd and targeted at embedded applications and
64 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
65 manufactured, but legacy ARM-based PC hardware remains popular in
66 Europe. There is an ARM Linux project with a web page at
67 <http://www.arm.linux.org.uk/>.
68
69 config ARM_HAS_SG_CHAIN
70 bool
71
72 config NEED_SG_DMA_LENGTH
73 bool
74
75 config ARM_DMA_USE_IOMMU
76 bool
77 select ARM_HAS_SG_CHAIN
78 select NEED_SG_DMA_LENGTH
79
80 config HAVE_PWM
81 bool
82
83 config MIGHT_HAVE_PCI
84 bool
85
86 config SYS_SUPPORTS_APM_EMULATION
87 bool
88
89 config GENERIC_GPIO
90 bool
91
92 config HAVE_TCM
93 bool
94 select GENERIC_ALLOCATOR
95
96 config HAVE_PROC_CPU
97 bool
98
99 config NO_IOPORT
100 bool
101
102 config EISA
103 bool
104 ---help---
105 The Extended Industry Standard Architecture (EISA) bus was
106 developed as an open alternative to the IBM MicroChannel bus.
107
108 The EISA bus provided some of the features of the IBM MicroChannel
109 bus while maintaining backward compatibility with cards made for
110 the older ISA bus. The EISA bus saw limited use between 1988 and
111 1995 when it was made obsolete by the PCI bus.
112
113 Say Y here if you are building a kernel for an EISA-based machine.
114
115 Otherwise, say N.
116
117 config SBUS
118 bool
119
120 config STACKTRACE_SUPPORT
121 bool
122 default y
123
124 config HAVE_LATENCYTOP_SUPPORT
125 bool
126 depends on !SMP
127 default y
128
129 config LOCKDEP_SUPPORT
130 bool
131 default y
132
133 config TRACE_IRQFLAGS_SUPPORT
134 bool
135 default y
136
137 config RWSEM_GENERIC_SPINLOCK
138 bool
139 default y
140
141 config RWSEM_XCHGADD_ALGORITHM
142 bool
143
144 config ARCH_HAS_ILOG2_U32
145 bool
146
147 config ARCH_HAS_ILOG2_U64
148 bool
149
150 config ARCH_HAS_CPUFREQ
151 bool
152 help
153 Internal node to signify that the ARCH has CPUFREQ support
154 and that the relevant menu configurations are displayed for
155 it.
156
157 config GENERIC_HWEIGHT
158 bool
159 default y
160
161 config GENERIC_CALIBRATE_DELAY
162 bool
163 default y
164
165 config ARCH_MAY_HAVE_PC_FDC
166 bool
167
168 config ZONE_DMA
169 bool
170
171 config NEED_DMA_MAP_STATE
172 def_bool y
173
174 config ARCH_HAS_DMA_SET_COHERENT_MASK
175 bool
176
177 config GENERIC_ISA_DMA
178 bool
179
180 config FIQ
181 bool
182
183 config NEED_RET_TO_USER
184 bool
185
186 config ARCH_MTD_XIP
187 bool
188
189 config VECTORS_BASE
190 hex
191 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
192 default DRAM_BASE if REMAP_VECTORS_TO_RAM
193 default 0x00000000
194 help
195 The base address of exception vectors.
196
197 config ARM_PATCH_PHYS_VIRT
198 bool "Patch physical to virtual translations at runtime" if EMBEDDED
199 default y
200 depends on !XIP_KERNEL && MMU
201 depends on !ARCH_REALVIEW || !SPARSEMEM
202 help
203 Patch phys-to-virt and virt-to-phys translation functions at
204 boot and module load time according to the position of the
205 kernel in system memory.
206
207 This can only be used with non-XIP MMU kernels where the base
208 of physical memory is at a 16MB boundary.
209
210 Only disable this option if you know that you do not require
211 this feature (eg, building a kernel for a single machine) and
212 you need to shrink the kernel to the minimal size.
213
214 config NEED_MACH_GPIO_H
215 bool
216 help
217 Select this when mach/gpio.h is required to provide special
218 definitions for this platform. The need for mach/gpio.h should
219 be avoided when possible.
220
221 config NEED_MACH_IO_H
222 bool
223 help
224 Select this when mach/io.h is required to provide special
225 definitions for this platform. The need for mach/io.h should
226 be avoided when possible.
227
228 config NEED_MACH_MEMORY_H
229 bool
230 help
231 Select this when mach/memory.h is required to provide special
232 definitions for this platform. The need for mach/memory.h should
233 be avoided when possible.
234
235 config PHYS_OFFSET
236 hex "Physical address of main memory" if MMU
237 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
238 default DRAM_BASE if !MMU
239 help
240 Please provide the physical address corresponding to the
241 location of main memory in your system.
242
243 config GENERIC_BUG
244 def_bool y
245 depends on BUG
246
247 source "init/Kconfig"
248
249 source "kernel/Kconfig.freezer"
250
251 menu "System Type"
252
253 config MMU
254 bool "MMU-based Paged Memory Management Support"
255 default y
256 help
257 Select if you want MMU-based virtualised addressing space
258 support by paged memory management. If unsure, say 'Y'.
259
260 #
261 # The "ARM system type" choice list is ordered alphabetically by option
262 # text. Please add new entries in the option alphabetic order.
263 #
264 choice
265 prompt "ARM system type"
266 default ARCH_VERSATILE if !MMU
267 default ARCH_MULTIPLATFORM if MMU
268
269 config ARCH_MULTIPLATFORM
270 bool "Allow multiple platforms to be selected"
271 depends on MMU
272 select ARM_PATCH_PHYS_VIRT
273 select AUTO_ZRELADDR
274 select COMMON_CLK
275 select MULTI_IRQ_HANDLER
276 select SPARSE_IRQ
277 select USE_OF
278
279 config ARCH_INTEGRATOR
280 bool "ARM Ltd. Integrator family"
281 select ARCH_HAS_CPUFREQ
282 select ARM_AMBA
283 select COMMON_CLK
284 select COMMON_CLK_VERSATILE
285 select GENERIC_CLOCKEVENTS
286 select HAVE_TCM
287 select ICST
288 select MULTI_IRQ_HANDLER
289 select NEED_MACH_MEMORY_H
290 select PLAT_VERSATILE
291 select SPARSE_IRQ
292 select VERSATILE_FPGA_IRQ
293 help
294 Support for ARM's Integrator platform.
295
296 config ARCH_REALVIEW
297 bool "ARM Ltd. RealView family"
298 select ARCH_WANT_OPTIONAL_GPIOLIB
299 select ARM_AMBA
300 select ARM_TIMER_SP804
301 select COMMON_CLK
302 select COMMON_CLK_VERSATILE
303 select GENERIC_CLOCKEVENTS
304 select GPIO_PL061 if GPIOLIB
305 select ICST
306 select NEED_MACH_MEMORY_H
307 select PLAT_VERSATILE
308 select PLAT_VERSATILE_CLCD
309 help
310 This enables support for ARM Ltd RealView boards.
311
312 config ARCH_VERSATILE
313 bool "ARM Ltd. Versatile family"
314 select ARCH_WANT_OPTIONAL_GPIOLIB
315 select ARM_AMBA
316 select ARM_TIMER_SP804
317 select ARM_VIC
318 select CLKDEV_LOOKUP
319 select GENERIC_CLOCKEVENTS
320 select HAVE_MACH_CLKDEV
321 select ICST
322 select PLAT_VERSATILE
323 select PLAT_VERSATILE_CLCD
324 select PLAT_VERSATILE_CLOCK
325 select VERSATILE_FPGA_IRQ
326 help
327 This enables support for ARM Ltd Versatile board.
328
329 config ARCH_AT91
330 bool "Atmel AT91"
331 select ARCH_REQUIRE_GPIOLIB
332 select CLKDEV_LOOKUP
333 select HAVE_CLK
334 select IRQ_DOMAIN
335 select NEED_MACH_GPIO_H
336 select NEED_MACH_IO_H if PCCARD
337 select PINCTRL
338 select PINCTRL_AT91 if USE_OF
339 help
340 This enables support for systems based on Atmel
341 AT91RM9200 and AT91SAM9* processors.
342
343 config ARCH_BCM2835
344 bool "Broadcom BCM2835 family"
345 select ARCH_REQUIRE_GPIOLIB
346 select ARM_AMBA
347 select ARM_ERRATA_411920
348 select ARM_TIMER_SP804
349 select CLKDEV_LOOKUP
350 select CLKSRC_OF
351 select COMMON_CLK
352 select CPU_V6
353 select GENERIC_CLOCKEVENTS
354 select MULTI_IRQ_HANDLER
355 select PINCTRL
356 select PINCTRL_BCM2835
357 select SPARSE_IRQ
358 select USE_OF
359 help
360 This enables support for the Broadcom BCM2835 SoC. This SoC is
361 use in the Raspberry Pi, and Roku 2 devices.
362
363 config ARCH_CNS3XXX
364 bool "Cavium Networks CNS3XXX family"
365 select ARM_GIC
366 select CPU_V6K
367 select GENERIC_CLOCKEVENTS
368 select MIGHT_HAVE_CACHE_L2X0
369 select MIGHT_HAVE_PCI
370 select PCI_DOMAINS if PCI
371 help
372 Support for Cavium Networks CNS3XXX platform.
373
374 config ARCH_CLPS711X
375 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
376 select ARCH_REQUIRE_GPIOLIB
377 select AUTO_ZRELADDR
378 select CLKDEV_LOOKUP
379 select COMMON_CLK
380 select CPU_ARM720T
381 select GENERIC_CLOCKEVENTS
382 select MULTI_IRQ_HANDLER
383 select NEED_MACH_MEMORY_H
384 select SPARSE_IRQ
385 help
386 Support for Cirrus Logic 711x/721x/731x based boards.
387
388 config ARCH_GEMINI
389 bool "Cortina Systems Gemini"
390 select ARCH_REQUIRE_GPIOLIB
391 select ARCH_USES_GETTIMEOFFSET
392 select CPU_FA526
393 help
394 Support for the Cortina Systems Gemini family SoCs
395
396 config ARCH_SIRF
397 bool "CSR SiRF"
398 select ARCH_REQUIRE_GPIOLIB
399 select AUTO_ZRELADDR
400 select COMMON_CLK
401 select GENERIC_CLOCKEVENTS
402 select GENERIC_IRQ_CHIP
403 select MIGHT_HAVE_CACHE_L2X0
404 select NO_IOPORT
405 select PINCTRL
406 select PINCTRL_SIRF
407 select USE_OF
408 help
409 Support for CSR SiRFprimaII/Marco/Polo platforms
410
411 config ARCH_EBSA110
412 bool "EBSA-110"
413 select ARCH_USES_GETTIMEOFFSET
414 select CPU_SA110
415 select ISA
416 select NEED_MACH_IO_H
417 select NEED_MACH_MEMORY_H
418 select NO_IOPORT
419 help
420 This is an evaluation board for the StrongARM processor available
421 from Digital. It has limited hardware on-board, including an
422 Ethernet interface, two PCMCIA sockets, two serial ports and a
423 parallel port.
424
425 config ARCH_EP93XX
426 bool "EP93xx-based"
427 select ARCH_HAS_HOLES_MEMORYMODEL
428 select ARCH_REQUIRE_GPIOLIB
429 select ARCH_USES_GETTIMEOFFSET
430 select ARM_AMBA
431 select ARM_VIC
432 select CLKDEV_LOOKUP
433 select CPU_ARM920T
434 select NEED_MACH_MEMORY_H
435 help
436 This enables support for the Cirrus EP93xx series of CPUs.
437
438 config ARCH_FOOTBRIDGE
439 bool "FootBridge"
440 select CPU_SA110
441 select FOOTBRIDGE
442 select GENERIC_CLOCKEVENTS
443 select HAVE_IDE
444 select NEED_MACH_IO_H if !MMU
445 select NEED_MACH_MEMORY_H
446 help
447 Support for systems based on the DC21285 companion chip
448 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
449
450 config ARCH_MXS
451 bool "Freescale MXS-based"
452 select ARCH_REQUIRE_GPIOLIB
453 select CLKDEV_LOOKUP
454 select CLKSRC_MMIO
455 select COMMON_CLK
456 select GENERIC_CLOCKEVENTS
457 select HAVE_CLK_PREPARE
458 select MULTI_IRQ_HANDLER
459 select PINCTRL
460 select SPARSE_IRQ
461 select USE_OF
462 help
463 Support for Freescale MXS-based family of processors
464
465 config ARCH_NETX
466 bool "Hilscher NetX based"
467 select ARM_VIC
468 select CLKSRC_MMIO
469 select CPU_ARM926T
470 select GENERIC_CLOCKEVENTS
471 help
472 This enables support for systems based on the Hilscher NetX Soc
473
474 config ARCH_H720X
475 bool "Hynix HMS720x-based"
476 select ARCH_USES_GETTIMEOFFSET
477 select CPU_ARM720T
478 select ISA_DMA_API
479 help
480 This enables support for systems based on the Hynix HMS720x
481
482 config ARCH_IOP13XX
483 bool "IOP13xx-based"
484 depends on MMU
485 select ARCH_SUPPORTS_MSI
486 select CPU_XSC3
487 select NEED_MACH_MEMORY_H
488 select NEED_RET_TO_USER
489 select PCI
490 select PLAT_IOP
491 select VMSPLIT_1G
492 help
493 Support for Intel's IOP13XX (XScale) family of processors.
494
495 config ARCH_IOP32X
496 bool "IOP32x-based"
497 depends on MMU
498 select ARCH_REQUIRE_GPIOLIB
499 select CPU_XSCALE
500 select NEED_MACH_GPIO_H
501 select NEED_RET_TO_USER
502 select PCI
503 select PLAT_IOP
504 help
505 Support for Intel's 80219 and IOP32X (XScale) family of
506 processors.
507
508 config ARCH_IOP33X
509 bool "IOP33x-based"
510 depends on MMU
511 select ARCH_REQUIRE_GPIOLIB
512 select CPU_XSCALE
513 select NEED_MACH_GPIO_H
514 select NEED_RET_TO_USER
515 select PCI
516 select PLAT_IOP
517 help
518 Support for Intel's IOP33X (XScale) family of processors.
519
520 config ARCH_IXP4XX
521 bool "IXP4xx-based"
522 depends on MMU
523 select ARCH_HAS_DMA_SET_COHERENT_MASK
524 select ARCH_REQUIRE_GPIOLIB
525 select CLKSRC_MMIO
526 select CPU_XSCALE
527 select DMABOUNCE if PCI
528 select GENERIC_CLOCKEVENTS
529 select MIGHT_HAVE_PCI
530 select NEED_MACH_IO_H
531 help
532 Support for Intel's IXP4XX (XScale) family of processors.
533
534 config ARCH_DOVE
535 bool "Marvell Dove"
536 select ARCH_REQUIRE_GPIOLIB
537 select COMMON_CLK_DOVE
538 select CPU_V7
539 select GENERIC_CLOCKEVENTS
540 select MIGHT_HAVE_PCI
541 select PINCTRL
542 select PINCTRL_DOVE
543 select PLAT_ORION_LEGACY
544 select USB_ARCH_HAS_EHCI
545 help
546 Support for the Marvell Dove SoC 88AP510
547
548 config ARCH_KIRKWOOD
549 bool "Marvell Kirkwood"
550 select ARCH_REQUIRE_GPIOLIB
551 select CPU_FEROCEON
552 select GENERIC_CLOCKEVENTS
553 select PCI
554 select PCI_QUIRKS
555 select PINCTRL
556 select PINCTRL_KIRKWOOD
557 select PLAT_ORION_LEGACY
558 help
559 Support for the following Marvell Kirkwood series SoCs:
560 88F6180, 88F6192 and 88F6281.
561
562 config ARCH_MV78XX0
563 bool "Marvell MV78xx0"
564 select ARCH_REQUIRE_GPIOLIB
565 select CPU_FEROCEON
566 select GENERIC_CLOCKEVENTS
567 select PCI
568 select PLAT_ORION_LEGACY
569 help
570 Support for the following Marvell MV78xx0 series SoCs:
571 MV781x0, MV782x0.
572
573 config ARCH_ORION5X
574 bool "Marvell Orion"
575 depends on MMU
576 select ARCH_REQUIRE_GPIOLIB
577 select CPU_FEROCEON
578 select GENERIC_CLOCKEVENTS
579 select PCI
580 select PLAT_ORION_LEGACY
581 help
582 Support for the following Marvell Orion 5x series SoCs:
583 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
584 Orion-2 (5281), Orion-1-90 (6183).
585
586 config ARCH_MMP
587 bool "Marvell PXA168/910/MMP2"
588 depends on MMU
589 select ARCH_REQUIRE_GPIOLIB
590 select CLKDEV_LOOKUP
591 select GENERIC_ALLOCATOR
592 select GENERIC_CLOCKEVENTS
593 select GPIO_PXA
594 select IRQ_DOMAIN
595 select NEED_MACH_GPIO_H
596 select PINCTRL
597 select PLAT_PXA
598 select SPARSE_IRQ
599 help
600 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
601
602 config ARCH_KS8695
603 bool "Micrel/Kendin KS8695"
604 select ARCH_REQUIRE_GPIOLIB
605 select CLKSRC_MMIO
606 select CPU_ARM922T
607 select GENERIC_CLOCKEVENTS
608 select NEED_MACH_MEMORY_H
609 help
610 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
611 System-on-Chip devices.
612
613 config ARCH_W90X900
614 bool "Nuvoton W90X900 CPU"
615 select ARCH_REQUIRE_GPIOLIB
616 select CLKDEV_LOOKUP
617 select CLKSRC_MMIO
618 select CPU_ARM926T
619 select GENERIC_CLOCKEVENTS
620 help
621 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
622 At present, the w90x900 has been renamed nuc900, regarding
623 the ARM series product line, you can login the following
624 link address to know more.
625
626 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
627 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
628
629 config ARCH_LPC32XX
630 bool "NXP LPC32XX"
631 select ARCH_REQUIRE_GPIOLIB
632 select ARM_AMBA
633 select CLKDEV_LOOKUP
634 select CLKSRC_MMIO
635 select CPU_ARM926T
636 select GENERIC_CLOCKEVENTS
637 select HAVE_IDE
638 select HAVE_PWM
639 select USB_ARCH_HAS_OHCI
640 select USE_OF
641 help
642 Support for the NXP LPC32XX family of processors
643
644 config ARCH_TEGRA
645 bool "NVIDIA Tegra"
646 select ARCH_HAS_CPUFREQ
647 select ARCH_REQUIRE_GPIOLIB
648 select CLKDEV_LOOKUP
649 select CLKSRC_MMIO
650 select CLKSRC_OF
651 select COMMON_CLK
652 select GENERIC_CLOCKEVENTS
653 select HAVE_CLK
654 select HAVE_SMP
655 select MIGHT_HAVE_CACHE_L2X0
656 select SPARSE_IRQ
657 select USE_OF
658 help
659 This enables support for NVIDIA Tegra based systems (Tegra APX,
660 Tegra 6xx and Tegra 2 series).
661
662 config ARCH_PXA
663 bool "PXA2xx/PXA3xx-based"
664 depends on MMU
665 select ARCH_HAS_CPUFREQ
666 select ARCH_MTD_XIP
667 select ARCH_REQUIRE_GPIOLIB
668 select ARM_CPU_SUSPEND if PM
669 select AUTO_ZRELADDR
670 select CLKDEV_LOOKUP
671 select CLKSRC_MMIO
672 select GENERIC_CLOCKEVENTS
673 select GPIO_PXA
674 select HAVE_IDE
675 select MULTI_IRQ_HANDLER
676 select NEED_MACH_GPIO_H
677 select PLAT_PXA
678 select SPARSE_IRQ
679 help
680 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
681
682 config ARCH_MSM
683 bool "Qualcomm MSM"
684 select ARCH_REQUIRE_GPIOLIB
685 select CLKDEV_LOOKUP
686 select GENERIC_CLOCKEVENTS
687 select HAVE_CLK
688 help
689 Support for Qualcomm MSM/QSD based systems. This runs on the
690 apps processor of the MSM/QSD and depends on a shared memory
691 interface to the modem processor which runs the baseband
692 stack and controls some vital subsystems
693 (clock and power control, etc).
694
695 config ARCH_SHMOBILE
696 bool "Renesas SH-Mobile / R-Mobile"
697 select CLKDEV_LOOKUP
698 select GENERIC_CLOCKEVENTS
699 select HAVE_CLK
700 select HAVE_MACH_CLKDEV
701 select HAVE_SMP
702 select MIGHT_HAVE_CACHE_L2X0
703 select MULTI_IRQ_HANDLER
704 select NEED_MACH_MEMORY_H
705 select NO_IOPORT
706 select PINCTRL
707 select PM_GENERIC_DOMAINS if PM
708 select SPARSE_IRQ
709 help
710 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
711
712 config ARCH_RPC
713 bool "RiscPC"
714 select ARCH_ACORN
715 select ARCH_MAY_HAVE_PC_FDC
716 select ARCH_SPARSEMEM_ENABLE
717 select ARCH_USES_GETTIMEOFFSET
718 select FIQ
719 select HAVE_IDE
720 select HAVE_PATA_PLATFORM
721 select ISA_DMA_API
722 select NEED_MACH_IO_H
723 select NEED_MACH_MEMORY_H
724 select NO_IOPORT
725 help
726 On the Acorn Risc-PC, Linux can support the internal IDE disk and
727 CD-ROM interface, serial and parallel port, and the floppy drive.
728
729 config ARCH_SA1100
730 bool "SA1100-based"
731 select ARCH_HAS_CPUFREQ
732 select ARCH_MTD_XIP
733 select ARCH_REQUIRE_GPIOLIB
734 select ARCH_SPARSEMEM_ENABLE
735 select CLKDEV_LOOKUP
736 select CLKSRC_MMIO
737 select CPU_FREQ
738 select CPU_SA1100
739 select GENERIC_CLOCKEVENTS
740 select HAVE_IDE
741 select ISA
742 select NEED_MACH_GPIO_H
743 select NEED_MACH_MEMORY_H
744 select SPARSE_IRQ
745 help
746 Support for StrongARM 11x0 based boards.
747
748 config ARCH_S3C24XX
749 bool "Samsung S3C24XX SoCs"
750 select ARCH_HAS_CPUFREQ
751 select ARCH_USES_GETTIMEOFFSET
752 select CLKDEV_LOOKUP
753 select HAVE_CLK
754 select HAVE_S3C2410_I2C if I2C
755 select HAVE_S3C2410_WATCHDOG if WATCHDOG
756 select HAVE_S3C_RTC if RTC_CLASS
757 select NEED_MACH_GPIO_H
758 select NEED_MACH_IO_H
759 help
760 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
761 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
762 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
763 Samsung SMDK2410 development board (and derivatives).
764
765 config ARCH_S3C64XX
766 bool "Samsung S3C64XX"
767 select ARCH_HAS_CPUFREQ
768 select ARCH_REQUIRE_GPIOLIB
769 select ARCH_USES_GETTIMEOFFSET
770 select ARM_VIC
771 select CLKDEV_LOOKUP
772 select CPU_V6
773 select HAVE_CLK
774 select HAVE_S3C2410_I2C if I2C
775 select HAVE_S3C2410_WATCHDOG if WATCHDOG
776 select HAVE_TCM
777 select NEED_MACH_GPIO_H
778 select NO_IOPORT
779 select PLAT_SAMSUNG
780 select S3C_DEV_NAND
781 select S3C_GPIO_TRACK
782 select SAMSUNG_CLKSRC
783 select SAMSUNG_GPIOLIB_4BIT
784 select SAMSUNG_IRQ_VIC_TIMER
785 select USB_ARCH_HAS_OHCI
786 help
787 Samsung S3C64XX series based systems
788
789 config ARCH_S5P64X0
790 bool "Samsung S5P6440 S5P6450"
791 select CLKDEV_LOOKUP
792 select CLKSRC_MMIO
793 select CPU_V6
794 select GENERIC_CLOCKEVENTS
795 select HAVE_CLK
796 select HAVE_S3C2410_I2C if I2C
797 select HAVE_S3C2410_WATCHDOG if WATCHDOG
798 select HAVE_S3C_RTC if RTC_CLASS
799 select NEED_MACH_GPIO_H
800 help
801 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
802 SMDK6450.
803
804 config ARCH_S5PC100
805 bool "Samsung S5PC100"
806 select ARCH_USES_GETTIMEOFFSET
807 select CLKDEV_LOOKUP
808 select CPU_V7
809 select HAVE_CLK
810 select HAVE_S3C2410_I2C if I2C
811 select HAVE_S3C2410_WATCHDOG if WATCHDOG
812 select HAVE_S3C_RTC if RTC_CLASS
813 select NEED_MACH_GPIO_H
814 help
815 Samsung S5PC100 series based systems
816
817 config ARCH_S5PV210
818 bool "Samsung S5PV210/S5PC110"
819 select ARCH_HAS_CPUFREQ
820 select ARCH_HAS_HOLES_MEMORYMODEL
821 select ARCH_SPARSEMEM_ENABLE
822 select CLKDEV_LOOKUP
823 select CLKSRC_MMIO
824 select CPU_V7
825 select GENERIC_CLOCKEVENTS
826 select HAVE_CLK
827 select HAVE_S3C2410_I2C if I2C
828 select HAVE_S3C2410_WATCHDOG if WATCHDOG
829 select HAVE_S3C_RTC if RTC_CLASS
830 select NEED_MACH_GPIO_H
831 select NEED_MACH_MEMORY_H
832 help
833 Samsung S5PV210/S5PC110 series based systems
834
835 config ARCH_EXYNOS
836 bool "Samsung EXYNOS"
837 select ARCH_HAS_CPUFREQ
838 select ARCH_HAS_HOLES_MEMORYMODEL
839 select ARCH_SPARSEMEM_ENABLE
840 select CLKDEV_LOOKUP
841 select CPU_V7
842 select GENERIC_CLOCKEVENTS
843 select HAVE_CLK
844 select HAVE_S3C2410_I2C if I2C
845 select HAVE_S3C2410_WATCHDOG if WATCHDOG
846 select HAVE_S3C_RTC if RTC_CLASS
847 select NEED_MACH_GPIO_H
848 select NEED_MACH_MEMORY_H
849 help
850 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
851
852 config ARCH_SHARK
853 bool "Shark"
854 select ARCH_USES_GETTIMEOFFSET
855 select CPU_SA110
856 select ISA
857 select ISA_DMA
858 select NEED_MACH_MEMORY_H
859 select PCI
860 select ZONE_DMA
861 help
862 Support for the StrongARM based Digital DNARD machine, also known
863 as "Shark" (<http://www.shark-linux.de/shark.html>).
864
865 config ARCH_U300
866 bool "ST-Ericsson U300 Series"
867 depends on MMU
868 select ARCH_REQUIRE_GPIOLIB
869 select ARM_AMBA
870 select ARM_PATCH_PHYS_VIRT
871 select ARM_VIC
872 select CLKDEV_LOOKUP
873 select CLKSRC_MMIO
874 select COMMON_CLK
875 select CPU_ARM926T
876 select GENERIC_CLOCKEVENTS
877 select HAVE_TCM
878 select SPARSE_IRQ
879 help
880 Support for ST-Ericsson U300 series mobile platforms.
881
882 config ARCH_U8500
883 bool "ST-Ericsson U8500 Series"
884 depends on MMU
885 select ARCH_HAS_CPUFREQ
886 select ARCH_REQUIRE_GPIOLIB
887 select ARM_AMBA
888 select CLKDEV_LOOKUP
889 select CPU_V7
890 select GENERIC_CLOCKEVENTS
891 select HAVE_SMP
892 select MIGHT_HAVE_CACHE_L2X0
893 select SPARSE_IRQ
894 help
895 Support for ST-Ericsson's Ux500 architecture
896
897 config ARCH_NOMADIK
898 bool "STMicroelectronics Nomadik"
899 select ARCH_REQUIRE_GPIOLIB
900 select ARM_AMBA
901 select ARM_VIC
902 select CLKSRC_NOMADIK_MTU
903 select COMMON_CLK
904 select CPU_ARM926T
905 select GENERIC_CLOCKEVENTS
906 select MIGHT_HAVE_CACHE_L2X0
907 select USE_OF
908 select PINCTRL
909 select PINCTRL_STN8815
910 select SPARSE_IRQ
911 help
912 Support for the Nomadik platform by ST-Ericsson
913
914 config PLAT_SPEAR
915 bool "ST SPEAr"
916 select ARCH_HAS_CPUFREQ
917 select ARCH_REQUIRE_GPIOLIB
918 select ARM_AMBA
919 select CLKDEV_LOOKUP
920 select CLKSRC_MMIO
921 select COMMON_CLK
922 select GENERIC_CLOCKEVENTS
923 select HAVE_CLK
924 help
925 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
926
927 config ARCH_DAVINCI
928 bool "TI DaVinci"
929 select ARCH_HAS_HOLES_MEMORYMODEL
930 select ARCH_REQUIRE_GPIOLIB
931 select CLKDEV_LOOKUP
932 select GENERIC_ALLOCATOR
933 select GENERIC_CLOCKEVENTS
934 select GENERIC_IRQ_CHIP
935 select HAVE_IDE
936 select NEED_MACH_GPIO_H
937 select USE_OF
938 select ZONE_DMA
939 help
940 Support for TI's DaVinci platform.
941
942 config ARCH_OMAP1
943 bool "TI OMAP1"
944 depends on MMU
945 select ARCH_HAS_CPUFREQ
946 select ARCH_HAS_HOLES_MEMORYMODEL
947 select ARCH_OMAP
948 select ARCH_REQUIRE_GPIOLIB
949 select CLKDEV_LOOKUP
950 select CLKSRC_MMIO
951 select GENERIC_CLOCKEVENTS
952 select GENERIC_IRQ_CHIP
953 select HAVE_CLK
954 select HAVE_IDE
955 select IRQ_DOMAIN
956 select NEED_MACH_IO_H if PCCARD
957 select NEED_MACH_MEMORY_H
958 help
959 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
960
961 endchoice
962
963 menu "Multiple platform selection"
964 depends on ARCH_MULTIPLATFORM
965
966 comment "CPU Core family selection"
967
968 config ARCH_MULTI_V4
969 bool "ARMv4 based platforms (FA526, StrongARM)"
970 depends on !ARCH_MULTI_V6_V7
971 select ARCH_MULTI_V4_V5
972
973 config ARCH_MULTI_V4T
974 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
975 depends on !ARCH_MULTI_V6_V7
976 select ARCH_MULTI_V4_V5
977
978 config ARCH_MULTI_V5
979 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
980 depends on !ARCH_MULTI_V6_V7
981 select ARCH_MULTI_V4_V5
982
983 config ARCH_MULTI_V4_V5
984 bool
985
986 config ARCH_MULTI_V6
987 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
988 select ARCH_MULTI_V6_V7
989 select CPU_V6
990
991 config ARCH_MULTI_V7
992 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
993 default y
994 select ARCH_MULTI_V6_V7
995 select ARCH_VEXPRESS
996 select CPU_V7
997
998 config ARCH_MULTI_V6_V7
999 bool
1000
1001 config ARCH_MULTI_CPU_AUTO
1002 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1003 select ARCH_MULTI_V5
1004
1005 endmenu
1006
1007 #
1008 # This is sorted alphabetically by mach-* pathname. However, plat-*
1009 # Kconfigs may be included either alphabetically (according to the
1010 # plat- suffix) or along side the corresponding mach-* source.
1011 #
1012 source "arch/arm/mach-mvebu/Kconfig"
1013
1014 source "arch/arm/mach-at91/Kconfig"
1015
1016 source "arch/arm/mach-bcm/Kconfig"
1017
1018 source "arch/arm/mach-clps711x/Kconfig"
1019
1020 source "arch/arm/mach-cns3xxx/Kconfig"
1021
1022 source "arch/arm/mach-davinci/Kconfig"
1023
1024 source "arch/arm/mach-dove/Kconfig"
1025
1026 source "arch/arm/mach-ep93xx/Kconfig"
1027
1028 source "arch/arm/mach-footbridge/Kconfig"
1029
1030 source "arch/arm/mach-gemini/Kconfig"
1031
1032 source "arch/arm/mach-h720x/Kconfig"
1033
1034 source "arch/arm/mach-highbank/Kconfig"
1035
1036 source "arch/arm/mach-integrator/Kconfig"
1037
1038 source "arch/arm/mach-iop32x/Kconfig"
1039
1040 source "arch/arm/mach-iop33x/Kconfig"
1041
1042 source "arch/arm/mach-iop13xx/Kconfig"
1043
1044 source "arch/arm/mach-ixp4xx/Kconfig"
1045
1046 source "arch/arm/mach-kirkwood/Kconfig"
1047
1048 source "arch/arm/mach-ks8695/Kconfig"
1049
1050 source "arch/arm/mach-msm/Kconfig"
1051
1052 source "arch/arm/mach-mv78xx0/Kconfig"
1053
1054 source "arch/arm/mach-imx/Kconfig"
1055
1056 source "arch/arm/mach-mxs/Kconfig"
1057
1058 source "arch/arm/mach-netx/Kconfig"
1059
1060 source "arch/arm/mach-nomadik/Kconfig"
1061
1062 source "arch/arm/plat-omap/Kconfig"
1063
1064 source "arch/arm/mach-omap1/Kconfig"
1065
1066 source "arch/arm/mach-omap2/Kconfig"
1067
1068 source "arch/arm/mach-orion5x/Kconfig"
1069
1070 source "arch/arm/mach-picoxcell/Kconfig"
1071
1072 source "arch/arm/mach-pxa/Kconfig"
1073 source "arch/arm/plat-pxa/Kconfig"
1074
1075 source "arch/arm/mach-mmp/Kconfig"
1076
1077 source "arch/arm/mach-realview/Kconfig"
1078
1079 source "arch/arm/mach-sa1100/Kconfig"
1080
1081 source "arch/arm/plat-samsung/Kconfig"
1082
1083 source "arch/arm/mach-socfpga/Kconfig"
1084
1085 source "arch/arm/plat-spear/Kconfig"
1086
1087 source "arch/arm/mach-s3c24xx/Kconfig"
1088
1089 if ARCH_S3C64XX
1090 source "arch/arm/mach-s3c64xx/Kconfig"
1091 endif
1092
1093 source "arch/arm/mach-s5p64x0/Kconfig"
1094
1095 source "arch/arm/mach-s5pc100/Kconfig"
1096
1097 source "arch/arm/mach-s5pv210/Kconfig"
1098
1099 source "arch/arm/mach-exynos/Kconfig"
1100
1101 source "arch/arm/mach-shmobile/Kconfig"
1102
1103 source "arch/arm/mach-sunxi/Kconfig"
1104
1105 source "arch/arm/mach-prima2/Kconfig"
1106
1107 source "arch/arm/mach-tegra/Kconfig"
1108
1109 source "arch/arm/mach-u300/Kconfig"
1110
1111 source "arch/arm/mach-ux500/Kconfig"
1112
1113 source "arch/arm/mach-versatile/Kconfig"
1114
1115 source "arch/arm/mach-vexpress/Kconfig"
1116 source "arch/arm/plat-versatile/Kconfig"
1117
1118 source "arch/arm/mach-virt/Kconfig"
1119
1120 source "arch/arm/mach-vt8500/Kconfig"
1121
1122 source "arch/arm/mach-w90x900/Kconfig"
1123
1124 source "arch/arm/mach-zynq/Kconfig"
1125
1126 # Definitions to make life easier
1127 config ARCH_ACORN
1128 bool
1129
1130 config PLAT_IOP
1131 bool
1132 select GENERIC_CLOCKEVENTS
1133
1134 config PLAT_ORION
1135 bool
1136 select CLKSRC_MMIO
1137 select COMMON_CLK
1138 select GENERIC_IRQ_CHIP
1139 select IRQ_DOMAIN
1140
1141 config PLAT_ORION_LEGACY
1142 bool
1143 select PLAT_ORION
1144
1145 config PLAT_PXA
1146 bool
1147
1148 config PLAT_VERSATILE
1149 bool
1150
1151 config ARM_TIMER_SP804
1152 bool
1153 select CLKSRC_MMIO
1154 select HAVE_SCHED_CLOCK
1155
1156 source arch/arm/mm/Kconfig
1157
1158 config ARM_NR_BANKS
1159 int
1160 default 16 if ARCH_EP93XX
1161 default 8
1162
1163 config IWMMXT
1164 bool "Enable iWMMXt support"
1165 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1166 default y if PXA27x || PXA3xx || ARCH_MMP
1167 help
1168 Enable support for iWMMXt context switching at run time if
1169 running on a CPU that supports it.
1170
1171 config XSCALE_PMU
1172 bool
1173 depends on CPU_XSCALE
1174 default y
1175
1176 config MULTI_IRQ_HANDLER
1177 bool
1178 help
1179 Allow each machine to specify it's own IRQ handler at run time.
1180
1181 if !MMU
1182 source "arch/arm/Kconfig-nommu"
1183 endif
1184
1185 config ARM_ERRATA_326103
1186 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1187 depends on CPU_V6
1188 help
1189 Executing a SWP instruction to read-only memory does not set bit 11
1190 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1191 treat the access as a read, preventing a COW from occurring and
1192 causing the faulting task to livelock.
1193
1194 config ARM_ERRATA_411920
1195 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1196 depends on CPU_V6 || CPU_V6K
1197 help
1198 Invalidation of the Instruction Cache operation can
1199 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1200 It does not affect the MPCore. This option enables the ARM Ltd.
1201 recommended workaround.
1202
1203 config ARM_ERRATA_430973
1204 bool "ARM errata: Stale prediction on replaced interworking branch"
1205 depends on CPU_V7
1206 help
1207 This option enables the workaround for the 430973 Cortex-A8
1208 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1209 interworking branch is replaced with another code sequence at the
1210 same virtual address, whether due to self-modifying code or virtual
1211 to physical address re-mapping, Cortex-A8 does not recover from the
1212 stale interworking branch prediction. This results in Cortex-A8
1213 executing the new code sequence in the incorrect ARM or Thumb state.
1214 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1215 and also flushes the branch target cache at every context switch.
1216 Note that setting specific bits in the ACTLR register may not be
1217 available in non-secure mode.
1218
1219 config ARM_ERRATA_458693
1220 bool "ARM errata: Processor deadlock when a false hazard is created"
1221 depends on CPU_V7
1222 depends on !ARCH_MULTIPLATFORM
1223 help
1224 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1225 erratum. For very specific sequences of memory operations, it is
1226 possible for a hazard condition intended for a cache line to instead
1227 be incorrectly associated with a different cache line. This false
1228 hazard might then cause a processor deadlock. The workaround enables
1229 the L1 caching of the NEON accesses and disables the PLD instruction
1230 in the ACTLR register. Note that setting specific bits in the ACTLR
1231 register may not be available in non-secure mode.
1232
1233 config ARM_ERRATA_460075
1234 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1235 depends on CPU_V7
1236 depends on !ARCH_MULTIPLATFORM
1237 help
1238 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1239 erratum. Any asynchronous access to the L2 cache may encounter a
1240 situation in which recent store transactions to the L2 cache are lost
1241 and overwritten with stale memory contents from external memory. The
1242 workaround disables the write-allocate mode for the L2 cache via the
1243 ACTLR register. Note that setting specific bits in the ACTLR register
1244 may not be available in non-secure mode.
1245
1246 config ARM_ERRATA_742230
1247 bool "ARM errata: DMB operation may be faulty"
1248 depends on CPU_V7 && SMP
1249 depends on !ARCH_MULTIPLATFORM
1250 help
1251 This option enables the workaround for the 742230 Cortex-A9
1252 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1253 between two write operations may not ensure the correct visibility
1254 ordering of the two writes. This workaround sets a specific bit in
1255 the diagnostic register of the Cortex-A9 which causes the DMB
1256 instruction to behave as a DSB, ensuring the correct behaviour of
1257 the two writes.
1258
1259 config ARM_ERRATA_742231
1260 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1261 depends on CPU_V7 && SMP
1262 depends on !ARCH_MULTIPLATFORM
1263 help
1264 This option enables the workaround for the 742231 Cortex-A9
1265 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1266 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1267 accessing some data located in the same cache line, may get corrupted
1268 data due to bad handling of the address hazard when the line gets
1269 replaced from one of the CPUs at the same time as another CPU is
1270 accessing it. This workaround sets specific bits in the diagnostic
1271 register of the Cortex-A9 which reduces the linefill issuing
1272 capabilities of the processor.
1273
1274 config PL310_ERRATA_588369
1275 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1276 depends on CACHE_L2X0
1277 help
1278 The PL310 L2 cache controller implements three types of Clean &
1279 Invalidate maintenance operations: by Physical Address
1280 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1281 They are architecturally defined to behave as the execution of a
1282 clean operation followed immediately by an invalidate operation,
1283 both performing to the same memory location. This functionality
1284 is not correctly implemented in PL310 as clean lines are not
1285 invalidated as a result of these operations.
1286
1287 config ARM_ERRATA_720789
1288 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1289 depends on CPU_V7
1290 help
1291 This option enables the workaround for the 720789 Cortex-A9 (prior to
1292 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1293 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1294 As a consequence of this erratum, some TLB entries which should be
1295 invalidated are not, resulting in an incoherency in the system page
1296 tables. The workaround changes the TLB flushing routines to invalidate
1297 entries regardless of the ASID.
1298
1299 config PL310_ERRATA_727915
1300 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1301 depends on CACHE_L2X0
1302 help
1303 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1304 operation (offset 0x7FC). This operation runs in background so that
1305 PL310 can handle normal accesses while it is in progress. Under very
1306 rare circumstances, due to this erratum, write data can be lost when
1307 PL310 treats a cacheable write transaction during a Clean &
1308 Invalidate by Way operation.
1309
1310 config ARM_ERRATA_743622
1311 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1312 depends on CPU_V7
1313 depends on !ARCH_MULTIPLATFORM
1314 help
1315 This option enables the workaround for the 743622 Cortex-A9
1316 (r2p*) erratum. Under very rare conditions, a faulty
1317 optimisation in the Cortex-A9 Store Buffer may lead to data
1318 corruption. This workaround sets a specific bit in the diagnostic
1319 register of the Cortex-A9 which disables the Store Buffer
1320 optimisation, preventing the defect from occurring. This has no
1321 visible impact on the overall performance or power consumption of the
1322 processor.
1323
1324 config ARM_ERRATA_751472
1325 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1326 depends on CPU_V7
1327 depends on !ARCH_MULTIPLATFORM
1328 help
1329 This option enables the workaround for the 751472 Cortex-A9 (prior
1330 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1331 completion of a following broadcasted operation if the second
1332 operation is received by a CPU before the ICIALLUIS has completed,
1333 potentially leading to corrupted entries in the cache or TLB.
1334
1335 config PL310_ERRATA_753970
1336 bool "PL310 errata: cache sync operation may be faulty"
1337 depends on CACHE_PL310
1338 help
1339 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1340
1341 Under some condition the effect of cache sync operation on
1342 the store buffer still remains when the operation completes.
1343 This means that the store buffer is always asked to drain and
1344 this prevents it from merging any further writes. The workaround
1345 is to replace the normal offset of cache sync operation (0x730)
1346 by another offset targeting an unmapped PL310 register 0x740.
1347 This has the same effect as the cache sync operation: store buffer
1348 drain and waiting for all buffers empty.
1349
1350 config ARM_ERRATA_754322
1351 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1352 depends on CPU_V7
1353 help
1354 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1355 r3p*) erratum. A speculative memory access may cause a page table walk
1356 which starts prior to an ASID switch but completes afterwards. This
1357 can populate the micro-TLB with a stale entry which may be hit with
1358 the new ASID. This workaround places two dsb instructions in the mm
1359 switching code so that no page table walks can cross the ASID switch.
1360
1361 config ARM_ERRATA_754327
1362 bool "ARM errata: no automatic Store Buffer drain"
1363 depends on CPU_V7 && SMP
1364 help
1365 This option enables the workaround for the 754327 Cortex-A9 (prior to
1366 r2p0) erratum. The Store Buffer does not have any automatic draining
1367 mechanism and therefore a livelock may occur if an external agent
1368 continuously polls a memory location waiting to observe an update.
1369 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1370 written polling loops from denying visibility of updates to memory.
1371
1372 config ARM_ERRATA_364296
1373 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1374 depends on CPU_V6 && !SMP
1375 help
1376 This options enables the workaround for the 364296 ARM1136
1377 r0p2 erratum (possible cache data corruption with
1378 hit-under-miss enabled). It sets the undocumented bit 31 in
1379 the auxiliary control register and the FI bit in the control
1380 register, thus disabling hit-under-miss without putting the
1381 processor into full low interrupt latency mode. ARM11MPCore
1382 is not affected.
1383
1384 config ARM_ERRATA_764369
1385 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1386 depends on CPU_V7 && SMP
1387 help
1388 This option enables the workaround for erratum 764369
1389 affecting Cortex-A9 MPCore with two or more processors (all
1390 current revisions). Under certain timing circumstances, a data
1391 cache line maintenance operation by MVA targeting an Inner
1392 Shareable memory region may fail to proceed up to either the
1393 Point of Coherency or to the Point of Unification of the
1394 system. This workaround adds a DSB instruction before the
1395 relevant cache maintenance functions and sets a specific bit
1396 in the diagnostic control register of the SCU.
1397
1398 config PL310_ERRATA_769419
1399 bool "PL310 errata: no automatic Store Buffer drain"
1400 depends on CACHE_L2X0
1401 help
1402 On revisions of the PL310 prior to r3p2, the Store Buffer does
1403 not automatically drain. This can cause normal, non-cacheable
1404 writes to be retained when the memory system is idle, leading
1405 to suboptimal I/O performance for drivers using coherent DMA.
1406 This option adds a write barrier to the cpu_idle loop so that,
1407 on systems with an outer cache, the store buffer is drained
1408 explicitly.
1409
1410 config ARM_ERRATA_775420
1411 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1412 depends on CPU_V7
1413 help
1414 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1415 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1416 operation aborts with MMU exception, it might cause the processor
1417 to deadlock. This workaround puts DSB before executing ISB if
1418 an abort may occur on cache maintenance.
1419
1420 endmenu
1421
1422 source "arch/arm/common/Kconfig"
1423
1424 menu "Bus support"
1425
1426 config ARM_AMBA
1427 bool
1428
1429 config ISA
1430 bool
1431 help
1432 Find out whether you have ISA slots on your motherboard. ISA is the
1433 name of a bus system, i.e. the way the CPU talks to the other stuff
1434 inside your box. Other bus systems are PCI, EISA, MicroChannel
1435 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1436 newer boards don't support it. If you have ISA, say Y, otherwise N.
1437
1438 # Select ISA DMA controller support
1439 config ISA_DMA
1440 bool
1441 select ISA_DMA_API
1442
1443 config ARCH_NO_VIRT_TO_BUS
1444 def_bool y
1445 depends on !ARCH_RPC && !ARCH_NETWINDER && !ARCH_SHARK
1446
1447 # Select ISA DMA interface
1448 config ISA_DMA_API
1449 bool
1450
1451 config PCI
1452 bool "PCI support" if MIGHT_HAVE_PCI
1453 help
1454 Find out whether you have a PCI motherboard. PCI is the name of a
1455 bus system, i.e. the way the CPU talks to the other stuff inside
1456 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1457 VESA. If you have PCI, say Y, otherwise N.
1458
1459 config PCI_DOMAINS
1460 bool
1461 depends on PCI
1462
1463 config PCI_NANOENGINE
1464 bool "BSE nanoEngine PCI support"
1465 depends on SA1100_NANOENGINE
1466 help
1467 Enable PCI on the BSE nanoEngine board.
1468
1469 config PCI_SYSCALL
1470 def_bool PCI
1471
1472 # Select the host bridge type
1473 config PCI_HOST_VIA82C505
1474 bool
1475 depends on PCI && ARCH_SHARK
1476 default y
1477
1478 config PCI_HOST_ITE8152
1479 bool
1480 depends on PCI && MACH_ARMCORE
1481 default y
1482 select DMABOUNCE
1483
1484 source "drivers/pci/Kconfig"
1485
1486 source "drivers/pcmcia/Kconfig"
1487
1488 endmenu
1489
1490 menu "Kernel Features"
1491
1492 config HAVE_SMP
1493 bool
1494 help
1495 This option should be selected by machines which have an SMP-
1496 capable CPU.
1497
1498 The only effect of this option is to make the SMP-related
1499 options available to the user for configuration.
1500
1501 config SMP
1502 bool "Symmetric Multi-Processing"
1503 depends on CPU_V6K || CPU_V7
1504 depends on GENERIC_CLOCKEVENTS
1505 depends on HAVE_SMP
1506 depends on MMU
1507 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1508 select USE_GENERIC_SMP_HELPERS
1509 help
1510 This enables support for systems with more than one CPU. If you have
1511 a system with only one CPU, like most personal computers, say N. If
1512 you have a system with more than one CPU, say Y.
1513
1514 If you say N here, the kernel will run on single and multiprocessor
1515 machines, but will use only one CPU of a multiprocessor machine. If
1516 you say Y here, the kernel will run on many, but not all, single
1517 processor machines. On a single processor machine, the kernel will
1518 run faster if you say N here.
1519
1520 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1521 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1522 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1523
1524 If you don't know what to do here, say N.
1525
1526 config SMP_ON_UP
1527 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1528 depends on SMP && !XIP_KERNEL
1529 default y
1530 help
1531 SMP kernels contain instructions which fail on non-SMP processors.
1532 Enabling this option allows the kernel to modify itself to make
1533 these instructions safe. Disabling it allows about 1K of space
1534 savings.
1535
1536 If you don't know what to do here, say Y.
1537
1538 config ARM_CPU_TOPOLOGY
1539 bool "Support cpu topology definition"
1540 depends on SMP && CPU_V7
1541 default y
1542 help
1543 Support ARM cpu topology definition. The MPIDR register defines
1544 affinity between processors which is then used to describe the cpu
1545 topology of an ARM System.
1546
1547 config SCHED_MC
1548 bool "Multi-core scheduler support"
1549 depends on ARM_CPU_TOPOLOGY
1550 help
1551 Multi-core scheduler support improves the CPU scheduler's decision
1552 making when dealing with multi-core CPU chips at a cost of slightly
1553 increased overhead in some places. If unsure say N here.
1554
1555 config SCHED_SMT
1556 bool "SMT scheduler support"
1557 depends on ARM_CPU_TOPOLOGY
1558 help
1559 Improves the CPU scheduler's decision making when dealing with
1560 MultiThreading at a cost of slightly increased overhead in some
1561 places. If unsure say N here.
1562
1563 config HAVE_ARM_SCU
1564 bool
1565 help
1566 This option enables support for the ARM system coherency unit
1567
1568 config HAVE_ARM_ARCH_TIMER
1569 bool "Architected timer support"
1570 depends on CPU_V7
1571 select ARM_ARCH_TIMER
1572 help
1573 This option enables support for the ARM architected timer
1574
1575 config HAVE_ARM_TWD
1576 bool
1577 depends on SMP
1578 help
1579 This options enables support for the ARM timer and watchdog unit
1580
1581 choice
1582 prompt "Memory split"
1583 default VMSPLIT_3G
1584 help
1585 Select the desired split between kernel and user memory.
1586
1587 If you are not absolutely sure what you are doing, leave this
1588 option alone!
1589
1590 config VMSPLIT_3G
1591 bool "3G/1G user/kernel split"
1592 config VMSPLIT_2G
1593 bool "2G/2G user/kernel split"
1594 config VMSPLIT_1G
1595 bool "1G/3G user/kernel split"
1596 endchoice
1597
1598 config PAGE_OFFSET
1599 hex
1600 default 0x40000000 if VMSPLIT_1G
1601 default 0x80000000 if VMSPLIT_2G
1602 default 0xC0000000
1603
1604 config NR_CPUS
1605 int "Maximum number of CPUs (2-32)"
1606 range 2 32
1607 depends on SMP
1608 default "4"
1609
1610 config HOTPLUG_CPU
1611 bool "Support for hot-pluggable CPUs"
1612 depends on SMP && HOTPLUG
1613 help
1614 Say Y here to experiment with turning CPUs off and on. CPUs
1615 can be controlled through /sys/devices/system/cpu.
1616
1617 config ARM_PSCI
1618 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1619 depends on CPU_V7
1620 help
1621 Say Y here if you want Linux to communicate with system firmware
1622 implementing the PSCI specification for CPU-centric power
1623 management operations described in ARM document number ARM DEN
1624 0022A ("Power State Coordination Interface System Software on
1625 ARM processors").
1626
1627 config LOCAL_TIMERS
1628 bool "Use local timer interrupts"
1629 depends on SMP
1630 default y
1631 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1632 help
1633 Enable support for local timers on SMP platforms, rather then the
1634 legacy IPI broadcast method. Local timers allows the system
1635 accounting to be spread across the timer interval, preventing a
1636 "thundering herd" at every timer tick.
1637
1638 config ARCH_NR_GPIO
1639 int
1640 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1641 default 355 if ARCH_U8500
1642 default 264 if MACH_H4700
1643 default 512 if SOC_OMAP5
1644 default 288 if ARCH_VT8500 || ARCH_SUNXI
1645 default 0
1646 help
1647 Maximum number of GPIOs in the system.
1648
1649 If unsure, leave the default value.
1650
1651 source kernel/Kconfig.preempt
1652
1653 config HZ
1654 int
1655 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1656 ARCH_S5PV210 || ARCH_EXYNOS4
1657 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
1658 default AT91_TIMER_HZ if ARCH_AT91
1659 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1660 default 100
1661
1662 config SCHED_HRTICK
1663 def_bool HIGH_RES_TIMERS
1664
1665 config THUMB2_KERNEL
1666 bool "Compile the kernel in Thumb-2 mode"
1667 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
1668 select AEABI
1669 select ARM_ASM_UNIFIED
1670 select ARM_UNWIND
1671 help
1672 By enabling this option, the kernel will be compiled in
1673 Thumb-2 mode. A compiler/assembler that understand the unified
1674 ARM-Thumb syntax is needed.
1675
1676 If unsure, say N.
1677
1678 config THUMB2_AVOID_R_ARM_THM_JUMP11
1679 bool "Work around buggy Thumb-2 short branch relocations in gas"
1680 depends on THUMB2_KERNEL && MODULES
1681 default y
1682 help
1683 Various binutils versions can resolve Thumb-2 branches to
1684 locally-defined, preemptible global symbols as short-range "b.n"
1685 branch instructions.
1686
1687 This is a problem, because there's no guarantee the final
1688 destination of the symbol, or any candidate locations for a
1689 trampoline, are within range of the branch. For this reason, the
1690 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1691 relocation in modules at all, and it makes little sense to add
1692 support.
1693
1694 The symptom is that the kernel fails with an "unsupported
1695 relocation" error when loading some modules.
1696
1697 Until fixed tools are available, passing
1698 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1699 code which hits this problem, at the cost of a bit of extra runtime
1700 stack usage in some cases.
1701
1702 The problem is described in more detail at:
1703 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1704
1705 Only Thumb-2 kernels are affected.
1706
1707 Unless you are sure your tools don't have this problem, say Y.
1708
1709 config ARM_ASM_UNIFIED
1710 bool
1711
1712 config AEABI
1713 bool "Use the ARM EABI to compile the kernel"
1714 help
1715 This option allows for the kernel to be compiled using the latest
1716 ARM ABI (aka EABI). This is only useful if you are using a user
1717 space environment that is also compiled with EABI.
1718
1719 Since there are major incompatibilities between the legacy ABI and
1720 EABI, especially with regard to structure member alignment, this
1721 option also changes the kernel syscall calling convention to
1722 disambiguate both ABIs and allow for backward compatibility support
1723 (selected with CONFIG_OABI_COMPAT).
1724
1725 To use this you need GCC version 4.0.0 or later.
1726
1727 config OABI_COMPAT
1728 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1729 depends on AEABI && !THUMB2_KERNEL
1730 default y
1731 help
1732 This option preserves the old syscall interface along with the
1733 new (ARM EABI) one. It also provides a compatibility layer to
1734 intercept syscalls that have structure arguments which layout
1735 in memory differs between the legacy ABI and the new ARM EABI
1736 (only for non "thumb" binaries). This option adds a tiny
1737 overhead to all syscalls and produces a slightly larger kernel.
1738 If you know you'll be using only pure EABI user space then you
1739 can say N here. If this option is not selected and you attempt
1740 to execute a legacy ABI binary then the result will be
1741 UNPREDICTABLE (in fact it can be predicted that it won't work
1742 at all). If in doubt say Y.
1743
1744 config ARCH_HAS_HOLES_MEMORYMODEL
1745 bool
1746
1747 config ARCH_SPARSEMEM_ENABLE
1748 bool
1749
1750 config ARCH_SPARSEMEM_DEFAULT
1751 def_bool ARCH_SPARSEMEM_ENABLE
1752
1753 config ARCH_SELECT_MEMORY_MODEL
1754 def_bool ARCH_SPARSEMEM_ENABLE
1755
1756 config HAVE_ARCH_PFN_VALID
1757 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1758
1759 config HIGHMEM
1760 bool "High Memory Support"
1761 depends on MMU
1762 help
1763 The address space of ARM processors is only 4 Gigabytes large
1764 and it has to accommodate user address space, kernel address
1765 space as well as some memory mapped IO. That means that, if you
1766 have a large amount of physical memory and/or IO, not all of the
1767 memory can be "permanently mapped" by the kernel. The physical
1768 memory that is not permanently mapped is called "high memory".
1769
1770 Depending on the selected kernel/user memory split, minimum
1771 vmalloc space and actual amount of RAM, you may not need this
1772 option which should result in a slightly faster kernel.
1773
1774 If unsure, say n.
1775
1776 config HIGHPTE
1777 bool "Allocate 2nd-level pagetables from highmem"
1778 depends on HIGHMEM
1779
1780 config HW_PERF_EVENTS
1781 bool "Enable hardware performance counter support for perf events"
1782 depends on PERF_EVENTS
1783 default y
1784 help
1785 Enable hardware performance counter support for perf events. If
1786 disabled, perf events will use software events only.
1787
1788 source "mm/Kconfig"
1789
1790 config FORCE_MAX_ZONEORDER
1791 int "Maximum zone order" if ARCH_SHMOBILE
1792 range 11 64 if ARCH_SHMOBILE
1793 default "12" if SOC_AM33XX
1794 default "9" if SA1111
1795 default "11"
1796 help
1797 The kernel memory allocator divides physically contiguous memory
1798 blocks into "zones", where each zone is a power of two number of
1799 pages. This option selects the largest power of two that the kernel
1800 keeps in the memory allocator. If you need to allocate very large
1801 blocks of physically contiguous memory, then you may need to
1802 increase this value.
1803
1804 This config option is actually maximum order plus one. For example,
1805 a value of 11 means that the largest free memory block is 2^10 pages.
1806
1807 config ALIGNMENT_TRAP
1808 bool
1809 depends on CPU_CP15_MMU
1810 default y if !ARCH_EBSA110
1811 select HAVE_PROC_CPU if PROC_FS
1812 help
1813 ARM processors cannot fetch/store information which is not
1814 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1815 address divisible by 4. On 32-bit ARM processors, these non-aligned
1816 fetch/store instructions will be emulated in software if you say
1817 here, which has a severe performance impact. This is necessary for
1818 correct operation of some network protocols. With an IP-only
1819 configuration it is safe to say N, otherwise say Y.
1820
1821 config UACCESS_WITH_MEMCPY
1822 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1823 depends on MMU
1824 default y if CPU_FEROCEON
1825 help
1826 Implement faster copy_to_user and clear_user methods for CPU
1827 cores where a 8-word STM instruction give significantly higher
1828 memory write throughput than a sequence of individual 32bit stores.
1829
1830 A possible side effect is a slight increase in scheduling latency
1831 between threads sharing the same address space if they invoke
1832 such copy operations with large buffers.
1833
1834 However, if the CPU data cache is using a write-allocate mode,
1835 this option is unlikely to provide any performance gain.
1836
1837 config SECCOMP
1838 bool
1839 prompt "Enable seccomp to safely compute untrusted bytecode"
1840 ---help---
1841 This kernel feature is useful for number crunching applications
1842 that may need to compute untrusted bytecode during their
1843 execution. By using pipes or other transports made available to
1844 the process as file descriptors supporting the read/write
1845 syscalls, it's possible to isolate those applications in
1846 their own address space using seccomp. Once seccomp is
1847 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1848 and the task is only allowed to execute a few safe syscalls
1849 defined by each seccomp mode.
1850
1851 config CC_STACKPROTECTOR
1852 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1853 help
1854 This option turns on the -fstack-protector GCC feature. This
1855 feature puts, at the beginning of functions, a canary value on
1856 the stack just before the return address, and validates
1857 the value just before actually returning. Stack based buffer
1858 overflows (that need to overwrite this return address) now also
1859 overwrite the canary, which gets detected and the attack is then
1860 neutralized via a kernel panic.
1861 This feature requires gcc version 4.2 or above.
1862
1863 config XEN_DOM0
1864 def_bool y
1865 depends on XEN
1866
1867 config XEN
1868 bool "Xen guest support on ARM (EXPERIMENTAL)"
1869 depends on ARM && OF
1870 depends on CPU_V7 && !CPU_V6
1871 help
1872 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1873
1874 endmenu
1875
1876 menu "Boot options"
1877
1878 config USE_OF
1879 bool "Flattened Device Tree support"
1880 select IRQ_DOMAIN
1881 select OF
1882 select OF_EARLY_FLATTREE
1883 help
1884 Include support for flattened device tree machine descriptions.
1885
1886 config ATAGS
1887 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1888 default y
1889 help
1890 This is the traditional way of passing data to the kernel at boot
1891 time. If you are solely relying on the flattened device tree (or
1892 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1893 to remove ATAGS support from your kernel binary. If unsure,
1894 leave this to y.
1895
1896 config DEPRECATED_PARAM_STRUCT
1897 bool "Provide old way to pass kernel parameters"
1898 depends on ATAGS
1899 help
1900 This was deprecated in 2001 and announced to live on for 5 years.
1901 Some old boot loaders still use this way.
1902
1903 # Compressed boot loader in ROM. Yes, we really want to ask about
1904 # TEXT and BSS so we preserve their values in the config files.
1905 config ZBOOT_ROM_TEXT
1906 hex "Compressed ROM boot loader base address"
1907 default "0"
1908 help
1909 The physical address at which the ROM-able zImage is to be
1910 placed in the target. Platforms which normally make use of
1911 ROM-able zImage formats normally set this to a suitable
1912 value in their defconfig file.
1913
1914 If ZBOOT_ROM is not enabled, this has no effect.
1915
1916 config ZBOOT_ROM_BSS
1917 hex "Compressed ROM boot loader BSS address"
1918 default "0"
1919 help
1920 The base address of an area of read/write memory in the target
1921 for the ROM-able zImage which must be available while the
1922 decompressor is running. It must be large enough to hold the
1923 entire decompressed kernel plus an additional 128 KiB.
1924 Platforms which normally make use of ROM-able zImage formats
1925 normally set this to a suitable value in their defconfig file.
1926
1927 If ZBOOT_ROM is not enabled, this has no effect.
1928
1929 config ZBOOT_ROM
1930 bool "Compressed boot loader in ROM/flash"
1931 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1932 help
1933 Say Y here if you intend to execute your compressed kernel image
1934 (zImage) directly from ROM or flash. If unsure, say N.
1935
1936 choice
1937 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1938 depends on ZBOOT_ROM && ARCH_SH7372
1939 default ZBOOT_ROM_NONE
1940 help
1941 Include experimental SD/MMC loading code in the ROM-able zImage.
1942 With this enabled it is possible to write the ROM-able zImage
1943 kernel image to an MMC or SD card and boot the kernel straight
1944 from the reset vector. At reset the processor Mask ROM will load
1945 the first part of the ROM-able zImage which in turn loads the
1946 rest the kernel image to RAM.
1947
1948 config ZBOOT_ROM_NONE
1949 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1950 help
1951 Do not load image from SD or MMC
1952
1953 config ZBOOT_ROM_MMCIF
1954 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1955 help
1956 Load image from MMCIF hardware block.
1957
1958 config ZBOOT_ROM_SH_MOBILE_SDHI
1959 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1960 help
1961 Load image from SDHI hardware block
1962
1963 endchoice
1964
1965 config ARM_APPENDED_DTB
1966 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1967 depends on OF && !ZBOOT_ROM
1968 help
1969 With this option, the boot code will look for a device tree binary
1970 (DTB) appended to zImage
1971 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1972
1973 This is meant as a backward compatibility convenience for those
1974 systems with a bootloader that can't be upgraded to accommodate
1975 the documented boot protocol using a device tree.
1976
1977 Beware that there is very little in terms of protection against
1978 this option being confused by leftover garbage in memory that might
1979 look like a DTB header after a reboot if no actual DTB is appended
1980 to zImage. Do not leave this option active in a production kernel
1981 if you don't intend to always append a DTB. Proper passing of the
1982 location into r2 of a bootloader provided DTB is always preferable
1983 to this option.
1984
1985 config ARM_ATAG_DTB_COMPAT
1986 bool "Supplement the appended DTB with traditional ATAG information"
1987 depends on ARM_APPENDED_DTB
1988 help
1989 Some old bootloaders can't be updated to a DTB capable one, yet
1990 they provide ATAGs with memory configuration, the ramdisk address,
1991 the kernel cmdline string, etc. Such information is dynamically
1992 provided by the bootloader and can't always be stored in a static
1993 DTB. To allow a device tree enabled kernel to be used with such
1994 bootloaders, this option allows zImage to extract the information
1995 from the ATAG list and store it at run time into the appended DTB.
1996
1997 choice
1998 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1999 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2000
2001 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2002 bool "Use bootloader kernel arguments if available"
2003 help
2004 Uses the command-line options passed by the boot loader instead of
2005 the device tree bootargs property. If the boot loader doesn't provide
2006 any, the device tree bootargs property will be used.
2007
2008 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2009 bool "Extend with bootloader kernel arguments"
2010 help
2011 The command-line arguments provided by the boot loader will be
2012 appended to the the device tree bootargs property.
2013
2014 endchoice
2015
2016 config CMDLINE
2017 string "Default kernel command string"
2018 default ""
2019 help
2020 On some architectures (EBSA110 and CATS), there is currently no way
2021 for the boot loader to pass arguments to the kernel. For these
2022 architectures, you should supply some command-line options at build
2023 time by entering them here. As a minimum, you should specify the
2024 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2025
2026 choice
2027 prompt "Kernel command line type" if CMDLINE != ""
2028 default CMDLINE_FROM_BOOTLOADER
2029 depends on ATAGS
2030
2031 config CMDLINE_FROM_BOOTLOADER
2032 bool "Use bootloader kernel arguments if available"
2033 help
2034 Uses the command-line options passed by the boot loader. If
2035 the boot loader doesn't provide any, the default kernel command
2036 string provided in CMDLINE will be used.
2037
2038 config CMDLINE_EXTEND
2039 bool "Extend bootloader kernel arguments"
2040 help
2041 The command-line arguments provided by the boot loader will be
2042 appended to the default kernel command string.
2043
2044 config CMDLINE_FORCE
2045 bool "Always use the default kernel command string"
2046 help
2047 Always use the default kernel command string, even if the boot
2048 loader passes other arguments to the kernel.
2049 This is useful if you cannot or don't want to change the
2050 command-line options your boot loader passes to the kernel.
2051 endchoice
2052
2053 config XIP_KERNEL
2054 bool "Kernel Execute-In-Place from ROM"
2055 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2056 help
2057 Execute-In-Place allows the kernel to run from non-volatile storage
2058 directly addressable by the CPU, such as NOR flash. This saves RAM
2059 space since the text section of the kernel is not loaded from flash
2060 to RAM. Read-write sections, such as the data section and stack,
2061 are still copied to RAM. The XIP kernel is not compressed since
2062 it has to run directly from flash, so it will take more space to
2063 store it. The flash address used to link the kernel object files,
2064 and for storing it, is configuration dependent. Therefore, if you
2065 say Y here, you must know the proper physical address where to
2066 store the kernel image depending on your own flash memory usage.
2067
2068 Also note that the make target becomes "make xipImage" rather than
2069 "make zImage" or "make Image". The final kernel binary to put in
2070 ROM memory will be arch/arm/boot/xipImage.
2071
2072 If unsure, say N.
2073
2074 config XIP_PHYS_ADDR
2075 hex "XIP Kernel Physical Location"
2076 depends on XIP_KERNEL
2077 default "0x00080000"
2078 help
2079 This is the physical address in your flash memory the kernel will
2080 be linked for and stored to. This address is dependent on your
2081 own flash usage.
2082
2083 config KEXEC
2084 bool "Kexec system call (EXPERIMENTAL)"
2085 depends on (!SMP || HOTPLUG_CPU)
2086 help
2087 kexec is a system call that implements the ability to shutdown your
2088 current kernel, and to start another kernel. It is like a reboot
2089 but it is independent of the system firmware. And like a reboot
2090 you can start any kernel with it, not just Linux.
2091
2092 It is an ongoing process to be certain the hardware in a machine
2093 is properly shutdown, so do not be surprised if this code does not
2094 initially work for you. It may help to enable device hotplugging
2095 support.
2096
2097 config ATAGS_PROC
2098 bool "Export atags in procfs"
2099 depends on ATAGS && KEXEC
2100 default y
2101 help
2102 Should the atags used to boot the kernel be exported in an "atags"
2103 file in procfs. Useful with kexec.
2104
2105 config CRASH_DUMP
2106 bool "Build kdump crash kernel (EXPERIMENTAL)"
2107 help
2108 Generate crash dump after being started by kexec. This should
2109 be normally only set in special crash dump kernels which are
2110 loaded in the main kernel with kexec-tools into a specially
2111 reserved region and then later executed after a crash by
2112 kdump/kexec. The crash dump kernel must be compiled to a
2113 memory address not used by the main kernel
2114
2115 For more details see Documentation/kdump/kdump.txt
2116
2117 config AUTO_ZRELADDR
2118 bool "Auto calculation of the decompressed kernel image address"
2119 depends on !ZBOOT_ROM && !ARCH_U300
2120 help
2121 ZRELADDR is the physical address where the decompressed kernel
2122 image will be placed. If AUTO_ZRELADDR is selected, the address
2123 will be determined at run-time by masking the current IP with
2124 0xf8000000. This assumes the zImage being placed in the first 128MB
2125 from start of memory.
2126
2127 endmenu
2128
2129 menu "CPU Power Management"
2130
2131 if ARCH_HAS_CPUFREQ
2132
2133 source "drivers/cpufreq/Kconfig"
2134
2135 config CPU_FREQ_IMX
2136 tristate "CPUfreq driver for i.MX CPUs"
2137 depends on ARCH_MXC && CPU_FREQ
2138 select CPU_FREQ_TABLE
2139 help
2140 This enables the CPUfreq driver for i.MX CPUs.
2141
2142 config CPU_FREQ_SA1100
2143 bool
2144
2145 config CPU_FREQ_SA1110
2146 bool
2147
2148 config CPU_FREQ_INTEGRATOR
2149 tristate "CPUfreq driver for ARM Integrator CPUs"
2150 depends on ARCH_INTEGRATOR && CPU_FREQ
2151 default y
2152 help
2153 This enables the CPUfreq driver for ARM Integrator CPUs.
2154
2155 For details, take a look at <file:Documentation/cpu-freq>.
2156
2157 If in doubt, say Y.
2158
2159 config CPU_FREQ_PXA
2160 bool
2161 depends on CPU_FREQ && ARCH_PXA && PXA25x
2162 default y
2163 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2164 select CPU_FREQ_TABLE
2165
2166 config CPU_FREQ_S3C
2167 bool
2168 help
2169 Internal configuration node for common cpufreq on Samsung SoC
2170
2171 config CPU_FREQ_S3C24XX
2172 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2173 depends on ARCH_S3C24XX && CPU_FREQ
2174 select CPU_FREQ_S3C
2175 help
2176 This enables the CPUfreq driver for the Samsung S3C24XX family
2177 of CPUs.
2178
2179 For details, take a look at <file:Documentation/cpu-freq>.
2180
2181 If in doubt, say N.
2182
2183 config CPU_FREQ_S3C24XX_PLL
2184 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2185 depends on CPU_FREQ_S3C24XX
2186 help
2187 Compile in support for changing the PLL frequency from the
2188 S3C24XX series CPUfreq driver. The PLL takes time to settle
2189 after a frequency change, so by default it is not enabled.
2190
2191 This also means that the PLL tables for the selected CPU(s) will
2192 be built which may increase the size of the kernel image.
2193
2194 config CPU_FREQ_S3C24XX_DEBUG
2195 bool "Debug CPUfreq Samsung driver core"
2196 depends on CPU_FREQ_S3C24XX
2197 help
2198 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2199
2200 config CPU_FREQ_S3C24XX_IODEBUG
2201 bool "Debug CPUfreq Samsung driver IO timing"
2202 depends on CPU_FREQ_S3C24XX
2203 help
2204 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2205
2206 config CPU_FREQ_S3C24XX_DEBUGFS
2207 bool "Export debugfs for CPUFreq"
2208 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2209 help
2210 Export status information via debugfs.
2211
2212 endif
2213
2214 source "drivers/cpuidle/Kconfig"
2215
2216 endmenu
2217
2218 menu "Floating point emulation"
2219
2220 comment "At least one emulation must be selected"
2221
2222 config FPE_NWFPE
2223 bool "NWFPE math emulation"
2224 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2225 ---help---
2226 Say Y to include the NWFPE floating point emulator in the kernel.
2227 This is necessary to run most binaries. Linux does not currently
2228 support floating point hardware so you need to say Y here even if
2229 your machine has an FPA or floating point co-processor podule.
2230
2231 You may say N here if you are going to load the Acorn FPEmulator
2232 early in the bootup.
2233
2234 config FPE_NWFPE_XP
2235 bool "Support extended precision"
2236 depends on FPE_NWFPE
2237 help
2238 Say Y to include 80-bit support in the kernel floating-point
2239 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2240 Note that gcc does not generate 80-bit operations by default,
2241 so in most cases this option only enlarges the size of the
2242 floating point emulator without any good reason.
2243
2244 You almost surely want to say N here.
2245
2246 config FPE_FASTFPE
2247 bool "FastFPE math emulation (EXPERIMENTAL)"
2248 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2249 ---help---
2250 Say Y here to include the FAST floating point emulator in the kernel.
2251 This is an experimental much faster emulator which now also has full
2252 precision for the mantissa. It does not support any exceptions.
2253 It is very simple, and approximately 3-6 times faster than NWFPE.
2254
2255 It should be sufficient for most programs. It may be not suitable
2256 for scientific calculations, but you have to check this for yourself.
2257 If you do not feel you need a faster FP emulation you should better
2258 choose NWFPE.
2259
2260 config VFP
2261 bool "VFP-format floating point maths"
2262 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2263 help
2264 Say Y to include VFP support code in the kernel. This is needed
2265 if your hardware includes a VFP unit.
2266
2267 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2268 release notes and additional status information.
2269
2270 Say N if your target does not have VFP hardware.
2271
2272 config VFPv3
2273 bool
2274 depends on VFP
2275 default y if CPU_V7
2276
2277 config NEON
2278 bool "Advanced SIMD (NEON) Extension support"
2279 depends on VFPv3 && CPU_V7
2280 help
2281 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2282 Extension.
2283
2284 endmenu
2285
2286 menu "Userspace binary formats"
2287
2288 source "fs/Kconfig.binfmt"
2289
2290 config ARTHUR
2291 tristate "RISC OS personality"
2292 depends on !AEABI
2293 help
2294 Say Y here to include the kernel code necessary if you want to run
2295 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2296 experimental; if this sounds frightening, say N and sleep in peace.
2297 You can also say M here to compile this support as a module (which
2298 will be called arthur).
2299
2300 endmenu
2301
2302 menu "Power management options"
2303
2304 source "kernel/power/Kconfig"
2305
2306 config ARCH_SUSPEND_POSSIBLE
2307 depends on !ARCH_S5PC100
2308 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2309 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2310 def_bool y
2311
2312 config ARM_CPU_SUSPEND
2313 def_bool PM_SLEEP
2314
2315 endmenu
2316
2317 source "net/Kconfig"
2318
2319 source "drivers/Kconfig"
2320
2321 source "fs/Kconfig"
2322
2323 source "arch/arm/Kconfig.debug"
2324
2325 source "security/Kconfig"
2326
2327 source "crypto/Kconfig"
2328
2329 source "lib/Kconfig"
2330
2331 source "arch/arm/kvm/Kconfig"
This page took 0.085896 seconds and 6 git commands to generate.