Merge tag 'armsoc-cleanup' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
[deliverable/linux.git] / arch / arm / boot / dts / armada-370.dtsi
1 /*
2 * Device Tree Include file for Marvell Armada 370 family SoC
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Lior Amsalem <alior@marvell.com>
7 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9 *
10 * This file is dual-licensed: you can use it either under the terms
11 * of the GPL or the X11 license, at your option. Note that this dual
12 * licensing only applies to this file, and not this project as a
13 * whole.
14 *
15 * a) This file is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of the
18 * License, or (at your option) any later version.
19 *
20 * This file is distributed in the hope that it will be useful
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * Or, alternatively
26 *
27 * b) Permission is hereby granted, free of charge, to any person
28 * obtaining a copy of this software and associated documentation
29 * files (the "Software"), to deal in the Software without
30 * restriction, including without limitation the rights to use
31 * copy, modify, merge, publish, distribute, sublicense, and/or
32 * sell copies of the Software, and to permit persons to whom the
33 * Software is furnished to do so, subject to the following
34 * conditions:
35 *
36 * The above copyright notice and this permission notice shall be
37 * included in all copies or substantial portions of the Software.
38 *
39 * THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
40 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
41 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
42 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
43 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
44 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
45 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
46 * OTHER DEALINGS IN THE SOFTWARE.
47 *
48 * Contains definitions specific to the Armada 370 SoC that are not
49 * common to all Armada SoCs.
50 */
51
52 #include "armada-370-xp.dtsi"
53 /include/ "skeleton.dtsi"
54
55 / {
56 model = "Marvell Armada 370 family SoC";
57 compatible = "marvell,armada370", "marvell,armada-370-xp";
58
59 aliases {
60 gpio0 = &gpio0;
61 gpio1 = &gpio1;
62 gpio2 = &gpio2;
63 };
64
65 soc {
66 compatible = "marvell,armada370-mbus", "simple-bus";
67
68 bootrom {
69 compatible = "marvell,bootrom";
70 reg = <MBUS_ID(0x01, 0xe0) 0 0x100000>;
71 };
72
73 pcie-controller {
74 compatible = "marvell,armada-370-pcie";
75 status = "disabled";
76 device_type = "pci";
77
78 #address-cells = <3>;
79 #size-cells = <2>;
80
81 msi-parent = <&mpic>;
82 bus-range = <0x00 0xff>;
83
84 ranges =
85 <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000
86 0x82000000 0 0x80000 MBUS_ID(0xf0, 0x01) 0x80000 0 0x00002000
87 0x82000000 0x1 0 MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 0.0 MEM */
88 0x81000000 0x1 0 MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 0.0 IO */
89 0x82000000 0x2 0 MBUS_ID(0x08, 0xe8) 0 1 0 /* Port 1.0 MEM */
90 0x81000000 0x2 0 MBUS_ID(0x08, 0xe0) 0 1 0 /* Port 1.0 IO */>;
91
92 pcie@1,0 {
93 device_type = "pci";
94 assigned-addresses = <0x82000800 0 0x40000 0 0x2000>;
95 reg = <0x0800 0 0 0 0>;
96 #address-cells = <3>;
97 #size-cells = <2>;
98 #interrupt-cells = <1>;
99 ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0
100 0x81000000 0 0 0x81000000 0x1 0 1 0>;
101 interrupt-map-mask = <0 0 0 0>;
102 interrupt-map = <0 0 0 0 &mpic 58>;
103 marvell,pcie-port = <0>;
104 marvell,pcie-lane = <0>;
105 clocks = <&gateclk 5>;
106 status = "disabled";
107 };
108
109 pcie@2,0 {
110 device_type = "pci";
111 assigned-addresses = <0x82002800 0 0x80000 0 0x2000>;
112 reg = <0x1000 0 0 0 0>;
113 #address-cells = <3>;
114 #size-cells = <2>;
115 #interrupt-cells = <1>;
116 ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0
117 0x81000000 0 0 0x81000000 0x2 0 1 0>;
118 interrupt-map-mask = <0 0 0 0>;
119 interrupt-map = <0 0 0 0 &mpic 62>;
120 marvell,pcie-port = <1>;
121 marvell,pcie-lane = <0>;
122 clocks = <&gateclk 9>;
123 status = "disabled";
124 };
125 };
126
127 internal-regs {
128 L2: l2-cache {
129 compatible = "marvell,aurora-outer-cache";
130 reg = <0x08000 0x1000>;
131 cache-id-part = <0x100>;
132 cache-level = <2>;
133 cache-unified;
134 wt-override;
135 };
136
137 /*
138 * Default SPI pinctrl setting, can be overwritten on
139 * board level if a different configuration is used.
140 */
141 spi0: spi@10600 {
142 compatible = "marvell,armada-370-spi",
143 "marvell,orion-spi";
144 pinctrl-0 = <&spi0_pins1>;
145 pinctrl-names = "default";
146 };
147
148 spi1: spi@10680 {
149 compatible = "marvell,armada-370-spi",
150 "marvell,orion-spi";
151 pinctrl-0 = <&spi1_pins>;
152 pinctrl-names = "default";
153 };
154
155 i2c0: i2c@11000 {
156 reg = <0x11000 0x20>;
157 };
158
159 i2c1: i2c@11100 {
160 reg = <0x11100 0x20>;
161 };
162
163 gpio0: gpio@18100 {
164 compatible = "marvell,orion-gpio";
165 reg = <0x18100 0x40>;
166 ngpios = <32>;
167 gpio-controller;
168 #gpio-cells = <2>;
169 interrupt-controller;
170 #interrupt-cells = <2>;
171 interrupts = <82>, <83>, <84>, <85>;
172 };
173
174 gpio1: gpio@18140 {
175 compatible = "marvell,orion-gpio";
176 reg = <0x18140 0x40>;
177 ngpios = <32>;
178 gpio-controller;
179 #gpio-cells = <2>;
180 interrupt-controller;
181 #interrupt-cells = <2>;
182 interrupts = <87>, <88>, <89>, <90>;
183 };
184
185 gpio2: gpio@18180 {
186 compatible = "marvell,orion-gpio";
187 reg = <0x18180 0x40>;
188 ngpios = <2>;
189 gpio-controller;
190 #gpio-cells = <2>;
191 interrupt-controller;
192 #interrupt-cells = <2>;
193 interrupts = <91>;
194 };
195
196 /*
197 * Default UART pinctrl setting without RTS/CTS, can
198 * be overwritten on board level if a different
199 * configuration is used.
200 */
201 uart0: serial@12000 {
202 pinctrl-0 = <&uart0_pins>;
203 pinctrl-names = "default";
204 };
205
206 uart1: serial@12100 {
207 pinctrl-0 = <&uart1_pins>;
208 pinctrl-names = "default";
209 };
210
211 system-controller@18200 {
212 compatible = "marvell,armada-370-xp-system-controller";
213 reg = <0x18200 0x100>;
214 };
215
216 gateclk: clock-gating-control@18220 {
217 compatible = "marvell,armada-370-gating-clock";
218 reg = <0x18220 0x4>;
219 clocks = <&coreclk 0>;
220 #clock-cells = <1>;
221 };
222
223 coreclk: mvebu-sar@18230 {
224 compatible = "marvell,armada-370-core-clock";
225 reg = <0x18230 0x08>;
226 #clock-cells = <1>;
227 };
228
229 thermal@18300 {
230 compatible = "marvell,armada370-thermal";
231 reg = <0x18300 0x4
232 0x18304 0x4>;
233 status = "okay";
234 };
235
236 sscg@18330 {
237 reg = <0x18330 0x4>;
238 };
239
240 interrupt-controller@20a00 {
241 reg = <0x20a00 0x1d0>, <0x21870 0x58>;
242 };
243
244 timer@20300 {
245 compatible = "marvell,armada-370-timer";
246 clocks = <&coreclk 2>;
247 };
248
249 watchdog@20300 {
250 compatible = "marvell,armada-370-wdt";
251 clocks = <&coreclk 2>;
252 };
253
254 cpurst@20800 {
255 compatible = "marvell,armada-370-cpu-reset";
256 reg = <0x20800 0x8>;
257 };
258
259 audio_controller: audio-controller@30000 {
260 #sound-dai-cells = <1>;
261 compatible = "marvell,armada370-audio";
262 reg = <0x30000 0x4000>;
263 interrupts = <93>;
264 clocks = <&gateclk 0>;
265 clock-names = "internal";
266 status = "disabled";
267 };
268
269 usb@50000 {
270 clocks = <&coreclk 0>;
271 };
272
273 usb@51000 {
274 clocks = <&coreclk 0>;
275 };
276
277 xor@60800 {
278 compatible = "marvell,orion-xor";
279 reg = <0x60800 0x100
280 0x60A00 0x100>;
281 status = "okay";
282
283 xor00 {
284 interrupts = <51>;
285 dmacap,memcpy;
286 dmacap,xor;
287 };
288 xor01 {
289 interrupts = <52>;
290 dmacap,memcpy;
291 dmacap,xor;
292 dmacap,memset;
293 };
294 };
295
296 xor@60900 {
297 compatible = "marvell,orion-xor";
298 reg = <0x60900 0x100
299 0x60b00 0x100>;
300 status = "okay";
301
302 xor10 {
303 interrupts = <94>;
304 dmacap,memcpy;
305 dmacap,xor;
306 };
307 xor11 {
308 interrupts = <95>;
309 dmacap,memcpy;
310 dmacap,xor;
311 dmacap,memset;
312 };
313 };
314
315 ethernet@70000 {
316 compatible = "marvell,armada-370-neta";
317 };
318
319 ethernet@74000 {
320 compatible = "marvell,armada-370-neta";
321 };
322 };
323 };
324 };
325
326 &pinctrl {
327 compatible = "marvell,mv88f6710-pinctrl";
328
329 spi0_pins1: spi0-pins1 {
330 marvell,pins = "mpp33", "mpp34",
331 "mpp35", "mpp36";
332 marvell,function = "spi0";
333 };
334
335 spi0_pins2: spi0_pins2 {
336 marvell,pins = "mpp32", "mpp63",
337 "mpp64", "mpp65";
338 marvell,function = "spi0";
339 };
340
341 spi1_pins: spi1-pins {
342 marvell,pins = "mpp49", "mpp50",
343 "mpp51", "mpp52";
344 marvell,function = "spi1";
345 };
346
347 uart0_pins: uart0-pins {
348 marvell,pins = "mpp0", "mpp1";
349 marvell,function = "uart0";
350 };
351
352 uart1_pins: uart1-pins {
353 marvell,pins = "mpp41", "mpp42";
354 marvell,function = "uart1";
355 };
356
357 sdio_pins1: sdio-pins1 {
358 marvell,pins = "mpp9", "mpp11", "mpp12",
359 "mpp13", "mpp14", "mpp15";
360 marvell,function = "sd0";
361 };
362
363 sdio_pins2: sdio-pins2 {
364 marvell,pins = "mpp47", "mpp48", "mpp49",
365 "mpp50", "mpp51", "mpp52";
366 marvell,function = "sd0";
367 };
368
369 sdio_pins3: sdio-pins3 {
370 marvell,pins = "mpp48", "mpp49", "mpp50",
371 "mpp51", "mpp52", "mpp53";
372 marvell,function = "sd0";
373 };
374
375 i2c0_pins: i2c0-pins {
376 marvell,pins = "mpp2", "mpp3";
377 marvell,function = "i2c0";
378 };
379
380 i2s_pins1: i2s-pins1 {
381 marvell,pins = "mpp5", "mpp6", "mpp7",
382 "mpp8", "mpp9", "mpp10",
383 "mpp12", "mpp13";
384 marvell,function = "audio";
385 };
386
387 i2s_pins2: i2s-pins2 {
388 marvell,pins = "mpp49", "mpp47", "mpp50",
389 "mpp59", "mpp57", "mpp61",
390 "mpp62", "mpp60", "mpp58";
391 marvell,function = "audio";
392 };
393
394 mdio_pins: mdio-pins {
395 marvell,pins = "mpp17", "mpp18";
396 marvell,function = "ge";
397 };
398
399 ge0_rgmii_pins: ge0-rgmii-pins {
400 marvell,pins = "mpp5", "mpp6", "mpp7", "mpp8",
401 "mpp9", "mpp10", "mpp11", "mpp12",
402 "mpp13", "mpp14", "mpp15", "mpp16";
403 marvell,function = "ge0";
404 };
405
406 ge1_rgmii_pins: ge1-rgmii-pins {
407 marvell,pins = "mpp19", "mpp20", "mpp21", "mpp22",
408 "mpp23", "mpp24", "mpp25", "mpp26",
409 "mpp27", "mpp28", "mpp29", "mpp30";
410 marvell,function = "ge1";
411 };
412 };
This page took 0.047097 seconds and 5 git commands to generate.