2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License as published by
4 * the Free Software Foundation; either version 2 of the License, or
5 * (at your option) any later version.
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
13 #include <dt-bindings/gpio/gpio.h>
14 #include <dt-bindings/interrupt-controller/irq.h>
15 #include <dt-bindings/interrupt-controller/arm-gic.h>
16 #include <dt-bindings/pinctrl/rockchip.h>
17 #include <dt-bindings/clock/rk3288-cru.h>
18 #include <dt-bindings/thermal/thermal.h>
19 #include "skeleton.dtsi"
22 compatible = "rockchip,rk3288";
24 interrupt-parent = <&gic>;
50 enable-method = "rockchip,rk3066-smp";
51 rockchip,pmu = <&pmu>;
55 compatible = "arm,cortex-a12";
57 resets = <&cru SRST_CORE0>;
73 #cooling-cells = <2>; /* min followed by max */
74 clock-latency = <40000>;
75 clocks = <&cru ARMCLK>;
79 compatible = "arm,cortex-a12";
81 resets = <&cru SRST_CORE1>;
85 compatible = "arm,cortex-a12";
87 resets = <&cru SRST_CORE2>;
91 compatible = "arm,cortex-a12";
93 resets = <&cru SRST_CORE3>;
98 compatible = "arm,amba-bus";
103 dmac_peri: dma-controller@ff250000 {
104 compatible = "arm,pl330", "arm,primecell";
105 reg = <0xff250000 0x4000>;
106 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
107 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
109 clocks = <&cru ACLK_DMAC2>;
110 clock-names = "apb_pclk";
113 dmac_bus_ns: dma-controller@ff600000 {
114 compatible = "arm,pl330", "arm,primecell";
115 reg = <0xff600000 0x4000>;
116 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
117 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
119 clocks = <&cru ACLK_DMAC1>;
120 clock-names = "apb_pclk";
124 dmac_bus_s: dma-controller@ffb20000 {
125 compatible = "arm,pl330", "arm,primecell";
126 reg = <0xffb20000 0x4000>;
127 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
128 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
130 clocks = <&cru ACLK_DMAC1>;
131 clock-names = "apb_pclk";
136 compatible = "fixed-clock";
137 clock-frequency = <24000000>;
138 clock-output-names = "xin24m";
143 compatible = "arm,armv7-timer";
144 arm,cpu-registers-not-fw-configured;
145 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
146 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
147 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
148 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
149 clock-frequency = <24000000>;
152 timer: timer@ff810000 {
153 compatible = "rockchip,rk3288-timer";
154 reg = <0xff810000 0x20>;
155 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
156 clocks = <&xin24m>, <&cru PCLK_TIMER>;
157 clock-names = "timer", "pclk";
161 compatible = "rockchip,display-subsystem";
162 ports = <&vopl_out>, <&vopb_out>;
165 sdmmc: dwmmc@ff0c0000 {
166 compatible = "rockchip,rk3288-dw-mshc";
167 clock-freq-min-max = <400000 150000000>;
168 clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>;
169 clock-names = "biu", "ciu";
170 fifo-depth = <0x100>;
171 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
172 reg = <0xff0c0000 0x4000>;
176 sdio0: dwmmc@ff0d0000 {
177 compatible = "rockchip,rk3288-dw-mshc";
178 clock-freq-min-max = <400000 150000000>;
179 clocks = <&cru HCLK_SDIO0>, <&cru SCLK_SDIO0>;
180 clock-names = "biu", "ciu";
181 fifo-depth = <0x100>;
182 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
183 reg = <0xff0d0000 0x4000>;
187 sdio1: dwmmc@ff0e0000 {
188 compatible = "rockchip,rk3288-dw-mshc";
189 clock-freq-min-max = <400000 150000000>;
190 clocks = <&cru HCLK_SDIO1>, <&cru SCLK_SDIO1>;
191 clock-names = "biu", "ciu";
192 fifo-depth = <0x100>;
193 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
194 reg = <0xff0e0000 0x4000>;
198 emmc: dwmmc@ff0f0000 {
199 compatible = "rockchip,rk3288-dw-mshc";
200 clock-freq-min-max = <400000 150000000>;
201 clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>;
202 clock-names = "biu", "ciu";
203 fifo-depth = <0x100>;
204 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
205 reg = <0xff0f0000 0x4000>;
209 saradc: saradc@ff100000 {
210 compatible = "rockchip,saradc";
211 reg = <0xff100000 0x100>;
212 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
213 #io-channel-cells = <1>;
214 clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
215 clock-names = "saradc", "apb_pclk";
220 compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
221 clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
222 clock-names = "spiclk", "apb_pclk";
223 dmas = <&dmac_peri 11>, <&dmac_peri 12>;
224 dma-names = "tx", "rx";
225 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
226 pinctrl-names = "default";
227 pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
228 reg = <0xff110000 0x1000>;
229 #address-cells = <1>;
235 compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
236 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
237 clock-names = "spiclk", "apb_pclk";
238 dmas = <&dmac_peri 13>, <&dmac_peri 14>;
239 dma-names = "tx", "rx";
240 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
241 pinctrl-names = "default";
242 pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
243 reg = <0xff120000 0x1000>;
244 #address-cells = <1>;
250 compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
251 clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
252 clock-names = "spiclk", "apb_pclk";
253 dmas = <&dmac_peri 15>, <&dmac_peri 16>;
254 dma-names = "tx", "rx";
255 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
256 pinctrl-names = "default";
257 pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
258 reg = <0xff130000 0x1000>;
259 #address-cells = <1>;
265 compatible = "rockchip,rk3288-i2c";
266 reg = <0xff140000 0x1000>;
267 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
268 #address-cells = <1>;
271 clocks = <&cru PCLK_I2C1>;
272 pinctrl-names = "default";
273 pinctrl-0 = <&i2c1_xfer>;
278 compatible = "rockchip,rk3288-i2c";
279 reg = <0xff150000 0x1000>;
280 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
281 #address-cells = <1>;
284 clocks = <&cru PCLK_I2C3>;
285 pinctrl-names = "default";
286 pinctrl-0 = <&i2c3_xfer>;
291 compatible = "rockchip,rk3288-i2c";
292 reg = <0xff160000 0x1000>;
293 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
294 #address-cells = <1>;
297 clocks = <&cru PCLK_I2C4>;
298 pinctrl-names = "default";
299 pinctrl-0 = <&i2c4_xfer>;
304 compatible = "rockchip,rk3288-i2c";
305 reg = <0xff170000 0x1000>;
306 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
307 #address-cells = <1>;
310 clocks = <&cru PCLK_I2C5>;
311 pinctrl-names = "default";
312 pinctrl-0 = <&i2c5_xfer>;
316 uart0: serial@ff180000 {
317 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
318 reg = <0xff180000 0x100>;
319 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
322 clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
323 clock-names = "baudclk", "apb_pclk";
324 pinctrl-names = "default";
325 pinctrl-0 = <&uart0_xfer>;
329 uart1: serial@ff190000 {
330 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
331 reg = <0xff190000 0x100>;
332 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
335 clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
336 clock-names = "baudclk", "apb_pclk";
337 pinctrl-names = "default";
338 pinctrl-0 = <&uart1_xfer>;
342 uart2: serial@ff690000 {
343 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
344 reg = <0xff690000 0x100>;
345 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
348 clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
349 clock-names = "baudclk", "apb_pclk";
350 pinctrl-names = "default";
351 pinctrl-0 = <&uart2_xfer>;
355 uart3: serial@ff1b0000 {
356 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
357 reg = <0xff1b0000 0x100>;
358 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
361 clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
362 clock-names = "baudclk", "apb_pclk";
363 pinctrl-names = "default";
364 pinctrl-0 = <&uart3_xfer>;
368 uart4: serial@ff1c0000 {
369 compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
370 reg = <0xff1c0000 0x100>;
371 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
374 clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
375 clock-names = "baudclk", "apb_pclk";
376 pinctrl-names = "default";
377 pinctrl-0 = <&uart4_xfer>;
382 #include "rk3288-thermal.dtsi"
385 tsadc: tsadc@ff280000 {
386 compatible = "rockchip,rk3288-tsadc";
387 reg = <0xff280000 0x100>;
388 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
389 clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
390 clock-names = "tsadc", "apb_pclk";
391 resets = <&cru SRST_TSADC>;
392 reset-names = "tsadc-apb";
393 pinctrl-names = "default";
394 pinctrl-0 = <&otp_out>;
395 #thermal-sensor-cells = <1>;
396 rockchip,hw-tshut-temp = <95000>;
400 gmac: ethernet@ff290000 {
401 compatible = "rockchip,rk3288-gmac";
402 reg = <0xff290000 0x10000>;
403 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
404 interrupt-names = "macirq";
405 rockchip,grf = <&grf>;
406 clocks = <&cru SCLK_MAC>,
407 <&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>,
408 <&cru SCLK_MACREF>, <&cru SCLK_MACREF_OUT>,
409 <&cru ACLK_GMAC>, <&cru PCLK_GMAC>;
410 clock-names = "stmmaceth",
411 "mac_clk_rx", "mac_clk_tx",
412 "clk_mac_ref", "clk_mac_refout",
413 "aclk_mac", "pclk_mac";
417 usb_host0_ehci: usb@ff500000 {
418 compatible = "generic-ehci";
419 reg = <0xff500000 0x100>;
420 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
421 clocks = <&cru HCLK_USBHOST0>;
422 clock-names = "usbhost";
426 /* NOTE: ohci@ff520000 doesn't actually work on hardware */
428 usb_host1: usb@ff540000 {
429 compatible = "rockchip,rk3288-usb", "rockchip,rk3066-usb",
431 reg = <0xff540000 0x40000>;
432 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
433 clocks = <&cru HCLK_USBHOST1>;
438 usb_otg: usb@ff580000 {
439 compatible = "rockchip,rk3288-usb", "rockchip,rk3066-usb",
441 reg = <0xff580000 0x40000>;
442 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
443 clocks = <&cru HCLK_OTG0>;
448 usb_hsic: usb@ff5c0000 {
449 compatible = "generic-ehci";
450 reg = <0xff5c0000 0x100>;
451 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
452 clocks = <&cru HCLK_HSIC>;
453 clock-names = "usbhost";
458 compatible = "rockchip,rk3288-i2c";
459 reg = <0xff650000 0x1000>;
460 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
461 #address-cells = <1>;
464 clocks = <&cru PCLK_I2C0>;
465 pinctrl-names = "default";
466 pinctrl-0 = <&i2c0_xfer>;
471 compatible = "rockchip,rk3288-i2c";
472 reg = <0xff660000 0x1000>;
473 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
474 #address-cells = <1>;
477 clocks = <&cru PCLK_I2C2>;
478 pinctrl-names = "default";
479 pinctrl-0 = <&i2c2_xfer>;
484 compatible = "rockchip,rk3288-pwm";
485 reg = <0xff680000 0x10>;
487 pinctrl-names = "default";
488 pinctrl-0 = <&pwm0_pin>;
489 clocks = <&cru PCLK_PWM>;
495 compatible = "rockchip,rk3288-pwm";
496 reg = <0xff680010 0x10>;
498 pinctrl-names = "default";
499 pinctrl-0 = <&pwm1_pin>;
500 clocks = <&cru PCLK_PWM>;
506 compatible = "rockchip,rk3288-pwm";
507 reg = <0xff680020 0x10>;
509 pinctrl-names = "default";
510 pinctrl-0 = <&pwm2_pin>;
511 clocks = <&cru PCLK_PWM>;
517 compatible = "rockchip,rk3288-pwm";
518 reg = <0xff680030 0x10>;
520 pinctrl-names = "default";
521 pinctrl-0 = <&pwm3_pin>;
522 clocks = <&cru PCLK_PWM>;
527 bus_intmem@ff700000 {
528 compatible = "mmio-sram";
529 reg = <0xff700000 0x18000>;
530 #address-cells = <1>;
532 ranges = <0 0xff700000 0x18000>;
534 compatible = "rockchip,rk3066-smp-sram";
540 compatible = "rockchip,rk3288-pmu-sram", "mmio-sram";
541 reg = <0xff720000 0x1000>;
544 pmu: power-management@ff730000 {
545 compatible = "rockchip,rk3288-pmu", "syscon";
546 reg = <0xff730000 0x100>;
549 sgrf: syscon@ff740000 {
550 compatible = "rockchip,rk3288-sgrf", "syscon";
551 reg = <0xff740000 0x1000>;
554 cru: clock-controller@ff760000 {
555 compatible = "rockchip,rk3288-cru";
556 reg = <0xff760000 0x1000>;
557 rockchip,grf = <&grf>;
560 assigned-clocks = <&cru PLL_GPLL>, <&cru PLL_CPLL>,
561 <&cru PLL_NPLL>, <&cru ACLK_CPU>,
562 <&cru HCLK_CPU>, <&cru PCLK_CPU>,
563 <&cru ACLK_PERI>, <&cru HCLK_PERI>,
565 assigned-clock-rates = <594000000>, <400000000>,
566 <500000000>, <300000000>,
567 <150000000>, <75000000>,
568 <300000000>, <150000000>,
572 grf: syscon@ff770000 {
573 compatible = "rockchip,rk3288-grf", "syscon";
574 reg = <0xff770000 0x1000>;
577 wdt: watchdog@ff800000 {
578 compatible = "rockchip,rk3288-wdt", "snps,dw-wdt";
579 reg = <0xff800000 0x100>;
580 clocks = <&cru PCLK_WDT>;
581 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
586 compatible = "rockchip,rk3288-i2s", "rockchip,rk3066-i2s";
587 reg = <0xff890000 0x10000>;
588 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
589 #address-cells = <1>;
591 dmas = <&dmac_bus_s 0>, <&dmac_bus_s 1>;
592 dma-names = "tx", "rx";
593 clock-names = "i2s_hclk", "i2s_clk";
594 clocks = <&cru HCLK_I2S0>, <&cru SCLK_I2S0>;
595 pinctrl-names = "default";
596 pinctrl-0 = <&i2s0_bus>;
601 compatible = "rockchip,rk3288-vop";
602 reg = <0xff930000 0x19c>;
603 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
604 clocks = <&cru ACLK_VOP0>, <&cru DCLK_VOP0>, <&cru HCLK_VOP0>;
605 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
606 resets = <&cru SRST_LCDC0_AXI>, <&cru SRST_LCDC0_AHB>, <&cru SRST_LCDC0_DCLK>;
607 reset-names = "axi", "ahb", "dclk";
608 iommus = <&vopb_mmu>;
612 #address-cells = <1>;
615 vopb_out_hdmi: endpoint@0 {
617 remote-endpoint = <&hdmi_in_vopb>;
622 vopb_mmu: iommu@ff930300 {
623 compatible = "rockchip,iommu";
624 reg = <0xff930300 0x100>;
625 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
626 interrupt-names = "vopb_mmu";
632 compatible = "rockchip,rk3288-vop";
633 reg = <0xff940000 0x19c>;
634 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
635 clocks = <&cru ACLK_VOP1>, <&cru DCLK_VOP1>, <&cru HCLK_VOP1>;
636 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
637 resets = <&cru SRST_LCDC1_AXI>, <&cru SRST_LCDC1_AHB>, <&cru SRST_LCDC1_DCLK>;
638 reset-names = "axi", "ahb", "dclk";
639 iommus = <&vopl_mmu>;
643 #address-cells = <1>;
646 vopl_out_hdmi: endpoint@0 {
648 remote-endpoint = <&hdmi_in_vopl>;
653 vopl_mmu: iommu@ff940300 {
654 compatible = "rockchip,iommu";
655 reg = <0xff940300 0x100>;
656 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
657 interrupt-names = "vopl_mmu";
662 hdmi: hdmi@ff980000 {
663 compatible = "rockchip,rk3288-dw-hdmi";
664 reg = <0xff980000 0x20000>;
666 rockchip,grf = <&grf>;
667 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
668 clocks = <&cru PCLK_HDMI_CTRL>, <&cru SCLK_HDMI_HDCP>;
669 clock-names = "iahb", "isfr";
674 #address-cells = <1>;
676 hdmi_in_vopb: endpoint@0 {
678 remote-endpoint = <&vopb_out_hdmi>;
680 hdmi_in_vopl: endpoint@1 {
682 remote-endpoint = <&vopl_out_hdmi>;
688 gic: interrupt-controller@ffc01000 {
689 compatible = "arm,gic-400";
690 interrupt-controller;
691 #interrupt-cells = <3>;
692 #address-cells = <0>;
694 reg = <0xffc01000 0x1000>,
698 interrupts = <GIC_PPI 9 0xf04>;
702 compatible = "rockchip,rk3288-pinctrl";
703 rockchip,grf = <&grf>;
704 rockchip,pmu = <&pmu>;
705 #address-cells = <1>;
709 gpio0: gpio0@ff750000 {
710 compatible = "rockchip,gpio-bank";
711 reg = <0xff750000 0x100>;
712 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
713 clocks = <&cru PCLK_GPIO0>;
718 interrupt-controller;
719 #interrupt-cells = <2>;
722 gpio1: gpio1@ff780000 {
723 compatible = "rockchip,gpio-bank";
724 reg = <0xff780000 0x100>;
725 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
726 clocks = <&cru PCLK_GPIO1>;
731 interrupt-controller;
732 #interrupt-cells = <2>;
735 gpio2: gpio2@ff790000 {
736 compatible = "rockchip,gpio-bank";
737 reg = <0xff790000 0x100>;
738 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
739 clocks = <&cru PCLK_GPIO2>;
744 interrupt-controller;
745 #interrupt-cells = <2>;
748 gpio3: gpio3@ff7a0000 {
749 compatible = "rockchip,gpio-bank";
750 reg = <0xff7a0000 0x100>;
751 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
752 clocks = <&cru PCLK_GPIO3>;
757 interrupt-controller;
758 #interrupt-cells = <2>;
761 gpio4: gpio4@ff7b0000 {
762 compatible = "rockchip,gpio-bank";
763 reg = <0xff7b0000 0x100>;
764 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
765 clocks = <&cru PCLK_GPIO4>;
770 interrupt-controller;
771 #interrupt-cells = <2>;
774 gpio5: gpio5@ff7c0000 {
775 compatible = "rockchip,gpio-bank";
776 reg = <0xff7c0000 0x100>;
777 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
778 clocks = <&cru PCLK_GPIO5>;
783 interrupt-controller;
784 #interrupt-cells = <2>;
787 gpio6: gpio6@ff7d0000 {
788 compatible = "rockchip,gpio-bank";
789 reg = <0xff7d0000 0x100>;
790 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
791 clocks = <&cru PCLK_GPIO6>;
796 interrupt-controller;
797 #interrupt-cells = <2>;
800 gpio7: gpio7@ff7e0000 {
801 compatible = "rockchip,gpio-bank";
802 reg = <0xff7e0000 0x100>;
803 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
804 clocks = <&cru PCLK_GPIO7>;
809 interrupt-controller;
810 #interrupt-cells = <2>;
813 gpio8: gpio8@ff7f0000 {
814 compatible = "rockchip,gpio-bank";
815 reg = <0xff7f0000 0x100>;
816 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
817 clocks = <&cru PCLK_GPIO8>;
822 interrupt-controller;
823 #interrupt-cells = <2>;
826 pcfg_pull_up: pcfg-pull-up {
830 pcfg_pull_down: pcfg-pull-down {
834 pcfg_pull_none: pcfg-pull-none {
838 pcfg_pull_none_12ma: pcfg-pull-none-12ma {
840 drive-strength = <12>;
844 global_pwroff: global-pwroff {
845 rockchip,pins = <0 0 RK_FUNC_1 &pcfg_pull_none>;
848 ddrio_pwroff: ddrio-pwroff {
849 rockchip,pins = <0 1 RK_FUNC_1 &pcfg_pull_none>;
852 ddr0_retention: ddr0-retention {
853 rockchip,pins = <0 2 RK_FUNC_1 &pcfg_pull_up>;
856 ddr1_retention: ddr1-retention {
857 rockchip,pins = <0 3 RK_FUNC_1 &pcfg_pull_up>;
862 i2c0_xfer: i2c0-xfer {
863 rockchip,pins = <0 15 RK_FUNC_1 &pcfg_pull_none>,
864 <0 16 RK_FUNC_1 &pcfg_pull_none>;
869 i2c1_xfer: i2c1-xfer {
870 rockchip,pins = <8 4 RK_FUNC_1 &pcfg_pull_none>,
871 <8 5 RK_FUNC_1 &pcfg_pull_none>;
876 i2c2_xfer: i2c2-xfer {
877 rockchip,pins = <6 9 RK_FUNC_1 &pcfg_pull_none>,
878 <6 10 RK_FUNC_1 &pcfg_pull_none>;
883 i2c3_xfer: i2c3-xfer {
884 rockchip,pins = <2 16 RK_FUNC_1 &pcfg_pull_none>,
885 <2 17 RK_FUNC_1 &pcfg_pull_none>;
890 i2c4_xfer: i2c4-xfer {
891 rockchip,pins = <7 17 RK_FUNC_1 &pcfg_pull_none>,
892 <7 18 RK_FUNC_1 &pcfg_pull_none>;
897 i2c5_xfer: i2c5-xfer {
898 rockchip,pins = <7 19 RK_FUNC_1 &pcfg_pull_none>,
899 <7 20 RK_FUNC_1 &pcfg_pull_none>;
905 rockchip,pins = <6 0 RK_FUNC_1 &pcfg_pull_none>,
906 <6 1 RK_FUNC_1 &pcfg_pull_none>,
907 <6 2 RK_FUNC_1 &pcfg_pull_none>,
908 <6 3 RK_FUNC_1 &pcfg_pull_none>,
909 <6 4 RK_FUNC_1 &pcfg_pull_none>,
910 <6 8 RK_FUNC_1 &pcfg_pull_none>;
915 sdmmc_clk: sdmmc-clk {
916 rockchip,pins = <6 20 RK_FUNC_1 &pcfg_pull_none>;
919 sdmmc_cmd: sdmmc-cmd {
920 rockchip,pins = <6 21 RK_FUNC_1 &pcfg_pull_up>;
924 rockchip,pins = <6 22 RK_FUNC_1 &pcfg_pull_up>;
927 sdmmc_bus1: sdmmc-bus1 {
928 rockchip,pins = <6 16 RK_FUNC_1 &pcfg_pull_up>;
931 sdmmc_bus4: sdmmc-bus4 {
932 rockchip,pins = <6 16 RK_FUNC_1 &pcfg_pull_up>,
933 <6 17 RK_FUNC_1 &pcfg_pull_up>,
934 <6 18 RK_FUNC_1 &pcfg_pull_up>,
935 <6 19 RK_FUNC_1 &pcfg_pull_up>;
940 sdio0_bus1: sdio0-bus1 {
941 rockchip,pins = <4 20 RK_FUNC_1 &pcfg_pull_up>;
944 sdio0_bus4: sdio0-bus4 {
945 rockchip,pins = <4 20 RK_FUNC_1 &pcfg_pull_up>,
946 <4 21 RK_FUNC_1 &pcfg_pull_up>,
947 <4 22 RK_FUNC_1 &pcfg_pull_up>,
948 <4 23 RK_FUNC_1 &pcfg_pull_up>;
951 sdio0_cmd: sdio0-cmd {
952 rockchip,pins = <4 24 RK_FUNC_1 &pcfg_pull_up>;
955 sdio0_clk: sdio0-clk {
956 rockchip,pins = <4 25 RK_FUNC_1 &pcfg_pull_none>;
960 rockchip,pins = <4 26 RK_FUNC_1 &pcfg_pull_up>;
964 rockchip,pins = <4 27 RK_FUNC_1 &pcfg_pull_up>;
967 sdio0_pwr: sdio0-pwr {
968 rockchip,pins = <4 28 RK_FUNC_1 &pcfg_pull_up>;
971 sdio0_bkpwr: sdio0-bkpwr {
972 rockchip,pins = <4 29 RK_FUNC_1 &pcfg_pull_up>;
975 sdio0_int: sdio0-int {
976 rockchip,pins = <4 30 RK_FUNC_1 &pcfg_pull_up>;
981 sdio1_bus1: sdio1-bus1 {
982 rockchip,pins = <3 24 4 &pcfg_pull_up>;
985 sdio1_bus4: sdio1-bus4 {
986 rockchip,pins = <3 24 4 &pcfg_pull_up>,
987 <3 25 4 &pcfg_pull_up>,
988 <3 26 4 &pcfg_pull_up>,
989 <3 27 4 &pcfg_pull_up>;
993 rockchip,pins = <3 28 4 &pcfg_pull_up>;
997 rockchip,pins = <3 29 4 &pcfg_pull_up>;
1000 sdio1_bkpwr: sdio1-bkpwr {
1001 rockchip,pins = <3 30 4 &pcfg_pull_up>;
1004 sdio1_int: sdio1-int {
1005 rockchip,pins = <3 31 4 &pcfg_pull_up>;
1008 sdio1_cmd: sdio1-cmd {
1009 rockchip,pins = <4 6 4 &pcfg_pull_up>;
1012 sdio1_clk: sdio1-clk {
1013 rockchip,pins = <4 7 4 &pcfg_pull_none>;
1016 sdio1_pwr: sdio1-pwr {
1017 rockchip,pins = <4 9 4 &pcfg_pull_up>;
1022 emmc_clk: emmc-clk {
1023 rockchip,pins = <3 18 RK_FUNC_2 &pcfg_pull_none>;
1026 emmc_cmd: emmc-cmd {
1027 rockchip,pins = <3 16 RK_FUNC_2 &pcfg_pull_up>;
1030 emmc_pwr: emmc-pwr {
1031 rockchip,pins = <3 9 RK_FUNC_2 &pcfg_pull_up>;
1034 emmc_bus1: emmc-bus1 {
1035 rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>;
1038 emmc_bus4: emmc-bus4 {
1039 rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>,
1040 <3 1 RK_FUNC_2 &pcfg_pull_up>,
1041 <3 2 RK_FUNC_2 &pcfg_pull_up>,
1042 <3 3 RK_FUNC_2 &pcfg_pull_up>;
1045 emmc_bus8: emmc-bus8 {
1046 rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>,
1047 <3 1 RK_FUNC_2 &pcfg_pull_up>,
1048 <3 2 RK_FUNC_2 &pcfg_pull_up>,
1049 <3 3 RK_FUNC_2 &pcfg_pull_up>,
1050 <3 4 RK_FUNC_2 &pcfg_pull_up>,
1051 <3 5 RK_FUNC_2 &pcfg_pull_up>,
1052 <3 6 RK_FUNC_2 &pcfg_pull_up>,
1053 <3 7 RK_FUNC_2 &pcfg_pull_up>;
1058 spi0_clk: spi0-clk {
1059 rockchip,pins = <5 12 RK_FUNC_1 &pcfg_pull_up>;
1061 spi0_cs0: spi0-cs0 {
1062 rockchip,pins = <5 13 RK_FUNC_1 &pcfg_pull_up>;
1065 rockchip,pins = <5 14 RK_FUNC_1 &pcfg_pull_up>;
1068 rockchip,pins = <5 15 RK_FUNC_1 &pcfg_pull_up>;
1070 spi0_cs1: spi0-cs1 {
1071 rockchip,pins = <5 16 RK_FUNC_1 &pcfg_pull_up>;
1075 spi1_clk: spi1-clk {
1076 rockchip,pins = <7 12 RK_FUNC_2 &pcfg_pull_up>;
1078 spi1_cs0: spi1-cs0 {
1079 rockchip,pins = <7 13 RK_FUNC_2 &pcfg_pull_up>;
1082 rockchip,pins = <7 14 RK_FUNC_2 &pcfg_pull_up>;
1085 rockchip,pins = <7 15 RK_FUNC_2 &pcfg_pull_up>;
1090 spi2_cs1: spi2-cs1 {
1091 rockchip,pins = <8 3 RK_FUNC_1 &pcfg_pull_up>;
1093 spi2_clk: spi2-clk {
1094 rockchip,pins = <8 6 RK_FUNC_1 &pcfg_pull_up>;
1096 spi2_cs0: spi2-cs0 {
1097 rockchip,pins = <8 7 RK_FUNC_1 &pcfg_pull_up>;
1100 rockchip,pins = <8 8 RK_FUNC_1 &pcfg_pull_up>;
1103 rockchip,pins = <8 9 RK_FUNC_1 &pcfg_pull_up>;
1108 uart0_xfer: uart0-xfer {
1109 rockchip,pins = <4 16 RK_FUNC_1 &pcfg_pull_up>,
1110 <4 17 RK_FUNC_1 &pcfg_pull_none>;
1113 uart0_cts: uart0-cts {
1114 rockchip,pins = <4 18 RK_FUNC_1 &pcfg_pull_none>;
1117 uart0_rts: uart0-rts {
1118 rockchip,pins = <4 19 RK_FUNC_1 &pcfg_pull_none>;
1123 uart1_xfer: uart1-xfer {
1124 rockchip,pins = <5 8 RK_FUNC_1 &pcfg_pull_up>,
1125 <5 9 RK_FUNC_1 &pcfg_pull_none>;
1128 uart1_cts: uart1-cts {
1129 rockchip,pins = <5 10 RK_FUNC_1 &pcfg_pull_none>;
1132 uart1_rts: uart1-rts {
1133 rockchip,pins = <5 11 RK_FUNC_1 &pcfg_pull_none>;
1138 uart2_xfer: uart2-xfer {
1139 rockchip,pins = <7 22 RK_FUNC_1 &pcfg_pull_up>,
1140 <7 23 RK_FUNC_1 &pcfg_pull_none>;
1142 /* no rts / cts for uart2 */
1146 uart3_xfer: uart3-xfer {
1147 rockchip,pins = <7 7 RK_FUNC_1 &pcfg_pull_up>,
1148 <7 8 RK_FUNC_1 &pcfg_pull_none>;
1151 uart3_cts: uart3-cts {
1152 rockchip,pins = <7 9 RK_FUNC_1 &pcfg_pull_none>;
1155 uart3_rts: uart3-rts {
1156 rockchip,pins = <7 10 RK_FUNC_1 &pcfg_pull_none>;
1161 uart4_xfer: uart4-xfer {
1162 rockchip,pins = <5 12 3 &pcfg_pull_up>,
1163 <5 13 3 &pcfg_pull_none>;
1166 uart4_cts: uart4-cts {
1167 rockchip,pins = <5 14 3 &pcfg_pull_none>;
1170 uart4_rts: uart4-rts {
1171 rockchip,pins = <5 15 3 &pcfg_pull_none>;
1177 rockchip,pins = <0 10 RK_FUNC_1 &pcfg_pull_none>;
1182 pwm0_pin: pwm0-pin {
1183 rockchip,pins = <7 0 RK_FUNC_1 &pcfg_pull_none>;
1188 pwm1_pin: pwm1-pin {
1189 rockchip,pins = <7 1 RK_FUNC_1 &pcfg_pull_none>;
1194 pwm2_pin: pwm2-pin {
1195 rockchip,pins = <7 22 3 &pcfg_pull_none>;
1200 pwm3_pin: pwm3-pin {
1201 rockchip,pins = <7 23 3 &pcfg_pull_none>;
1206 rgmii_pins: rgmii-pins {
1207 rockchip,pins = <3 30 3 &pcfg_pull_none>,
1208 <3 31 3 &pcfg_pull_none>,
1209 <3 26 3 &pcfg_pull_none>,
1210 <3 27 3 &pcfg_pull_none>,
1211 <3 28 3 &pcfg_pull_none_12ma>,
1212 <3 29 3 &pcfg_pull_none_12ma>,
1213 <3 24 3 &pcfg_pull_none_12ma>,
1214 <3 25 3 &pcfg_pull_none_12ma>,
1215 <4 0 3 &pcfg_pull_none>,
1216 <4 5 3 &pcfg_pull_none>,
1217 <4 6 3 &pcfg_pull_none>,
1218 <4 9 3 &pcfg_pull_none_12ma>,
1219 <4 4 3 &pcfg_pull_none_12ma>,
1220 <4 1 3 &pcfg_pull_none>,
1221 <4 3 3 &pcfg_pull_none>;
1224 rmii_pins: rmii-pins {
1225 rockchip,pins = <3 30 3 &pcfg_pull_none>,
1226 <3 31 3 &pcfg_pull_none>,
1227 <3 28 3 &pcfg_pull_none>,
1228 <3 29 3 &pcfg_pull_none>,
1229 <4 0 3 &pcfg_pull_none>,
1230 <4 5 3 &pcfg_pull_none>,
1231 <4 4 3 &pcfg_pull_none>,
1232 <4 1 3 &pcfg_pull_none>,
1233 <4 2 3 &pcfg_pull_none>,
1234 <4 3 3 &pcfg_pull_none>;