Merge tag 'socfpga_dts_updates_for_v3.19' of git://git.rocketboards.org/linux-socfpga...
[deliverable/linux.git] / arch / arm / boot / dts / sun5i-a10s.dtsi
1 /*
2 * Copyright 2013 Maxime Ripard
3 *
4 * Maxime Ripard <maxime.ripard@free-electrons.com>
5 *
6 * The code contained herein is licensed under the GNU General Public
7 * License. You may obtain a copy of the GNU General Public License
8 * Version 2 or later at the following locations:
9 *
10 * http://www.opensource.org/licenses/gpl-license.html
11 * http://www.gnu.org/copyleft/gpl.html
12 */
13
14 /include/ "skeleton.dtsi"
15
16 / {
17 interrupt-parent = <&intc>;
18
19 aliases {
20 ethernet0 = &emac;
21 serial0 = &uart0;
22 serial1 = &uart1;
23 serial2 = &uart2;
24 serial3 = &uart3;
25 };
26
27 cpus {
28 cpu@0 {
29 compatible = "arm,cortex-a8";
30 };
31 };
32
33 memory {
34 reg = <0x40000000 0x20000000>;
35 };
36
37 clocks {
38 #address-cells = <1>;
39 #size-cells = <1>;
40 ranges;
41
42 /*
43 * This is a dummy clock, to be used as placeholder on
44 * other mux clocks when a specific parent clock is not
45 * yet implemented. It should be dropped when the driver
46 * is complete.
47 */
48 dummy: dummy {
49 #clock-cells = <0>;
50 compatible = "fixed-clock";
51 clock-frequency = <0>;
52 };
53
54 osc24M: clk@01c20050 {
55 #clock-cells = <0>;
56 compatible = "allwinner,sun4i-a10-osc-clk";
57 reg = <0x01c20050 0x4>;
58 clock-frequency = <24000000>;
59 clock-output-names = "osc24M";
60 };
61
62 osc32k: clk@0 {
63 #clock-cells = <0>;
64 compatible = "fixed-clock";
65 clock-frequency = <32768>;
66 clock-output-names = "osc32k";
67 };
68
69 pll1: clk@01c20000 {
70 #clock-cells = <0>;
71 compatible = "allwinner,sun4i-a10-pll1-clk";
72 reg = <0x01c20000 0x4>;
73 clocks = <&osc24M>;
74 clock-output-names = "pll1";
75 };
76
77 pll4: clk@01c20018 {
78 #clock-cells = <0>;
79 compatible = "allwinner,sun4i-a10-pll1-clk";
80 reg = <0x01c20018 0x4>;
81 clocks = <&osc24M>;
82 clock-output-names = "pll4";
83 };
84
85 pll5: clk@01c20020 {
86 #clock-cells = <1>;
87 compatible = "allwinner,sun4i-a10-pll5-clk";
88 reg = <0x01c20020 0x4>;
89 clocks = <&osc24M>;
90 clock-output-names = "pll5_ddr", "pll5_other";
91 };
92
93 pll6: clk@01c20028 {
94 #clock-cells = <1>;
95 compatible = "allwinner,sun4i-a10-pll6-clk";
96 reg = <0x01c20028 0x4>;
97 clocks = <&osc24M>;
98 clock-output-names = "pll6_sata", "pll6_other", "pll6";
99 };
100
101 /* dummy is 200M */
102 cpu: cpu@01c20054 {
103 #clock-cells = <0>;
104 compatible = "allwinner,sun4i-a10-cpu-clk";
105 reg = <0x01c20054 0x4>;
106 clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
107 clock-output-names = "cpu";
108 };
109
110 axi: axi@01c20054 {
111 #clock-cells = <0>;
112 compatible = "allwinner,sun4i-a10-axi-clk";
113 reg = <0x01c20054 0x4>;
114 clocks = <&cpu>;
115 clock-output-names = "axi";
116 };
117
118 axi_gates: clk@01c2005c {
119 #clock-cells = <1>;
120 compatible = "allwinner,sun4i-a10-axi-gates-clk";
121 reg = <0x01c2005c 0x4>;
122 clocks = <&axi>;
123 clock-output-names = "axi_dram";
124 };
125
126 ahb: ahb@01c20054 {
127 #clock-cells = <0>;
128 compatible = "allwinner,sun4i-a10-ahb-clk";
129 reg = <0x01c20054 0x4>;
130 clocks = <&axi>;
131 clock-output-names = "ahb";
132 };
133
134 ahb_gates: clk@01c20060 {
135 #clock-cells = <1>;
136 compatible = "allwinner,sun5i-a10s-ahb-gates-clk";
137 reg = <0x01c20060 0x8>;
138 clocks = <&ahb>;
139 clock-output-names = "ahb_usbotg", "ahb_ehci", "ahb_ohci",
140 "ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
141 "ahb_mmc1", "ahb_mmc2", "ahb_nand", "ahb_sdram",
142 "ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
143 "ahb_spi2", "ahb_gps", "ahb_stimer", "ahb_ve",
144 "ahb_tve", "ahb_lcd", "ahb_csi", "ahb_hdmi",
145 "ahb_de_be", "ahb_de_fe", "ahb_iep", "ahb_mali400";
146 };
147
148 apb0: apb0@01c20054 {
149 #clock-cells = <0>;
150 compatible = "allwinner,sun4i-a10-apb0-clk";
151 reg = <0x01c20054 0x4>;
152 clocks = <&ahb>;
153 clock-output-names = "apb0";
154 };
155
156 apb0_gates: clk@01c20068 {
157 #clock-cells = <1>;
158 compatible = "allwinner,sun5i-a10s-apb0-gates-clk";
159 reg = <0x01c20068 0x4>;
160 clocks = <&apb0>;
161 clock-output-names = "apb0_codec", "apb0_iis", "apb0_pio",
162 "apb0_ir", "apb0_keypad";
163 };
164
165 apb1: clk@01c20058 {
166 #clock-cells = <0>;
167 compatible = "allwinner,sun4i-a10-apb1-clk";
168 reg = <0x01c20058 0x4>;
169 clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
170 clock-output-names = "apb1";
171 };
172
173 apb1_gates: clk@01c2006c {
174 #clock-cells = <1>;
175 compatible = "allwinner,sun5i-a10s-apb1-gates-clk";
176 reg = <0x01c2006c 0x4>;
177 clocks = <&apb1>;
178 clock-output-names = "apb1_i2c0", "apb1_i2c1",
179 "apb1_i2c2", "apb1_uart0", "apb1_uart1",
180 "apb1_uart2", "apb1_uart3";
181 };
182
183 nand_clk: clk@01c20080 {
184 #clock-cells = <0>;
185 compatible = "allwinner,sun4i-a10-mod0-clk";
186 reg = <0x01c20080 0x4>;
187 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
188 clock-output-names = "nand";
189 };
190
191 ms_clk: clk@01c20084 {
192 #clock-cells = <0>;
193 compatible = "allwinner,sun4i-a10-mod0-clk";
194 reg = <0x01c20084 0x4>;
195 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
196 clock-output-names = "ms";
197 };
198
199 mmc0_clk: clk@01c20088 {
200 #clock-cells = <0>;
201 compatible = "allwinner,sun4i-a10-mod0-clk";
202 reg = <0x01c20088 0x4>;
203 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
204 clock-output-names = "mmc0";
205 };
206
207 mmc1_clk: clk@01c2008c {
208 #clock-cells = <0>;
209 compatible = "allwinner,sun4i-a10-mod0-clk";
210 reg = <0x01c2008c 0x4>;
211 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
212 clock-output-names = "mmc1";
213 };
214
215 mmc2_clk: clk@01c20090 {
216 #clock-cells = <0>;
217 compatible = "allwinner,sun4i-a10-mod0-clk";
218 reg = <0x01c20090 0x4>;
219 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
220 clock-output-names = "mmc2";
221 };
222
223 ts_clk: clk@01c20098 {
224 #clock-cells = <0>;
225 compatible = "allwinner,sun4i-a10-mod0-clk";
226 reg = <0x01c20098 0x4>;
227 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
228 clock-output-names = "ts";
229 };
230
231 ss_clk: clk@01c2009c {
232 #clock-cells = <0>;
233 compatible = "allwinner,sun4i-a10-mod0-clk";
234 reg = <0x01c2009c 0x4>;
235 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
236 clock-output-names = "ss";
237 };
238
239 spi0_clk: clk@01c200a0 {
240 #clock-cells = <0>;
241 compatible = "allwinner,sun4i-a10-mod0-clk";
242 reg = <0x01c200a0 0x4>;
243 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
244 clock-output-names = "spi0";
245 };
246
247 spi1_clk: clk@01c200a4 {
248 #clock-cells = <0>;
249 compatible = "allwinner,sun4i-a10-mod0-clk";
250 reg = <0x01c200a4 0x4>;
251 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
252 clock-output-names = "spi1";
253 };
254
255 spi2_clk: clk@01c200a8 {
256 #clock-cells = <0>;
257 compatible = "allwinner,sun4i-a10-mod0-clk";
258 reg = <0x01c200a8 0x4>;
259 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
260 clock-output-names = "spi2";
261 };
262
263 ir0_clk: clk@01c200b0 {
264 #clock-cells = <0>;
265 compatible = "allwinner,sun4i-a10-mod0-clk";
266 reg = <0x01c200b0 0x4>;
267 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
268 clock-output-names = "ir0";
269 };
270
271 usb_clk: clk@01c200cc {
272 #clock-cells = <1>;
273 #reset-cells = <1>;
274 compatible = "allwinner,sun5i-a13-usb-clk";
275 reg = <0x01c200cc 0x4>;
276 clocks = <&pll6 1>;
277 clock-output-names = "usb_ohci0", "usb_phy";
278 };
279
280 mbus_clk: clk@01c2015c {
281 #clock-cells = <0>;
282 compatible = "allwinner,sun5i-a13-mbus-clk";
283 reg = <0x01c2015c 0x4>;
284 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
285 clock-output-names = "mbus";
286 };
287 };
288
289 soc@01c00000 {
290 compatible = "simple-bus";
291 #address-cells = <1>;
292 #size-cells = <1>;
293 ranges;
294
295 dma: dma-controller@01c02000 {
296 compatible = "allwinner,sun4i-a10-dma";
297 reg = <0x01c02000 0x1000>;
298 interrupts = <27>;
299 clocks = <&ahb_gates 6>;
300 #dma-cells = <2>;
301 };
302
303 spi0: spi@01c05000 {
304 compatible = "allwinner,sun4i-a10-spi";
305 reg = <0x01c05000 0x1000>;
306 interrupts = <10>;
307 clocks = <&ahb_gates 20>, <&spi0_clk>;
308 clock-names = "ahb", "mod";
309 dmas = <&dma 1 27>, <&dma 1 26>;
310 dma-names = "rx", "tx";
311 status = "disabled";
312 #address-cells = <1>;
313 #size-cells = <0>;
314 };
315
316 spi1: spi@01c06000 {
317 compatible = "allwinner,sun4i-a10-spi";
318 reg = <0x01c06000 0x1000>;
319 interrupts = <11>;
320 clocks = <&ahb_gates 21>, <&spi1_clk>;
321 clock-names = "ahb", "mod";
322 dmas = <&dma 1 9>, <&dma 1 8>;
323 dma-names = "rx", "tx";
324 status = "disabled";
325 #address-cells = <1>;
326 #size-cells = <0>;
327 };
328
329 emac: ethernet@01c0b000 {
330 compatible = "allwinner,sun4i-a10-emac";
331 reg = <0x01c0b000 0x1000>;
332 interrupts = <55>;
333 clocks = <&ahb_gates 17>;
334 status = "disabled";
335 };
336
337 mdio@01c0b080 {
338 compatible = "allwinner,sun4i-a10-mdio";
339 reg = <0x01c0b080 0x14>;
340 status = "disabled";
341 #address-cells = <1>;
342 #size-cells = <0>;
343 };
344
345 mmc0: mmc@01c0f000 {
346 compatible = "allwinner,sun5i-a13-mmc";
347 reg = <0x01c0f000 0x1000>;
348 clocks = <&ahb_gates 8>, <&mmc0_clk>;
349 clock-names = "ahb", "mmc";
350 interrupts = <32>;
351 status = "disabled";
352 };
353
354 mmc1: mmc@01c10000 {
355 compatible = "allwinner,sun5i-a13-mmc";
356 reg = <0x01c10000 0x1000>;
357 clocks = <&ahb_gates 9>, <&mmc1_clk>;
358 clock-names = "ahb", "mmc";
359 interrupts = <33>;
360 status = "disabled";
361 };
362
363 mmc2: mmc@01c11000 {
364 compatible = "allwinner,sun5i-a13-mmc";
365 reg = <0x01c11000 0x1000>;
366 clocks = <&ahb_gates 10>, <&mmc2_clk>;
367 clock-names = "ahb", "mmc";
368 interrupts = <34>;
369 status = "disabled";
370 };
371
372 usbphy: phy@01c13400 {
373 #phy-cells = <1>;
374 compatible = "allwinner,sun5i-a13-usb-phy";
375 reg = <0x01c13400 0x10 0x01c14800 0x4>;
376 reg-names = "phy_ctrl", "pmu1";
377 clocks = <&usb_clk 8>;
378 clock-names = "usb_phy";
379 resets = <&usb_clk 1>;
380 reset-names = "usb1_reset";
381 status = "disabled";
382 };
383
384 ehci0: usb@01c14000 {
385 compatible = "allwinner,sun5i-a10s-ehci", "generic-ehci";
386 reg = <0x01c14000 0x100>;
387 interrupts = <39>;
388 clocks = <&ahb_gates 1>;
389 phys = <&usbphy 1>;
390 phy-names = "usb";
391 status = "disabled";
392 };
393
394 ohci0: usb@01c14400 {
395 compatible = "allwinner,sun5i-a10s-ohci", "generic-ohci";
396 reg = <0x01c14400 0x100>;
397 interrupts = <40>;
398 clocks = <&usb_clk 6>, <&ahb_gates 2>;
399 phys = <&usbphy 1>;
400 phy-names = "usb";
401 status = "disabled";
402 };
403
404 spi2: spi@01c17000 {
405 compatible = "allwinner,sun4i-a10-spi";
406 reg = <0x01c17000 0x1000>;
407 interrupts = <12>;
408 clocks = <&ahb_gates 22>, <&spi2_clk>;
409 clock-names = "ahb", "mod";
410 dmas = <&dma 1 29>, <&dma 1 28>;
411 dma-names = "rx", "tx";
412 status = "disabled";
413 #address-cells = <1>;
414 #size-cells = <0>;
415 };
416
417 intc: interrupt-controller@01c20400 {
418 compatible = "allwinner,sun4i-a10-ic";
419 reg = <0x01c20400 0x400>;
420 interrupt-controller;
421 #interrupt-cells = <1>;
422 };
423
424 pio: pinctrl@01c20800 {
425 compatible = "allwinner,sun5i-a10s-pinctrl";
426 reg = <0x01c20800 0x400>;
427 interrupts = <28>;
428 clocks = <&apb0_gates 5>;
429 gpio-controller;
430 interrupt-controller;
431 #interrupt-cells = <2>;
432 #size-cells = <0>;
433 #gpio-cells = <3>;
434
435 uart0_pins_a: uart0@0 {
436 allwinner,pins = "PB19", "PB20";
437 allwinner,function = "uart0";
438 allwinner,drive = <0>;
439 allwinner,pull = <0>;
440 };
441
442 uart2_pins_a: uart2@0 {
443 allwinner,pins = "PC18", "PC19";
444 allwinner,function = "uart2";
445 allwinner,drive = <0>;
446 allwinner,pull = <0>;
447 };
448
449 uart3_pins_a: uart3@0 {
450 allwinner,pins = "PG9", "PG10";
451 allwinner,function = "uart3";
452 allwinner,drive = <0>;
453 allwinner,pull = <0>;
454 };
455
456 emac_pins_a: emac0@0 {
457 allwinner,pins = "PA0", "PA1", "PA2",
458 "PA3", "PA4", "PA5", "PA6",
459 "PA7", "PA8", "PA9", "PA10",
460 "PA11", "PA12", "PA13", "PA14",
461 "PA15", "PA16";
462 allwinner,function = "emac";
463 allwinner,drive = <0>;
464 allwinner,pull = <0>;
465 };
466
467 i2c0_pins_a: i2c0@0 {
468 allwinner,pins = "PB0", "PB1";
469 allwinner,function = "i2c0";
470 allwinner,drive = <0>;
471 allwinner,pull = <0>;
472 };
473
474 i2c1_pins_a: i2c1@0 {
475 allwinner,pins = "PB15", "PB16";
476 allwinner,function = "i2c1";
477 allwinner,drive = <0>;
478 allwinner,pull = <0>;
479 };
480
481 i2c2_pins_a: i2c2@0 {
482 allwinner,pins = "PB17", "PB18";
483 allwinner,function = "i2c2";
484 allwinner,drive = <0>;
485 allwinner,pull = <0>;
486 };
487
488 mmc0_pins_a: mmc0@0 {
489 allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
490 allwinner,function = "mmc0";
491 allwinner,drive = <2>;
492 allwinner,pull = <0>;
493 };
494
495 mmc1_pins_a: mmc1@0 {
496 allwinner,pins = "PG3","PG4","PG5","PG6","PG7","PG8";
497 allwinner,function = "mmc1";
498 allwinner,drive = <2>;
499 allwinner,pull = <0>;
500 };
501 };
502
503 timer@01c20c00 {
504 compatible = "allwinner,sun4i-a10-timer";
505 reg = <0x01c20c00 0x90>;
506 interrupts = <22>;
507 clocks = <&osc24M>;
508 };
509
510 wdt: watchdog@01c20c90 {
511 compatible = "allwinner,sun4i-a10-wdt";
512 reg = <0x01c20c90 0x10>;
513 };
514
515 sid: eeprom@01c23800 {
516 compatible = "allwinner,sun4i-a10-sid";
517 reg = <0x01c23800 0x10>;
518 };
519
520 rtp: rtp@01c25000 {
521 compatible = "allwinner,sun4i-a10-ts";
522 reg = <0x01c25000 0x100>;
523 interrupts = <29>;
524 };
525
526 uart0: serial@01c28000 {
527 compatible = "snps,dw-apb-uart";
528 reg = <0x01c28000 0x400>;
529 interrupts = <1>;
530 reg-shift = <2>;
531 reg-io-width = <4>;
532 clocks = <&apb1_gates 16>;
533 status = "disabled";
534 };
535
536 uart1: serial@01c28400 {
537 compatible = "snps,dw-apb-uart";
538 reg = <0x01c28400 0x400>;
539 interrupts = <2>;
540 reg-shift = <2>;
541 reg-io-width = <4>;
542 clocks = <&apb1_gates 17>;
543 status = "disabled";
544 };
545
546 uart2: serial@01c28800 {
547 compatible = "snps,dw-apb-uart";
548 reg = <0x01c28800 0x400>;
549 interrupts = <3>;
550 reg-shift = <2>;
551 reg-io-width = <4>;
552 clocks = <&apb1_gates 18>;
553 status = "disabled";
554 };
555
556 uart3: serial@01c28c00 {
557 compatible = "snps,dw-apb-uart";
558 reg = <0x01c28c00 0x400>;
559 interrupts = <4>;
560 reg-shift = <2>;
561 reg-io-width = <4>;
562 clocks = <&apb1_gates 19>;
563 status = "disabled";
564 };
565
566 i2c0: i2c@01c2ac00 {
567 #address-cells = <1>;
568 #size-cells = <0>;
569 compatible = "allwinner,sun5i-a10s-i2c", "allwinner,sun4i-a10-i2c";
570 reg = <0x01c2ac00 0x400>;
571 interrupts = <7>;
572 clocks = <&apb1_gates 0>;
573 status = "disabled";
574 };
575
576 i2c1: i2c@01c2b000 {
577 #address-cells = <1>;
578 #size-cells = <0>;
579 compatible = "allwinner,sun5i-a10s-i2c", "allwinner,sun4i-a10-i2c";
580 reg = <0x01c2b000 0x400>;
581 interrupts = <8>;
582 clocks = <&apb1_gates 1>;
583 status = "disabled";
584 };
585
586 i2c2: i2c@01c2b400 {
587 #address-cells = <1>;
588 #size-cells = <0>;
589 compatible = "allwinner,sun5i-a10s-i2c", "allwinner,sun4i-a10-i2c";
590 reg = <0x01c2b400 0x400>;
591 interrupts = <9>;
592 clocks = <&apb1_gates 2>;
593 status = "disabled";
594 };
595
596 timer@01c60000 {
597 compatible = "allwinner,sun5i-a13-hstimer";
598 reg = <0x01c60000 0x1000>;
599 interrupts = <82>, <83>;
600 clocks = <&ahb_gates 28>;
601 };
602 };
603 };
This page took 0.047635 seconds and 5 git commands to generate.