e595c292ed575d1cbce70ba03e874d7fd373d342
[deliverable/linux.git] / arch / arm / boot / dts / vf610-colibri.dtsi
1 /*
2 * Copyright 2014 Toradex AG
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9
10 #include "vf610.dtsi"
11
12 / {
13 model = "Toradex Colibri VF61 COM";
14 compatible = "toradex,vf610-colibri_vf61", "fsl,vf610";
15
16 memory {
17 reg = <0x80000000 0x10000000>;
18 };
19
20 clocks {
21 enet_ext {
22 compatible = "fixed-clock";
23 #clock-cells = <0>;
24 clock-frequency = <50000000>;
25 };
26 };
27
28 };
29
30 &esdhc1 {
31 pinctrl-names = "default";
32 pinctrl-0 = <&pinctrl_esdhc1>;
33 bus-width = <4>;
34 };
35
36 &fec1 {
37 phy-mode = "rmii";
38 pinctrl-names = "default";
39 pinctrl-0 = <&pinctrl_fec1>;
40 };
41
42 &L2 {
43 arm,data-latency = <2 1 2>;
44 arm,tag-latency = <3 2 3>;
45 };
46
47 &uart0 {
48 pinctrl-names = "default";
49 pinctrl-0 = <&pinctrl_uart0>;
50 };
51
52 &uart1 {
53 pinctrl-names = "default";
54 pinctrl-0 = <&pinctrl_uart1>;
55 };
56
57 &uart2 {
58 pinctrl-names = "default";
59 pinctrl-0 = <&pinctrl_uart2>;
60 };
61
62 &iomuxc {
63 vf610-colibri {
64 pinctrl_esdhc1: esdhc1grp {
65 fsl,pins = <
66 VF610_PAD_PTA24__ESDHC1_CLK 0x31ef
67 VF610_PAD_PTA25__ESDHC1_CMD 0x31ef
68 VF610_PAD_PTA26__ESDHC1_DAT0 0x31ef
69 VF610_PAD_PTA27__ESDHC1_DAT1 0x31ef
70 VF610_PAD_PTA28__ESDHC1_DATA2 0x31ef
71 VF610_PAD_PTA29__ESDHC1_DAT3 0x31ef
72 VF610_PAD_PTB20__GPIO_42 0x219d
73 >;
74 };
75
76 pinctrl_fec1: fec1grp {
77 fsl,pins = <
78 VF610_PAD_PTC9__ENET_RMII1_MDC 0x30d2
79 VF610_PAD_PTC10__ENET_RMII1_MDIO 0x30d3
80 VF610_PAD_PTC11__ENET_RMII1_CRS 0x30d1
81 VF610_PAD_PTC12__ENET_RMII_RXD1 0x30d1
82 VF610_PAD_PTC13__ENET_RMII1_RXD0 0x30d1
83 VF610_PAD_PTC14__ENET_RMII1_RXER 0x30d1
84 VF610_PAD_PTC15__ENET_RMII1_TXD1 0x30d2
85 VF610_PAD_PTC16__ENET_RMII1_TXD0 0x30d2
86 VF610_PAD_PTC17__ENET_RMII1_TXEN 0x30d2
87 >;
88 };
89
90 pinctrl_uart0: uart0grp {
91 fsl,pins = <
92 VF610_PAD_PTB10__UART0_TX 0x21a2
93 VF610_PAD_PTB11__UART0_RX 0x21a1
94 >;
95 };
96
97 pinctrl_uart1: uart1grp {
98 fsl,pins = <
99 VF610_PAD_PTB4__UART1_TX 0x21a2
100 VF610_PAD_PTB5__UART1_RX 0x21a1
101 >;
102 };
103
104 pinctrl_uart2: uart2grp {
105 fsl,pins = <
106 VF610_PAD_PTD0__UART2_TX 0x21a2
107 VF610_PAD_PTD1__UART2_RX 0x21a1
108 VF610_PAD_PTD2__UART2_RTS 0x21a2
109 VF610_PAD_PTD3__UART2_CTS 0x21a1
110 >;
111 };
112 };
113 };
This page took 0.032526 seconds and 4 git commands to generate.