davinci: misc cleanups from sparse
[deliverable/linux.git] / arch / arm / mach-davinci / dm365.c
1 /*
2 * TI DaVinci DM365 chip specific setup
3 *
4 * Copyright (C) 2009 Texas Instruments
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15 #include <linux/init.h>
16 #include <linux/clk.h>
17 #include <linux/serial_8250.h>
18 #include <linux/platform_device.h>
19 #include <linux/dma-mapping.h>
20 #include <linux/gpio.h>
21 #include <linux/spi/spi.h>
22
23 #include <asm/mach/map.h>
24
25 #include <mach/dm365.h>
26 #include <mach/cputype.h>
27 #include <mach/edma.h>
28 #include <mach/psc.h>
29 #include <mach/mux.h>
30 #include <mach/irqs.h>
31 #include <mach/time.h>
32 #include <mach/serial.h>
33 #include <mach/common.h>
34 #include <mach/asp.h>
35 #include <mach/keyscan.h>
36 #include <mach/spi.h>
37
38
39 #include "clock.h"
40 #include "mux.h"
41
42 #define DM365_REF_FREQ 24000000 /* 24 MHz on the DM365 EVM */
43
44 static struct pll_data pll1_data = {
45 .num = 1,
46 .phys_base = DAVINCI_PLL1_BASE,
47 .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
48 };
49
50 static struct pll_data pll2_data = {
51 .num = 2,
52 .phys_base = DAVINCI_PLL2_BASE,
53 .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
54 };
55
56 static struct clk ref_clk = {
57 .name = "ref_clk",
58 .rate = DM365_REF_FREQ,
59 };
60
61 static struct clk pll1_clk = {
62 .name = "pll1",
63 .parent = &ref_clk,
64 .flags = CLK_PLL,
65 .pll_data = &pll1_data,
66 };
67
68 static struct clk pll1_aux_clk = {
69 .name = "pll1_aux_clk",
70 .parent = &pll1_clk,
71 .flags = CLK_PLL | PRE_PLL,
72 };
73
74 static struct clk pll1_sysclkbp = {
75 .name = "pll1_sysclkbp",
76 .parent = &pll1_clk,
77 .flags = CLK_PLL | PRE_PLL,
78 .div_reg = BPDIV
79 };
80
81 static struct clk clkout0_clk = {
82 .name = "clkout0",
83 .parent = &pll1_clk,
84 .flags = CLK_PLL | PRE_PLL,
85 };
86
87 static struct clk pll1_sysclk1 = {
88 .name = "pll1_sysclk1",
89 .parent = &pll1_clk,
90 .flags = CLK_PLL,
91 .div_reg = PLLDIV1,
92 };
93
94 static struct clk pll1_sysclk2 = {
95 .name = "pll1_sysclk2",
96 .parent = &pll1_clk,
97 .flags = CLK_PLL,
98 .div_reg = PLLDIV2,
99 };
100
101 static struct clk pll1_sysclk3 = {
102 .name = "pll1_sysclk3",
103 .parent = &pll1_clk,
104 .flags = CLK_PLL,
105 .div_reg = PLLDIV3,
106 };
107
108 static struct clk pll1_sysclk4 = {
109 .name = "pll1_sysclk4",
110 .parent = &pll1_clk,
111 .flags = CLK_PLL,
112 .div_reg = PLLDIV4,
113 };
114
115 static struct clk pll1_sysclk5 = {
116 .name = "pll1_sysclk5",
117 .parent = &pll1_clk,
118 .flags = CLK_PLL,
119 .div_reg = PLLDIV5,
120 };
121
122 static struct clk pll1_sysclk6 = {
123 .name = "pll1_sysclk6",
124 .parent = &pll1_clk,
125 .flags = CLK_PLL,
126 .div_reg = PLLDIV6,
127 };
128
129 static struct clk pll1_sysclk7 = {
130 .name = "pll1_sysclk7",
131 .parent = &pll1_clk,
132 .flags = CLK_PLL,
133 .div_reg = PLLDIV7,
134 };
135
136 static struct clk pll1_sysclk8 = {
137 .name = "pll1_sysclk8",
138 .parent = &pll1_clk,
139 .flags = CLK_PLL,
140 .div_reg = PLLDIV8,
141 };
142
143 static struct clk pll1_sysclk9 = {
144 .name = "pll1_sysclk9",
145 .parent = &pll1_clk,
146 .flags = CLK_PLL,
147 .div_reg = PLLDIV9,
148 };
149
150 static struct clk pll2_clk = {
151 .name = "pll2",
152 .parent = &ref_clk,
153 .flags = CLK_PLL,
154 .pll_data = &pll2_data,
155 };
156
157 static struct clk pll2_aux_clk = {
158 .name = "pll2_aux_clk",
159 .parent = &pll2_clk,
160 .flags = CLK_PLL | PRE_PLL,
161 };
162
163 static struct clk clkout1_clk = {
164 .name = "clkout1",
165 .parent = &pll2_clk,
166 .flags = CLK_PLL | PRE_PLL,
167 };
168
169 static struct clk pll2_sysclk1 = {
170 .name = "pll2_sysclk1",
171 .parent = &pll2_clk,
172 .flags = CLK_PLL,
173 .div_reg = PLLDIV1,
174 };
175
176 static struct clk pll2_sysclk2 = {
177 .name = "pll2_sysclk2",
178 .parent = &pll2_clk,
179 .flags = CLK_PLL,
180 .div_reg = PLLDIV2,
181 };
182
183 static struct clk pll2_sysclk3 = {
184 .name = "pll2_sysclk3",
185 .parent = &pll2_clk,
186 .flags = CLK_PLL,
187 .div_reg = PLLDIV3,
188 };
189
190 static struct clk pll2_sysclk4 = {
191 .name = "pll2_sysclk4",
192 .parent = &pll2_clk,
193 .flags = CLK_PLL,
194 .div_reg = PLLDIV4,
195 };
196
197 static struct clk pll2_sysclk5 = {
198 .name = "pll2_sysclk5",
199 .parent = &pll2_clk,
200 .flags = CLK_PLL,
201 .div_reg = PLLDIV5,
202 };
203
204 static struct clk pll2_sysclk6 = {
205 .name = "pll2_sysclk6",
206 .parent = &pll2_clk,
207 .flags = CLK_PLL,
208 .div_reg = PLLDIV6,
209 };
210
211 static struct clk pll2_sysclk7 = {
212 .name = "pll2_sysclk7",
213 .parent = &pll2_clk,
214 .flags = CLK_PLL,
215 .div_reg = PLLDIV7,
216 };
217
218 static struct clk pll2_sysclk8 = {
219 .name = "pll2_sysclk8",
220 .parent = &pll2_clk,
221 .flags = CLK_PLL,
222 .div_reg = PLLDIV8,
223 };
224
225 static struct clk pll2_sysclk9 = {
226 .name = "pll2_sysclk9",
227 .parent = &pll2_clk,
228 .flags = CLK_PLL,
229 .div_reg = PLLDIV9,
230 };
231
232 static struct clk vpss_dac_clk = {
233 .name = "vpss_dac",
234 .parent = &pll1_sysclk3,
235 .lpsc = DM365_LPSC_DAC_CLK,
236 };
237
238 static struct clk vpss_master_clk = {
239 .name = "vpss_master",
240 .parent = &pll1_sysclk5,
241 .lpsc = DM365_LPSC_VPSSMSTR,
242 .flags = CLK_PSC,
243 };
244
245 static struct clk arm_clk = {
246 .name = "arm_clk",
247 .parent = &pll2_sysclk2,
248 .lpsc = DAVINCI_LPSC_ARM,
249 .flags = ALWAYS_ENABLED,
250 };
251
252 static struct clk uart0_clk = {
253 .name = "uart0",
254 .parent = &pll1_aux_clk,
255 .lpsc = DAVINCI_LPSC_UART0,
256 };
257
258 static struct clk uart1_clk = {
259 .name = "uart1",
260 .parent = &pll1_sysclk4,
261 .lpsc = DAVINCI_LPSC_UART1,
262 };
263
264 static struct clk i2c_clk = {
265 .name = "i2c",
266 .parent = &pll1_aux_clk,
267 .lpsc = DAVINCI_LPSC_I2C,
268 };
269
270 static struct clk mmcsd0_clk = {
271 .name = "mmcsd0",
272 .parent = &pll1_sysclk8,
273 .lpsc = DAVINCI_LPSC_MMC_SD,
274 };
275
276 static struct clk mmcsd1_clk = {
277 .name = "mmcsd1",
278 .parent = &pll1_sysclk4,
279 .lpsc = DM365_LPSC_MMC_SD1,
280 };
281
282 static struct clk spi0_clk = {
283 .name = "spi0",
284 .parent = &pll1_sysclk4,
285 .lpsc = DAVINCI_LPSC_SPI,
286 };
287
288 static struct clk spi1_clk = {
289 .name = "spi1",
290 .parent = &pll1_sysclk4,
291 .lpsc = DM365_LPSC_SPI1,
292 };
293
294 static struct clk spi2_clk = {
295 .name = "spi2",
296 .parent = &pll1_sysclk4,
297 .lpsc = DM365_LPSC_SPI2,
298 };
299
300 static struct clk spi3_clk = {
301 .name = "spi3",
302 .parent = &pll1_sysclk4,
303 .lpsc = DM365_LPSC_SPI3,
304 };
305
306 static struct clk spi4_clk = {
307 .name = "spi4",
308 .parent = &pll1_aux_clk,
309 .lpsc = DM365_LPSC_SPI4,
310 };
311
312 static struct clk gpio_clk = {
313 .name = "gpio",
314 .parent = &pll1_sysclk4,
315 .lpsc = DAVINCI_LPSC_GPIO,
316 };
317
318 static struct clk aemif_clk = {
319 .name = "aemif",
320 .parent = &pll1_sysclk4,
321 .lpsc = DAVINCI_LPSC_AEMIF,
322 };
323
324 static struct clk pwm0_clk = {
325 .name = "pwm0",
326 .parent = &pll1_aux_clk,
327 .lpsc = DAVINCI_LPSC_PWM0,
328 };
329
330 static struct clk pwm1_clk = {
331 .name = "pwm1",
332 .parent = &pll1_aux_clk,
333 .lpsc = DAVINCI_LPSC_PWM1,
334 };
335
336 static struct clk pwm2_clk = {
337 .name = "pwm2",
338 .parent = &pll1_aux_clk,
339 .lpsc = DAVINCI_LPSC_PWM2,
340 };
341
342 static struct clk pwm3_clk = {
343 .name = "pwm3",
344 .parent = &ref_clk,
345 .lpsc = DM365_LPSC_PWM3,
346 };
347
348 static struct clk timer0_clk = {
349 .name = "timer0",
350 .parent = &pll1_aux_clk,
351 .lpsc = DAVINCI_LPSC_TIMER0,
352 };
353
354 static struct clk timer1_clk = {
355 .name = "timer1",
356 .parent = &pll1_aux_clk,
357 .lpsc = DAVINCI_LPSC_TIMER1,
358 };
359
360 static struct clk timer2_clk = {
361 .name = "timer2",
362 .parent = &pll1_aux_clk,
363 .lpsc = DAVINCI_LPSC_TIMER2,
364 .usecount = 1,
365 };
366
367 static struct clk timer3_clk = {
368 .name = "timer3",
369 .parent = &pll1_aux_clk,
370 .lpsc = DM365_LPSC_TIMER3,
371 };
372
373 static struct clk usb_clk = {
374 .name = "usb",
375 .parent = &pll1_aux_clk,
376 .lpsc = DAVINCI_LPSC_USB,
377 };
378
379 static struct clk emac_clk = {
380 .name = "emac",
381 .parent = &pll1_sysclk4,
382 .lpsc = DM365_LPSC_EMAC,
383 };
384
385 static struct clk voicecodec_clk = {
386 .name = "voice_codec",
387 .parent = &pll2_sysclk4,
388 .lpsc = DM365_LPSC_VOICE_CODEC,
389 };
390
391 static struct clk asp0_clk = {
392 .name = "asp0",
393 .parent = &pll1_sysclk4,
394 .lpsc = DM365_LPSC_McBSP1,
395 };
396
397 static struct clk rto_clk = {
398 .name = "rto",
399 .parent = &pll1_sysclk4,
400 .lpsc = DM365_LPSC_RTO,
401 };
402
403 static struct clk mjcp_clk = {
404 .name = "mjcp",
405 .parent = &pll1_sysclk3,
406 .lpsc = DM365_LPSC_MJCP,
407 };
408
409 static struct clk_lookup dm365_clks[] = {
410 CLK(NULL, "ref", &ref_clk),
411 CLK(NULL, "pll1", &pll1_clk),
412 CLK(NULL, "pll1_aux", &pll1_aux_clk),
413 CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
414 CLK(NULL, "clkout0", &clkout0_clk),
415 CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
416 CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
417 CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
418 CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
419 CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
420 CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
421 CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
422 CLK(NULL, "pll1_sysclk8", &pll1_sysclk8),
423 CLK(NULL, "pll1_sysclk9", &pll1_sysclk9),
424 CLK(NULL, "pll2", &pll2_clk),
425 CLK(NULL, "pll2_aux", &pll2_aux_clk),
426 CLK(NULL, "clkout1", &clkout1_clk),
427 CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
428 CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
429 CLK(NULL, "pll2_sysclk3", &pll2_sysclk3),
430 CLK(NULL, "pll2_sysclk4", &pll2_sysclk4),
431 CLK(NULL, "pll2_sysclk5", &pll2_sysclk5),
432 CLK(NULL, "pll2_sysclk6", &pll2_sysclk6),
433 CLK(NULL, "pll2_sysclk7", &pll2_sysclk7),
434 CLK(NULL, "pll2_sysclk8", &pll2_sysclk8),
435 CLK(NULL, "pll2_sysclk9", &pll2_sysclk9),
436 CLK(NULL, "vpss_dac", &vpss_dac_clk),
437 CLK(NULL, "vpss_master", &vpss_master_clk),
438 CLK(NULL, "arm", &arm_clk),
439 CLK(NULL, "uart0", &uart0_clk),
440 CLK(NULL, "uart1", &uart1_clk),
441 CLK("i2c_davinci.1", NULL, &i2c_clk),
442 CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
443 CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
444 CLK("spi_davinci.0", NULL, &spi0_clk),
445 CLK("spi_davinci.1", NULL, &spi1_clk),
446 CLK("spi_davinci.2", NULL, &spi2_clk),
447 CLK("spi_davinci.3", NULL, &spi3_clk),
448 CLK("spi_davinci.4", NULL, &spi4_clk),
449 CLK(NULL, "gpio", &gpio_clk),
450 CLK(NULL, "aemif", &aemif_clk),
451 CLK(NULL, "pwm0", &pwm0_clk),
452 CLK(NULL, "pwm1", &pwm1_clk),
453 CLK(NULL, "pwm2", &pwm2_clk),
454 CLK(NULL, "pwm3", &pwm3_clk),
455 CLK(NULL, "timer0", &timer0_clk),
456 CLK(NULL, "timer1", &timer1_clk),
457 CLK("watchdog", NULL, &timer2_clk),
458 CLK(NULL, "timer3", &timer3_clk),
459 CLK(NULL, "usb", &usb_clk),
460 CLK("davinci_emac.1", NULL, &emac_clk),
461 CLK("davinci_voicecodec", NULL, &voicecodec_clk),
462 CLK("davinci-asp.0", NULL, &asp0_clk),
463 CLK(NULL, "rto", &rto_clk),
464 CLK(NULL, "mjcp", &mjcp_clk),
465 CLK(NULL, NULL, NULL),
466 };
467
468 /*----------------------------------------------------------------------*/
469
470 #define PINMUX0 0x00
471 #define PINMUX1 0x04
472 #define PINMUX2 0x08
473 #define PINMUX3 0x0c
474 #define PINMUX4 0x10
475 #define INTMUX 0x18
476 #define EVTMUX 0x1c
477
478
479 static const struct mux_config dm365_pins[] = {
480 #ifdef CONFIG_DAVINCI_MUX
481 MUX_CFG(DM365, MMCSD0, 0, 24, 1, 0, false)
482
483 MUX_CFG(DM365, SD1_CLK, 0, 16, 3, 1, false)
484 MUX_CFG(DM365, SD1_CMD, 4, 30, 3, 1, false)
485 MUX_CFG(DM365, SD1_DATA3, 4, 28, 3, 1, false)
486 MUX_CFG(DM365, SD1_DATA2, 4, 26, 3, 1, false)
487 MUX_CFG(DM365, SD1_DATA1, 4, 24, 3, 1, false)
488 MUX_CFG(DM365, SD1_DATA0, 4, 22, 3, 1, false)
489
490 MUX_CFG(DM365, I2C_SDA, 3, 23, 3, 2, false)
491 MUX_CFG(DM365, I2C_SCL, 3, 21, 3, 2, false)
492
493 MUX_CFG(DM365, AEMIF_AR, 2, 0, 3, 1, false)
494 MUX_CFG(DM365, AEMIF_A3, 2, 2, 3, 1, false)
495 MUX_CFG(DM365, AEMIF_A7, 2, 4, 3, 1, false)
496 MUX_CFG(DM365, AEMIF_D15_8, 2, 6, 1, 1, false)
497 MUX_CFG(DM365, AEMIF_CE0, 2, 7, 1, 0, false)
498
499 MUX_CFG(DM365, MCBSP0_BDX, 0, 23, 1, 1, false)
500 MUX_CFG(DM365, MCBSP0_X, 0, 22, 1, 1, false)
501 MUX_CFG(DM365, MCBSP0_BFSX, 0, 21, 1, 1, false)
502 MUX_CFG(DM365, MCBSP0_BDR, 0, 20, 1, 1, false)
503 MUX_CFG(DM365, MCBSP0_R, 0, 19, 1, 1, false)
504 MUX_CFG(DM365, MCBSP0_BFSR, 0, 18, 1, 1, false)
505
506 MUX_CFG(DM365, SPI0_SCLK, 3, 28, 1, 1, false)
507 MUX_CFG(DM365, SPI0_SDI, 3, 26, 3, 1, false)
508 MUX_CFG(DM365, SPI0_SDO, 3, 25, 1, 1, false)
509 MUX_CFG(DM365, SPI0_SDENA0, 3, 29, 3, 1, false)
510 MUX_CFG(DM365, SPI0_SDENA1, 3, 26, 3, 2, false)
511
512 MUX_CFG(DM365, UART0_RXD, 3, 20, 1, 1, false)
513 MUX_CFG(DM365, UART0_TXD, 3, 19, 1, 1, false)
514 MUX_CFG(DM365, UART1_RXD, 3, 17, 3, 2, false)
515 MUX_CFG(DM365, UART1_TXD, 3, 15, 3, 2, false)
516 MUX_CFG(DM365, UART1_RTS, 3, 23, 3, 1, false)
517 MUX_CFG(DM365, UART1_CTS, 3, 21, 3, 1, false)
518
519 MUX_CFG(DM365, EMAC_TX_EN, 3, 17, 3, 1, false)
520 MUX_CFG(DM365, EMAC_TX_CLK, 3, 15, 3, 1, false)
521 MUX_CFG(DM365, EMAC_COL, 3, 14, 1, 1, false)
522 MUX_CFG(DM365, EMAC_TXD3, 3, 13, 1, 1, false)
523 MUX_CFG(DM365, EMAC_TXD2, 3, 12, 1, 1, false)
524 MUX_CFG(DM365, EMAC_TXD1, 3, 11, 1, 1, false)
525 MUX_CFG(DM365, EMAC_TXD0, 3, 10, 1, 1, false)
526 MUX_CFG(DM365, EMAC_RXD3, 3, 9, 1, 1, false)
527 MUX_CFG(DM365, EMAC_RXD2, 3, 8, 1, 1, false)
528 MUX_CFG(DM365, EMAC_RXD1, 3, 7, 1, 1, false)
529 MUX_CFG(DM365, EMAC_RXD0, 3, 6, 1, 1, false)
530 MUX_CFG(DM365, EMAC_RX_CLK, 3, 5, 1, 1, false)
531 MUX_CFG(DM365, EMAC_RX_DV, 3, 4, 1, 1, false)
532 MUX_CFG(DM365, EMAC_RX_ER, 3, 3, 1, 1, false)
533 MUX_CFG(DM365, EMAC_CRS, 3, 2, 1, 1, false)
534 MUX_CFG(DM365, EMAC_MDIO, 3, 1, 1, 1, false)
535 MUX_CFG(DM365, EMAC_MDCLK, 3, 0, 1, 1, false)
536
537 MUX_CFG(DM365, KEYSCAN, 2, 0, 0x3f, 0x3f, false)
538
539 MUX_CFG(DM365, PWM0, 1, 0, 3, 2, false)
540 MUX_CFG(DM365, PWM0_G23, 3, 26, 3, 3, false)
541 MUX_CFG(DM365, PWM1, 1, 2, 3, 2, false)
542 MUX_CFG(DM365, PWM1_G25, 3, 29, 3, 2, false)
543 MUX_CFG(DM365, PWM2_G87, 1, 10, 3, 2, false)
544 MUX_CFG(DM365, PWM2_G88, 1, 8, 3, 2, false)
545 MUX_CFG(DM365, PWM2_G89, 1, 6, 3, 2, false)
546 MUX_CFG(DM365, PWM2_G90, 1, 4, 3, 2, false)
547 MUX_CFG(DM365, PWM3_G80, 1, 20, 3, 3, false)
548 MUX_CFG(DM365, PWM3_G81, 1, 18, 3, 3, false)
549 MUX_CFG(DM365, PWM3_G85, 1, 14, 3, 2, false)
550 MUX_CFG(DM365, PWM3_G86, 1, 12, 3, 2, false)
551
552 MUX_CFG(DM365, SPI1_SCLK, 4, 2, 3, 1, false)
553 MUX_CFG(DM365, SPI1_SDI, 3, 31, 1, 1, false)
554 MUX_CFG(DM365, SPI1_SDO, 4, 0, 3, 1, false)
555 MUX_CFG(DM365, SPI1_SDENA0, 4, 4, 3, 1, false)
556 MUX_CFG(DM365, SPI1_SDENA1, 4, 0, 3, 2, false)
557
558 MUX_CFG(DM365, SPI2_SCLK, 4, 10, 3, 1, false)
559 MUX_CFG(DM365, SPI2_SDI, 4, 6, 3, 1, false)
560 MUX_CFG(DM365, SPI2_SDO, 4, 8, 3, 1, false)
561 MUX_CFG(DM365, SPI2_SDENA0, 4, 12, 3, 1, false)
562 MUX_CFG(DM365, SPI2_SDENA1, 4, 8, 3, 2, false)
563
564 MUX_CFG(DM365, SPI3_SCLK, 0, 0, 3, 2, false)
565 MUX_CFG(DM365, SPI3_SDI, 0, 2, 3, 2, false)
566 MUX_CFG(DM365, SPI3_SDO, 0, 6, 3, 2, false)
567 MUX_CFG(DM365, SPI3_SDENA0, 0, 4, 3, 2, false)
568 MUX_CFG(DM365, SPI3_SDENA1, 0, 6, 3, 3, false)
569
570 MUX_CFG(DM365, SPI4_SCLK, 4, 18, 3, 1, false)
571 MUX_CFG(DM365, SPI4_SDI, 4, 14, 3, 1, false)
572 MUX_CFG(DM365, SPI4_SDO, 4, 16, 3, 1, false)
573 MUX_CFG(DM365, SPI4_SDENA0, 4, 20, 3, 1, false)
574 MUX_CFG(DM365, SPI4_SDENA1, 4, 16, 3, 2, false)
575
576 MUX_CFG(DM365, GPIO20, 3, 21, 3, 0, false)
577 MUX_CFG(DM365, GPIO33, 4, 12, 3, 0, false)
578 MUX_CFG(DM365, GPIO40, 4, 26, 3, 0, false)
579
580 MUX_CFG(DM365, VOUT_FIELD, 1, 18, 3, 1, false)
581 MUX_CFG(DM365, VOUT_FIELD_G81, 1, 18, 3, 0, false)
582 MUX_CFG(DM365, VOUT_HVSYNC, 1, 16, 1, 0, false)
583 MUX_CFG(DM365, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
584 MUX_CFG(DM365, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
585 MUX_CFG(DM365, VIN_CAM_WEN, 0, 14, 3, 0, false)
586 MUX_CFG(DM365, VIN_CAM_VD, 0, 13, 1, 0, false)
587 MUX_CFG(DM365, VIN_CAM_HD, 0, 12, 1, 0, false)
588 MUX_CFG(DM365, VIN_YIN4_7_EN, 0, 0, 0xff, 0, false)
589 MUX_CFG(DM365, VIN_YIN0_3_EN, 0, 8, 0xf, 0, false)
590
591 INT_CFG(DM365, INT_EDMA_CC, 2, 1, 1, false)
592 INT_CFG(DM365, INT_EDMA_TC0_ERR, 3, 1, 1, false)
593 INT_CFG(DM365, INT_EDMA_TC1_ERR, 4, 1, 1, false)
594 INT_CFG(DM365, INT_EDMA_TC2_ERR, 22, 1, 1, false)
595 INT_CFG(DM365, INT_EDMA_TC3_ERR, 23, 1, 1, false)
596 INT_CFG(DM365, INT_PRTCSS, 10, 1, 1, false)
597 INT_CFG(DM365, INT_EMAC_RXTHRESH, 14, 1, 1, false)
598 INT_CFG(DM365, INT_EMAC_RXPULSE, 15, 1, 1, false)
599 INT_CFG(DM365, INT_EMAC_TXPULSE, 16, 1, 1, false)
600 INT_CFG(DM365, INT_EMAC_MISCPULSE, 17, 1, 1, false)
601 INT_CFG(DM365, INT_IMX0_ENABLE, 0, 1, 0, false)
602 INT_CFG(DM365, INT_IMX0_DISABLE, 0, 1, 1, false)
603 INT_CFG(DM365, INT_HDVICP_ENABLE, 0, 1, 1, false)
604 INT_CFG(DM365, INT_HDVICP_DISABLE, 0, 1, 0, false)
605 INT_CFG(DM365, INT_IMX1_ENABLE, 24, 1, 1, false)
606 INT_CFG(DM365, INT_IMX1_DISABLE, 24, 1, 0, false)
607 INT_CFG(DM365, INT_NSF_ENABLE, 25, 1, 1, false)
608 INT_CFG(DM365, INT_NSF_DISABLE, 25, 1, 0, false)
609
610 EVT_CFG(DM365, EVT2_ASP_TX, 0, 1, 0, false)
611 EVT_CFG(DM365, EVT3_ASP_RX, 1, 1, 0, false)
612 EVT_CFG(DM365, EVT2_VC_TX, 0, 1, 1, false)
613 EVT_CFG(DM365, EVT3_VC_RX, 1, 1, 1, false)
614 #endif
615 };
616
617 static u64 dm365_spi0_dma_mask = DMA_BIT_MASK(32);
618
619 static struct davinci_spi_platform_data dm365_spi0_pdata = {
620 .version = SPI_VERSION_1,
621 .num_chipselect = 2,
622 .clk_internal = 1,
623 .cs_hold = 1,
624 .intr_level = 0,
625 .poll_mode = 1, /* 0 -> interrupt mode 1-> polling mode */
626 .c2tdelay = 0,
627 .t2cdelay = 0,
628 };
629
630 static struct resource dm365_spi0_resources[] = {
631 {
632 .start = 0x01c66000,
633 .end = 0x01c667ff,
634 .flags = IORESOURCE_MEM,
635 },
636 {
637 .start = IRQ_DM365_SPIINT0_0,
638 .flags = IORESOURCE_IRQ,
639 },
640 {
641 .start = 17,
642 .flags = IORESOURCE_DMA,
643 },
644 {
645 .start = 16,
646 .flags = IORESOURCE_DMA,
647 },
648 {
649 .start = EVENTQ_3,
650 .flags = IORESOURCE_DMA,
651 },
652 };
653
654 static struct platform_device dm365_spi0_device = {
655 .name = "spi_davinci",
656 .id = 0,
657 .dev = {
658 .dma_mask = &dm365_spi0_dma_mask,
659 .coherent_dma_mask = DMA_BIT_MASK(32),
660 .platform_data = &dm365_spi0_pdata,
661 },
662 .num_resources = ARRAY_SIZE(dm365_spi0_resources),
663 .resource = dm365_spi0_resources,
664 };
665
666 void __init dm365_init_spi0(unsigned chipselect_mask,
667 struct spi_board_info *info, unsigned len)
668 {
669 davinci_cfg_reg(DM365_SPI0_SCLK);
670 davinci_cfg_reg(DM365_SPI0_SDI);
671 davinci_cfg_reg(DM365_SPI0_SDO);
672
673 /* not all slaves will be wired up */
674 if (chipselect_mask & BIT(0))
675 davinci_cfg_reg(DM365_SPI0_SDENA0);
676 if (chipselect_mask & BIT(1))
677 davinci_cfg_reg(DM365_SPI0_SDENA1);
678
679 spi_register_board_info(info, len);
680
681 platform_device_register(&dm365_spi0_device);
682 }
683
684 static struct emac_platform_data dm365_emac_pdata = {
685 .ctrl_reg_offset = DM365_EMAC_CNTRL_OFFSET,
686 .ctrl_mod_reg_offset = DM365_EMAC_CNTRL_MOD_OFFSET,
687 .ctrl_ram_offset = DM365_EMAC_CNTRL_RAM_OFFSET,
688 .mdio_reg_offset = DM365_EMAC_MDIO_OFFSET,
689 .ctrl_ram_size = DM365_EMAC_CNTRL_RAM_SIZE,
690 .version = EMAC_VERSION_2,
691 };
692
693 static struct resource dm365_emac_resources[] = {
694 {
695 .start = DM365_EMAC_BASE,
696 .end = DM365_EMAC_BASE + 0x47ff,
697 .flags = IORESOURCE_MEM,
698 },
699 {
700 .start = IRQ_DM365_EMAC_RXTHRESH,
701 .end = IRQ_DM365_EMAC_RXTHRESH,
702 .flags = IORESOURCE_IRQ,
703 },
704 {
705 .start = IRQ_DM365_EMAC_RXPULSE,
706 .end = IRQ_DM365_EMAC_RXPULSE,
707 .flags = IORESOURCE_IRQ,
708 },
709 {
710 .start = IRQ_DM365_EMAC_TXPULSE,
711 .end = IRQ_DM365_EMAC_TXPULSE,
712 .flags = IORESOURCE_IRQ,
713 },
714 {
715 .start = IRQ_DM365_EMAC_MISCPULSE,
716 .end = IRQ_DM365_EMAC_MISCPULSE,
717 .flags = IORESOURCE_IRQ,
718 },
719 };
720
721 static struct platform_device dm365_emac_device = {
722 .name = "davinci_emac",
723 .id = 1,
724 .dev = {
725 .platform_data = &dm365_emac_pdata,
726 },
727 .num_resources = ARRAY_SIZE(dm365_emac_resources),
728 .resource = dm365_emac_resources,
729 };
730
731 static u8 dm365_default_priorities[DAVINCI_N_AINTC_IRQ] = {
732 [IRQ_VDINT0] = 2,
733 [IRQ_VDINT1] = 6,
734 [IRQ_VDINT2] = 6,
735 [IRQ_HISTINT] = 6,
736 [IRQ_H3AINT] = 6,
737 [IRQ_PRVUINT] = 6,
738 [IRQ_RSZINT] = 6,
739 [IRQ_DM365_INSFINT] = 7,
740 [IRQ_VENCINT] = 6,
741 [IRQ_ASQINT] = 6,
742 [IRQ_IMXINT] = 6,
743 [IRQ_DM365_IMCOPINT] = 4,
744 [IRQ_USBINT] = 4,
745 [IRQ_DM365_RTOINT] = 7,
746 [IRQ_DM365_TINT5] = 7,
747 [IRQ_DM365_TINT6] = 5,
748 [IRQ_CCINT0] = 5,
749 [IRQ_CCERRINT] = 5,
750 [IRQ_TCERRINT0] = 5,
751 [IRQ_TCERRINT] = 7,
752 [IRQ_PSCIN] = 4,
753 [IRQ_DM365_SPINT2_1] = 7,
754 [IRQ_DM365_TINT7] = 7,
755 [IRQ_DM365_SDIOINT0] = 7,
756 [IRQ_MBXINT] = 7,
757 [IRQ_MBRINT] = 7,
758 [IRQ_MMCINT] = 7,
759 [IRQ_DM365_MMCINT1] = 7,
760 [IRQ_DM365_PWMINT3] = 7,
761 [IRQ_AEMIFINT] = 2,
762 [IRQ_DM365_SDIOINT1] = 2,
763 [IRQ_TINT0_TINT12] = 7,
764 [IRQ_TINT0_TINT34] = 7,
765 [IRQ_TINT1_TINT12] = 7,
766 [IRQ_TINT1_TINT34] = 7,
767 [IRQ_PWMINT0] = 7,
768 [IRQ_PWMINT1] = 3,
769 [IRQ_PWMINT2] = 3,
770 [IRQ_I2C] = 3,
771 [IRQ_UARTINT0] = 3,
772 [IRQ_UARTINT1] = 3,
773 [IRQ_DM365_RTCINT] = 3,
774 [IRQ_DM365_SPIINT0_0] = 3,
775 [IRQ_DM365_SPIINT3_0] = 3,
776 [IRQ_DM365_GPIO0] = 3,
777 [IRQ_DM365_GPIO1] = 7,
778 [IRQ_DM365_GPIO2] = 4,
779 [IRQ_DM365_GPIO3] = 4,
780 [IRQ_DM365_GPIO4] = 7,
781 [IRQ_DM365_GPIO5] = 7,
782 [IRQ_DM365_GPIO6] = 7,
783 [IRQ_DM365_GPIO7] = 7,
784 [IRQ_DM365_EMAC_RXTHRESH] = 7,
785 [IRQ_DM365_EMAC_RXPULSE] = 7,
786 [IRQ_DM365_EMAC_TXPULSE] = 7,
787 [IRQ_DM365_EMAC_MISCPULSE] = 7,
788 [IRQ_DM365_GPIO12] = 7,
789 [IRQ_DM365_GPIO13] = 7,
790 [IRQ_DM365_GPIO14] = 7,
791 [IRQ_DM365_GPIO15] = 7,
792 [IRQ_DM365_KEYINT] = 7,
793 [IRQ_DM365_TCERRINT2] = 7,
794 [IRQ_DM365_TCERRINT3] = 7,
795 [IRQ_DM365_EMUINT] = 7,
796 };
797
798 /* Four Transfer Controllers on DM365 */
799 static const s8
800 dm365_queue_tc_mapping[][2] = {
801 /* {event queue no, TC no} */
802 {0, 0},
803 {1, 1},
804 {2, 2},
805 {3, 3},
806 {-1, -1},
807 };
808
809 static const s8
810 dm365_queue_priority_mapping[][2] = {
811 /* {event queue no, Priority} */
812 {0, 7},
813 {1, 7},
814 {2, 7},
815 {3, 0},
816 {-1, -1},
817 };
818
819 static struct edma_soc_info dm365_edma_info[] = {
820 {
821 .n_channel = 64,
822 .n_region = 4,
823 .n_slot = 256,
824 .n_tc = 4,
825 .n_cc = 1,
826 .queue_tc_mapping = dm365_queue_tc_mapping,
827 .queue_priority_mapping = dm365_queue_priority_mapping,
828 .default_queue = EVENTQ_3,
829 },
830 };
831
832 static struct resource edma_resources[] = {
833 {
834 .name = "edma_cc0",
835 .start = 0x01c00000,
836 .end = 0x01c00000 + SZ_64K - 1,
837 .flags = IORESOURCE_MEM,
838 },
839 {
840 .name = "edma_tc0",
841 .start = 0x01c10000,
842 .end = 0x01c10000 + SZ_1K - 1,
843 .flags = IORESOURCE_MEM,
844 },
845 {
846 .name = "edma_tc1",
847 .start = 0x01c10400,
848 .end = 0x01c10400 + SZ_1K - 1,
849 .flags = IORESOURCE_MEM,
850 },
851 {
852 .name = "edma_tc2",
853 .start = 0x01c10800,
854 .end = 0x01c10800 + SZ_1K - 1,
855 .flags = IORESOURCE_MEM,
856 },
857 {
858 .name = "edma_tc3",
859 .start = 0x01c10c00,
860 .end = 0x01c10c00 + SZ_1K - 1,
861 .flags = IORESOURCE_MEM,
862 },
863 {
864 .name = "edma0",
865 .start = IRQ_CCINT0,
866 .flags = IORESOURCE_IRQ,
867 },
868 {
869 .name = "edma0_err",
870 .start = IRQ_CCERRINT,
871 .flags = IORESOURCE_IRQ,
872 },
873 /* not using TC*_ERR */
874 };
875
876 static struct platform_device dm365_edma_device = {
877 .name = "edma",
878 .id = 0,
879 .dev.platform_data = dm365_edma_info,
880 .num_resources = ARRAY_SIZE(edma_resources),
881 .resource = edma_resources,
882 };
883
884 static struct resource dm365_asp_resources[] = {
885 {
886 .start = DAVINCI_DM365_ASP0_BASE,
887 .end = DAVINCI_DM365_ASP0_BASE + SZ_8K - 1,
888 .flags = IORESOURCE_MEM,
889 },
890 {
891 .start = DAVINCI_DMA_ASP0_TX,
892 .end = DAVINCI_DMA_ASP0_TX,
893 .flags = IORESOURCE_DMA,
894 },
895 {
896 .start = DAVINCI_DMA_ASP0_RX,
897 .end = DAVINCI_DMA_ASP0_RX,
898 .flags = IORESOURCE_DMA,
899 },
900 };
901
902 static struct platform_device dm365_asp_device = {
903 .name = "davinci-asp",
904 .id = 0,
905 .num_resources = ARRAY_SIZE(dm365_asp_resources),
906 .resource = dm365_asp_resources,
907 };
908
909 static struct resource dm365_vc_resources[] = {
910 {
911 .start = DAVINCI_DM365_VC_BASE,
912 .end = DAVINCI_DM365_VC_BASE + SZ_1K - 1,
913 .flags = IORESOURCE_MEM,
914 },
915 {
916 .start = DAVINCI_DMA_VC_TX,
917 .end = DAVINCI_DMA_VC_TX,
918 .flags = IORESOURCE_DMA,
919 },
920 {
921 .start = DAVINCI_DMA_VC_RX,
922 .end = DAVINCI_DMA_VC_RX,
923 .flags = IORESOURCE_DMA,
924 },
925 };
926
927 static struct platform_device dm365_vc_device = {
928 .name = "davinci_voicecodec",
929 .id = -1,
930 .num_resources = ARRAY_SIZE(dm365_vc_resources),
931 .resource = dm365_vc_resources,
932 };
933
934 static struct resource dm365_rtc_resources[] = {
935 {
936 .start = DM365_RTC_BASE,
937 .end = DM365_RTC_BASE + SZ_1K - 1,
938 .flags = IORESOURCE_MEM,
939 },
940 {
941 .start = IRQ_DM365_RTCINT,
942 .flags = IORESOURCE_IRQ,
943 },
944 };
945
946 static struct platform_device dm365_rtc_device = {
947 .name = "rtc_davinci",
948 .id = 0,
949 .num_resources = ARRAY_SIZE(dm365_rtc_resources),
950 .resource = dm365_rtc_resources,
951 };
952
953 static struct map_desc dm365_io_desc[] = {
954 {
955 .virtual = IO_VIRT,
956 .pfn = __phys_to_pfn(IO_PHYS),
957 .length = IO_SIZE,
958 .type = MT_DEVICE
959 },
960 {
961 .virtual = SRAM_VIRT,
962 .pfn = __phys_to_pfn(0x00010000),
963 .length = SZ_32K,
964 /* MT_MEMORY_NONCACHED requires supersection alignment */
965 .type = MT_DEVICE,
966 },
967 };
968
969 static struct resource dm365_ks_resources[] = {
970 {
971 /* registers */
972 .start = DM365_KEYSCAN_BASE,
973 .end = DM365_KEYSCAN_BASE + SZ_1K - 1,
974 .flags = IORESOURCE_MEM,
975 },
976 {
977 /* interrupt */
978 .start = IRQ_DM365_KEYINT,
979 .end = IRQ_DM365_KEYINT,
980 .flags = IORESOURCE_IRQ,
981 },
982 };
983
984 static struct platform_device dm365_ks_device = {
985 .name = "davinci_keyscan",
986 .id = 0,
987 .num_resources = ARRAY_SIZE(dm365_ks_resources),
988 .resource = dm365_ks_resources,
989 };
990
991 /* Contents of JTAG ID register used to identify exact cpu type */
992 static struct davinci_id dm365_ids[] = {
993 {
994 .variant = 0x0,
995 .part_no = 0xb83e,
996 .manufacturer = 0x017,
997 .cpu_id = DAVINCI_CPU_ID_DM365,
998 .name = "dm365_rev1.1",
999 },
1000 {
1001 .variant = 0x8,
1002 .part_no = 0xb83e,
1003 .manufacturer = 0x017,
1004 .cpu_id = DAVINCI_CPU_ID_DM365,
1005 .name = "dm365_rev1.2",
1006 },
1007 };
1008
1009 static void __iomem *dm365_psc_bases[] = {
1010 IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
1011 };
1012
1013 static struct davinci_timer_info dm365_timer_info = {
1014 .timers = davinci_timer_instance,
1015 .clockevent_id = T0_BOT,
1016 .clocksource_id = T0_TOP,
1017 };
1018
1019 static struct plat_serial8250_port dm365_serial_platform_data[] = {
1020 {
1021 .mapbase = DAVINCI_UART0_BASE,
1022 .irq = IRQ_UARTINT0,
1023 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
1024 UPF_IOREMAP,
1025 .iotype = UPIO_MEM,
1026 .regshift = 2,
1027 },
1028 {
1029 .mapbase = DAVINCI_UART1_BASE,
1030 .irq = IRQ_UARTINT1,
1031 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
1032 UPF_IOREMAP,
1033 .iotype = UPIO_MEM,
1034 .regshift = 2,
1035 },
1036 {
1037 .flags = 0
1038 },
1039 };
1040
1041 static struct platform_device dm365_serial_device = {
1042 .name = "serial8250",
1043 .id = PLAT8250_DEV_PLATFORM,
1044 .dev = {
1045 .platform_data = dm365_serial_platform_data,
1046 },
1047 };
1048
1049 static struct davinci_soc_info davinci_soc_info_dm365 = {
1050 .io_desc = dm365_io_desc,
1051 .io_desc_num = ARRAY_SIZE(dm365_io_desc),
1052 .jtag_id_base = IO_ADDRESS(0x01c40028),
1053 .ids = dm365_ids,
1054 .ids_num = ARRAY_SIZE(dm365_ids),
1055 .cpu_clks = dm365_clks,
1056 .psc_bases = dm365_psc_bases,
1057 .psc_bases_num = ARRAY_SIZE(dm365_psc_bases),
1058 .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
1059 .pinmux_pins = dm365_pins,
1060 .pinmux_pins_num = ARRAY_SIZE(dm365_pins),
1061 .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
1062 .intc_type = DAVINCI_INTC_TYPE_AINTC,
1063 .intc_irq_prios = dm365_default_priorities,
1064 .intc_irq_num = DAVINCI_N_AINTC_IRQ,
1065 .timer_info = &dm365_timer_info,
1066 .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
1067 .gpio_num = 104,
1068 .gpio_irq = IRQ_DM365_GPIO0,
1069 .gpio_unbanked = 8, /* really 16 ... skip muxed GPIOs */
1070 .serial_dev = &dm365_serial_device,
1071 .emac_pdata = &dm365_emac_pdata,
1072 .sram_dma = 0x00010000,
1073 .sram_len = SZ_32K,
1074 };
1075
1076 void __init dm365_init_asp(struct snd_platform_data *pdata)
1077 {
1078 davinci_cfg_reg(DM365_MCBSP0_BDX);
1079 davinci_cfg_reg(DM365_MCBSP0_X);
1080 davinci_cfg_reg(DM365_MCBSP0_BFSX);
1081 davinci_cfg_reg(DM365_MCBSP0_BDR);
1082 davinci_cfg_reg(DM365_MCBSP0_R);
1083 davinci_cfg_reg(DM365_MCBSP0_BFSR);
1084 davinci_cfg_reg(DM365_EVT2_ASP_TX);
1085 davinci_cfg_reg(DM365_EVT3_ASP_RX);
1086 dm365_asp_device.dev.platform_data = pdata;
1087 platform_device_register(&dm365_asp_device);
1088 }
1089
1090 void __init dm365_init_vc(struct snd_platform_data *pdata)
1091 {
1092 davinci_cfg_reg(DM365_EVT2_VC_TX);
1093 davinci_cfg_reg(DM365_EVT3_VC_RX);
1094 dm365_vc_device.dev.platform_data = pdata;
1095 platform_device_register(&dm365_vc_device);
1096 }
1097
1098 void __init dm365_init_ks(struct davinci_ks_platform_data *pdata)
1099 {
1100 dm365_ks_device.dev.platform_data = pdata;
1101 platform_device_register(&dm365_ks_device);
1102 }
1103
1104 void __init dm365_init_rtc(void)
1105 {
1106 davinci_cfg_reg(DM365_INT_PRTCSS);
1107 platform_device_register(&dm365_rtc_device);
1108 }
1109
1110 void __init dm365_init(void)
1111 {
1112 davinci_common_init(&davinci_soc_info_dm365);
1113 }
1114
1115 static struct resource dm365_vpss_resources[] = {
1116 {
1117 /* VPSS ISP5 Base address */
1118 .name = "isp5",
1119 .start = 0x01c70000,
1120 .end = 0x01c70000 + 0xff,
1121 .flags = IORESOURCE_MEM,
1122 },
1123 {
1124 /* VPSS CLK Base address */
1125 .name = "vpss",
1126 .start = 0x01c70200,
1127 .end = 0x01c70200 + 0xff,
1128 .flags = IORESOURCE_MEM,
1129 },
1130 };
1131
1132 static struct platform_device dm365_vpss_device = {
1133 .name = "vpss",
1134 .id = -1,
1135 .dev.platform_data = "dm365_vpss",
1136 .num_resources = ARRAY_SIZE(dm365_vpss_resources),
1137 .resource = dm365_vpss_resources,
1138 };
1139
1140 static struct resource vpfe_resources[] = {
1141 {
1142 .start = IRQ_VDINT0,
1143 .end = IRQ_VDINT0,
1144 .flags = IORESOURCE_IRQ,
1145 },
1146 {
1147 .start = IRQ_VDINT1,
1148 .end = IRQ_VDINT1,
1149 .flags = IORESOURCE_IRQ,
1150 },
1151 };
1152
1153 static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
1154 static struct platform_device vpfe_capture_dev = {
1155 .name = CAPTURE_DRV_NAME,
1156 .id = -1,
1157 .num_resources = ARRAY_SIZE(vpfe_resources),
1158 .resource = vpfe_resources,
1159 .dev = {
1160 .dma_mask = &vpfe_capture_dma_mask,
1161 .coherent_dma_mask = DMA_BIT_MASK(32),
1162 },
1163 };
1164
1165 static void dm365_isif_setup_pinmux(void)
1166 {
1167 davinci_cfg_reg(DM365_VIN_CAM_WEN);
1168 davinci_cfg_reg(DM365_VIN_CAM_VD);
1169 davinci_cfg_reg(DM365_VIN_CAM_HD);
1170 davinci_cfg_reg(DM365_VIN_YIN4_7_EN);
1171 davinci_cfg_reg(DM365_VIN_YIN0_3_EN);
1172 }
1173
1174 static struct resource isif_resource[] = {
1175 /* ISIF Base address */
1176 {
1177 .start = 0x01c71000,
1178 .end = 0x01c71000 + 0x1ff,
1179 .flags = IORESOURCE_MEM,
1180 },
1181 /* ISIF Linearization table 0 */
1182 {
1183 .start = 0x1C7C000,
1184 .end = 0x1C7C000 + 0x2ff,
1185 .flags = IORESOURCE_MEM,
1186 },
1187 /* ISIF Linearization table 1 */
1188 {
1189 .start = 0x1C7C400,
1190 .end = 0x1C7C400 + 0x2ff,
1191 .flags = IORESOURCE_MEM,
1192 },
1193 };
1194 static struct platform_device dm365_isif_dev = {
1195 .name = "isif",
1196 .id = -1,
1197 .num_resources = ARRAY_SIZE(isif_resource),
1198 .resource = isif_resource,
1199 .dev = {
1200 .dma_mask = &vpfe_capture_dma_mask,
1201 .coherent_dma_mask = DMA_BIT_MASK(32),
1202 .platform_data = dm365_isif_setup_pinmux,
1203 },
1204 };
1205
1206 static int __init dm365_init_devices(void)
1207 {
1208 if (!cpu_is_davinci_dm365())
1209 return 0;
1210
1211 davinci_cfg_reg(DM365_INT_EDMA_CC);
1212 platform_device_register(&dm365_edma_device);
1213 platform_device_register(&dm365_emac_device);
1214 /* Add isif clock alias */
1215 clk_add_alias("master", dm365_isif_dev.name, "vpss_master", NULL);
1216 platform_device_register(&dm365_vpss_device);
1217 platform_device_register(&dm365_isif_dev);
1218 platform_device_register(&vpfe_capture_dev);
1219 return 0;
1220 }
1221 postcore_initcall(dm365_init_devices);
1222
1223 void dm365_set_vpfe_config(struct vpfe_config *cfg)
1224 {
1225 vpfe_capture_dev.dev.platform_data = cfg;
1226 }
This page took 0.055246 seconds and 5 git commands to generate.