Merge branch 'timers-urgent-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[deliverable/linux.git] / arch / arm / mach-omap2 / cm-regbits-34xx.h
1 #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H
2 #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H
3
4 /*
5 * OMAP3430 Clock Management register bits
6 *
7 * Copyright (C) 2007-2008 Texas Instruments, Inc.
8 * Copyright (C) 2007-2008 Nokia Corporation
9 *
10 * Written by Paul Walmsley
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
17 /* Bits shared between registers */
18
19 /* CM_FCLKEN1_CORE and CM_ICLKEN1_CORE shared bits */
20 #define OMAP3430ES2_EN_MMC3_MASK (1 << 30)
21 #define OMAP3430ES2_EN_MMC3_SHIFT 30
22 #define OMAP3430_EN_MSPRO_MASK (1 << 23)
23 #define OMAP3430_EN_MSPRO_SHIFT 23
24 #define OMAP3430_EN_HDQ_MASK (1 << 22)
25 #define OMAP3430_EN_HDQ_SHIFT 22
26 #define OMAP3430ES1_EN_FSHOSTUSB_MASK (1 << 5)
27 #define OMAP3430ES1_EN_FSHOSTUSB_SHIFT 5
28 #define OMAP3430ES1_EN_D2D_MASK (1 << 3)
29 #define OMAP3430ES1_EN_D2D_SHIFT 3
30 #define OMAP3430_EN_SSI_MASK (1 << 0)
31 #define OMAP3430_EN_SSI_SHIFT 0
32
33 /* CM_FCLKEN3_CORE and CM_ICLKEN3_CORE shared bits */
34 #define OMAP3430ES2_EN_USBTLL_SHIFT 2
35 #define OMAP3430ES2_EN_USBTLL_MASK (1 << 2)
36
37 /* CM_FCLKEN_WKUP and CM_ICLKEN_WKUP shared bits */
38 #define OMAP3430_EN_WDT2_MASK (1 << 5)
39 #define OMAP3430_EN_WDT2_SHIFT 5
40
41 /* CM_ICLKEN_CAM, CM_FCLKEN_CAM shared bits */
42 #define OMAP3430_EN_CAM_MASK (1 << 0)
43 #define OMAP3430_EN_CAM_SHIFT 0
44
45 /* CM_FCLKEN_PER, CM_ICLKEN_PER shared bits */
46 #define OMAP3430_EN_WDT3_MASK (1 << 12)
47 #define OMAP3430_EN_WDT3_SHIFT 12
48
49 /* CM_CLKSEL2_EMU, CM_CLKSEL3_EMU shared bits */
50 #define OMAP3430_OVERRIDE_ENABLE_MASK (1 << 19)
51
52
53 /* Bits specific to each register */
54
55 /* CM_FCLKEN_IVA2 */
56 #define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK (1 << 0)
57 #define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT 0
58
59 /* CM_CLKEN_PLL_IVA2 */
60 #define OMAP3430_IVA2_DPLL_RAMPTIME_SHIFT 8
61 #define OMAP3430_IVA2_DPLL_RAMPTIME_MASK (0x3 << 8)
62 #define OMAP3430_IVA2_DPLL_FREQSEL_SHIFT 4
63 #define OMAP3430_IVA2_DPLL_FREQSEL_MASK (0xf << 4)
64 #define OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT 3
65 #define OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_MASK (1 << 3)
66 #define OMAP3430_EN_IVA2_DPLL_SHIFT 0
67 #define OMAP3430_EN_IVA2_DPLL_MASK (0x7 << 0)
68
69 /* CM_IDLEST_IVA2 */
70 #define OMAP3430_ST_IVA2_SHIFT 0
71 #define OMAP3430_ST_IVA2_MASK (1 << 0)
72
73 /* CM_IDLEST_PLL_IVA2 */
74 #define OMAP3430_ST_IVA2_CLK_SHIFT 0
75 #define OMAP3430_ST_IVA2_CLK_MASK (1 << 0)
76
77 /* CM_AUTOIDLE_PLL_IVA2 */
78 #define OMAP3430_AUTO_IVA2_DPLL_SHIFT 0
79 #define OMAP3430_AUTO_IVA2_DPLL_MASK (0x7 << 0)
80
81 /* CM_CLKSEL1_PLL_IVA2 */
82 #define OMAP3430_IVA2_CLK_SRC_SHIFT 19
83 #define OMAP3430_IVA2_CLK_SRC_MASK (0x7 << 19)
84 #define OMAP3430_IVA2_DPLL_MULT_SHIFT 8
85 #define OMAP3430_IVA2_DPLL_MULT_MASK (0x7ff << 8)
86 #define OMAP3430_IVA2_DPLL_DIV_SHIFT 0
87 #define OMAP3430_IVA2_DPLL_DIV_MASK (0x7f << 0)
88
89 /* CM_CLKSEL2_PLL_IVA2 */
90 #define OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT 0
91 #define OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
92
93 /* CM_CLKSTCTRL_IVA2 */
94 #define OMAP3430_CLKTRCTRL_IVA2_SHIFT 0
95 #define OMAP3430_CLKTRCTRL_IVA2_MASK (0x3 << 0)
96
97 /* CM_CLKSTST_IVA2 */
98 #define OMAP3430_CLKACTIVITY_IVA2_SHIFT 0
99 #define OMAP3430_CLKACTIVITY_IVA2_MASK (1 << 0)
100
101 /* CM_REVISION specific bits */
102
103 /* CM_SYSCONFIG specific bits */
104
105 /* CM_CLKEN_PLL_MPU */
106 #define OMAP3430_MPU_DPLL_RAMPTIME_SHIFT 8
107 #define OMAP3430_MPU_DPLL_RAMPTIME_MASK (0x3 << 8)
108 #define OMAP3430_MPU_DPLL_FREQSEL_SHIFT 4
109 #define OMAP3430_MPU_DPLL_FREQSEL_MASK (0xf << 4)
110 #define OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT 3
111 #define OMAP3430_EN_MPU_DPLL_DRIFTGUARD_MASK (1 << 3)
112 #define OMAP3430_EN_MPU_DPLL_SHIFT 0
113 #define OMAP3430_EN_MPU_DPLL_MASK (0x7 << 0)
114
115 /* CM_IDLEST_MPU */
116 #define OMAP3430_ST_MPU_MASK (1 << 0)
117
118 /* CM_IDLEST_PLL_MPU */
119 #define OMAP3430_ST_MPU_CLK_SHIFT 0
120 #define OMAP3430_ST_MPU_CLK_MASK (1 << 0)
121
122 /* CM_AUTOIDLE_PLL_MPU */
123 #define OMAP3430_AUTO_MPU_DPLL_SHIFT 0
124 #define OMAP3430_AUTO_MPU_DPLL_MASK (0x7 << 0)
125
126 /* CM_CLKSEL1_PLL_MPU */
127 #define OMAP3430_MPU_CLK_SRC_SHIFT 19
128 #define OMAP3430_MPU_CLK_SRC_MASK (0x7 << 19)
129 #define OMAP3430_MPU_DPLL_MULT_SHIFT 8
130 #define OMAP3430_MPU_DPLL_MULT_MASK (0x7ff << 8)
131 #define OMAP3430_MPU_DPLL_DIV_SHIFT 0
132 #define OMAP3430_MPU_DPLL_DIV_MASK (0x7f << 0)
133
134 /* CM_CLKSEL2_PLL_MPU */
135 #define OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT 0
136 #define OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
137
138 /* CM_CLKSTCTRL_MPU */
139 #define OMAP3430_CLKTRCTRL_MPU_SHIFT 0
140 #define OMAP3430_CLKTRCTRL_MPU_MASK (0x3 << 0)
141
142 /* CM_CLKSTST_MPU */
143 #define OMAP3430_CLKACTIVITY_MPU_SHIFT 0
144 #define OMAP3430_CLKACTIVITY_MPU_MASK (1 << 0)
145
146 /* CM_FCLKEN1_CORE specific bits */
147 #define OMAP3430_EN_MODEM_MASK (1 << 31)
148 #define OMAP3430_EN_MODEM_SHIFT 31
149
150 /* CM_ICLKEN1_CORE specific bits */
151 #define OMAP3430_EN_ICR_MASK (1 << 29)
152 #define OMAP3430_EN_ICR_SHIFT 29
153 #define OMAP3430_EN_AES2_MASK (1 << 28)
154 #define OMAP3430_EN_AES2_SHIFT 28
155 #define OMAP3430_EN_SHA12_MASK (1 << 27)
156 #define OMAP3430_EN_SHA12_SHIFT 27
157 #define OMAP3430_EN_DES2_MASK (1 << 26)
158 #define OMAP3430_EN_DES2_SHIFT 26
159 #define OMAP3430ES1_EN_FAC_MASK (1 << 8)
160 #define OMAP3430ES1_EN_FAC_SHIFT 8
161 #define OMAP3430_EN_MAILBOXES_MASK (1 << 7)
162 #define OMAP3430_EN_MAILBOXES_SHIFT 7
163 #define OMAP3430_EN_OMAPCTRL_MASK (1 << 6)
164 #define OMAP3430_EN_OMAPCTRL_SHIFT 6
165 #define OMAP3430_EN_SAD2D_MASK (1 << 3)
166 #define OMAP3430_EN_SAD2D_SHIFT 3
167 #define OMAP3430_EN_SDRC_MASK (1 << 1)
168 #define OMAP3430_EN_SDRC_SHIFT 1
169
170 /* AM35XX specific CM_ICLKEN1_CORE bits */
171 #define AM35XX_EN_IPSS_MASK (1 << 4)
172 #define AM35XX_EN_IPSS_SHIFT 4
173
174 /* CM_ICLKEN2_CORE */
175 #define OMAP3430_EN_PKA_MASK (1 << 4)
176 #define OMAP3430_EN_PKA_SHIFT 4
177 #define OMAP3430_EN_AES1_MASK (1 << 3)
178 #define OMAP3430_EN_AES1_SHIFT 3
179 #define OMAP3430_EN_RNG_MASK (1 << 2)
180 #define OMAP3430_EN_RNG_SHIFT 2
181 #define OMAP3430_EN_SHA11_MASK (1 << 1)
182 #define OMAP3430_EN_SHA11_SHIFT 1
183 #define OMAP3430_EN_DES1_MASK (1 << 0)
184 #define OMAP3430_EN_DES1_SHIFT 0
185
186 /* CM_ICLKEN3_CORE */
187 #define OMAP3430_EN_MAD2D_SHIFT 3
188 #define OMAP3430_EN_MAD2D_MASK (1 << 3)
189
190 /* CM_FCLKEN3_CORE specific bits */
191 #define OMAP3430ES2_EN_TS_SHIFT 1
192 #define OMAP3430ES2_EN_TS_MASK (1 << 1)
193 #define OMAP3430ES2_EN_CPEFUSE_SHIFT 0
194 #define OMAP3430ES2_EN_CPEFUSE_MASK (1 << 0)
195
196 /* CM_IDLEST1_CORE specific bits */
197 #define OMAP3430ES2_ST_MMC3_SHIFT 30
198 #define OMAP3430ES2_ST_MMC3_MASK (1 << 30)
199 #define OMAP3430_ST_ICR_SHIFT 29
200 #define OMAP3430_ST_ICR_MASK (1 << 29)
201 #define OMAP3430_ST_AES2_SHIFT 28
202 #define OMAP3430_ST_AES2_MASK (1 << 28)
203 #define OMAP3430_ST_SHA12_SHIFT 27
204 #define OMAP3430_ST_SHA12_MASK (1 << 27)
205 #define OMAP3430_ST_DES2_SHIFT 26
206 #define OMAP3430_ST_DES2_MASK (1 << 26)
207 #define OMAP3430_ST_MSPRO_SHIFT 23
208 #define OMAP3430_ST_MSPRO_MASK (1 << 23)
209 #define AM35XX_ST_UART4_SHIFT 23
210 #define AM35XX_ST_UART4_MASK (1 << 23)
211 #define OMAP3430_ST_HDQ_SHIFT 22
212 #define OMAP3430_ST_HDQ_MASK (1 << 22)
213 #define OMAP3430ES1_ST_FAC_SHIFT 8
214 #define OMAP3430ES1_ST_FAC_MASK (1 << 8)
215 #define OMAP3430ES2_ST_SSI_IDLE_SHIFT 8
216 #define OMAP3430ES2_ST_SSI_IDLE_MASK (1 << 8)
217 #define OMAP3430_ST_MAILBOXES_SHIFT 7
218 #define OMAP3430_ST_MAILBOXES_MASK (1 << 7)
219 #define OMAP3430_ST_OMAPCTRL_SHIFT 6
220 #define OMAP3430_ST_OMAPCTRL_MASK (1 << 6)
221 #define OMAP3430_ST_SDMA_SHIFT 2
222 #define OMAP3430_ST_SDMA_MASK (1 << 2)
223 #define OMAP3430_ST_SDRC_SHIFT 1
224 #define OMAP3430_ST_SDRC_MASK (1 << 1)
225 #define OMAP3430_ST_SSI_STDBY_SHIFT 0
226 #define OMAP3430_ST_SSI_STDBY_MASK (1 << 0)
227
228 /* AM35xx specific CM_IDLEST1_CORE bits */
229 #define AM35XX_ST_IPSS_SHIFT 5
230 #define AM35XX_ST_IPSS_MASK (1 << 5)
231
232 /* CM_IDLEST2_CORE */
233 #define OMAP3430_ST_PKA_SHIFT 4
234 #define OMAP3430_ST_PKA_MASK (1 << 4)
235 #define OMAP3430_ST_AES1_SHIFT 3
236 #define OMAP3430_ST_AES1_MASK (1 << 3)
237 #define OMAP3430_ST_RNG_SHIFT 2
238 #define OMAP3430_ST_RNG_MASK (1 << 2)
239 #define OMAP3430_ST_SHA11_SHIFT 1
240 #define OMAP3430_ST_SHA11_MASK (1 << 1)
241 #define OMAP3430_ST_DES1_SHIFT 0
242 #define OMAP3430_ST_DES1_MASK (1 << 0)
243
244 /* CM_IDLEST3_CORE */
245 #define OMAP3430ES2_ST_USBTLL_SHIFT 2
246 #define OMAP3430ES2_ST_USBTLL_MASK (1 << 2)
247 #define OMAP3430ES2_ST_CPEFUSE_SHIFT 0
248 #define OMAP3430ES2_ST_CPEFUSE_MASK (1 << 0)
249
250 /* CM_AUTOIDLE1_CORE */
251 #define OMAP3430_AUTO_MODEM_MASK (1 << 31)
252 #define OMAP3430_AUTO_MODEM_SHIFT 31
253 #define OMAP3430ES2_AUTO_MMC3_MASK (1 << 30)
254 #define OMAP3430ES2_AUTO_MMC3_SHIFT 30
255 #define OMAP3430ES2_AUTO_ICR_MASK (1 << 29)
256 #define OMAP3430ES2_AUTO_ICR_SHIFT 29
257 #define OMAP3430_AUTO_AES2_MASK (1 << 28)
258 #define OMAP3430_AUTO_AES2_SHIFT 28
259 #define OMAP3430_AUTO_SHA12_MASK (1 << 27)
260 #define OMAP3430_AUTO_SHA12_SHIFT 27
261 #define OMAP3430_AUTO_DES2_MASK (1 << 26)
262 #define OMAP3430_AUTO_DES2_SHIFT 26
263 #define OMAP3430_AUTO_MMC2_MASK (1 << 25)
264 #define OMAP3430_AUTO_MMC2_SHIFT 25
265 #define OMAP3430_AUTO_MMC1_MASK (1 << 24)
266 #define OMAP3430_AUTO_MMC1_SHIFT 24
267 #define OMAP3430_AUTO_MSPRO_MASK (1 << 23)
268 #define OMAP3430_AUTO_MSPRO_SHIFT 23
269 #define OMAP3430_AUTO_HDQ_MASK (1 << 22)
270 #define OMAP3430_AUTO_HDQ_SHIFT 22
271 #define OMAP3430_AUTO_MCSPI4_MASK (1 << 21)
272 #define OMAP3430_AUTO_MCSPI4_SHIFT 21
273 #define OMAP3430_AUTO_MCSPI3_MASK (1 << 20)
274 #define OMAP3430_AUTO_MCSPI3_SHIFT 20
275 #define OMAP3430_AUTO_MCSPI2_MASK (1 << 19)
276 #define OMAP3430_AUTO_MCSPI2_SHIFT 19
277 #define OMAP3430_AUTO_MCSPI1_MASK (1 << 18)
278 #define OMAP3430_AUTO_MCSPI1_SHIFT 18
279 #define OMAP3430_AUTO_I2C3_MASK (1 << 17)
280 #define OMAP3430_AUTO_I2C3_SHIFT 17
281 #define OMAP3430_AUTO_I2C2_MASK (1 << 16)
282 #define OMAP3430_AUTO_I2C2_SHIFT 16
283 #define OMAP3430_AUTO_I2C1_MASK (1 << 15)
284 #define OMAP3430_AUTO_I2C1_SHIFT 15
285 #define OMAP3430_AUTO_UART2_MASK (1 << 14)
286 #define OMAP3430_AUTO_UART2_SHIFT 14
287 #define OMAP3430_AUTO_UART1_MASK (1 << 13)
288 #define OMAP3430_AUTO_UART1_SHIFT 13
289 #define OMAP3430_AUTO_GPT11_MASK (1 << 12)
290 #define OMAP3430_AUTO_GPT11_SHIFT 12
291 #define OMAP3430_AUTO_GPT10_MASK (1 << 11)
292 #define OMAP3430_AUTO_GPT10_SHIFT 11
293 #define OMAP3430_AUTO_MCBSP5_MASK (1 << 10)
294 #define OMAP3430_AUTO_MCBSP5_SHIFT 10
295 #define OMAP3430_AUTO_MCBSP1_MASK (1 << 9)
296 #define OMAP3430_AUTO_MCBSP1_SHIFT 9
297 #define OMAP3430ES1_AUTO_FAC_MASK (1 << 8)
298 #define OMAP3430ES1_AUTO_FAC_SHIFT 8
299 #define OMAP3430_AUTO_MAILBOXES_MASK (1 << 7)
300 #define OMAP3430_AUTO_MAILBOXES_SHIFT 7
301 #define OMAP3430_AUTO_OMAPCTRL_MASK (1 << 6)
302 #define OMAP3430_AUTO_OMAPCTRL_SHIFT 6
303 #define OMAP3430ES1_AUTO_FSHOSTUSB_MASK (1 << 5)
304 #define OMAP3430ES1_AUTO_FSHOSTUSB_SHIFT 5
305 #define OMAP3430_AUTO_HSOTGUSB_MASK (1 << 4)
306 #define OMAP3430_AUTO_HSOTGUSB_SHIFT 4
307 #define OMAP3430ES1_AUTO_D2D_MASK (1 << 3)
308 #define OMAP3430ES1_AUTO_D2D_SHIFT 3
309 #define OMAP3430_AUTO_SAD2D_MASK (1 << 3)
310 #define OMAP3430_AUTO_SAD2D_SHIFT 3
311 #define OMAP3430_AUTO_SSI_MASK (1 << 0)
312 #define OMAP3430_AUTO_SSI_SHIFT 0
313
314 /* CM_AUTOIDLE2_CORE */
315 #define OMAP3430_AUTO_PKA_MASK (1 << 4)
316 #define OMAP3430_AUTO_PKA_SHIFT 4
317 #define OMAP3430_AUTO_AES1_MASK (1 << 3)
318 #define OMAP3430_AUTO_AES1_SHIFT 3
319 #define OMAP3430_AUTO_RNG_MASK (1 << 2)
320 #define OMAP3430_AUTO_RNG_SHIFT 2
321 #define OMAP3430_AUTO_SHA11_MASK (1 << 1)
322 #define OMAP3430_AUTO_SHA11_SHIFT 1
323 #define OMAP3430_AUTO_DES1_MASK (1 << 0)
324 #define OMAP3430_AUTO_DES1_SHIFT 0
325
326 /* CM_AUTOIDLE3_CORE */
327 #define OMAP3430ES2_AUTO_USBHOST (1 << 0)
328 #define OMAP3430ES2_AUTO_USBHOST_SHIFT 0
329 #define OMAP3430ES2_AUTO_USBTLL (1 << 2)
330 #define OMAP3430ES2_AUTO_USBTLL_SHIFT 2
331 #define OMAP3430ES2_AUTO_USBTLL_MASK (1 << 2)
332 #define OMAP3430_AUTO_MAD2D_SHIFT 3
333 #define OMAP3430_AUTO_MAD2D_MASK (1 << 3)
334
335 /* CM_CLKSEL_CORE */
336 #define OMAP3430_CLKSEL_SSI_SHIFT 8
337 #define OMAP3430_CLKSEL_SSI_MASK (0xf << 8)
338 #define OMAP3430_CLKSEL_GPT11_MASK (1 << 7)
339 #define OMAP3430_CLKSEL_GPT11_SHIFT 7
340 #define OMAP3430_CLKSEL_GPT10_MASK (1 << 6)
341 #define OMAP3430_CLKSEL_GPT10_SHIFT 6
342 #define OMAP3430ES1_CLKSEL_FSHOSTUSB_SHIFT 4
343 #define OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK (0x3 << 4)
344 #define OMAP3430_CLKSEL_L4_SHIFT 2
345 #define OMAP3430_CLKSEL_L4_MASK (0x3 << 2)
346 #define OMAP3430_CLKSEL_L3_SHIFT 0
347 #define OMAP3430_CLKSEL_L3_MASK (0x3 << 0)
348 #define OMAP3630_CLKSEL_96M_SHIFT 12
349 #define OMAP3630_CLKSEL_96M_MASK (0x3 << 12)
350
351 /* CM_CLKSTCTRL_CORE */
352 #define OMAP3430ES1_CLKTRCTRL_D2D_SHIFT 4
353 #define OMAP3430ES1_CLKTRCTRL_D2D_MASK (0x3 << 4)
354 #define OMAP3430_CLKTRCTRL_L4_SHIFT 2
355 #define OMAP3430_CLKTRCTRL_L4_MASK (0x3 << 2)
356 #define OMAP3430_CLKTRCTRL_L3_SHIFT 0
357 #define OMAP3430_CLKTRCTRL_L3_MASK (0x3 << 0)
358
359 /* CM_CLKSTST_CORE */
360 #define OMAP3430ES1_CLKACTIVITY_D2D_SHIFT 2
361 #define OMAP3430ES1_CLKACTIVITY_D2D_MASK (1 << 2)
362 #define OMAP3430_CLKACTIVITY_L4_SHIFT 1
363 #define OMAP3430_CLKACTIVITY_L4_MASK (1 << 1)
364 #define OMAP3430_CLKACTIVITY_L3_SHIFT 0
365 #define OMAP3430_CLKACTIVITY_L3_MASK (1 << 0)
366
367 /* CM_FCLKEN_GFX */
368 #define OMAP3430ES1_EN_3D_MASK (1 << 2)
369 #define OMAP3430ES1_EN_3D_SHIFT 2
370 #define OMAP3430ES1_EN_2D_MASK (1 << 1)
371 #define OMAP3430ES1_EN_2D_SHIFT 1
372
373 /* CM_ICLKEN_GFX specific bits */
374
375 /* CM_IDLEST_GFX specific bits */
376
377 /* CM_CLKSEL_GFX specific bits */
378
379 /* CM_SLEEPDEP_GFX specific bits */
380
381 /* CM_CLKSTCTRL_GFX */
382 #define OMAP3430ES1_CLKTRCTRL_GFX_SHIFT 0
383 #define OMAP3430ES1_CLKTRCTRL_GFX_MASK (0x3 << 0)
384
385 /* CM_CLKSTST_GFX */
386 #define OMAP3430ES1_CLKACTIVITY_GFX_SHIFT 0
387 #define OMAP3430ES1_CLKACTIVITY_GFX_MASK (1 << 0)
388
389 /* CM_FCLKEN_SGX */
390 #define OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT 1
391 #define OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_MASK (1 << 1)
392
393 /* CM_IDLEST_SGX */
394 #define OMAP3430ES2_ST_SGX_SHIFT 1
395 #define OMAP3430ES2_ST_SGX_MASK (1 << 1)
396
397 /* CM_ICLKEN_SGX */
398 #define OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT 0
399 #define OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_MASK (1 << 0)
400
401 /* CM_CLKSEL_SGX */
402 #define OMAP3430ES2_CLKSEL_SGX_SHIFT 0
403 #define OMAP3430ES2_CLKSEL_SGX_MASK (0x7 << 0)
404
405 /* CM_CLKSTCTRL_SGX */
406 #define OMAP3430ES2_CLKTRCTRL_SGX_SHIFT 0
407 #define OMAP3430ES2_CLKTRCTRL_SGX_MASK (0x3 << 0)
408
409 /* CM_CLKSTST_SGX */
410 #define OMAP3430ES2_CLKACTIVITY_SGX_SHIFT 0
411 #define OMAP3430ES2_CLKACTIVITY_SGX_MASK (1 << 0)
412
413 /* CM_FCLKEN_WKUP specific bits */
414 #define OMAP3430ES2_EN_USIMOCP_SHIFT 9
415 #define OMAP3430ES2_EN_USIMOCP_MASK (1 << 9)
416
417 /* CM_ICLKEN_WKUP specific bits */
418 #define OMAP3430_EN_WDT1_MASK (1 << 4)
419 #define OMAP3430_EN_WDT1_SHIFT 4
420 #define OMAP3430_EN_32KSYNC_MASK (1 << 2)
421 #define OMAP3430_EN_32KSYNC_SHIFT 2
422
423 /* CM_IDLEST_WKUP specific bits */
424 #define OMAP3430ES2_ST_USIMOCP_SHIFT 9
425 #define OMAP3430ES2_ST_USIMOCP_MASK (1 << 9)
426 #define OMAP3430_ST_WDT2_SHIFT 5
427 #define OMAP3430_ST_WDT2_MASK (1 << 5)
428 #define OMAP3430_ST_WDT1_SHIFT 4
429 #define OMAP3430_ST_WDT1_MASK (1 << 4)
430 #define OMAP3430_ST_32KSYNC_SHIFT 2
431 #define OMAP3430_ST_32KSYNC_MASK (1 << 2)
432
433 /* CM_AUTOIDLE_WKUP */
434 #define OMAP3430ES2_AUTO_USIMOCP_MASK (1 << 9)
435 #define OMAP3430ES2_AUTO_USIMOCP_SHIFT 9
436 #define OMAP3430_AUTO_WDT2_MASK (1 << 5)
437 #define OMAP3430_AUTO_WDT2_SHIFT 5
438 #define OMAP3430_AUTO_WDT1_MASK (1 << 4)
439 #define OMAP3430_AUTO_WDT1_SHIFT 4
440 #define OMAP3430_AUTO_GPIO1_MASK (1 << 3)
441 #define OMAP3430_AUTO_GPIO1_SHIFT 3
442 #define OMAP3430_AUTO_32KSYNC_MASK (1 << 2)
443 #define OMAP3430_AUTO_32KSYNC_SHIFT 2
444 #define OMAP3430_AUTO_GPT12_MASK (1 << 1)
445 #define OMAP3430_AUTO_GPT12_SHIFT 1
446 #define OMAP3430_AUTO_GPT1_MASK (1 << 0)
447 #define OMAP3430_AUTO_GPT1_SHIFT 0
448
449 /* CM_CLKSEL_WKUP */
450 #define OMAP3430ES2_CLKSEL_USIMOCP_MASK (0xf << 3)
451 #define OMAP3430_CLKSEL_RM_SHIFT 1
452 #define OMAP3430_CLKSEL_RM_MASK (0x3 << 1)
453 #define OMAP3430_CLKSEL_GPT1_SHIFT 0
454 #define OMAP3430_CLKSEL_GPT1_MASK (1 << 0)
455
456 /* CM_CLKEN_PLL */
457 #define OMAP3430_PWRDN_EMU_PERIPH_SHIFT 31
458 #define OMAP3430_PWRDN_CAM_SHIFT 30
459 #define OMAP3430_PWRDN_DSS1_SHIFT 29
460 #define OMAP3430_PWRDN_TV_SHIFT 28
461 #define OMAP3430_PWRDN_96M_SHIFT 27
462 #define OMAP3430_PERIPH_DPLL_RAMPTIME_SHIFT 24
463 #define OMAP3430_PERIPH_DPLL_RAMPTIME_MASK (0x3 << 24)
464 #define OMAP3430_PERIPH_DPLL_FREQSEL_SHIFT 20
465 #define OMAP3430_PERIPH_DPLL_FREQSEL_MASK (0xf << 20)
466 #define OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT 19
467 #define OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_MASK (1 << 19)
468 #define OMAP3430_EN_PERIPH_DPLL_SHIFT 16
469 #define OMAP3430_EN_PERIPH_DPLL_MASK (0x7 << 16)
470 #define OMAP3430_PWRDN_EMU_CORE_SHIFT 12
471 #define OMAP3430_CORE_DPLL_RAMPTIME_SHIFT 8
472 #define OMAP3430_CORE_DPLL_RAMPTIME_MASK (0x3 << 8)
473 #define OMAP3430_CORE_DPLL_FREQSEL_SHIFT 4
474 #define OMAP3430_CORE_DPLL_FREQSEL_MASK (0xf << 4)
475 #define OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT 3
476 #define OMAP3430_EN_CORE_DPLL_DRIFTGUARD_MASK (1 << 3)
477 #define OMAP3430_EN_CORE_DPLL_SHIFT 0
478 #define OMAP3430_EN_CORE_DPLL_MASK (0x7 << 0)
479
480 /* CM_CLKEN2_PLL */
481 #define OMAP3430ES2_EN_PERIPH2_DPLL_LPMODE_SHIFT 10
482 #define OMAP3430ES2_PERIPH2_DPLL_RAMPTIME_MASK (0x3 << 8)
483 #define OMAP3430ES2_PERIPH2_DPLL_FREQSEL_SHIFT 4
484 #define OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK (0xf << 4)
485 #define OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT 3
486 #define OMAP3430ES2_EN_PERIPH2_DPLL_SHIFT 0
487 #define OMAP3430ES2_EN_PERIPH2_DPLL_MASK (0x7 << 0)
488
489 /* CM_IDLEST_CKGEN */
490 #define OMAP3430_ST_54M_CLK_MASK (1 << 5)
491 #define OMAP3430_ST_12M_CLK_MASK (1 << 4)
492 #define OMAP3430_ST_48M_CLK_MASK (1 << 3)
493 #define OMAP3430_ST_96M_CLK_MASK (1 << 2)
494 #define OMAP3430_ST_PERIPH_CLK_SHIFT 1
495 #define OMAP3430_ST_PERIPH_CLK_MASK (1 << 1)
496 #define OMAP3430_ST_CORE_CLK_SHIFT 0
497 #define OMAP3430_ST_CORE_CLK_MASK (1 << 0)
498
499 /* CM_IDLEST2_CKGEN */
500 #define OMAP3430ES2_ST_USIM_CLK_SHIFT 2
501 #define OMAP3430ES2_ST_USIM_CLK_MASK (1 << 2)
502 #define OMAP3430ES2_ST_120M_CLK_SHIFT 1
503 #define OMAP3430ES2_ST_120M_CLK_MASK (1 << 1)
504 #define OMAP3430ES2_ST_PERIPH2_CLK_SHIFT 0
505 #define OMAP3430ES2_ST_PERIPH2_CLK_MASK (1 << 0)
506
507 /* CM_AUTOIDLE_PLL */
508 #define OMAP3430_AUTO_PERIPH_DPLL_SHIFT 3
509 #define OMAP3430_AUTO_PERIPH_DPLL_MASK (0x7 << 3)
510 #define OMAP3430_AUTO_CORE_DPLL_SHIFT 0
511 #define OMAP3430_AUTO_CORE_DPLL_MASK (0x7 << 0)
512
513 /* CM_AUTOIDLE2_PLL */
514 #define OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT 0
515 #define OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK (0x7 << 0)
516
517 /* CM_CLKSEL1_PLL */
518 /* Note that OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK was (0x3 << 27) on 3430ES1 */
519 #define OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT 27
520 #define OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK (0x1f << 27)
521 #define OMAP3430_CORE_DPLL_MULT_SHIFT 16
522 #define OMAP3430_CORE_DPLL_MULT_MASK (0x7ff << 16)
523 #define OMAP3430_CORE_DPLL_DIV_SHIFT 8
524 #define OMAP3430_CORE_DPLL_DIV_MASK (0x7f << 8)
525 #define OMAP3430_SOURCE_96M_SHIFT 6
526 #define OMAP3430_SOURCE_96M_MASK (1 << 6)
527 #define OMAP3430_SOURCE_54M_SHIFT 5
528 #define OMAP3430_SOURCE_54M_MASK (1 << 5)
529 #define OMAP3430_SOURCE_48M_SHIFT 3
530 #define OMAP3430_SOURCE_48M_MASK (1 << 3)
531
532 /* CM_CLKSEL2_PLL */
533 #define OMAP3430_PERIPH_DPLL_MULT_SHIFT 8
534 #define OMAP3430_PERIPH_DPLL_MULT_MASK (0x7ff << 8)
535 #define OMAP3630_PERIPH_DPLL_MULT_MASK (0xfff << 8)
536 #define OMAP3430_PERIPH_DPLL_DIV_SHIFT 0
537 #define OMAP3430_PERIPH_DPLL_DIV_MASK (0x7f << 0)
538 #define OMAP3630_PERIPH_DPLL_DCO_SEL_SHIFT 21
539 #define OMAP3630_PERIPH_DPLL_DCO_SEL_MASK (0x7 << 21)
540 #define OMAP3630_PERIPH_DPLL_SD_DIV_SHIFT 24
541 #define OMAP3630_PERIPH_DPLL_SD_DIV_MASK (0xff << 24)
542
543 /* CM_CLKSEL3_PLL */
544 #define OMAP3430_DIV_96M_SHIFT 0
545 #define OMAP3430_DIV_96M_MASK (0x1f << 0)
546 #define OMAP3630_DIV_96M_MASK (0x3f << 0)
547
548 /* CM_CLKSEL4_PLL */
549 #define OMAP3430ES2_PERIPH2_DPLL_MULT_SHIFT 8
550 #define OMAP3430ES2_PERIPH2_DPLL_MULT_MASK (0x7ff << 8)
551 #define OMAP3430ES2_PERIPH2_DPLL_DIV_SHIFT 0
552 #define OMAP3430ES2_PERIPH2_DPLL_DIV_MASK (0x7f << 0)
553
554 /* CM_CLKSEL5_PLL */
555 #define OMAP3430ES2_DIV_120M_SHIFT 0
556 #define OMAP3430ES2_DIV_120M_MASK (0x1f << 0)
557
558 /* CM_CLKOUT_CTRL */
559 #define OMAP3430_CLKOUT2_EN_SHIFT 7
560 #define OMAP3430_CLKOUT2_EN_MASK (1 << 7)
561 #define OMAP3430_CLKOUT2_DIV_SHIFT 3
562 #define OMAP3430_CLKOUT2_DIV_MASK (0x7 << 3)
563 #define OMAP3430_CLKOUT2SOURCE_SHIFT 0
564 #define OMAP3430_CLKOUT2SOURCE_MASK (0x3 << 0)
565
566 /* CM_FCLKEN_DSS */
567 #define OMAP3430_EN_TV_MASK (1 << 2)
568 #define OMAP3430_EN_TV_SHIFT 2
569 #define OMAP3430_EN_DSS2_MASK (1 << 1)
570 #define OMAP3430_EN_DSS2_SHIFT 1
571 #define OMAP3430_EN_DSS1_MASK (1 << 0)
572 #define OMAP3430_EN_DSS1_SHIFT 0
573
574 /* CM_ICLKEN_DSS */
575 #define OMAP3430_CM_ICLKEN_DSS_EN_DSS_MASK (1 << 0)
576 #define OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT 0
577
578 /* CM_IDLEST_DSS */
579 #define OMAP3430ES2_ST_DSS_IDLE_SHIFT 1
580 #define OMAP3430ES2_ST_DSS_IDLE_MASK (1 << 1)
581 #define OMAP3430ES2_ST_DSS_STDBY_SHIFT 0
582 #define OMAP3430ES2_ST_DSS_STDBY_MASK (1 << 0)
583 #define OMAP3430ES1_ST_DSS_SHIFT 0
584 #define OMAP3430ES1_ST_DSS_MASK (1 << 0)
585
586 /* CM_AUTOIDLE_DSS */
587 #define OMAP3430_AUTO_DSS_MASK (1 << 0)
588 #define OMAP3430_AUTO_DSS_SHIFT 0
589
590 /* CM_CLKSEL_DSS */
591 #define OMAP3430_CLKSEL_TV_SHIFT 8
592 #define OMAP3430_CLKSEL_TV_MASK (0x1f << 8)
593 #define OMAP3630_CLKSEL_TV_MASK (0x3f << 8)
594 #define OMAP3430_CLKSEL_DSS1_SHIFT 0
595 #define OMAP3430_CLKSEL_DSS1_MASK (0x1f << 0)
596 #define OMAP3630_CLKSEL_DSS1_MASK (0x3f << 0)
597
598 /* CM_SLEEPDEP_DSS specific bits */
599
600 /* CM_CLKSTCTRL_DSS */
601 #define OMAP3430_CLKTRCTRL_DSS_SHIFT 0
602 #define OMAP3430_CLKTRCTRL_DSS_MASK (0x3 << 0)
603
604 /* CM_CLKSTST_DSS */
605 #define OMAP3430_CLKACTIVITY_DSS_SHIFT 0
606 #define OMAP3430_CLKACTIVITY_DSS_MASK (1 << 0)
607
608 /* CM_FCLKEN_CAM specific bits */
609 #define OMAP3430_EN_CSI2_MASK (1 << 1)
610 #define OMAP3430_EN_CSI2_SHIFT 1
611
612 /* CM_ICLKEN_CAM specific bits */
613
614 /* CM_IDLEST_CAM */
615 #define OMAP3430_ST_CAM_MASK (1 << 0)
616
617 /* CM_AUTOIDLE_CAM */
618 #define OMAP3430_AUTO_CAM_MASK (1 << 0)
619 #define OMAP3430_AUTO_CAM_SHIFT 0
620
621 /* CM_CLKSEL_CAM */
622 #define OMAP3430_CLKSEL_CAM_SHIFT 0
623 #define OMAP3430_CLKSEL_CAM_MASK (0x1f << 0)
624 #define OMAP3630_CLKSEL_CAM_MASK (0x3f << 0)
625
626 /* CM_SLEEPDEP_CAM specific bits */
627
628 /* CM_CLKSTCTRL_CAM */
629 #define OMAP3430_CLKTRCTRL_CAM_SHIFT 0
630 #define OMAP3430_CLKTRCTRL_CAM_MASK (0x3 << 0)
631
632 /* CM_CLKSTST_CAM */
633 #define OMAP3430_CLKACTIVITY_CAM_SHIFT 0
634 #define OMAP3430_CLKACTIVITY_CAM_MASK (1 << 0)
635
636 /* CM_FCLKEN_PER specific bits */
637
638 /* CM_ICLKEN_PER specific bits */
639
640 /* CM_IDLEST_PER */
641 #define OMAP3430_ST_WDT3_SHIFT 12
642 #define OMAP3430_ST_WDT3_MASK (1 << 12)
643 #define OMAP3430_ST_MCBSP4_SHIFT 2
644 #define OMAP3430_ST_MCBSP4_MASK (1 << 2)
645 #define OMAP3430_ST_MCBSP3_SHIFT 1
646 #define OMAP3430_ST_MCBSP3_MASK (1 << 1)
647 #define OMAP3430_ST_MCBSP2_SHIFT 0
648 #define OMAP3430_ST_MCBSP2_MASK (1 << 0)
649
650 /* CM_AUTOIDLE_PER */
651 #define OMAP3630_AUTO_UART4_MASK (1 << 18)
652 #define OMAP3630_AUTO_UART4_SHIFT 18
653 #define OMAP3430_AUTO_GPIO6_MASK (1 << 17)
654 #define OMAP3430_AUTO_GPIO6_SHIFT 17
655 #define OMAP3430_AUTO_GPIO5_MASK (1 << 16)
656 #define OMAP3430_AUTO_GPIO5_SHIFT 16
657 #define OMAP3430_AUTO_GPIO4_MASK (1 << 15)
658 #define OMAP3430_AUTO_GPIO4_SHIFT 15
659 #define OMAP3430_AUTO_GPIO3_MASK (1 << 14)
660 #define OMAP3430_AUTO_GPIO3_SHIFT 14
661 #define OMAP3430_AUTO_GPIO2_MASK (1 << 13)
662 #define OMAP3430_AUTO_GPIO2_SHIFT 13
663 #define OMAP3430_AUTO_WDT3_MASK (1 << 12)
664 #define OMAP3430_AUTO_WDT3_SHIFT 12
665 #define OMAP3430_AUTO_UART3_MASK (1 << 11)
666 #define OMAP3430_AUTO_UART3_SHIFT 11
667 #define OMAP3430_AUTO_GPT9_MASK (1 << 10)
668 #define OMAP3430_AUTO_GPT9_SHIFT 10
669 #define OMAP3430_AUTO_GPT8_MASK (1 << 9)
670 #define OMAP3430_AUTO_GPT8_SHIFT 9
671 #define OMAP3430_AUTO_GPT7_MASK (1 << 8)
672 #define OMAP3430_AUTO_GPT7_SHIFT 8
673 #define OMAP3430_AUTO_GPT6_MASK (1 << 7)
674 #define OMAP3430_AUTO_GPT6_SHIFT 7
675 #define OMAP3430_AUTO_GPT5_MASK (1 << 6)
676 #define OMAP3430_AUTO_GPT5_SHIFT 6
677 #define OMAP3430_AUTO_GPT4_MASK (1 << 5)
678 #define OMAP3430_AUTO_GPT4_SHIFT 5
679 #define OMAP3430_AUTO_GPT3_MASK (1 << 4)
680 #define OMAP3430_AUTO_GPT3_SHIFT 4
681 #define OMAP3430_AUTO_GPT2_MASK (1 << 3)
682 #define OMAP3430_AUTO_GPT2_SHIFT 3
683 #define OMAP3430_AUTO_MCBSP4_MASK (1 << 2)
684 #define OMAP3430_AUTO_MCBSP4_SHIFT 2
685 #define OMAP3430_AUTO_MCBSP3_MASK (1 << 1)
686 #define OMAP3430_AUTO_MCBSP3_SHIFT 1
687 #define OMAP3430_AUTO_MCBSP2_MASK (1 << 0)
688 #define OMAP3430_AUTO_MCBSP2_SHIFT 0
689
690 /* CM_CLKSEL_PER */
691 #define OMAP3430_CLKSEL_GPT9_MASK (1 << 7)
692 #define OMAP3430_CLKSEL_GPT9_SHIFT 7
693 #define OMAP3430_CLKSEL_GPT8_MASK (1 << 6)
694 #define OMAP3430_CLKSEL_GPT8_SHIFT 6
695 #define OMAP3430_CLKSEL_GPT7_MASK (1 << 5)
696 #define OMAP3430_CLKSEL_GPT7_SHIFT 5
697 #define OMAP3430_CLKSEL_GPT6_MASK (1 << 4)
698 #define OMAP3430_CLKSEL_GPT6_SHIFT 4
699 #define OMAP3430_CLKSEL_GPT5_MASK (1 << 3)
700 #define OMAP3430_CLKSEL_GPT5_SHIFT 3
701 #define OMAP3430_CLKSEL_GPT4_MASK (1 << 2)
702 #define OMAP3430_CLKSEL_GPT4_SHIFT 2
703 #define OMAP3430_CLKSEL_GPT3_MASK (1 << 1)
704 #define OMAP3430_CLKSEL_GPT3_SHIFT 1
705 #define OMAP3430_CLKSEL_GPT2_MASK (1 << 0)
706 #define OMAP3430_CLKSEL_GPT2_SHIFT 0
707
708 /* CM_SLEEPDEP_PER specific bits */
709 #define OMAP3430_CM_SLEEPDEP_PER_EN_IVA2_MASK (1 << 2)
710
711 /* CM_CLKSTCTRL_PER */
712 #define OMAP3430_CLKTRCTRL_PER_SHIFT 0
713 #define OMAP3430_CLKTRCTRL_PER_MASK (0x3 << 0)
714
715 /* CM_CLKSTST_PER */
716 #define OMAP3430_CLKACTIVITY_PER_SHIFT 0
717 #define OMAP3430_CLKACTIVITY_PER_MASK (1 << 0)
718
719 /* CM_CLKSEL1_EMU */
720 #define OMAP3430_DIV_DPLL4_SHIFT 24
721 #define OMAP3430_DIV_DPLL4_MASK (0x1f << 24)
722 #define OMAP3630_DIV_DPLL4_MASK (0x3f << 24)
723 #define OMAP3430_DIV_DPLL3_SHIFT 16
724 #define OMAP3430_DIV_DPLL3_MASK (0x1f << 16)
725 #define OMAP3430_CLKSEL_TRACECLK_SHIFT 11
726 #define OMAP3430_CLKSEL_TRACECLK_MASK (0x7 << 11)
727 #define OMAP3430_CLKSEL_PCLK_SHIFT 8
728 #define OMAP3430_CLKSEL_PCLK_MASK (0x7 << 8)
729 #define OMAP3430_CLKSEL_PCLKX2_SHIFT 6
730 #define OMAP3430_CLKSEL_PCLKX2_MASK (0x3 << 6)
731 #define OMAP3430_CLKSEL_ATCLK_SHIFT 4
732 #define OMAP3430_CLKSEL_ATCLK_MASK (0x3 << 4)
733 #define OMAP3430_TRACE_MUX_CTRL_SHIFT 2
734 #define OMAP3430_TRACE_MUX_CTRL_MASK (0x3 << 2)
735 #define OMAP3430_MUX_CTRL_SHIFT 0
736 #define OMAP3430_MUX_CTRL_MASK (0x3 << 0)
737
738 /* CM_CLKSTCTRL_EMU */
739 #define OMAP3430_CLKTRCTRL_EMU_SHIFT 0
740 #define OMAP3430_CLKTRCTRL_EMU_MASK (0x3 << 0)
741
742 /* CM_CLKSTST_EMU */
743 #define OMAP3430_CLKACTIVITY_EMU_SHIFT 0
744 #define OMAP3430_CLKACTIVITY_EMU_MASK (1 << 0)
745
746 /* CM_CLKSEL2_EMU specific bits */
747 #define OMAP3430_CORE_DPLL_EMU_MULT_SHIFT 8
748 #define OMAP3430_CORE_DPLL_EMU_MULT_MASK (0x7ff << 8)
749 #define OMAP3430_CORE_DPLL_EMU_DIV_SHIFT 0
750 #define OMAP3430_CORE_DPLL_EMU_DIV_MASK (0x7f << 0)
751
752 /* CM_CLKSEL3_EMU specific bits */
753 #define OMAP3430_PERIPH_DPLL_EMU_MULT_SHIFT 8
754 #define OMAP3430_PERIPH_DPLL_EMU_MULT_MASK (0x7ff << 8)
755 #define OMAP3430_PERIPH_DPLL_EMU_DIV_SHIFT 0
756 #define OMAP3430_PERIPH_DPLL_EMU_DIV_MASK (0x7f << 0)
757
758 /* CM_POLCTRL */
759 #define OMAP3430_CLKOUT2_POL_MASK (1 << 0)
760
761 /* CM_IDLEST_NEON */
762 #define OMAP3430_ST_NEON_MASK (1 << 0)
763
764 /* CM_CLKSTCTRL_NEON */
765 #define OMAP3430_CLKTRCTRL_NEON_SHIFT 0
766 #define OMAP3430_CLKTRCTRL_NEON_MASK (0x3 << 0)
767
768 /* CM_FCLKEN_USBHOST */
769 #define OMAP3430ES2_EN_USBHOST2_SHIFT 1
770 #define OMAP3430ES2_EN_USBHOST2_MASK (1 << 1)
771 #define OMAP3430ES2_EN_USBHOST1_SHIFT 0
772 #define OMAP3430ES2_EN_USBHOST1_MASK (1 << 0)
773
774 /* CM_ICLKEN_USBHOST */
775 #define OMAP3430ES2_EN_USBHOST_SHIFT 0
776 #define OMAP3430ES2_EN_USBHOST_MASK (1 << 0)
777
778 /* CM_IDLEST_USBHOST */
779 #define OMAP3430ES2_ST_USBHOST_IDLE_SHIFT 1
780 #define OMAP3430ES2_ST_USBHOST_IDLE_MASK (1 << 1)
781 #define OMAP3430ES2_ST_USBHOST_STDBY_SHIFT 0
782 #define OMAP3430ES2_ST_USBHOST_STDBY_MASK (1 << 0)
783
784 /* CM_AUTOIDLE_USBHOST */
785 #define OMAP3430ES2_AUTO_USBHOST_SHIFT 0
786 #define OMAP3430ES2_AUTO_USBHOST_MASK (1 << 0)
787
788 /* CM_SLEEPDEP_USBHOST */
789 #define OMAP3430ES2_EN_MPU_SHIFT 1
790 #define OMAP3430ES2_EN_MPU_MASK (1 << 1)
791 #define OMAP3430ES2_EN_IVA2_SHIFT 2
792 #define OMAP3430ES2_EN_IVA2_MASK (1 << 2)
793
794 /* CM_CLKSTCTRL_USBHOST */
795 #define OMAP3430ES2_CLKTRCTRL_USBHOST_SHIFT 0
796 #define OMAP3430ES2_CLKTRCTRL_USBHOST_MASK (3 << 0)
797
798 /* CM_CLKSTST_USBHOST */
799 #define OMAP3430ES2_CLKACTIVITY_USBHOST_SHIFT 0
800 #define OMAP3430ES2_CLKACTIVITY_USBHOST_MASK (1 << 0)
801
802 /*
803 *
804 */
805
806 /* OMAP3XXX CM_CLKSTCTRL_*.CLKTRCTRL_* register bit values */
807 #define OMAP34XX_CLKSTCTRL_DISABLE_AUTO 0x0
808 #define OMAP34XX_CLKSTCTRL_FORCE_SLEEP 0x1
809 #define OMAP34XX_CLKSTCTRL_FORCE_WAKEUP 0x2
810 #define OMAP34XX_CLKSTCTRL_ENABLE_AUTO 0x3
811
812
813 #endif
This page took 0.094515 seconds and 5 git commands to generate.