2 * linux/arch/arm/mach-omap2/io.c
4 * OMAP2 I/O mapping code
6 * Copyright (C) 2005 Nokia Corporation
7 * Copyright (C) 2007-2009 Texas Instruments
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
13 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
19 #include <linux/module.h>
20 #include <linux/kernel.h>
21 #include <linux/init.h>
23 #include <linux/clk.h>
26 #include <asm/mach/map.h>
28 #include <linux/omap-dma.h>
30 #include "omap_hwmod.h"
34 #include "powerdomain.h"
35 #include "clockdomain.h"
38 #include "clock2xxx.h"
39 #include "clock3xxx.h"
40 #include "clock44xx.h"
50 #include "prcm_mpu44xx.h"
51 #include "prminst44xx.h"
52 #include "cminst44xx.h"
59 * omap_clk_soc_init: points to a function that does the SoC-specific
60 * clock initializations
62 static int (*omap_clk_soc_init
)(void);
65 * The machine specific code may provide the extra mapping besides the
66 * default mapping provided here.
69 #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
70 static struct map_desc omap24xx_io_desc
[] __initdata
= {
72 .virtual = L3_24XX_VIRT
,
73 .pfn
= __phys_to_pfn(L3_24XX_PHYS
),
74 .length
= L3_24XX_SIZE
,
78 .virtual = L4_24XX_VIRT
,
79 .pfn
= __phys_to_pfn(L4_24XX_PHYS
),
80 .length
= L4_24XX_SIZE
,
85 #ifdef CONFIG_SOC_OMAP2420
86 static struct map_desc omap242x_io_desc
[] __initdata
= {
88 .virtual = DSP_MEM_2420_VIRT
,
89 .pfn
= __phys_to_pfn(DSP_MEM_2420_PHYS
),
90 .length
= DSP_MEM_2420_SIZE
,
94 .virtual = DSP_IPI_2420_VIRT
,
95 .pfn
= __phys_to_pfn(DSP_IPI_2420_PHYS
),
96 .length
= DSP_IPI_2420_SIZE
,
100 .virtual = DSP_MMU_2420_VIRT
,
101 .pfn
= __phys_to_pfn(DSP_MMU_2420_PHYS
),
102 .length
= DSP_MMU_2420_SIZE
,
109 #ifdef CONFIG_SOC_OMAP2430
110 static struct map_desc omap243x_io_desc
[] __initdata
= {
112 .virtual = L4_WK_243X_VIRT
,
113 .pfn
= __phys_to_pfn(L4_WK_243X_PHYS
),
114 .length
= L4_WK_243X_SIZE
,
118 .virtual = OMAP243X_GPMC_VIRT
,
119 .pfn
= __phys_to_pfn(OMAP243X_GPMC_PHYS
),
120 .length
= OMAP243X_GPMC_SIZE
,
124 .virtual = OMAP243X_SDRC_VIRT
,
125 .pfn
= __phys_to_pfn(OMAP243X_SDRC_PHYS
),
126 .length
= OMAP243X_SDRC_SIZE
,
130 .virtual = OMAP243X_SMS_VIRT
,
131 .pfn
= __phys_to_pfn(OMAP243X_SMS_PHYS
),
132 .length
= OMAP243X_SMS_SIZE
,
139 #ifdef CONFIG_ARCH_OMAP3
140 static struct map_desc omap34xx_io_desc
[] __initdata
= {
142 .virtual = L3_34XX_VIRT
,
143 .pfn
= __phys_to_pfn(L3_34XX_PHYS
),
144 .length
= L3_34XX_SIZE
,
148 .virtual = L4_34XX_VIRT
,
149 .pfn
= __phys_to_pfn(L4_34XX_PHYS
),
150 .length
= L4_34XX_SIZE
,
154 .virtual = OMAP34XX_GPMC_VIRT
,
155 .pfn
= __phys_to_pfn(OMAP34XX_GPMC_PHYS
),
156 .length
= OMAP34XX_GPMC_SIZE
,
160 .virtual = OMAP343X_SMS_VIRT
,
161 .pfn
= __phys_to_pfn(OMAP343X_SMS_PHYS
),
162 .length
= OMAP343X_SMS_SIZE
,
166 .virtual = OMAP343X_SDRC_VIRT
,
167 .pfn
= __phys_to_pfn(OMAP343X_SDRC_PHYS
),
168 .length
= OMAP343X_SDRC_SIZE
,
172 .virtual = L4_PER_34XX_VIRT
,
173 .pfn
= __phys_to_pfn(L4_PER_34XX_PHYS
),
174 .length
= L4_PER_34XX_SIZE
,
178 .virtual = L4_EMU_34XX_VIRT
,
179 .pfn
= __phys_to_pfn(L4_EMU_34XX_PHYS
),
180 .length
= L4_EMU_34XX_SIZE
,
186 #ifdef CONFIG_SOC_TI81XX
187 static struct map_desc omapti81xx_io_desc
[] __initdata
= {
189 .virtual = L4_34XX_VIRT
,
190 .pfn
= __phys_to_pfn(L4_34XX_PHYS
),
191 .length
= L4_34XX_SIZE
,
197 #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
198 static struct map_desc omapam33xx_io_desc
[] __initdata
= {
200 .virtual = L4_34XX_VIRT
,
201 .pfn
= __phys_to_pfn(L4_34XX_PHYS
),
202 .length
= L4_34XX_SIZE
,
206 .virtual = L4_WK_AM33XX_VIRT
,
207 .pfn
= __phys_to_pfn(L4_WK_AM33XX_PHYS
),
208 .length
= L4_WK_AM33XX_SIZE
,
214 #ifdef CONFIG_ARCH_OMAP4
215 static struct map_desc omap44xx_io_desc
[] __initdata
= {
217 .virtual = L3_44XX_VIRT
,
218 .pfn
= __phys_to_pfn(L3_44XX_PHYS
),
219 .length
= L3_44XX_SIZE
,
223 .virtual = L4_44XX_VIRT
,
224 .pfn
= __phys_to_pfn(L4_44XX_PHYS
),
225 .length
= L4_44XX_SIZE
,
229 .virtual = L4_PER_44XX_VIRT
,
230 .pfn
= __phys_to_pfn(L4_PER_44XX_PHYS
),
231 .length
= L4_PER_44XX_SIZE
,
234 #ifdef CONFIG_OMAP4_ERRATA_I688
236 .virtual = OMAP4_SRAM_VA
,
237 .pfn
= __phys_to_pfn(OMAP4_SRAM_PA
),
239 .type
= MT_MEMORY_RW_SO
,
246 #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
247 static struct map_desc omap54xx_io_desc
[] __initdata
= {
249 .virtual = L3_54XX_VIRT
,
250 .pfn
= __phys_to_pfn(L3_54XX_PHYS
),
251 .length
= L3_54XX_SIZE
,
255 .virtual = L4_54XX_VIRT
,
256 .pfn
= __phys_to_pfn(L4_54XX_PHYS
),
257 .length
= L4_54XX_SIZE
,
261 .virtual = L4_WK_54XX_VIRT
,
262 .pfn
= __phys_to_pfn(L4_WK_54XX_PHYS
),
263 .length
= L4_WK_54XX_SIZE
,
267 .virtual = L4_PER_54XX_VIRT
,
268 .pfn
= __phys_to_pfn(L4_PER_54XX_PHYS
),
269 .length
= L4_PER_54XX_SIZE
,
272 #ifdef CONFIG_OMAP4_ERRATA_I688
274 .virtual = OMAP4_SRAM_VA
,
275 .pfn
= __phys_to_pfn(OMAP4_SRAM_PA
),
277 .type
= MT_MEMORY_RW_SO
,
283 #ifdef CONFIG_SOC_OMAP2420
284 void __init
omap242x_map_io(void)
286 iotable_init(omap24xx_io_desc
, ARRAY_SIZE(omap24xx_io_desc
));
287 iotable_init(omap242x_io_desc
, ARRAY_SIZE(omap242x_io_desc
));
291 #ifdef CONFIG_SOC_OMAP2430
292 void __init
omap243x_map_io(void)
294 iotable_init(omap24xx_io_desc
, ARRAY_SIZE(omap24xx_io_desc
));
295 iotable_init(omap243x_io_desc
, ARRAY_SIZE(omap243x_io_desc
));
299 #ifdef CONFIG_ARCH_OMAP3
300 void __init
omap3_map_io(void)
302 iotable_init(omap34xx_io_desc
, ARRAY_SIZE(omap34xx_io_desc
));
306 #ifdef CONFIG_SOC_TI81XX
307 void __init
ti81xx_map_io(void)
309 iotable_init(omapti81xx_io_desc
, ARRAY_SIZE(omapti81xx_io_desc
));
313 #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
314 void __init
am33xx_map_io(void)
316 iotable_init(omapam33xx_io_desc
, ARRAY_SIZE(omapam33xx_io_desc
));
320 #ifdef CONFIG_ARCH_OMAP4
321 void __init
omap4_map_io(void)
323 iotable_init(omap44xx_io_desc
, ARRAY_SIZE(omap44xx_io_desc
));
324 omap_barriers_init();
328 #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
329 void __init
omap5_map_io(void)
331 iotable_init(omap54xx_io_desc
, ARRAY_SIZE(omap54xx_io_desc
));
332 omap_barriers_init();
336 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
338 * Sets the CORE DPLL3 M2 divider to the same value that it's at
339 * currently. This has the effect of setting the SDRC SDRAM AC timing
340 * registers to the values currently defined by the kernel. Currently
341 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
342 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
343 * or passes along the return value of clk_set_rate().
345 static int __init
_omap2_init_reprogram_sdrc(void)
347 struct clk
*dpll3_m2_ck
;
351 if (!cpu_is_omap34xx())
354 dpll3_m2_ck
= clk_get(NULL
, "dpll3_m2_ck");
355 if (IS_ERR(dpll3_m2_ck
))
358 rate
= clk_get_rate(dpll3_m2_ck
);
359 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate
);
360 v
= clk_set_rate(dpll3_m2_ck
, rate
);
362 pr_err("dpll3_m2_clk rate change failed: %d\n", v
);
364 clk_put(dpll3_m2_ck
);
369 static int _set_hwmod_postsetup_state(struct omap_hwmod
*oh
, void *data
)
371 return omap_hwmod_set_postsetup_state(oh
, *(u8
*)data
);
374 static void __init
omap_hwmod_init_postsetup(void)
378 /* Set the default postsetup state for all hwmods */
379 #ifdef CONFIG_PM_RUNTIME
380 postsetup_state
= _HWMOD_STATE_IDLE
;
382 postsetup_state
= _HWMOD_STATE_ENABLED
;
384 omap_hwmod_for_each(_set_hwmod_postsetup_state
, &postsetup_state
);
386 omap_pm_if_early_init();
389 static void __init __maybe_unused
omap_common_late_init(void)
391 omap_mux_late_init();
392 omap2_common_pm_late_init();
393 omap_soc_device_init();
396 #ifdef CONFIG_SOC_OMAP2420
397 void __init
omap2420_init_early(void)
399 omap2_set_globals_tap(OMAP242X_CLASS
, OMAP2_L4_IO_ADDRESS(0x48014000));
400 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE
),
401 OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE
));
402 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE
),
404 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE
));
405 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE
), NULL
);
406 omap2xxx_check_revision();
409 omap2xxx_voltagedomains_init();
410 omap242x_powerdomains_init();
411 omap242x_clockdomains_init();
412 omap2420_hwmod_init();
413 omap_hwmod_init_postsetup();
414 omap_clk_soc_init
= omap2420_dt_clk_init
;
415 rate_table
= omap2420_rate_table
;
418 void __init
omap2420_init_late(void)
420 omap_common_late_init();
422 omap2_clk_enable_autoidle_all();
426 #ifdef CONFIG_SOC_OMAP2430
427 void __init
omap2430_init_early(void)
429 omap2_set_globals_tap(OMAP243X_CLASS
, OMAP2_L4_IO_ADDRESS(0x4900a000));
430 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE
),
431 OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE
));
432 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE
),
434 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE
));
435 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE
), NULL
);
436 omap2xxx_check_revision();
439 omap2xxx_voltagedomains_init();
440 omap243x_powerdomains_init();
441 omap243x_clockdomains_init();
442 omap2430_hwmod_init();
443 omap_hwmod_init_postsetup();
444 omap_clk_soc_init
= omap2430_dt_clk_init
;
445 rate_table
= omap2430_rate_table
;
448 void __init
omap2430_init_late(void)
450 omap_common_late_init();
452 omap2_clk_enable_autoidle_all();
457 * Currently only board-omap3beagle.c should call this because of the
458 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
460 #ifdef CONFIG_ARCH_OMAP3
461 void __init
omap3_init_early(void)
463 omap2_set_globals_tap(OMAP343X_CLASS
, OMAP2_L4_IO_ADDRESS(0x4830A000));
464 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE
),
465 OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE
));
466 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE
),
468 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE
));
469 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE
), NULL
);
470 omap3xxx_check_revision();
471 omap3xxx_check_features();
474 omap3xxx_voltagedomains_init();
475 omap3xxx_powerdomains_init();
476 omap3xxx_clockdomains_init();
477 omap3xxx_hwmod_init();
478 omap_hwmod_init_postsetup();
479 omap_clk_soc_init
= omap3xxx_clk_init
;
482 void __init
omap3430_init_early(void)
485 if (of_have_populated_dt())
486 omap_clk_soc_init
= omap3430_dt_clk_init
;
489 void __init
omap35xx_init_early(void)
492 if (of_have_populated_dt())
493 omap_clk_soc_init
= omap3430_dt_clk_init
;
496 void __init
omap3630_init_early(void)
499 if (of_have_populated_dt())
500 omap_clk_soc_init
= omap3630_dt_clk_init
;
503 void __init
am35xx_init_early(void)
506 if (of_have_populated_dt())
507 omap_clk_soc_init
= am35xx_dt_clk_init
;
510 void __init
ti81xx_init_early(void)
512 omap2_set_globals_tap(OMAP343X_CLASS
,
513 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE
));
514 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE
),
516 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE
));
517 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE
), NULL
);
518 omap3xxx_check_revision();
519 ti81xx_check_features();
520 omap3xxx_voltagedomains_init();
521 omap3xxx_powerdomains_init();
522 omap3xxx_clockdomains_init();
523 omap3xxx_hwmod_init();
524 omap_hwmod_init_postsetup();
525 if (of_have_populated_dt())
526 omap_clk_soc_init
= ti81xx_dt_clk_init
;
528 omap_clk_soc_init
= omap3xxx_clk_init
;
531 void __init
omap3_init_late(void)
533 omap_common_late_init();
535 omap2_clk_enable_autoidle_all();
538 void __init
omap3430_init_late(void)
540 omap_common_late_init();
542 omap2_clk_enable_autoidle_all();
545 void __init
omap35xx_init_late(void)
547 omap_common_late_init();
549 omap2_clk_enable_autoidle_all();
552 void __init
omap3630_init_late(void)
554 omap_common_late_init();
556 omap2_clk_enable_autoidle_all();
559 void __init
am35xx_init_late(void)
561 omap_common_late_init();
563 omap2_clk_enable_autoidle_all();
566 void __init
ti81xx_init_late(void)
568 omap_common_late_init();
570 omap2_clk_enable_autoidle_all();
574 #ifdef CONFIG_SOC_AM33XX
575 void __init
am33xx_init_early(void)
577 omap2_set_globals_tap(AM335X_CLASS
,
578 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE
));
579 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE
),
581 omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE
));
582 omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE
), NULL
);
583 omap3xxx_check_revision();
584 am33xx_check_features();
585 am33xx_powerdomains_init();
586 am33xx_clockdomains_init();
588 omap_hwmod_init_postsetup();
589 omap_clk_soc_init
= am33xx_dt_clk_init
;
592 void __init
am33xx_init_late(void)
594 omap_common_late_init();
598 #ifdef CONFIG_SOC_AM43XX
599 void __init
am43xx_init_early(void)
601 omap2_set_globals_tap(AM335X_CLASS
,
602 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE
));
603 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE
),
605 omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE
));
606 omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE
), NULL
);
607 omap_prm_base_init();
609 omap3xxx_check_revision();
610 am33xx_check_features();
611 am43xx_powerdomains_init();
612 am43xx_clockdomains_init();
614 omap_hwmod_init_postsetup();
615 omap_l2_cache_init();
616 omap_clk_soc_init
= am43xx_dt_clk_init
;
619 void __init
am43xx_init_late(void)
621 omap_common_late_init();
625 #ifdef CONFIG_ARCH_OMAP4
626 void __init
omap4430_init_early(void)
628 omap2_set_globals_tap(OMAP443X_CLASS
,
629 OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE
));
630 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE
),
631 OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE
));
632 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE
));
633 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE
),
634 OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE
));
635 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE
));
636 omap_prm_base_init();
638 omap4xxx_check_revision();
639 omap4xxx_check_features();
640 omap4_pm_init_early();
642 omap44xx_voltagedomains_init();
643 omap44xx_powerdomains_init();
644 omap44xx_clockdomains_init();
645 omap44xx_hwmod_init();
646 omap_hwmod_init_postsetup();
647 omap_l2_cache_init();
648 omap_clk_soc_init
= omap4xxx_dt_clk_init
;
651 void __init
omap4430_init_late(void)
653 omap_common_late_init();
655 omap2_clk_enable_autoidle_all();
659 #ifdef CONFIG_SOC_OMAP5
660 void __init
omap5_init_early(void)
662 omap2_set_globals_tap(OMAP54XX_CLASS
,
663 OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE
));
664 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE
),
665 OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE
));
666 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE
));
667 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE
),
668 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE
));
669 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE
));
670 omap_prm_base_init();
673 omap5xxx_check_revision();
674 omap54xx_voltagedomains_init();
675 omap54xx_powerdomains_init();
676 omap54xx_clockdomains_init();
677 omap54xx_hwmod_init();
678 omap_hwmod_init_postsetup();
679 omap_clk_soc_init
= omap5xxx_dt_clk_init
;
682 void __init
omap5_init_late(void)
684 omap_common_late_init();
688 #ifdef CONFIG_SOC_DRA7XX
689 void __init
dra7xx_init_early(void)
691 omap2_set_globals_tap(-1, OMAP2_L4_IO_ADDRESS(DRA7XX_TAP_BASE
));
692 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE
),
693 OMAP2_L4_IO_ADDRESS(DRA7XX_CTRL_BASE
));
694 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE
));
695 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(DRA7XX_CM_CORE_AON_BASE
),
696 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE
));
697 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE
));
698 omap_prm_base_init();
701 dra7xxx_check_revision();
702 dra7xx_powerdomains_init();
703 dra7xx_clockdomains_init();
705 omap_hwmod_init_postsetup();
706 omap_clk_soc_init
= dra7xx_dt_clk_init
;
709 void __init
dra7xx_init_late(void)
711 omap_common_late_init();
716 void __init
omap_sdrc_init(struct omap_sdrc_params
*sdrc_cs0
,
717 struct omap_sdrc_params
*sdrc_cs1
)
721 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
722 omap2_sdrc_init(sdrc_cs0
, sdrc_cs1
);
723 _omap2_init_reprogram_sdrc();
727 int __init
omap_clk_init(void)
731 if (!omap_clk_soc_init
)
734 ti_clk_init_features();
736 ret
= of_prcm_init();
738 ret
= omap_clk_soc_init();