ARM: pxa: Access SMEMC via virtual addresses
[deliverable/linux.git] / arch / arm / mach-pxa / pxa27x.c
1 /*
2 * linux/arch/arm/mach-pxa/pxa27x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Nov 05, 2002
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA27x aka Bulverde.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/init.h>
17 #include <linux/suspend.h>
18 #include <linux/platform_device.h>
19 #include <linux/sysdev.h>
20 #include <linux/io.h>
21
22 #include <asm/mach/map.h>
23 #include <mach/hardware.h>
24 #include <asm/irq.h>
25 #include <mach/irqs.h>
26 #include <mach/gpio.h>
27 #include <mach/pxa27x.h>
28 #include <mach/reset.h>
29 #include <mach/ohci.h>
30 #include <mach/pm.h>
31 #include <mach/dma.h>
32 #include <mach/smemc.h>
33
34 #include <plat/i2c.h>
35
36 #include "generic.h"
37 #include "devices.h"
38 #include "clock.h"
39
40 void pxa27x_clear_otgph(void)
41 {
42 if (cpu_is_pxa27x() && (PSSR & PSSR_OTGPH))
43 PSSR |= PSSR_OTGPH;
44 }
45 EXPORT_SYMBOL(pxa27x_clear_otgph);
46
47 static unsigned long ac97_reset_config[] = {
48 GPIO113_GPIO,
49 GPIO113_AC97_nRESET,
50 GPIO95_GPIO,
51 GPIO95_AC97_nRESET,
52 };
53
54 void pxa27x_assert_ac97reset(int reset_gpio, int on)
55 {
56 if (reset_gpio == 113)
57 pxa2xx_mfp_config(on ? &ac97_reset_config[0] :
58 &ac97_reset_config[1], 1);
59
60 if (reset_gpio == 95)
61 pxa2xx_mfp_config(on ? &ac97_reset_config[2] :
62 &ac97_reset_config[3], 1);
63 }
64 EXPORT_SYMBOL_GPL(pxa27x_assert_ac97reset);
65
66 /* Crystal clock: 13MHz */
67 #define BASE_CLK 13000000
68
69 /*
70 * Get the clock frequency as reflected by CCSR and the turbo flag.
71 * We assume these values have been applied via a fcs.
72 * If info is not 0 we also display the current settings.
73 */
74 unsigned int pxa27x_get_clk_frequency_khz(int info)
75 {
76 unsigned long ccsr, clkcfg;
77 unsigned int l, L, m, M, n2, N, S;
78 int cccr_a, t, ht, b;
79
80 ccsr = CCSR;
81 cccr_a = CCCR & (1 << 25);
82
83 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
84 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
85 t = clkcfg & (1 << 0);
86 ht = clkcfg & (1 << 2);
87 b = clkcfg & (1 << 3);
88
89 l = ccsr & 0x1f;
90 n2 = (ccsr>>7) & 0xf;
91 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
92
93 L = l * BASE_CLK;
94 N = (L * n2) / 2;
95 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
96 S = (b) ? L : (L/2);
97
98 if (info) {
99 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
100 L / 1000000, (L % 1000000) / 10000, l );
101 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
102 N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
103 (t) ? "" : "in" );
104 printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
105 M / 1000000, (M % 1000000) / 10000, m );
106 printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
107 S / 1000000, (S % 1000000) / 10000 );
108 }
109
110 return (t) ? (N/1000) : (L/1000);
111 }
112
113 /*
114 * Return the current mem clock frequency in units of 10kHz as
115 * reflected by CCCR[A], B, and L
116 */
117 unsigned int pxa27x_get_memclk_frequency_10khz(void)
118 {
119 unsigned long ccsr, clkcfg;
120 unsigned int l, L, m, M;
121 int cccr_a, b;
122
123 ccsr = CCSR;
124 cccr_a = CCCR & (1 << 25);
125
126 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
127 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
128 b = clkcfg & (1 << 3);
129
130 l = ccsr & 0x1f;
131 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
132
133 L = l * BASE_CLK;
134 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
135
136 return (M / 10000);
137 }
138
139 /*
140 * Return the current LCD clock frequency in units of 10kHz as
141 */
142 static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
143 {
144 unsigned long ccsr;
145 unsigned int l, L, k, K;
146
147 ccsr = CCSR;
148
149 l = ccsr & 0x1f;
150 k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
151
152 L = l * BASE_CLK;
153 K = L / k;
154
155 return (K / 10000);
156 }
157
158 static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
159 {
160 return pxa27x_get_lcdclk_frequency_10khz() * 10000;
161 }
162
163 static const struct clkops clk_pxa27x_lcd_ops = {
164 .enable = clk_cken_enable,
165 .disable = clk_cken_disable,
166 .getrate = clk_pxa27x_lcd_getrate,
167 };
168
169 static DEFINE_CK(pxa27x_lcd, LCD, &clk_pxa27x_lcd_ops);
170 static DEFINE_CK(pxa27x_camera, CAMERA, &clk_pxa27x_lcd_ops);
171 static DEFINE_CKEN(pxa27x_ffuart, FFUART, 14857000, 1);
172 static DEFINE_CKEN(pxa27x_btuart, BTUART, 14857000, 1);
173 static DEFINE_CKEN(pxa27x_stuart, STUART, 14857000, 1);
174 static DEFINE_CKEN(pxa27x_i2s, I2S, 14682000, 0);
175 static DEFINE_CKEN(pxa27x_i2c, I2C, 32842000, 0);
176 static DEFINE_CKEN(pxa27x_usb, USB, 48000000, 5);
177 static DEFINE_CKEN(pxa27x_mmc, MMC, 19500000, 0);
178 static DEFINE_CKEN(pxa27x_ficp, FICP, 48000000, 0);
179 static DEFINE_CKEN(pxa27x_usbhost, USBHOST, 48000000, 0);
180 static DEFINE_CKEN(pxa27x_pwri2c, PWRI2C, 13000000, 0);
181 static DEFINE_CKEN(pxa27x_keypad, KEYPAD, 32768, 0);
182 static DEFINE_CKEN(pxa27x_ssp1, SSP1, 13000000, 0);
183 static DEFINE_CKEN(pxa27x_ssp2, SSP2, 13000000, 0);
184 static DEFINE_CKEN(pxa27x_ssp3, SSP3, 13000000, 0);
185 static DEFINE_CKEN(pxa27x_pwm0, PWM0, 13000000, 0);
186 static DEFINE_CKEN(pxa27x_pwm1, PWM1, 13000000, 0);
187 static DEFINE_CKEN(pxa27x_ac97, AC97, 24576000, 0);
188 static DEFINE_CKEN(pxa27x_ac97conf, AC97CONF, 24576000, 0);
189 static DEFINE_CKEN(pxa27x_msl, MSL, 48000000, 0);
190 static DEFINE_CKEN(pxa27x_usim, USIM, 48000000, 0);
191 static DEFINE_CKEN(pxa27x_memstk, MEMSTK, 19500000, 0);
192 static DEFINE_CKEN(pxa27x_im, IM, 0, 0);
193 static DEFINE_CKEN(pxa27x_memc, MEMC, 0, 0);
194
195 static struct clk_lookup pxa27x_clkregs[] = {
196 INIT_CLKREG(&clk_pxa27x_lcd, "pxa2xx-fb", NULL),
197 INIT_CLKREG(&clk_pxa27x_camera, "pxa27x-camera.0", NULL),
198 INIT_CLKREG(&clk_pxa27x_ffuart, "pxa2xx-uart.0", NULL),
199 INIT_CLKREG(&clk_pxa27x_btuart, "pxa2xx-uart.1", NULL),
200 INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-uart.2", NULL),
201 INIT_CLKREG(&clk_pxa27x_i2s, "pxa2xx-i2s", NULL),
202 INIT_CLKREG(&clk_pxa27x_i2c, "pxa2xx-i2c.0", NULL),
203 INIT_CLKREG(&clk_pxa27x_usb, "pxa27x-udc", NULL),
204 INIT_CLKREG(&clk_pxa27x_mmc, "pxa2xx-mci.0", NULL),
205 INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-ir", "UARTCLK"),
206 INIT_CLKREG(&clk_pxa27x_ficp, "pxa2xx-ir", "FICPCLK"),
207 INIT_CLKREG(&clk_pxa27x_usbhost, "pxa27x-ohci", NULL),
208 INIT_CLKREG(&clk_pxa27x_pwri2c, "pxa2xx-i2c.1", NULL),
209 INIT_CLKREG(&clk_pxa27x_keypad, "pxa27x-keypad", NULL),
210 INIT_CLKREG(&clk_pxa27x_ssp1, "pxa27x-ssp.0", NULL),
211 INIT_CLKREG(&clk_pxa27x_ssp2, "pxa27x-ssp.1", NULL),
212 INIT_CLKREG(&clk_pxa27x_ssp3, "pxa27x-ssp.2", NULL),
213 INIT_CLKREG(&clk_pxa27x_pwm0, "pxa27x-pwm.0", NULL),
214 INIT_CLKREG(&clk_pxa27x_pwm1, "pxa27x-pwm.1", NULL),
215 INIT_CLKREG(&clk_pxa27x_ac97, NULL, "AC97CLK"),
216 INIT_CLKREG(&clk_pxa27x_ac97conf, NULL, "AC97CONFCLK"),
217 INIT_CLKREG(&clk_pxa27x_msl, NULL, "MSLCLK"),
218 INIT_CLKREG(&clk_pxa27x_usim, NULL, "USIMCLK"),
219 INIT_CLKREG(&clk_pxa27x_memstk, NULL, "MSTKCLK"),
220 INIT_CLKREG(&clk_pxa27x_im, NULL, "IMCLK"),
221 INIT_CLKREG(&clk_pxa27x_memc, NULL, "MEMCLK"),
222 };
223
224 #ifdef CONFIG_PM
225
226 #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
227 #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
228
229 /*
230 * allow platforms to override default PWRMODE setting used for PM_SUSPEND_MEM
231 */
232 static unsigned int pwrmode = PWRMODE_SLEEP;
233
234 int __init pxa27x_set_pwrmode(unsigned int mode)
235 {
236 switch (mode) {
237 case PWRMODE_SLEEP:
238 case PWRMODE_DEEPSLEEP:
239 pwrmode = mode;
240 return 0;
241 }
242
243 return -EINVAL;
244 }
245
246 /*
247 * List of global PXA peripheral registers to preserve.
248 * More ones like CP and general purpose register values are preserved
249 * with the stack pointer in sleep.S.
250 */
251 enum {
252 SLEEP_SAVE_PSTR,
253 SLEEP_SAVE_CKEN,
254 SLEEP_SAVE_MDREFR,
255 SLEEP_SAVE_PCFR,
256 SLEEP_SAVE_COUNT
257 };
258
259 void pxa27x_cpu_pm_save(unsigned long *sleep_save)
260 {
261 sleep_save[SLEEP_SAVE_MDREFR] = __raw_readl(MDREFR);
262 SAVE(PCFR);
263
264 SAVE(CKEN);
265 SAVE(PSTR);
266 }
267
268 void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
269 {
270 __raw_writel(sleep_save[SLEEP_SAVE_MDREFR], MDREFR);
271 RESTORE(PCFR);
272
273 PSSR = PSSR_RDH | PSSR_PH;
274
275 RESTORE(CKEN);
276 RESTORE(PSTR);
277 }
278
279 void pxa27x_cpu_pm_enter(suspend_state_t state)
280 {
281 extern void pxa_cpu_standby(void);
282
283 /* ensure voltage-change sequencer not initiated, which hangs */
284 PCFR &= ~PCFR_FVC;
285
286 /* Clear edge-detect status register. */
287 PEDR = 0xDF12FE1B;
288
289 /* Clear reset status */
290 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
291
292 switch (state) {
293 case PM_SUSPEND_STANDBY:
294 pxa_cpu_standby();
295 break;
296 case PM_SUSPEND_MEM:
297 pxa27x_cpu_suspend(pwrmode);
298 break;
299 }
300 }
301
302 static int pxa27x_cpu_pm_valid(suspend_state_t state)
303 {
304 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
305 }
306
307 static int pxa27x_cpu_pm_prepare(void)
308 {
309 /* set resume return address */
310 PSPR = virt_to_phys(pxa_cpu_resume);
311 return 0;
312 }
313
314 static void pxa27x_cpu_pm_finish(void)
315 {
316 /* ensure not to come back here if it wasn't intended */
317 PSPR = 0;
318 }
319
320 static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
321 .save_count = SLEEP_SAVE_COUNT,
322 .save = pxa27x_cpu_pm_save,
323 .restore = pxa27x_cpu_pm_restore,
324 .valid = pxa27x_cpu_pm_valid,
325 .enter = pxa27x_cpu_pm_enter,
326 .prepare = pxa27x_cpu_pm_prepare,
327 .finish = pxa27x_cpu_pm_finish,
328 };
329
330 static void __init pxa27x_init_pm(void)
331 {
332 pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
333 }
334 #else
335 static inline void pxa27x_init_pm(void) {}
336 #endif
337
338 /* PXA27x: Various gpios can issue wakeup events. This logic only
339 * handles the simple cases, not the WEMUX2 and WEMUX3 options
340 */
341 static int pxa27x_set_wake(unsigned int irq, unsigned int on)
342 {
343 int gpio = IRQ_TO_GPIO(irq);
344 uint32_t mask;
345
346 if (gpio >= 0 && gpio < 128)
347 return gpio_set_wake(gpio, on);
348
349 if (irq == IRQ_KEYPAD)
350 return keypad_set_wake(on);
351
352 switch (irq) {
353 case IRQ_RTCAlrm:
354 mask = PWER_RTC;
355 break;
356 case IRQ_USB:
357 mask = 1u << 26;
358 break;
359 default:
360 return -EINVAL;
361 }
362
363 if (on)
364 PWER |= mask;
365 else
366 PWER &=~mask;
367
368 return 0;
369 }
370
371 void __init pxa27x_init_irq(void)
372 {
373 pxa_init_irq(34, pxa27x_set_wake);
374 pxa_init_gpio(IRQ_GPIO_2_x, 2, 120, pxa27x_set_wake);
375 }
376
377 static struct map_desc pxa27x_io_desc[] __initdata = {
378 { /* Mem Ctl */
379 .virtual = SMEMC_VIRT,
380 .pfn = __phys_to_pfn(PXA2XX_SMEMC_BASE),
381 .length = 0x00200000,
382 .type = MT_DEVICE
383 }, { /* IMem ctl */
384 .virtual = 0xfe000000,
385 .pfn = __phys_to_pfn(0x58000000),
386 .length = 0x00100000,
387 .type = MT_DEVICE
388 },
389 };
390
391 void __init pxa27x_map_io(void)
392 {
393 pxa_map_io();
394 iotable_init(ARRAY_AND_SIZE(pxa27x_io_desc));
395 pxa27x_get_clk_frequency_khz(1);
396 }
397
398 /*
399 * device registration specific to PXA27x.
400 */
401 void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info)
402 {
403 local_irq_disable();
404 PCFR |= PCFR_PI2CEN;
405 local_irq_enable();
406 pxa_register_device(&pxa27x_device_i2c_power, info);
407 }
408
409 static struct platform_device *devices[] __initdata = {
410 &pxa27x_device_udc,
411 &pxa_device_pmu,
412 &pxa_device_i2s,
413 &pxa_device_asoc_ssp1,
414 &pxa_device_asoc_ssp2,
415 &pxa_device_asoc_ssp3,
416 &pxa_device_asoc_platform,
417 &sa1100_device_rtc,
418 &pxa_device_rtc,
419 &pxa27x_device_ssp1,
420 &pxa27x_device_ssp2,
421 &pxa27x_device_ssp3,
422 &pxa27x_device_pwm0,
423 &pxa27x_device_pwm1,
424 };
425
426 static struct sys_device pxa27x_sysdev[] = {
427 {
428 .cls = &pxa_irq_sysclass,
429 }, {
430 .cls = &pxa2xx_mfp_sysclass,
431 }, {
432 .cls = &pxa_gpio_sysclass,
433 },
434 };
435
436 static int __init pxa27x_init(void)
437 {
438 int i, ret = 0;
439
440 if (cpu_is_pxa27x()) {
441
442 reset_status = RCSR;
443
444 clkdev_add_table(pxa27x_clkregs, ARRAY_SIZE(pxa27x_clkregs));
445
446 if ((ret = pxa_init_dma(IRQ_DMA, 32)))
447 return ret;
448
449 pxa27x_init_pm();
450
451 for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) {
452 ret = sysdev_register(&pxa27x_sysdev[i]);
453 if (ret)
454 pr_err("failed to register sysdev[%d]\n", i);
455 }
456
457 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
458 }
459
460 return ret;
461 }
462
463 postcore_initcall(pxa27x_init);
This page took 0.050673 seconds and 5 git commands to generate.