2 * dts file for AppliedMicro (APM) X-Gene Storm SOC
4 * Copyright (C) 2013, Applied Micro Circuits Corporation
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
13 compatible = "apm,xgene-storm";
14 interrupt-parent = <&gic>;
24 compatible = "apm,potenza", "arm,armv8";
26 enable-method = "spin-table";
27 cpu-release-addr = <0x1 0x0000fff8>;
28 next-level-cache = <&xgene_L2_0>;
32 compatible = "apm,potenza", "arm,armv8";
34 enable-method = "spin-table";
35 cpu-release-addr = <0x1 0x0000fff8>;
36 next-level-cache = <&xgene_L2_0>;
40 compatible = "apm,potenza", "arm,armv8";
42 enable-method = "spin-table";
43 cpu-release-addr = <0x1 0x0000fff8>;
44 next-level-cache = <&xgene_L2_1>;
48 compatible = "apm,potenza", "arm,armv8";
50 enable-method = "spin-table";
51 cpu-release-addr = <0x1 0x0000fff8>;
52 next-level-cache = <&xgene_L2_1>;
56 compatible = "apm,potenza", "arm,armv8";
58 enable-method = "spin-table";
59 cpu-release-addr = <0x1 0x0000fff8>;
60 next-level-cache = <&xgene_L2_2>;
64 compatible = "apm,potenza", "arm,armv8";
66 enable-method = "spin-table";
67 cpu-release-addr = <0x1 0x0000fff8>;
68 next-level-cache = <&xgene_L2_2>;
72 compatible = "apm,potenza", "arm,armv8";
74 enable-method = "spin-table";
75 cpu-release-addr = <0x1 0x0000fff8>;
76 next-level-cache = <&xgene_L2_3>;
80 compatible = "apm,potenza", "arm,armv8";
82 enable-method = "spin-table";
83 cpu-release-addr = <0x1 0x0000fff8>;
84 next-level-cache = <&xgene_L2_3>;
86 xgene_L2_0: l2-cache-0 {
89 xgene_L2_1: l2-cache-1 {
92 xgene_L2_2: l2-cache-2 {
95 xgene_L2_3: l2-cache-3 {
100 gic: interrupt-controller@78010000 {
101 compatible = "arm,cortex-a15-gic";
102 #interrupt-cells = <3>;
103 interrupt-controller;
104 reg = <0x0 0x78010000 0x0 0x1000>, /* GIC Dist */
105 <0x0 0x78020000 0x0 0x1000>, /* GIC CPU */
106 <0x0 0x78040000 0x0 0x2000>, /* GIC VCPU Control */
107 <0x0 0x78060000 0x0 0x2000>; /* GIC VCPU */
108 interrupts = <1 9 0xf04>; /* GIC Maintenence IRQ */
112 compatible = "arm,armv8-timer";
113 interrupts = <1 0 0xff01>, /* Secure Phys IRQ */
114 <1 13 0xff01>, /* Non-secure Phys IRQ */
115 <1 14 0xff01>, /* Virt IRQ */
116 <1 15 0xff01>; /* Hyp IRQ */
117 clock-frequency = <50000000>;
121 compatible = "apm,potenza-pmu", "arm,armv8-pmuv3";
122 interrupts = <1 12 0xff04>;
126 compatible = "simple-bus";
127 #address-cells = <2>;
130 dma-ranges = <0x0 0x0 0x0 0x0 0x400 0x0>;
133 #address-cells = <2>;
137 compatible = "fixed-clock";
139 clock-frequency = <100000000>;
140 clock-output-names = "refclk";
143 pcppll: pcppll@17000100 {
144 compatible = "apm,xgene-pcppll-clock";
146 clocks = <&refclk 0>;
147 clock-names = "pcppll";
148 reg = <0x0 0x17000100 0x0 0x1000>;
149 clock-output-names = "pcppll";
153 socpll: socpll@17000120 {
154 compatible = "apm,xgene-socpll-clock";
156 clocks = <&refclk 0>;
157 clock-names = "socpll";
158 reg = <0x0 0x17000120 0x0 0x1000>;
159 clock-output-names = "socpll";
163 socplldiv2: socplldiv2 {
164 compatible = "fixed-factor-clock";
166 clocks = <&socpll 0>;
167 clock-names = "socplldiv2";
170 clock-output-names = "socplldiv2";
173 ahbclk: ahbclk@17000000 {
174 compatible = "apm,xgene-device-clock";
176 clocks = <&socplldiv2 0>;
177 reg = <0x0 0x17000000 0x0 0x2000>;
178 reg-names = "div-reg";
179 divider-offset = <0x164>;
180 divider-width = <0x5>;
181 divider-shift = <0x0>;
182 clock-output-names = "ahbclk";
185 sdioclk: sdioclk@1f2ac000 {
186 compatible = "apm,xgene-device-clock";
188 clocks = <&socplldiv2 0>;
189 reg = <0x0 0x1f2ac000 0x0 0x1000
190 0x0 0x17000000 0x0 0x2000>;
191 reg-names = "csr-reg", "div-reg";
194 enable-offset = <0x8>;
196 divider-offset = <0x178>;
197 divider-width = <0x8>;
198 divider-shift = <0x0>;
199 clock-output-names = "sdioclk";
203 compatible = "apm,xgene-device-clock";
205 clocks = <&socplldiv2 0>;
206 clock-names = "qmlclk";
207 reg = <0x0 0x1703C000 0x0 0x1000>;
208 reg-names = "csr-reg";
209 clock-output-names = "qmlclk";
213 compatible = "apm,xgene-device-clock";
215 clocks = <&socplldiv2 0>;
216 clock-names = "ethclk";
217 reg = <0x0 0x17000000 0x0 0x1000>;
218 reg-names = "div-reg";
219 divider-offset = <0x238>;
220 divider-width = <0x9>;
221 divider-shift = <0x0>;
222 clock-output-names = "ethclk";
226 compatible = "apm,xgene-device-clock";
228 clocks = <ðclk 0>;
229 reg = <0x0 0x1702C000 0x0 0x1000>;
230 reg-names = "csr-reg";
231 clock-output-names = "menetclk";
234 sge0clk: sge0clk@1f21c000 {
235 compatible = "apm,xgene-device-clock";
237 clocks = <&socplldiv2 0>;
238 reg = <0x0 0x1f21c000 0x0 0x1000>;
239 reg-names = "csr-reg";
241 clock-output-names = "sge0clk";
244 sge1clk: sge1clk@1f21c000 {
245 compatible = "apm,xgene-device-clock";
247 clocks = <&socplldiv2 0>;
248 reg = <0x0 0x1f21c000 0x0 0x1000>;
249 reg-names = "csr-reg";
251 clock-output-names = "sge1clk";
254 xge0clk: xge0clk@1f61c000 {
255 compatible = "apm,xgene-device-clock";
257 clocks = <&socplldiv2 0>;
258 reg = <0x0 0x1f61c000 0x0 0x1000>;
259 reg-names = "csr-reg";
261 clock-output-names = "xge0clk";
264 xge1clk: xge1clk@1f62c000 {
265 compatible = "apm,xgene-device-clock";
268 clocks = <&socplldiv2 0>;
269 reg = <0x0 0x1f62c000 0x0 0x1000>;
270 reg-names = "csr-reg";
272 clock-output-names = "xge1clk";
275 sataphy1clk: sataphy1clk@1f21c000 {
276 compatible = "apm,xgene-device-clock";
278 clocks = <&socplldiv2 0>;
279 reg = <0x0 0x1f21c000 0x0 0x1000>;
280 reg-names = "csr-reg";
281 clock-output-names = "sataphy1clk";
285 enable-offset = <0x0>;
286 enable-mask = <0x06>;
289 sataphy2clk: sataphy1clk@1f22c000 {
290 compatible = "apm,xgene-device-clock";
292 clocks = <&socplldiv2 0>;
293 reg = <0x0 0x1f22c000 0x0 0x1000>;
294 reg-names = "csr-reg";
295 clock-output-names = "sataphy2clk";
299 enable-offset = <0x0>;
300 enable-mask = <0x06>;
303 sataphy3clk: sataphy1clk@1f23c000 {
304 compatible = "apm,xgene-device-clock";
306 clocks = <&socplldiv2 0>;
307 reg = <0x0 0x1f23c000 0x0 0x1000>;
308 reg-names = "csr-reg";
309 clock-output-names = "sataphy3clk";
313 enable-offset = <0x0>;
314 enable-mask = <0x06>;
317 sata01clk: sata01clk@1f21c000 {
318 compatible = "apm,xgene-device-clock";
320 clocks = <&socplldiv2 0>;
321 reg = <0x0 0x1f21c000 0x0 0x1000>;
322 reg-names = "csr-reg";
323 clock-output-names = "sata01clk";
326 enable-offset = <0x0>;
327 enable-mask = <0x39>;
330 sata23clk: sata23clk@1f22c000 {
331 compatible = "apm,xgene-device-clock";
333 clocks = <&socplldiv2 0>;
334 reg = <0x0 0x1f22c000 0x0 0x1000>;
335 reg-names = "csr-reg";
336 clock-output-names = "sata23clk";
339 enable-offset = <0x0>;
340 enable-mask = <0x39>;
343 sata45clk: sata45clk@1f23c000 {
344 compatible = "apm,xgene-device-clock";
346 clocks = <&socplldiv2 0>;
347 reg = <0x0 0x1f23c000 0x0 0x1000>;
348 reg-names = "csr-reg";
349 clock-output-names = "sata45clk";
352 enable-offset = <0x0>;
353 enable-mask = <0x39>;
356 rtcclk: rtcclk@17000000 {
357 compatible = "apm,xgene-device-clock";
359 clocks = <&socplldiv2 0>;
360 reg = <0x0 0x17000000 0x0 0x2000>;
361 reg-names = "csr-reg";
364 enable-offset = <0x10>;
366 clock-output-names = "rtcclk";
369 rngpkaclk: rngpkaclk@17000000 {
370 compatible = "apm,xgene-device-clock";
372 clocks = <&socplldiv2 0>;
373 reg = <0x0 0x17000000 0x0 0x2000>;
374 reg-names = "csr-reg";
377 enable-offset = <0x10>;
378 enable-mask = <0x10>;
379 clock-output-names = "rngpkaclk";
382 pcie0clk: pcie0clk@1f2bc000 {
384 compatible = "apm,xgene-device-clock";
386 clocks = <&socplldiv2 0>;
387 reg = <0x0 0x1f2bc000 0x0 0x1000>;
388 reg-names = "csr-reg";
389 clock-output-names = "pcie0clk";
392 pcie1clk: pcie1clk@1f2cc000 {
394 compatible = "apm,xgene-device-clock";
396 clocks = <&socplldiv2 0>;
397 reg = <0x0 0x1f2cc000 0x0 0x1000>;
398 reg-names = "csr-reg";
399 clock-output-names = "pcie1clk";
402 pcie2clk: pcie2clk@1f2dc000 {
404 compatible = "apm,xgene-device-clock";
406 clocks = <&socplldiv2 0>;
407 reg = <0x0 0x1f2dc000 0x0 0x1000>;
408 reg-names = "csr-reg";
409 clock-output-names = "pcie2clk";
412 pcie3clk: pcie3clk@1f50c000 {
414 compatible = "apm,xgene-device-clock";
416 clocks = <&socplldiv2 0>;
417 reg = <0x0 0x1f50c000 0x0 0x1000>;
418 reg-names = "csr-reg";
419 clock-output-names = "pcie3clk";
422 pcie4clk: pcie4clk@1f51c000 {
424 compatible = "apm,xgene-device-clock";
426 clocks = <&socplldiv2 0>;
427 reg = <0x0 0x1f51c000 0x0 0x1000>;
428 reg-names = "csr-reg";
429 clock-output-names = "pcie4clk";
432 dmaclk: dmaclk@1f27c000 {
433 compatible = "apm,xgene-device-clock";
435 clocks = <&socplldiv2 0>;
436 reg = <0x0 0x1f27c000 0x0 0x1000>;
437 reg-names = "csr-reg";
438 clock-output-names = "dmaclk";
441 i2cclk: i2cclk@17000000 {
443 compatible = "apm,xgene-device-clock";
445 clocks = <&ahbclk 0>;
446 reg = <0x0 0x17000000 0x0 0x2000>;
447 reg-names = "csr-reg";
450 enable-offset = <0x10>;
452 clock-output-names = "i2cclk";
457 compatible = "apm,xgene1-msi";
459 reg = <0x00 0x79000000 0x0 0x900000>;
460 interrupts = < 0x0 0x10 0x4
478 scu: system-clk-controller@17000000 {
479 compatible = "apm,xgene-scu","syscon";
480 reg = <0x0 0x17000000 0x0 0x400>;
483 reboot: reboot@17000014 {
484 compatible = "syscon-reboot";
491 compatible = "apm,xgene-csw", "syscon";
492 reg = <0x0 0x7e200000 0x0 0x1000>;
495 mcba: mcba@7e700000 {
496 compatible = "apm,xgene-mcb", "syscon";
497 reg = <0x0 0x7e700000 0x0 0x1000>;
500 mcbb: mcbb@7e720000 {
501 compatible = "apm,xgene-mcb", "syscon";
502 reg = <0x0 0x7e720000 0x0 0x1000>;
505 efuse: efuse@1054a000 {
506 compatible = "apm,xgene-efuse", "syscon";
507 reg = <0x0 0x1054a000 0x0 0x20>;
511 compatible = "apm,xgene-edac";
512 #address-cells = <2>;
516 regmap-mcba = <&mcba>;
517 regmap-mcbb = <&mcbb>;
518 regmap-efuse = <&efuse>;
519 reg = <0x0 0x78800000 0x0 0x100>;
520 interrupts = <0x0 0x20 0x4>,
525 compatible = "apm,xgene-edac-mc";
526 reg = <0x0 0x7e800000 0x0 0x1000>;
527 memory-controller = <0>;
531 compatible = "apm,xgene-edac-mc";
532 reg = <0x0 0x7e840000 0x0 0x1000>;
533 memory-controller = <1>;
537 compatible = "apm,xgene-edac-mc";
538 reg = <0x0 0x7e880000 0x0 0x1000>;
539 memory-controller = <2>;
543 compatible = "apm,xgene-edac-mc";
544 reg = <0x0 0x7e8c0000 0x0 0x1000>;
545 memory-controller = <3>;
549 compatible = "apm,xgene-edac-pmd";
550 reg = <0x0 0x7c000000 0x0 0x200000>;
551 pmd-controller = <0>;
555 compatible = "apm,xgene-edac-pmd";
556 reg = <0x0 0x7c200000 0x0 0x200000>;
557 pmd-controller = <1>;
561 compatible = "apm,xgene-edac-pmd";
562 reg = <0x0 0x7c400000 0x0 0x200000>;
563 pmd-controller = <2>;
567 compatible = "apm,xgene-edac-pmd";
568 reg = <0x0 0x7c600000 0x0 0x200000>;
569 pmd-controller = <3>;
573 compatible = "apm,xgene-edac-l3";
574 reg = <0x0 0x7e600000 0x0 0x1000>;
578 compatible = "apm,xgene-edac-soc-v1";
579 reg = <0x0 0x7e930000 0x0 0x1000>;
583 pcie0: pcie@1f2b0000 {
586 compatible = "apm,xgene-storm-pcie", "apm,xgene-pcie";
587 #interrupt-cells = <1>;
589 #address-cells = <3>;
590 reg = < 0x00 0x1f2b0000 0x0 0x00010000 /* Controller registers */
591 0xe0 0xd0000000 0x0 0x00040000>; /* PCI config space */
592 reg-names = "csr", "cfg";
593 ranges = <0x01000000 0x00 0x00000000 0xe0 0x10000000 0x00 0x00010000 /* io */
594 0x02000000 0x00 0x80000000 0xe1 0x80000000 0x00 0x80000000 /* mem */
595 0x43000000 0xf0 0x00000000 0xf0 0x00000000 0x10 0x00000000>; /* mem */
596 dma-ranges = <0x42000000 0x80 0x00000000 0x80 0x00000000 0x00 0x80000000
597 0x42000000 0x00 0x00000000 0x00 0x00000000 0x80 0x00000000>;
598 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
599 interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xc2 0x1
600 0x0 0x0 0x0 0x2 &gic 0x0 0xc3 0x1
601 0x0 0x0 0x0 0x3 &gic 0x0 0xc4 0x1
602 0x0 0x0 0x0 0x4 &gic 0x0 0xc5 0x1>;
604 clocks = <&pcie0clk 0>;
608 pcie1: pcie@1f2c0000 {
611 compatible = "apm,xgene-storm-pcie", "apm,xgene-pcie";
612 #interrupt-cells = <1>;
614 #address-cells = <3>;
615 reg = < 0x00 0x1f2c0000 0x0 0x00010000 /* Controller registers */
616 0xd0 0xd0000000 0x0 0x00040000>; /* PCI config space */
617 reg-names = "csr", "cfg";
618 ranges = <0x01000000 0x00 0x00000000 0xd0 0x10000000 0x00 0x00010000 /* io */
619 0x02000000 0x00 0x80000000 0xd1 0x80000000 0x00 0x80000000 /* mem */
620 0x43000000 0xd8 0x00000000 0xd8 0x00000000 0x08 0x00000000>; /* mem */
621 dma-ranges = <0x42000000 0x80 0x00000000 0x80 0x00000000 0x00 0x80000000
622 0x42000000 0x00 0x00000000 0x00 0x00000000 0x80 0x00000000>;
623 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
624 interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xc8 0x1
625 0x0 0x0 0x0 0x2 &gic 0x0 0xc9 0x1
626 0x0 0x0 0x0 0x3 &gic 0x0 0xca 0x1
627 0x0 0x0 0x0 0x4 &gic 0x0 0xcb 0x1>;
629 clocks = <&pcie1clk 0>;
633 pcie2: pcie@1f2d0000 {
636 compatible = "apm,xgene-storm-pcie", "apm,xgene-pcie";
637 #interrupt-cells = <1>;
639 #address-cells = <3>;
640 reg = < 0x00 0x1f2d0000 0x0 0x00010000 /* Controller registers */
641 0x90 0xd0000000 0x0 0x00040000>; /* PCI config space */
642 reg-names = "csr", "cfg";
643 ranges = <0x01000000 0x00 0x00000000 0x90 0x10000000 0x00 0x00010000 /* io */
644 0x02000000 0x00 0x80000000 0x91 0x80000000 0x00 0x80000000 /* mem */
645 0x43000000 0x94 0x00000000 0x94 0x00000000 0x04 0x00000000>; /* mem */
646 dma-ranges = <0x42000000 0x80 0x00000000 0x80 0x00000000 0x00 0x80000000
647 0x42000000 0x00 0x00000000 0x00 0x00000000 0x80 0x00000000>;
648 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
649 interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xce 0x1
650 0x0 0x0 0x0 0x2 &gic 0x0 0xcf 0x1
651 0x0 0x0 0x0 0x3 &gic 0x0 0xd0 0x1
652 0x0 0x0 0x0 0x4 &gic 0x0 0xd1 0x1>;
654 clocks = <&pcie2clk 0>;
658 pcie3: pcie@1f500000 {
661 compatible = "apm,xgene-storm-pcie", "apm,xgene-pcie";
662 #interrupt-cells = <1>;
664 #address-cells = <3>;
665 reg = < 0x00 0x1f500000 0x0 0x00010000 /* Controller registers */
666 0xa0 0xd0000000 0x0 0x00040000>; /* PCI config space */
667 reg-names = "csr", "cfg";
668 ranges = <0x01000000 0x00 0x00000000 0xa0 0x10000000 0x00 0x00010000 /* io */
669 0x02000000 0x00 0x80000000 0xa1 0x80000000 0x00 0x80000000 /* mem */
670 0x43000000 0xb0 0x00000000 0xb0 0x00000000 0x10 0x00000000>; /* mem */
671 dma-ranges = <0x42000000 0x80 0x00000000 0x80 0x00000000 0x00 0x80000000
672 0x42000000 0x00 0x00000000 0x00 0x00000000 0x80 0x00000000>;
673 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
674 interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xd4 0x1
675 0x0 0x0 0x0 0x2 &gic 0x0 0xd5 0x1
676 0x0 0x0 0x0 0x3 &gic 0x0 0xd6 0x1
677 0x0 0x0 0x0 0x4 &gic 0x0 0xd7 0x1>;
679 clocks = <&pcie3clk 0>;
683 pcie4: pcie@1f510000 {
686 compatible = "apm,xgene-storm-pcie", "apm,xgene-pcie";
687 #interrupt-cells = <1>;
689 #address-cells = <3>;
690 reg = < 0x00 0x1f510000 0x0 0x00010000 /* Controller registers */
691 0xc0 0xd0000000 0x0 0x00200000>; /* PCI config space */
692 reg-names = "csr", "cfg";
693 ranges = <0x01000000 0x00 0x00000000 0xc0 0x10000000 0x00 0x00010000 /* io */
694 0x02000000 0x00 0x80000000 0xc1 0x80000000 0x00 0x80000000 /* mem */
695 0x43000000 0xc8 0x00000000 0xc8 0x00000000 0x08 0x00000000>; /* mem */
696 dma-ranges = <0x42000000 0x80 0x00000000 0x80 0x00000000 0x00 0x80000000
697 0x42000000 0x00 0x00000000 0x00 0x00000000 0x80 0x00000000>;
698 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
699 interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xda 0x1
700 0x0 0x0 0x0 0x2 &gic 0x0 0xdb 0x1
701 0x0 0x0 0x0 0x3 &gic 0x0 0xdc 0x1
702 0x0 0x0 0x0 0x4 &gic 0x0 0xdd 0x1>;
704 clocks = <&pcie4clk 0>;
708 serial0: serial@1c020000 {
710 device_type = "serial";
711 compatible = "ns16550a";
712 reg = <0 0x1c020000 0x0 0x1000>;
714 clock-frequency = <10000000>; /* Updated by bootloader */
715 interrupt-parent = <&gic>;
716 interrupts = <0x0 0x4c 0x4>;
719 serial1: serial@1c021000 {
721 device_type = "serial";
722 compatible = "ns16550a";
723 reg = <0 0x1c021000 0x0 0x1000>;
725 clock-frequency = <10000000>; /* Updated by bootloader */
726 interrupt-parent = <&gic>;
727 interrupts = <0x0 0x4d 0x4>;
730 serial2: serial@1c022000 {
732 device_type = "serial";
733 compatible = "ns16550a";
734 reg = <0 0x1c022000 0x0 0x1000>;
736 clock-frequency = <10000000>; /* Updated by bootloader */
737 interrupt-parent = <&gic>;
738 interrupts = <0x0 0x4e 0x4>;
741 serial3: serial@1c023000 {
743 device_type = "serial";
744 compatible = "ns16550a";
745 reg = <0 0x1c023000 0x0 0x1000>;
747 clock-frequency = <10000000>; /* Updated by bootloader */
748 interrupt-parent = <&gic>;
749 interrupts = <0x0 0x4f 0x4>;
753 compatible = "arasan,sdhci-4.9a";
754 reg = <0x0 0x1c000000 0x0 0x100>;
755 interrupts = <0x0 0x49 0x4>;
758 clock-names = "clk_xin", "clk_ahb";
759 clocks = <&sdioclk 0>, <&ahbclk 0>;
762 gfcgpio: gpio0@1701c000 {
763 compatible = "apm,xgene-gpio";
764 reg = <0x0 0x1701c000 0x0 0x40>;
769 dwgpio: gpio@1c024000 {
770 compatible = "snps,dw-apb-gpio";
771 reg = <0x0 0x1c024000 0x0 0x1000>;
773 #address-cells = <1>;
776 porta: gpio-controller@0 {
777 compatible = "snps,dw-apb-gpio-port";
779 snps,nr-gpios = <32>;
786 #address-cells = <1>;
788 compatible = "snps,designware-i2c";
789 reg = <0x0 0x10512000 0x0 0x1000>;
790 interrupts = <0 0x44 0x4>;
792 clocks = <&i2cclk 0>;
797 compatible = "apm,xgene-phy";
798 reg = <0x0 0x1f21a000 0x0 0x100>;
800 clocks = <&sataphy1clk 0>;
802 apm,tx-boost-gain = <30 30 30 30 30 30>;
803 apm,tx-eye-tuning = <2 10 10 2 10 10>;
807 compatible = "apm,xgene-phy";
808 reg = <0x0 0x1f22a000 0x0 0x100>;
810 clocks = <&sataphy2clk 0>;
812 apm,tx-boost-gain = <30 30 30 30 30 30>;
813 apm,tx-eye-tuning = <1 10 10 2 10 10>;
817 compatible = "apm,xgene-phy";
818 reg = <0x0 0x1f23a000 0x0 0x100>;
820 clocks = <&sataphy3clk 0>;
822 apm,tx-boost-gain = <31 31 31 31 31 31>;
823 apm,tx-eye-tuning = <2 10 10 2 10 10>;
826 sata1: sata@1a000000 {
827 compatible = "apm,xgene-ahci";
828 reg = <0x0 0x1a000000 0x0 0x1000>,
829 <0x0 0x1f210000 0x0 0x1000>,
830 <0x0 0x1f21d000 0x0 0x1000>,
831 <0x0 0x1f21e000 0x0 0x1000>,
832 <0x0 0x1f217000 0x0 0x1000>;
833 interrupts = <0x0 0x86 0x4>;
836 clocks = <&sata01clk 0>;
838 phy-names = "sata-phy";
841 sata2: sata@1a400000 {
842 compatible = "apm,xgene-ahci";
843 reg = <0x0 0x1a400000 0x0 0x1000>,
844 <0x0 0x1f220000 0x0 0x1000>,
845 <0x0 0x1f22d000 0x0 0x1000>,
846 <0x0 0x1f22e000 0x0 0x1000>,
847 <0x0 0x1f227000 0x0 0x1000>;
848 interrupts = <0x0 0x87 0x4>;
851 clocks = <&sata23clk 0>;
853 phy-names = "sata-phy";
856 sata3: sata@1a800000 {
857 compatible = "apm,xgene-ahci";
858 reg = <0x0 0x1a800000 0x0 0x1000>,
859 <0x0 0x1f230000 0x0 0x1000>,
860 <0x0 0x1f23d000 0x0 0x1000>,
861 <0x0 0x1f23e000 0x0 0x1000>;
862 interrupts = <0x0 0x88 0x4>;
865 clocks = <&sata45clk 0>;
867 phy-names = "sata-phy";
870 /* Do not change dwusb name, coded for backward compatibility */
871 usb0: dwusb@19000000 {
873 compatible = "snps,dwc3";
874 reg = <0x0 0x19000000 0x0 0x100000>;
875 interrupts = <0x0 0x89 0x4>;
880 usb1: dwusb@19800000 {
882 compatible = "snps,dwc3";
883 reg = <0x0 0x19800000 0x0 0x100000>;
884 interrupts = <0x0 0x8a 0x4>;
889 sbgpio: gpio@17001000{
890 compatible = "apm,xgene-gpio-sb";
891 reg = <0x0 0x17001000 0x0 0x400>;
894 interrupts = <0x0 0x28 0x1>,
903 compatible = "apm,xgene-rtc";
904 reg = <0x0 0x10510000 0x0 0x400>;
905 interrupts = <0x0 0x46 0x4>;
907 clocks = <&rtcclk 0>;
910 menet: ethernet@17020000 {
911 compatible = "apm,xgene-enet";
913 reg = <0x0 0x17020000 0x0 0xd100>,
914 <0x0 0X17030000 0x0 0Xc300>,
915 <0x0 0X10000000 0x0 0X200>;
916 reg-names = "enet_csr", "ring_csr", "ring_cmd";
917 interrupts = <0x0 0x3c 0x4>;
919 clocks = <&menetclk 0>;
920 /* mac address will be overwritten by the bootloader */
921 local-mac-address = [00 00 00 00 00 00];
922 phy-connection-type = "rgmii";
923 phy-handle = <&menetphy>;
925 compatible = "apm,xgene-mdio";
926 #address-cells = <1>;
928 menetphy: menetphy@3 {
929 compatible = "ethernet-phy-id001c.c915";
936 sgenet0: ethernet@1f210000 {
937 compatible = "apm,xgene1-sgenet";
939 reg = <0x0 0x1f210000 0x0 0xd100>,
940 <0x0 0x1f200000 0x0 0Xc300>,
941 <0x0 0x1B000000 0x0 0X200>;
942 reg-names = "enet_csr", "ring_csr", "ring_cmd";
943 interrupts = <0x0 0xA0 0x4>,
946 clocks = <&sge0clk 0>;
947 local-mac-address = [00 00 00 00 00 00];
948 phy-connection-type = "sgmii";
951 sgenet1: ethernet@1f210030 {
952 compatible = "apm,xgene1-sgenet";
954 reg = <0x0 0x1f210030 0x0 0xd100>,
955 <0x0 0x1f200000 0x0 0Xc300>,
956 <0x0 0x1B000000 0x0 0X8000>;
957 reg-names = "enet_csr", "ring_csr", "ring_cmd";
958 interrupts = <0x0 0xAC 0x4>,
962 clocks = <&sge1clk 0>;
963 local-mac-address = [00 00 00 00 00 00];
964 phy-connection-type = "sgmii";
967 xgenet: ethernet@1f610000 {
968 compatible = "apm,xgene1-xgenet";
970 reg = <0x0 0x1f610000 0x0 0xd100>,
971 <0x0 0x1f600000 0x0 0Xc300>,
972 <0x0 0x18000000 0x0 0X200>;
973 reg-names = "enet_csr", "ring_csr", "ring_cmd";
974 interrupts = <0x0 0x60 0x4>,
977 clocks = <&xge0clk 0>;
978 /* mac address will be overwritten by the bootloader */
979 local-mac-address = [00 00 00 00 00 00];
980 phy-connection-type = "xgmii";
983 xgenet1: ethernet@1f620000 {
984 compatible = "apm,xgene1-xgenet";
986 reg = <0x0 0x1f620000 0x0 0xd100>,
987 <0x0 0x1f600000 0x0 0Xc300>,
988 <0x0 0x18000000 0x0 0X8000>;
989 reg-names = "enet_csr", "ring_csr", "ring_cmd";
990 interrupts = <0x0 0x6C 0x4>,
994 clocks = <&xge1clk 0>;
995 /* mac address will be overwritten by the bootloader */
996 local-mac-address = [00 00 00 00 00 00];
997 phy-connection-type = "xgmii";
1001 compatible = "apm,xgene-rng";
1002 reg = <0x0 0x10520000 0x0 0x100>;
1003 interrupts = <0x0 0x41 0x4>;
1004 clocks = <&rngpkaclk 0>;
1008 compatible = "apm,xgene-storm-dma";
1009 device_type = "dma";
1010 reg = <0x0 0x1f270000 0x0 0x10000>,
1011 <0x0 0x1f200000 0x0 0x10000>,
1012 <0x0 0x1b000000 0x0 0x400000>,
1013 <0x0 0x1054a000 0x0 0x100>;
1014 interrupts = <0x0 0x82 0x4>,
1020 clocks = <&dmaclk 0>;