Merge branch 'for-3.17/drivers' of git://git.kernel.dk/linux-block
[deliverable/linux.git] / arch / arm64 / include / asm / io.h
1 /*
2 * Based on arch/arm/include/asm/io.h
3 *
4 * Copyright (C) 1996-2000 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19 #ifndef __ASM_IO_H
20 #define __ASM_IO_H
21
22 #ifdef __KERNEL__
23
24 #include <linux/types.h>
25 #include <linux/blk_types.h>
26
27 #include <asm/byteorder.h>
28 #include <asm/barrier.h>
29 #include <asm/pgtable.h>
30 #include <asm/early_ioremap.h>
31
32 #include <xen/xen.h>
33
34 /*
35 * Generic IO read/write. These perform native-endian accesses.
36 */
37 static inline void __raw_writeb(u8 val, volatile void __iomem *addr)
38 {
39 asm volatile("strb %w0, [%1]" : : "r" (val), "r" (addr));
40 }
41
42 static inline void __raw_writew(u16 val, volatile void __iomem *addr)
43 {
44 asm volatile("strh %w0, [%1]" : : "r" (val), "r" (addr));
45 }
46
47 static inline void __raw_writel(u32 val, volatile void __iomem *addr)
48 {
49 asm volatile("str %w0, [%1]" : : "r" (val), "r" (addr));
50 }
51
52 static inline void __raw_writeq(u64 val, volatile void __iomem *addr)
53 {
54 asm volatile("str %0, [%1]" : : "r" (val), "r" (addr));
55 }
56
57 static inline u8 __raw_readb(const volatile void __iomem *addr)
58 {
59 u8 val;
60 asm volatile("ldrb %w0, [%1]" : "=r" (val) : "r" (addr));
61 return val;
62 }
63
64 static inline u16 __raw_readw(const volatile void __iomem *addr)
65 {
66 u16 val;
67 asm volatile("ldrh %w0, [%1]" : "=r" (val) : "r" (addr));
68 return val;
69 }
70
71 static inline u32 __raw_readl(const volatile void __iomem *addr)
72 {
73 u32 val;
74 asm volatile("ldr %w0, [%1]" : "=r" (val) : "r" (addr));
75 return val;
76 }
77
78 static inline u64 __raw_readq(const volatile void __iomem *addr)
79 {
80 u64 val;
81 asm volatile("ldr %0, [%1]" : "=r" (val) : "r" (addr));
82 return val;
83 }
84
85 /* IO barriers */
86 #define __iormb() rmb()
87 #define __iowmb() wmb()
88
89 #define mmiowb() do { } while (0)
90
91 /*
92 * Relaxed I/O memory access primitives. These follow the Device memory
93 * ordering rules but do not guarantee any ordering relative to Normal memory
94 * accesses.
95 */
96 #define readb_relaxed(c) ({ u8 __v = __raw_readb(c); __v; })
97 #define readw_relaxed(c) ({ u16 __v = le16_to_cpu((__force __le16)__raw_readw(c)); __v; })
98 #define readl_relaxed(c) ({ u32 __v = le32_to_cpu((__force __le32)__raw_readl(c)); __v; })
99 #define readq_relaxed(c) ({ u64 __v = le64_to_cpu((__force __le64)__raw_readq(c)); __v; })
100
101 #define writeb_relaxed(v,c) ((void)__raw_writeb((v),(c)))
102 #define writew_relaxed(v,c) ((void)__raw_writew((__force u16)cpu_to_le16(v),(c)))
103 #define writel_relaxed(v,c) ((void)__raw_writel((__force u32)cpu_to_le32(v),(c)))
104 #define writeq_relaxed(v,c) ((void)__raw_writeq((__force u64)cpu_to_le64(v),(c)))
105
106 /*
107 * I/O memory access primitives. Reads are ordered relative to any
108 * following Normal memory access. Writes are ordered relative to any prior
109 * Normal memory access.
110 */
111 #define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; })
112 #define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; })
113 #define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; })
114 #define readq(c) ({ u64 __v = readq_relaxed(c); __iormb(); __v; })
115
116 #define writeb(v,c) ({ __iowmb(); writeb_relaxed((v),(c)); })
117 #define writew(v,c) ({ __iowmb(); writew_relaxed((v),(c)); })
118 #define writel(v,c) ({ __iowmb(); writel_relaxed((v),(c)); })
119 #define writeq(v,c) ({ __iowmb(); writeq_relaxed((v),(c)); })
120
121 /*
122 * I/O port access primitives.
123 */
124 #define IO_SPACE_LIMIT 0xffff
125 #define PCI_IOBASE ((void __iomem *)(MODULES_VADDR - SZ_32M))
126
127 static inline u8 inb(unsigned long addr)
128 {
129 return readb(addr + PCI_IOBASE);
130 }
131
132 static inline u16 inw(unsigned long addr)
133 {
134 return readw(addr + PCI_IOBASE);
135 }
136
137 static inline u32 inl(unsigned long addr)
138 {
139 return readl(addr + PCI_IOBASE);
140 }
141
142 static inline void outb(u8 b, unsigned long addr)
143 {
144 writeb(b, addr + PCI_IOBASE);
145 }
146
147 static inline void outw(u16 b, unsigned long addr)
148 {
149 writew(b, addr + PCI_IOBASE);
150 }
151
152 static inline void outl(u32 b, unsigned long addr)
153 {
154 writel(b, addr + PCI_IOBASE);
155 }
156
157 #define inb_p(addr) inb(addr)
158 #define inw_p(addr) inw(addr)
159 #define inl_p(addr) inl(addr)
160
161 #define outb_p(x, addr) outb((x), (addr))
162 #define outw_p(x, addr) outw((x), (addr))
163 #define outl_p(x, addr) outl((x), (addr))
164
165 static inline void insb(unsigned long addr, void *buffer, int count)
166 {
167 u8 *buf = buffer;
168 while (count--)
169 *buf++ = __raw_readb(addr + PCI_IOBASE);
170 }
171
172 static inline void insw(unsigned long addr, void *buffer, int count)
173 {
174 u16 *buf = buffer;
175 while (count--)
176 *buf++ = __raw_readw(addr + PCI_IOBASE);
177 }
178
179 static inline void insl(unsigned long addr, void *buffer, int count)
180 {
181 u32 *buf = buffer;
182 while (count--)
183 *buf++ = __raw_readl(addr + PCI_IOBASE);
184 }
185
186 static inline void outsb(unsigned long addr, const void *buffer, int count)
187 {
188 const u8 *buf = buffer;
189 while (count--)
190 __raw_writeb(*buf++, addr + PCI_IOBASE);
191 }
192
193 static inline void outsw(unsigned long addr, const void *buffer, int count)
194 {
195 const u16 *buf = buffer;
196 while (count--)
197 __raw_writew(*buf++, addr + PCI_IOBASE);
198 }
199
200 static inline void outsl(unsigned long addr, const void *buffer, int count)
201 {
202 const u32 *buf = buffer;
203 while (count--)
204 __raw_writel(*buf++, addr + PCI_IOBASE);
205 }
206
207 #define insb_p(port,to,len) insb(port,to,len)
208 #define insw_p(port,to,len) insw(port,to,len)
209 #define insl_p(port,to,len) insl(port,to,len)
210
211 #define outsb_p(port,from,len) outsb(port,from,len)
212 #define outsw_p(port,from,len) outsw(port,from,len)
213 #define outsl_p(port,from,len) outsl(port,from,len)
214
215 /*
216 * String version of I/O memory access operations.
217 */
218 extern void __memcpy_fromio(void *, const volatile void __iomem *, size_t);
219 extern void __memcpy_toio(volatile void __iomem *, const void *, size_t);
220 extern void __memset_io(volatile void __iomem *, int, size_t);
221
222 #define memset_io(c,v,l) __memset_io((c),(v),(l))
223 #define memcpy_fromio(a,c,l) __memcpy_fromio((a),(c),(l))
224 #define memcpy_toio(c,a,l) __memcpy_toio((c),(a),(l))
225
226 /*
227 * I/O memory mapping functions.
228 */
229 extern void __iomem *__ioremap(phys_addr_t phys_addr, size_t size, pgprot_t prot);
230 extern void __iounmap(volatile void __iomem *addr);
231 extern void __iomem *ioremap_cache(phys_addr_t phys_addr, size_t size);
232
233 #define ioremap(addr, size) __ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRE))
234 #define ioremap_nocache(addr, size) __ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRE))
235 #define ioremap_wc(addr, size) __ioremap((addr), (size), __pgprot(PROT_NORMAL_NC))
236 #define iounmap __iounmap
237
238 #define ARCH_HAS_IOREMAP_WC
239 #include <asm-generic/iomap.h>
240
241 /*
242 * More restrictive address range checking than the default implementation
243 * (PHYS_OFFSET and PHYS_MASK taken into account).
244 */
245 #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
246 extern int valid_phys_addr_range(unsigned long addr, size_t size);
247 extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
248
249 extern int devmem_is_allowed(unsigned long pfn);
250
251 /*
252 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
253 * access
254 */
255 #define xlate_dev_mem_ptr(p) __va(p)
256
257 /*
258 * Convert a virtual cached pointer to an uncached pointer
259 */
260 #define xlate_dev_kmem_ptr(p) p
261
262 struct bio_vec;
263 extern bool xen_biovec_phys_mergeable(const struct bio_vec *vec1,
264 const struct bio_vec *vec2);
265 #define BIOVEC_PHYS_MERGEABLE(vec1, vec2) \
266 (__BIOVEC_PHYS_MERGEABLE(vec1, vec2) && \
267 (!xen_domain() || xen_biovec_phys_mergeable(vec1, vec2)))
268
269 #endif /* __KERNEL__ */
270 #endif /* __ASM_IO_H */
This page took 0.050807 seconds and 5 git commands to generate.