ext3: Flush disk caches on fsync when needed
[deliverable/linux.git] / arch / blackfin / mach-bf518 / include / mach / blackfin.h
1 /*
2 * File: include/asm-blackfin/mach-bf518/blackfin.h
3 * Based on:
4 * Author:
5 *
6 * Created:
7 * Description:
8 *
9 * Rev:
10 *
11 * Modified:
12 *
13 *
14 * Bugs: Enter bugs at http://blackfin.uclinux.org/
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2, or (at your option)
19 * any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; see the file COPYING.
28 * If not, write to the Free Software Foundation,
29 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
32 #ifndef _MACH_BLACKFIN_H_
33 #define _MACH_BLACKFIN_H_
34
35 #include "bf518.h"
36 #include "defBF512.h"
37 #include "anomaly.h"
38
39 #if defined(CONFIG_BF518)
40 #include "defBF518.h"
41 #endif
42
43 #if defined(CONFIG_BF516)
44 #include "defBF516.h"
45 #endif
46
47 #if defined(CONFIG_BF514)
48 #include "defBF514.h"
49 #endif
50
51 #if defined(CONFIG_BF512)
52 #include "defBF512.h"
53 #endif
54
55 #if !defined(__ASSEMBLY__)
56 #include "cdefBF512.h"
57
58 #if defined(CONFIG_BF518)
59 #include "cdefBF518.h"
60 #endif
61
62 #if defined(CONFIG_BF516)
63 #include "cdefBF516.h"
64 #endif
65
66 #if defined(CONFIG_BF514)
67 #include "cdefBF514.h"
68 #endif
69 #endif
70
71 /* UART_IIR Register */
72 #define STATUS(x) ((x << 1) & 0x06)
73 #define STATUS_P1 0x02
74 #define STATUS_P0 0x01
75
76 #define BFIN_UART_NR_PORTS 2
77
78 #define OFFSET_THR 0x00 /* Transmit Holding register */
79 #define OFFSET_RBR 0x00 /* Receive Buffer register */
80 #define OFFSET_DLL 0x00 /* Divisor Latch (Low-Byte) */
81 #define OFFSET_IER 0x04 /* Interrupt Enable Register */
82 #define OFFSET_DLH 0x04 /* Divisor Latch (High-Byte) */
83 #define OFFSET_IIR 0x08 /* Interrupt Identification Register */
84 #define OFFSET_LCR 0x0C /* Line Control Register */
85 #define OFFSET_MCR 0x10 /* Modem Control Register */
86 #define OFFSET_LSR 0x14 /* Line Status Register */
87 #define OFFSET_MSR 0x18 /* Modem Status Register */
88 #define OFFSET_SCR 0x1C /* SCR Scratch Register */
89 #define OFFSET_GCTL 0x24 /* Global Control Register */
90
91 /* DPMC*/
92 #define bfin_read_STOPCK_OFF() bfin_read_STOPCK()
93 #define bfin_write_STOPCK_OFF(val) bfin_write_STOPCK(val)
94 #define STOPCK_OFF STOPCK
95
96 /* PLL_DIV Masks */
97 #define CCLK_DIV1 CSEL_DIV1 /* CCLK = VCO / 1 */
98 #define CCLK_DIV2 CSEL_DIV2 /* CCLK = VCO / 2 */
99 #define CCLK_DIV4 CSEL_DIV4 /* CCLK = VCO / 4 */
100 #define CCLK_DIV8 CSEL_DIV8 /* CCLK = VCO / 8 */
101
102 #endif
This page took 0.054868 seconds and 5 git commands to generate.