[IA64] Multiple outstanding ptc.g instruction support
[deliverable/linux.git] / arch / ia64 / kernel / setup.c
1 /*
2 * Architecture-specific setup.
3 *
4 * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
5 * David Mosberger-Tang <davidm@hpl.hp.com>
6 * Stephane Eranian <eranian@hpl.hp.com>
7 * Copyright (C) 2000, 2004 Intel Corp
8 * Rohit Seth <rohit.seth@intel.com>
9 * Suresh Siddha <suresh.b.siddha@intel.com>
10 * Gordon Jin <gordon.jin@intel.com>
11 * Copyright (C) 1999 VA Linux Systems
12 * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
13 *
14 * 12/26/04 S.Siddha, G.Jin, R.Seth
15 * Add multi-threading and multi-core detection
16 * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
17 * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
18 * 03/31/00 R.Seth cpu_initialized and current->processor fixes
19 * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
20 * 02/01/00 R.Seth fixed get_cpuinfo for SMP
21 * 01/07/99 S.Eranian added the support for command line argument
22 * 06/24/99 W.Drummond added boot_cpu_data.
23 * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
24 */
25 #include <linux/module.h>
26 #include <linux/init.h>
27
28 #include <linux/acpi.h>
29 #include <linux/bootmem.h>
30 #include <linux/console.h>
31 #include <linux/delay.h>
32 #include <linux/kernel.h>
33 #include <linux/reboot.h>
34 #include <linux/sched.h>
35 #include <linux/seq_file.h>
36 #include <linux/string.h>
37 #include <linux/threads.h>
38 #include <linux/screen_info.h>
39 #include <linux/dmi.h>
40 #include <linux/serial.h>
41 #include <linux/serial_core.h>
42 #include <linux/efi.h>
43 #include <linux/initrd.h>
44 #include <linux/pm.h>
45 #include <linux/cpufreq.h>
46 #include <linux/kexec.h>
47 #include <linux/crash_dump.h>
48
49 #include <asm/ia32.h>
50 #include <asm/machvec.h>
51 #include <asm/mca.h>
52 #include <asm/meminit.h>
53 #include <asm/page.h>
54 #include <asm/patch.h>
55 #include <asm/pgtable.h>
56 #include <asm/processor.h>
57 #include <asm/sal.h>
58 #include <asm/sections.h>
59 #include <asm/setup.h>
60 #include <asm/smp.h>
61 #include <asm/system.h>
62 #include <asm/tlbflush.h>
63 #include <asm/unistd.h>
64 #include <asm/hpsim.h>
65
66 #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
67 # error "struct cpuinfo_ia64 too big!"
68 #endif
69
70 #ifdef CONFIG_SMP
71 unsigned long __per_cpu_offset[NR_CPUS];
72 EXPORT_SYMBOL(__per_cpu_offset);
73 #endif
74
75 DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
76 DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
77 unsigned long ia64_cycles_per_usec;
78 struct ia64_boot_param *ia64_boot_param;
79 struct screen_info screen_info;
80 unsigned long vga_console_iobase;
81 unsigned long vga_console_membase;
82
83 static struct resource data_resource = {
84 .name = "Kernel data",
85 .flags = IORESOURCE_BUSY | IORESOURCE_MEM
86 };
87
88 static struct resource code_resource = {
89 .name = "Kernel code",
90 .flags = IORESOURCE_BUSY | IORESOURCE_MEM
91 };
92
93 static struct resource bss_resource = {
94 .name = "Kernel bss",
95 .flags = IORESOURCE_BUSY | IORESOURCE_MEM
96 };
97
98 unsigned long ia64_max_cacheline_size;
99
100 int dma_get_cache_alignment(void)
101 {
102 return ia64_max_cacheline_size;
103 }
104 EXPORT_SYMBOL(dma_get_cache_alignment);
105
106 unsigned long ia64_iobase; /* virtual address for I/O accesses */
107 EXPORT_SYMBOL(ia64_iobase);
108 struct io_space io_space[MAX_IO_SPACES];
109 EXPORT_SYMBOL(io_space);
110 unsigned int num_io_spaces;
111
112 /*
113 * "flush_icache_range()" needs to know what processor dependent stride size to use
114 * when it makes i-cache(s) coherent with d-caches.
115 */
116 #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
117 unsigned long ia64_i_cache_stride_shift = ~0;
118
119 /*
120 * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
121 * mask specifies a mask of address bits that must be 0 in order for two buffers to be
122 * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
123 * address of the second buffer must be aligned to (merge_mask+1) in order to be
124 * mergeable). By default, we assume there is no I/O MMU which can merge physically
125 * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
126 * page-size of 2^64.
127 */
128 unsigned long ia64_max_iommu_merge_mask = ~0UL;
129 EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
130
131 /*
132 * We use a special marker for the end of memory and it uses the extra (+1) slot
133 */
134 struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
135 int num_rsvd_regions __initdata;
136
137
138 /*
139 * Filter incoming memory segments based on the primitive map created from the boot
140 * parameters. Segments contained in the map are removed from the memory ranges. A
141 * caller-specified function is called with the memory ranges that remain after filtering.
142 * This routine does not assume the incoming segments are sorted.
143 */
144 int __init
145 filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
146 {
147 unsigned long range_start, range_end, prev_start;
148 void (*func)(unsigned long, unsigned long, int);
149 int i;
150
151 #if IGNORE_PFN0
152 if (start == PAGE_OFFSET) {
153 printk(KERN_WARNING "warning: skipping physical page 0\n");
154 start += PAGE_SIZE;
155 if (start >= end) return 0;
156 }
157 #endif
158 /*
159 * lowest possible address(walker uses virtual)
160 */
161 prev_start = PAGE_OFFSET;
162 func = arg;
163
164 for (i = 0; i < num_rsvd_regions; ++i) {
165 range_start = max(start, prev_start);
166 range_end = min(end, rsvd_region[i].start);
167
168 if (range_start < range_end)
169 call_pernode_memory(__pa(range_start), range_end - range_start, func);
170
171 /* nothing more available in this segment */
172 if (range_end == end) return 0;
173
174 prev_start = rsvd_region[i].end;
175 }
176 /* end of memory marker allows full processing inside loop body */
177 return 0;
178 }
179
180 static void __init
181 sort_regions (struct rsvd_region *rsvd_region, int max)
182 {
183 int j;
184
185 /* simple bubble sorting */
186 while (max--) {
187 for (j = 0; j < max; ++j) {
188 if (rsvd_region[j].start > rsvd_region[j+1].start) {
189 struct rsvd_region tmp;
190 tmp = rsvd_region[j];
191 rsvd_region[j] = rsvd_region[j + 1];
192 rsvd_region[j + 1] = tmp;
193 }
194 }
195 }
196 }
197
198 /*
199 * Request address space for all standard resources
200 */
201 static int __init register_memory(void)
202 {
203 code_resource.start = ia64_tpa(_text);
204 code_resource.end = ia64_tpa(_etext) - 1;
205 data_resource.start = ia64_tpa(_etext);
206 data_resource.end = ia64_tpa(_edata) - 1;
207 bss_resource.start = ia64_tpa(__bss_start);
208 bss_resource.end = ia64_tpa(_end) - 1;
209 efi_initialize_iomem_resources(&code_resource, &data_resource,
210 &bss_resource);
211
212 return 0;
213 }
214
215 __initcall(register_memory);
216
217
218 #ifdef CONFIG_KEXEC
219 static void __init setup_crashkernel(unsigned long total, int *n)
220 {
221 unsigned long long base = 0, size = 0;
222 int ret;
223
224 ret = parse_crashkernel(boot_command_line, total,
225 &size, &base);
226 if (ret == 0 && size > 0) {
227 if (!base) {
228 sort_regions(rsvd_region, *n);
229 base = kdump_find_rsvd_region(size,
230 rsvd_region, *n);
231 }
232 if (base != ~0UL) {
233 printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
234 "for crashkernel (System RAM: %ldMB)\n",
235 (unsigned long)(size >> 20),
236 (unsigned long)(base >> 20),
237 (unsigned long)(total >> 20));
238 rsvd_region[*n].start =
239 (unsigned long)__va(base);
240 rsvd_region[*n].end =
241 (unsigned long)__va(base + size);
242 (*n)++;
243 crashk_res.start = base;
244 crashk_res.end = base + size - 1;
245 }
246 }
247 efi_memmap_res.start = ia64_boot_param->efi_memmap;
248 efi_memmap_res.end = efi_memmap_res.start +
249 ia64_boot_param->efi_memmap_size;
250 boot_param_res.start = __pa(ia64_boot_param);
251 boot_param_res.end = boot_param_res.start +
252 sizeof(*ia64_boot_param);
253 }
254 #else
255 static inline void __init setup_crashkernel(unsigned long total, int *n)
256 {}
257 #endif
258
259 /**
260 * reserve_memory - setup reserved memory areas
261 *
262 * Setup the reserved memory areas set aside for the boot parameters,
263 * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
264 * see include/asm-ia64/meminit.h if you need to define more.
265 */
266 void __init
267 reserve_memory (void)
268 {
269 int n = 0;
270 unsigned long total_memory;
271
272 /*
273 * none of the entries in this table overlap
274 */
275 rsvd_region[n].start = (unsigned long) ia64_boot_param;
276 rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
277 n++;
278
279 rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
280 rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
281 n++;
282
283 rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
284 rsvd_region[n].end = (rsvd_region[n].start
285 + strlen(__va(ia64_boot_param->command_line)) + 1);
286 n++;
287
288 rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
289 rsvd_region[n].end = (unsigned long) ia64_imva(_end);
290 n++;
291
292 #ifdef CONFIG_BLK_DEV_INITRD
293 if (ia64_boot_param->initrd_start) {
294 rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
295 rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
296 n++;
297 }
298 #endif
299
300 #ifdef CONFIG_PROC_VMCORE
301 if (reserve_elfcorehdr(&rsvd_region[n].start,
302 &rsvd_region[n].end) == 0)
303 n++;
304 #endif
305
306 total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
307 n++;
308
309 setup_crashkernel(total_memory, &n);
310
311 /* end of memory marker */
312 rsvd_region[n].start = ~0UL;
313 rsvd_region[n].end = ~0UL;
314 n++;
315
316 num_rsvd_regions = n;
317 BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
318
319 sort_regions(rsvd_region, num_rsvd_regions);
320 }
321
322
323 /**
324 * find_initrd - get initrd parameters from the boot parameter structure
325 *
326 * Grab the initrd start and end from the boot parameter struct given us by
327 * the boot loader.
328 */
329 void __init
330 find_initrd (void)
331 {
332 #ifdef CONFIG_BLK_DEV_INITRD
333 if (ia64_boot_param->initrd_start) {
334 initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
335 initrd_end = initrd_start+ia64_boot_param->initrd_size;
336
337 printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
338 initrd_start, ia64_boot_param->initrd_size);
339 }
340 #endif
341 }
342
343 static void __init
344 io_port_init (void)
345 {
346 unsigned long phys_iobase;
347
348 /*
349 * Set `iobase' based on the EFI memory map or, failing that, the
350 * value firmware left in ar.k0.
351 *
352 * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
353 * the port's virtual address, so ia32_load_state() loads it with a
354 * user virtual address. But in ia64 mode, glibc uses the
355 * *physical* address in ar.k0 to mmap the appropriate area from
356 * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
357 * cases, user-mode can only use the legacy 0-64K I/O port space.
358 *
359 * ar.k0 is not involved in kernel I/O port accesses, which can use
360 * any of the I/O port spaces and are done via MMIO using the
361 * virtual mmio_base from the appropriate io_space[].
362 */
363 phys_iobase = efi_get_iobase();
364 if (!phys_iobase) {
365 phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
366 printk(KERN_INFO "No I/O port range found in EFI memory map, "
367 "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
368 }
369 ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
370 ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
371
372 /* setup legacy IO port space */
373 io_space[0].mmio_base = ia64_iobase;
374 io_space[0].sparse = 1;
375 num_io_spaces = 1;
376 }
377
378 /**
379 * early_console_setup - setup debugging console
380 *
381 * Consoles started here require little enough setup that we can start using
382 * them very early in the boot process, either right after the machine
383 * vector initialization, or even before if the drivers can detect their hw.
384 *
385 * Returns non-zero if a console couldn't be setup.
386 */
387 static inline int __init
388 early_console_setup (char *cmdline)
389 {
390 int earlycons = 0;
391
392 #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
393 {
394 extern int sn_serial_console_early_setup(void);
395 if (!sn_serial_console_early_setup())
396 earlycons++;
397 }
398 #endif
399 #ifdef CONFIG_EFI_PCDP
400 if (!efi_setup_pcdp_console(cmdline))
401 earlycons++;
402 #endif
403 if (!simcons_register())
404 earlycons++;
405
406 return (earlycons) ? 0 : -1;
407 }
408
409 static inline void
410 mark_bsp_online (void)
411 {
412 #ifdef CONFIG_SMP
413 /* If we register an early console, allow CPU 0 to printk */
414 cpu_set(smp_processor_id(), cpu_online_map);
415 #endif
416 }
417
418 static __initdata int nomca;
419 static __init int setup_nomca(char *s)
420 {
421 nomca = 1;
422 return 0;
423 }
424 early_param("nomca", setup_nomca);
425
426 #ifdef CONFIG_PROC_VMCORE
427 /* elfcorehdr= specifies the location of elf core header
428 * stored by the crashed kernel.
429 */
430 static int __init parse_elfcorehdr(char *arg)
431 {
432 if (!arg)
433 return -EINVAL;
434
435 elfcorehdr_addr = memparse(arg, &arg);
436 return 0;
437 }
438 early_param("elfcorehdr", parse_elfcorehdr);
439
440 int __init reserve_elfcorehdr(unsigned long *start, unsigned long *end)
441 {
442 unsigned long length;
443
444 /* We get the address using the kernel command line,
445 * but the size is extracted from the EFI tables.
446 * Both address and size are required for reservation
447 * to work properly.
448 */
449
450 if (elfcorehdr_addr >= ELFCORE_ADDR_MAX)
451 return -EINVAL;
452
453 if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
454 elfcorehdr_addr = ELFCORE_ADDR_MAX;
455 return -EINVAL;
456 }
457
458 *start = (unsigned long)__va(elfcorehdr_addr);
459 *end = *start + length;
460 return 0;
461 }
462
463 #endif /* CONFIG_PROC_VMCORE */
464
465 void __init
466 setup_arch (char **cmdline_p)
467 {
468 unw_init();
469
470 ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
471
472 *cmdline_p = __va(ia64_boot_param->command_line);
473 strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
474
475 efi_init();
476 io_port_init();
477
478 #ifdef CONFIG_IA64_GENERIC
479 /* machvec needs to be parsed from the command line
480 * before parse_early_param() is called to ensure
481 * that ia64_mv is initialised before any command line
482 * settings may cause console setup to occur
483 */
484 machvec_init_from_cmdline(*cmdline_p);
485 #endif
486
487 parse_early_param();
488
489 if (early_console_setup(*cmdline_p) == 0)
490 mark_bsp_online();
491
492 #ifdef CONFIG_ACPI
493 /* Initialize the ACPI boot-time table parser */
494 acpi_table_init();
495 # ifdef CONFIG_ACPI_NUMA
496 acpi_numa_init();
497 # endif
498 #else
499 # ifdef CONFIG_SMP
500 smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
501 # endif
502 #endif /* CONFIG_APCI_BOOT */
503
504 find_memory();
505
506 /* process SAL system table: */
507 ia64_sal_init(__va(efi.sal_systab));
508
509 #ifdef CONFIG_SMP
510 cpu_physical_id(0) = hard_smp_processor_id();
511 #endif
512
513 cpu_init(); /* initialize the bootstrap CPU */
514 mmu_context_init(); /* initialize context_id bitmap */
515
516 check_sal_cache_flush();
517
518 #ifdef CONFIG_ACPI
519 acpi_boot_init();
520 #endif
521
522 #ifdef CONFIG_VT
523 if (!conswitchp) {
524 # if defined(CONFIG_DUMMY_CONSOLE)
525 conswitchp = &dummy_con;
526 # endif
527 # if defined(CONFIG_VGA_CONSOLE)
528 /*
529 * Non-legacy systems may route legacy VGA MMIO range to system
530 * memory. vga_con probes the MMIO hole, so memory looks like
531 * a VGA device to it. The EFI memory map can tell us if it's
532 * memory so we can avoid this problem.
533 */
534 if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
535 conswitchp = &vga_con;
536 # endif
537 }
538 #endif
539
540 /* enable IA-64 Machine Check Abort Handling unless disabled */
541 if (!nomca)
542 ia64_mca_init();
543
544 platform_setup(cmdline_p);
545 paging_init();
546 }
547
548 /*
549 * Display cpu info for all CPUs.
550 */
551 static int
552 show_cpuinfo (struct seq_file *m, void *v)
553 {
554 #ifdef CONFIG_SMP
555 # define lpj c->loops_per_jiffy
556 # define cpunum c->cpu
557 #else
558 # define lpj loops_per_jiffy
559 # define cpunum 0
560 #endif
561 static struct {
562 unsigned long mask;
563 const char *feature_name;
564 } feature_bits[] = {
565 { 1UL << 0, "branchlong" },
566 { 1UL << 1, "spontaneous deferral"},
567 { 1UL << 2, "16-byte atomic ops" }
568 };
569 char features[128], *cp, *sep;
570 struct cpuinfo_ia64 *c = v;
571 unsigned long mask;
572 unsigned long proc_freq;
573 int i, size;
574
575 mask = c->features;
576
577 /* build the feature string: */
578 memcpy(features, "standard", 9);
579 cp = features;
580 size = sizeof(features);
581 sep = "";
582 for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
583 if (mask & feature_bits[i].mask) {
584 cp += snprintf(cp, size, "%s%s", sep,
585 feature_bits[i].feature_name),
586 sep = ", ";
587 mask &= ~feature_bits[i].mask;
588 size = sizeof(features) - (cp - features);
589 }
590 }
591 if (mask && size > 1) {
592 /* print unknown features as a hex value */
593 snprintf(cp, size, "%s0x%lx", sep, mask);
594 }
595
596 proc_freq = cpufreq_quick_get(cpunum);
597 if (!proc_freq)
598 proc_freq = c->proc_freq / 1000;
599
600 seq_printf(m,
601 "processor : %d\n"
602 "vendor : %s\n"
603 "arch : IA-64\n"
604 "family : %u\n"
605 "model : %u\n"
606 "model name : %s\n"
607 "revision : %u\n"
608 "archrev : %u\n"
609 "features : %s\n"
610 "cpu number : %lu\n"
611 "cpu regs : %u\n"
612 "cpu MHz : %lu.%03lu\n"
613 "itc MHz : %lu.%06lu\n"
614 "BogoMIPS : %lu.%02lu\n",
615 cpunum, c->vendor, c->family, c->model,
616 c->model_name, c->revision, c->archrev,
617 features, c->ppn, c->number,
618 proc_freq / 1000, proc_freq % 1000,
619 c->itc_freq / 1000000, c->itc_freq % 1000000,
620 lpj*HZ/500000, (lpj*HZ/5000) % 100);
621 #ifdef CONFIG_SMP
622 seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
623 if (c->socket_id != -1)
624 seq_printf(m, "physical id: %u\n", c->socket_id);
625 if (c->threads_per_core > 1 || c->cores_per_socket > 1)
626 seq_printf(m,
627 "core id : %u\n"
628 "thread id : %u\n",
629 c->core_id, c->thread_id);
630 #endif
631 seq_printf(m,"\n");
632
633 return 0;
634 }
635
636 static void *
637 c_start (struct seq_file *m, loff_t *pos)
638 {
639 #ifdef CONFIG_SMP
640 while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
641 ++*pos;
642 #endif
643 return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
644 }
645
646 static void *
647 c_next (struct seq_file *m, void *v, loff_t *pos)
648 {
649 ++*pos;
650 return c_start(m, pos);
651 }
652
653 static void
654 c_stop (struct seq_file *m, void *v)
655 {
656 }
657
658 const struct seq_operations cpuinfo_op = {
659 .start = c_start,
660 .next = c_next,
661 .stop = c_stop,
662 .show = show_cpuinfo
663 };
664
665 #define MAX_BRANDS 8
666 static char brandname[MAX_BRANDS][128];
667
668 static char * __cpuinit
669 get_model_name(__u8 family, __u8 model)
670 {
671 static int overflow;
672 char brand[128];
673 int i;
674
675 memcpy(brand, "Unknown", 8);
676 if (ia64_pal_get_brand_info(brand)) {
677 if (family == 0x7)
678 memcpy(brand, "Merced", 7);
679 else if (family == 0x1f) switch (model) {
680 case 0: memcpy(brand, "McKinley", 9); break;
681 case 1: memcpy(brand, "Madison", 8); break;
682 case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
683 }
684 }
685 for (i = 0; i < MAX_BRANDS; i++)
686 if (strcmp(brandname[i], brand) == 0)
687 return brandname[i];
688 for (i = 0; i < MAX_BRANDS; i++)
689 if (brandname[i][0] == '\0')
690 return strcpy(brandname[i], brand);
691 if (overflow++ == 0)
692 printk(KERN_ERR
693 "%s: Table overflow. Some processor model information will be missing\n",
694 __func__);
695 return "Unknown";
696 }
697
698 static void __cpuinit
699 identify_cpu (struct cpuinfo_ia64 *c)
700 {
701 union {
702 unsigned long bits[5];
703 struct {
704 /* id 0 & 1: */
705 char vendor[16];
706
707 /* id 2 */
708 u64 ppn; /* processor serial number */
709
710 /* id 3: */
711 unsigned number : 8;
712 unsigned revision : 8;
713 unsigned model : 8;
714 unsigned family : 8;
715 unsigned archrev : 8;
716 unsigned reserved : 24;
717
718 /* id 4: */
719 u64 features;
720 } field;
721 } cpuid;
722 pal_vm_info_1_u_t vm1;
723 pal_vm_info_2_u_t vm2;
724 pal_status_t status;
725 unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
726 int i;
727 for (i = 0; i < 5; ++i)
728 cpuid.bits[i] = ia64_get_cpuid(i);
729
730 memcpy(c->vendor, cpuid.field.vendor, 16);
731 #ifdef CONFIG_SMP
732 c->cpu = smp_processor_id();
733
734 /* below default values will be overwritten by identify_siblings()
735 * for Multi-Threading/Multi-Core capable CPUs
736 */
737 c->threads_per_core = c->cores_per_socket = c->num_log = 1;
738 c->socket_id = -1;
739
740 identify_siblings(c);
741
742 if (c->threads_per_core > smp_num_siblings)
743 smp_num_siblings = c->threads_per_core;
744 #endif
745 c->ppn = cpuid.field.ppn;
746 c->number = cpuid.field.number;
747 c->revision = cpuid.field.revision;
748 c->model = cpuid.field.model;
749 c->family = cpuid.field.family;
750 c->archrev = cpuid.field.archrev;
751 c->features = cpuid.field.features;
752 c->model_name = get_model_name(c->family, c->model);
753
754 status = ia64_pal_vm_summary(&vm1, &vm2);
755 if (status == PAL_STATUS_SUCCESS) {
756 impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
757 phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
758 }
759 c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
760 c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
761 }
762
763 void __init
764 setup_per_cpu_areas (void)
765 {
766 /* start_kernel() requires this... */
767 #ifdef CONFIG_ACPI_HOTPLUG_CPU
768 prefill_possible_map();
769 #endif
770 }
771
772 /*
773 * Calculate the max. cache line size.
774 *
775 * In addition, the minimum of the i-cache stride sizes is calculated for
776 * "flush_icache_range()".
777 */
778 static void __cpuinit
779 get_max_cacheline_size (void)
780 {
781 unsigned long line_size, max = 1;
782 u64 l, levels, unique_caches;
783 pal_cache_config_info_t cci;
784 s64 status;
785
786 status = ia64_pal_cache_summary(&levels, &unique_caches);
787 if (status != 0) {
788 printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
789 __func__, status);
790 max = SMP_CACHE_BYTES;
791 /* Safest setup for "flush_icache_range()" */
792 ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
793 goto out;
794 }
795
796 for (l = 0; l < levels; ++l) {
797 status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
798 &cci);
799 if (status != 0) {
800 printk(KERN_ERR
801 "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
802 __func__, l, status);
803 max = SMP_CACHE_BYTES;
804 /* The safest setup for "flush_icache_range()" */
805 cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
806 cci.pcci_unified = 1;
807 }
808 line_size = 1 << cci.pcci_line_size;
809 if (line_size > max)
810 max = line_size;
811 if (!cci.pcci_unified) {
812 status = ia64_pal_cache_config_info(l,
813 /* cache_type (instruction)= */ 1,
814 &cci);
815 if (status != 0) {
816 printk(KERN_ERR
817 "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
818 __func__, l, status);
819 /* The safest setup for "flush_icache_range()" */
820 cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
821 }
822 }
823 if (cci.pcci_stride < ia64_i_cache_stride_shift)
824 ia64_i_cache_stride_shift = cci.pcci_stride;
825 }
826 out:
827 if (max > ia64_max_cacheline_size)
828 ia64_max_cacheline_size = max;
829 }
830
831 /*
832 * cpu_init() initializes state that is per-CPU. This function acts
833 * as a 'CPU state barrier', nothing should get across.
834 */
835 void __cpuinit
836 cpu_init (void)
837 {
838 extern void __cpuinit ia64_mmu_init (void *);
839 static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
840 unsigned long num_phys_stacked;
841 pal_vm_info_2_u_t vmi;
842 unsigned int max_ctx;
843 struct cpuinfo_ia64 *cpu_info;
844 void *cpu_data;
845
846 cpu_data = per_cpu_init();
847 #ifdef CONFIG_SMP
848 /*
849 * insert boot cpu into sibling and core mapes
850 * (must be done after per_cpu area is setup)
851 */
852 if (smp_processor_id() == 0) {
853 cpu_set(0, per_cpu(cpu_sibling_map, 0));
854 cpu_set(0, cpu_core_map[0]);
855 }
856 #endif
857
858 /*
859 * We set ar.k3 so that assembly code in MCA handler can compute
860 * physical addresses of per cpu variables with a simple:
861 * phys = ar.k3 + &per_cpu_var
862 */
863 ia64_set_kr(IA64_KR_PER_CPU_DATA,
864 ia64_tpa(cpu_data) - (long) __per_cpu_start);
865
866 get_max_cacheline_size();
867
868 /*
869 * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
870 * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
871 * depends on the data returned by identify_cpu(). We break the dependency by
872 * accessing cpu_data() through the canonical per-CPU address.
873 */
874 cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
875 identify_cpu(cpu_info);
876
877 #ifdef CONFIG_MCKINLEY
878 {
879 # define FEATURE_SET 16
880 struct ia64_pal_retval iprv;
881
882 if (cpu_info->family == 0x1f) {
883 PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
884 if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
885 PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
886 (iprv.v1 | 0x80), FEATURE_SET, 0);
887 }
888 }
889 #endif
890
891 /* Clear the stack memory reserved for pt_regs: */
892 memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
893
894 ia64_set_kr(IA64_KR_FPU_OWNER, 0);
895
896 /*
897 * Initialize the page-table base register to a global
898 * directory with all zeroes. This ensure that we can handle
899 * TLB-misses to user address-space even before we created the
900 * first user address-space. This may happen, e.g., due to
901 * aggressive use of lfetch.fault.
902 */
903 ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
904
905 /*
906 * Initialize default control register to defer speculative faults except
907 * for those arising from TLB misses, which are not deferred. The
908 * kernel MUST NOT depend on a particular setting of these bits (in other words,
909 * the kernel must have recovery code for all speculative accesses). Turn on
910 * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
911 * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
912 * be fine).
913 */
914 ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
915 | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
916 atomic_inc(&init_mm.mm_count);
917 current->active_mm = &init_mm;
918 if (current->mm)
919 BUG();
920
921 ia64_mmu_init(ia64_imva(cpu_data));
922 ia64_mca_cpu_init(ia64_imva(cpu_data));
923
924 #ifdef CONFIG_IA32_SUPPORT
925 ia32_cpu_init();
926 #endif
927
928 /* Clear ITC to eliminate sched_clock() overflows in human time. */
929 ia64_set_itc(0);
930
931 /* disable all local interrupt sources: */
932 ia64_set_itv(1 << 16);
933 ia64_set_lrr0(1 << 16);
934 ia64_set_lrr1(1 << 16);
935 ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
936 ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
937
938 /* clear TPR & XTP to enable all interrupt classes: */
939 ia64_setreg(_IA64_REG_CR_TPR, 0);
940
941 /* Clear any pending interrupts left by SAL/EFI */
942 while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
943 ia64_eoi();
944
945 #ifdef CONFIG_SMP
946 normal_xtp();
947 #endif
948
949 /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
950 if (ia64_pal_vm_summary(NULL, &vmi) == 0) {
951 max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
952 setup_ptcg_sem(vmi.pal_vm_info_2_s.max_purges, 0);
953 } else {
954 printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
955 max_ctx = (1U << 15) - 1; /* use architected minimum */
956 }
957 while (max_ctx < ia64_ctx.max_ctx) {
958 unsigned int old = ia64_ctx.max_ctx;
959 if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
960 break;
961 }
962
963 if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
964 printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
965 "stacked regs\n");
966 num_phys_stacked = 96;
967 }
968 /* size of physical stacked register partition plus 8 bytes: */
969 if (num_phys_stacked > max_num_phys_stacked) {
970 ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
971 max_num_phys_stacked = num_phys_stacked;
972 }
973 platform_cpu_init();
974 pm_idle = default_idle;
975 }
976
977 void __init
978 check_bugs (void)
979 {
980 ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
981 (unsigned long) __end___mckinley_e9_bundles);
982 }
983
984 static int __init run_dmi_scan(void)
985 {
986 dmi_scan_machine();
987 return 0;
988 }
989 core_initcall(run_dmi_scan);
This page took 0.084669 seconds and 5 git commands to generate.