hwmon: (max6650) Add support for alarms
[deliverable/linux.git] / arch / powerpc / boot / dts / sbc8349.dts
1 /*
2 * SBC8349E Device Tree Source
3 *
4 * Copyright 2007 Wind River Inc.
5 *
6 * Paul Gortmaker (see MAINTAINERS for contact information)
7 *
8 * -based largely on the Freescale MPC834x_MDS dts.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 */
15
16 /dts-v1/;
17
18 / {
19 model = "SBC8349E";
20 compatible = "SBC834xE";
21 #address-cells = <1>;
22 #size-cells = <1>;
23
24 aliases {
25 ethernet0 = &enet0;
26 ethernet1 = &enet1;
27 serial0 = &serial0;
28 serial1 = &serial1;
29 pci0 = &pci0;
30 };
31
32 cpus {
33 #address-cells = <1>;
34 #size-cells = <0>;
35
36 PowerPC,8349@0 {
37 device_type = "cpu";
38 reg = <0x0>;
39 d-cache-line-size = <32>;
40 i-cache-line-size = <32>;
41 d-cache-size = <32768>;
42 i-cache-size = <32768>;
43 timebase-frequency = <0>; // from bootloader
44 bus-frequency = <0>; // from bootloader
45 clock-frequency = <0>; // from bootloader
46 };
47 };
48
49 memory {
50 device_type = "memory";
51 reg = <0x00000000 0x10000000>; // 256MB at 0
52 };
53
54 soc8349@e0000000 {
55 #address-cells = <1>;
56 #size-cells = <1>;
57 device_type = "soc";
58 ranges = <0x0 0xe0000000 0x00100000>;
59 reg = <0xe0000000 0x00000200>;
60 bus-frequency = <0>;
61
62 wdt@200 {
63 compatible = "mpc83xx_wdt";
64 reg = <0x200 0x100>;
65 };
66
67 i2c@3000 {
68 #address-cells = <1>;
69 #size-cells = <0>;
70 cell-index = <0>;
71 compatible = "fsl-i2c";
72 reg = <0x3000 0x100>;
73 interrupts = <14 0x8>;
74 interrupt-parent = <&ipic>;
75 dfsrr;
76 };
77
78 i2c@3100 {
79 #address-cells = <1>;
80 #size-cells = <0>;
81 cell-index = <1>;
82 compatible = "fsl-i2c";
83 reg = <0x3100 0x100>;
84 interrupts = <15 0x8>;
85 interrupt-parent = <&ipic>;
86 dfsrr;
87 };
88
89 spi@7000 {
90 cell-index = <0>;
91 compatible = "fsl,spi";
92 reg = <0x7000 0x1000>;
93 interrupts = <16 0x8>;
94 interrupt-parent = <&ipic>;
95 mode = "cpu";
96 };
97
98 dma@82a8 {
99 #address-cells = <1>;
100 #size-cells = <1>;
101 compatible = "fsl,mpc8349-dma", "fsl,elo-dma";
102 reg = <0x82a8 4>;
103 ranges = <0 0x8100 0x1a8>;
104 interrupt-parent = <&ipic>;
105 interrupts = <71 8>;
106 cell-index = <0>;
107 dma-channel@0 {
108 compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
109 reg = <0 0x80>;
110 cell-index = <0>;
111 interrupt-parent = <&ipic>;
112 interrupts = <71 8>;
113 };
114 dma-channel@80 {
115 compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
116 reg = <0x80 0x80>;
117 cell-index = <1>;
118 interrupt-parent = <&ipic>;
119 interrupts = <71 8>;
120 };
121 dma-channel@100 {
122 compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
123 reg = <0x100 0x80>;
124 cell-index = <2>;
125 interrupt-parent = <&ipic>;
126 interrupts = <71 8>;
127 };
128 dma-channel@180 {
129 compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
130 reg = <0x180 0x28>;
131 cell-index = <3>;
132 interrupt-parent = <&ipic>;
133 interrupts = <71 8>;
134 };
135 };
136
137 /* phy type (ULPI or SERIAL) are only types supported for MPH */
138 /* port = 0 or 1 */
139 usb@22000 {
140 compatible = "fsl-usb2-mph";
141 reg = <0x22000 0x1000>;
142 #address-cells = <1>;
143 #size-cells = <0>;
144 interrupt-parent = <&ipic>;
145 interrupts = <39 0x8>;
146 phy_type = "ulpi";
147 port1;
148 };
149 /* phy type (ULPI, UTMI, UTMI_WIDE, SERIAL) */
150 usb@23000 {
151 device_type = "usb";
152 compatible = "fsl-usb2-dr";
153 reg = <0x23000 0x1000>;
154 #address-cells = <1>;
155 #size-cells = <0>;
156 interrupt-parent = <&ipic>;
157 interrupts = <38 0x8>;
158 dr_mode = "otg";
159 phy_type = "ulpi";
160 };
161
162 enet0: ethernet@24000 {
163 #address-cells = <1>;
164 #size-cells = <1>;
165 cell-index = <0>;
166 device_type = "network";
167 model = "TSEC";
168 compatible = "gianfar";
169 reg = <0x24000 0x1000>;
170 ranges = <0x0 0x24000 0x1000>;
171 local-mac-address = [ 00 00 00 00 00 00 ];
172 interrupts = <32 0x8 33 0x8 34 0x8>;
173 interrupt-parent = <&ipic>;
174 tbi-handle = <&tbi0>;
175 phy-handle = <&phy0>;
176 linux,network-index = <0>;
177
178 mdio@520 {
179 #address-cells = <1>;
180 #size-cells = <0>;
181 compatible = "fsl,gianfar-mdio";
182 reg = <0x520 0x20>;
183
184 phy0: ethernet-phy@19 {
185 interrupt-parent = <&ipic>;
186 interrupts = <20 0x8>;
187 reg = <0x19>;
188 device_type = "ethernet-phy";
189 };
190
191 phy1: ethernet-phy@1a {
192 interrupt-parent = <&ipic>;
193 interrupts = <21 0x8>;
194 reg = <0x1a>;
195 device_type = "ethernet-phy";
196 };
197
198 tbi0: tbi-phy@11 {
199 reg = <0x11>;
200 device_type = "tbi-phy";
201 };
202 };
203 };
204
205 enet1: ethernet@25000 {
206 #address-cells = <1>;
207 #size-cells = <1>;
208 cell-index = <1>;
209 device_type = "network";
210 model = "TSEC";
211 compatible = "gianfar";
212 reg = <0x25000 0x1000>;
213 ranges = <0x0 0x25000 0x1000>;
214 local-mac-address = [ 00 00 00 00 00 00 ];
215 interrupts = <35 0x8 36 0x8 37 0x8>;
216 interrupt-parent = <&ipic>;
217 tbi-handle = <&tbi1>;
218 phy-handle = <&phy1>;
219 linux,network-index = <1>;
220
221 mdio@520 {
222 #address-cells = <1>;
223 #size-cells = <0>;
224 compatible = "fsl,gianfar-tbi";
225 reg = <0x520 0x20>;
226
227 tbi1: tbi-phy@11 {
228 reg = <0x11>;
229 device_type = "tbi-phy";
230 };
231 };
232 };
233
234 serial0: serial@4500 {
235 cell-index = <0>;
236 device_type = "serial";
237 compatible = "ns16550";
238 reg = <0x4500 0x100>;
239 clock-frequency = <0>;
240 interrupts = <9 0x8>;
241 interrupt-parent = <&ipic>;
242 };
243
244 serial1: serial@4600 {
245 cell-index = <1>;
246 device_type = "serial";
247 compatible = "ns16550";
248 reg = <0x4600 0x100>;
249 clock-frequency = <0>;
250 interrupts = <10 0x8>;
251 interrupt-parent = <&ipic>;
252 };
253
254 crypto@30000 {
255 compatible = "fsl,sec2.0";
256 reg = <0x30000 0x10000>;
257 interrupts = <11 0x8>;
258 interrupt-parent = <&ipic>;
259 fsl,num-channels = <4>;
260 fsl,channel-fifo-len = <24>;
261 fsl,exec-units-mask = <0x7e>;
262 fsl,descriptor-types-mask = <0x01010ebf>;
263 };
264
265 /* IPIC
266 * interrupts cell = <intr #, sense>
267 * sense values match linux IORESOURCE_IRQ_* defines:
268 * sense == 8: Level, low assertion
269 * sense == 2: Edge, high-to-low change
270 */
271 ipic: pic@700 {
272 interrupt-controller;
273 #address-cells = <0>;
274 #interrupt-cells = <2>;
275 reg = <0x700 0x100>;
276 device_type = "ipic";
277 };
278 };
279
280 pci0: pci@e0008500 {
281 cell-index = <1>;
282 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
283 interrupt-map = <
284
285 /* IDSEL 0x11 */
286 0x8800 0x0 0x0 0x1 &ipic 20 0x8
287 0x8800 0x0 0x0 0x2 &ipic 21 0x8
288 0x8800 0x0 0x0 0x3 &ipic 22 0x8
289 0x8800 0x0 0x0 0x4 &ipic 23 0x8>;
290
291 interrupt-parent = <&ipic>;
292 interrupts = <0x42 0x8>;
293 bus-range = <0 0>;
294 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
295 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
296 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
297 clock-frequency = <66666666>;
298 #interrupt-cells = <1>;
299 #size-cells = <2>;
300 #address-cells = <3>;
301 reg = <0xe0008500 0x100 /* internal registers */
302 0xe0008300 0x8>; /* config space access registers */
303 compatible = "fsl,mpc8349-pci";
304 device_type = "pci";
305 };
306 };
This page took 0.046183 seconds and 5 git commands to generate.