9d37492876897bbdfac858b547cdb8fbd9606910
[deliverable/linux.git] / arch / powerpc / include / asm / iommu.h
1 /*
2 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
3 * Rewrite, cleanup:
4 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20
21 #ifndef _ASM_IOMMU_H
22 #define _ASM_IOMMU_H
23 #ifdef __KERNEL__
24
25 #include <linux/compiler.h>
26 #include <linux/spinlock.h>
27 #include <linux/device.h>
28 #include <linux/dma-mapping.h>
29 #include <linux/bitops.h>
30 #include <asm/machdep.h>
31 #include <asm/types.h>
32 #include <asm/pci-bridge.h>
33
34 #define IOMMU_PAGE_SHIFT_4K 12
35 #define IOMMU_PAGE_SIZE_4K (ASM_CONST(1) << IOMMU_PAGE_SHIFT_4K)
36 #define IOMMU_PAGE_MASK_4K (~((1 << IOMMU_PAGE_SHIFT_4K) - 1))
37 #define IOMMU_PAGE_ALIGN_4K(addr) _ALIGN_UP(addr, IOMMU_PAGE_SIZE_4K)
38
39 #define IOMMU_PAGE_SIZE(tblptr) (ASM_CONST(1) << (tblptr)->it_page_shift)
40 #define IOMMU_PAGE_MASK(tblptr) (~((1 << (tblptr)->it_page_shift) - 1))
41 #define IOMMU_PAGE_ALIGN(addr, tblptr) _ALIGN_UP(addr, IOMMU_PAGE_SIZE(tblptr))
42
43 /* Boot time flags */
44 extern int iommu_is_off;
45 extern int iommu_force_on;
46
47 struct iommu_table_ops {
48 /*
49 * When called with direction==DMA_NONE, it is equal to clear().
50 * uaddr is a linear map address.
51 */
52 int (*set)(struct iommu_table *tbl,
53 long index, long npages,
54 unsigned long uaddr,
55 enum dma_data_direction direction,
56 struct dma_attrs *attrs);
57 #ifdef CONFIG_IOMMU_API
58 /*
59 * Exchanges existing TCE with new TCE plus direction bits;
60 * returns old TCE and DMA direction mask.
61 * @tce is a physical address.
62 */
63 int (*exchange)(struct iommu_table *tbl,
64 long index,
65 unsigned long *hpa,
66 enum dma_data_direction *direction);
67 #endif
68 void (*clear)(struct iommu_table *tbl,
69 long index, long npages);
70 /* get() returns a physical address */
71 unsigned long (*get)(struct iommu_table *tbl, long index);
72 void (*flush)(struct iommu_table *tbl);
73 void (*free)(struct iommu_table *tbl);
74 };
75
76 /* These are used by VIO */
77 extern struct iommu_table_ops iommu_table_lpar_multi_ops;
78 extern struct iommu_table_ops iommu_table_pseries_ops;
79
80 /*
81 * IOMAP_MAX_ORDER defines the largest contiguous block
82 * of dma space we can get. IOMAP_MAX_ORDER = 13
83 * allows up to 2**12 pages (4096 * 4096) = 16 MB
84 */
85 #define IOMAP_MAX_ORDER 13
86
87 #define IOMMU_POOL_HASHBITS 2
88 #define IOMMU_NR_POOLS (1 << IOMMU_POOL_HASHBITS)
89
90 struct iommu_pool {
91 unsigned long start;
92 unsigned long end;
93 unsigned long hint;
94 spinlock_t lock;
95 } ____cacheline_aligned_in_smp;
96
97 struct iommu_table {
98 unsigned long it_busno; /* Bus number this table belongs to */
99 unsigned long it_size; /* Size of iommu table in entries */
100 unsigned long it_indirect_levels;
101 unsigned long it_level_size;
102 unsigned long it_allocated_size;
103 unsigned long it_offset; /* Offset into global table */
104 unsigned long it_base; /* mapped address of tce table */
105 unsigned long it_index; /* which iommu table this is */
106 unsigned long it_type; /* type: PCI or Virtual Bus */
107 unsigned long it_blocksize; /* Entries in each block (cacheline) */
108 unsigned long poolsize;
109 unsigned long nr_pools;
110 struct iommu_pool large_pool;
111 struct iommu_pool pools[IOMMU_NR_POOLS];
112 unsigned long *it_map; /* A simple allocation bitmap for now */
113 unsigned long it_page_shift;/* table iommu page size */
114 struct list_head it_group_list;/* List of iommu_table_group_link */
115 struct iommu_table_ops *it_ops;
116 };
117
118 /* Pure 2^n version of get_order */
119 static inline __attribute_const__
120 int get_iommu_order(unsigned long size, struct iommu_table *tbl)
121 {
122 return __ilog2((size - 1) >> tbl->it_page_shift) + 1;
123 }
124
125
126 struct scatterlist;
127
128 static inline void set_iommu_table_base(struct device *dev, void *base)
129 {
130 dev->archdata.dma_data.iommu_table_base = base;
131 }
132
133 static inline void *get_iommu_table_base(struct device *dev)
134 {
135 return dev->archdata.dma_data.iommu_table_base;
136 }
137
138 /* Frees table for an individual device node */
139 extern void iommu_free_table(struct iommu_table *tbl, const char *node_name);
140
141 /* Initializes an iommu_table based in values set in the passed-in
142 * structure
143 */
144 extern struct iommu_table *iommu_init_table(struct iommu_table * tbl,
145 int nid);
146 #define IOMMU_TABLE_GROUP_MAX_TABLES 1
147
148 struct iommu_table_group;
149
150 struct iommu_table_group_ops {
151 unsigned long (*get_table_size)(
152 __u32 page_shift,
153 __u64 window_size,
154 __u32 levels);
155 long (*create_table)(struct iommu_table_group *table_group,
156 int num,
157 __u32 page_shift,
158 __u64 window_size,
159 __u32 levels,
160 struct iommu_table **ptbl);
161 long (*set_window)(struct iommu_table_group *table_group,
162 int num,
163 struct iommu_table *tblnew);
164 long (*unset_window)(struct iommu_table_group *table_group,
165 int num);
166 /* Switch ownership from platform code to external user (e.g. VFIO) */
167 void (*take_ownership)(struct iommu_table_group *table_group);
168 /* Switch ownership from external user (e.g. VFIO) back to core */
169 void (*release_ownership)(struct iommu_table_group *table_group);
170 };
171
172 struct iommu_table_group_link {
173 struct list_head next;
174 struct rcu_head rcu;
175 struct iommu_table_group *table_group;
176 };
177
178 struct iommu_table_group {
179 /* IOMMU properties */
180 __u32 tce32_start;
181 __u32 tce32_size;
182 __u64 pgsizes; /* Bitmap of supported page sizes */
183 __u32 max_dynamic_windows_supported;
184 __u32 max_levels;
185
186 struct iommu_group *group;
187 struct iommu_table *tables[IOMMU_TABLE_GROUP_MAX_TABLES];
188 struct iommu_table_group_ops *ops;
189 };
190
191 #ifdef CONFIG_IOMMU_API
192
193 extern void iommu_register_group(struct iommu_table_group *table_group,
194 int pci_domain_number, unsigned long pe_num);
195 extern int iommu_add_device(struct device *dev);
196 extern void iommu_del_device(struct device *dev);
197 extern int __init tce_iommu_bus_notifier_init(void);
198 extern long iommu_tce_xchg(struct iommu_table *tbl, unsigned long entry,
199 unsigned long *hpa, enum dma_data_direction *direction);
200 #else
201 static inline void iommu_register_group(struct iommu_table_group *table_group,
202 int pci_domain_number,
203 unsigned long pe_num)
204 {
205 }
206
207 static inline int iommu_add_device(struct device *dev)
208 {
209 return 0;
210 }
211
212 static inline void iommu_del_device(struct device *dev)
213 {
214 }
215
216 static inline int __init tce_iommu_bus_notifier_init(void)
217 {
218 return 0;
219 }
220 #endif /* !CONFIG_IOMMU_API */
221
222 extern int ppc_iommu_map_sg(struct device *dev, struct iommu_table *tbl,
223 struct scatterlist *sglist, int nelems,
224 unsigned long mask,
225 enum dma_data_direction direction,
226 struct dma_attrs *attrs);
227 extern void ppc_iommu_unmap_sg(struct iommu_table *tbl,
228 struct scatterlist *sglist,
229 int nelems,
230 enum dma_data_direction direction,
231 struct dma_attrs *attrs);
232
233 extern void *iommu_alloc_coherent(struct device *dev, struct iommu_table *tbl,
234 size_t size, dma_addr_t *dma_handle,
235 unsigned long mask, gfp_t flag, int node);
236 extern void iommu_free_coherent(struct iommu_table *tbl, size_t size,
237 void *vaddr, dma_addr_t dma_handle);
238 extern dma_addr_t iommu_map_page(struct device *dev, struct iommu_table *tbl,
239 struct page *page, unsigned long offset,
240 size_t size, unsigned long mask,
241 enum dma_data_direction direction,
242 struct dma_attrs *attrs);
243 extern void iommu_unmap_page(struct iommu_table *tbl, dma_addr_t dma_handle,
244 size_t size, enum dma_data_direction direction,
245 struct dma_attrs *attrs);
246
247 extern void iommu_init_early_pSeries(void);
248 extern void iommu_init_early_dart(struct pci_controller_ops *controller_ops);
249 extern void iommu_init_early_pasemi(void);
250
251 extern void alloc_dart_table(void);
252 #if defined(CONFIG_PPC64) && defined(CONFIG_PM)
253 static inline void iommu_save(void)
254 {
255 if (ppc_md.iommu_save)
256 ppc_md.iommu_save();
257 }
258
259 static inline void iommu_restore(void)
260 {
261 if (ppc_md.iommu_restore)
262 ppc_md.iommu_restore();
263 }
264 #endif
265
266 /* The API to support IOMMU operations for VFIO */
267 extern int iommu_tce_clear_param_check(struct iommu_table *tbl,
268 unsigned long ioba, unsigned long tce_value,
269 unsigned long npages);
270 extern int iommu_tce_put_param_check(struct iommu_table *tbl,
271 unsigned long ioba, unsigned long tce);
272
273 extern void iommu_flush_tce(struct iommu_table *tbl);
274 extern int iommu_take_ownership(struct iommu_table *tbl);
275 extern void iommu_release_ownership(struct iommu_table *tbl);
276
277 extern enum dma_data_direction iommu_tce_direction(unsigned long tce);
278 extern unsigned long iommu_direction_to_tce_perm(enum dma_data_direction dir);
279
280 #endif /* __KERNEL__ */
281 #endif /* _ASM_IOMMU_H */
This page took 0.035834 seconds and 4 git commands to generate.