Merge tag 'v3.5-rc6' into irqdomain/next
[deliverable/linux.git] / arch / powerpc / kernel / pci-common.c
1 /*
2 * Contains common pci routines for ALL ppc platform
3 * (based on pci_32.c and pci_64.c)
4 *
5 * Port for PPC64 David Engebretsen, IBM Corp.
6 * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7 *
8 * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9 * Rework, based on alpha PCI code.
10 *
11 * Common pmac/prep/chrp pci routines. -- Cort
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License
15 * as published by the Free Software Foundation; either version
16 * 2 of the License, or (at your option) any later version.
17 */
18
19 #include <linux/kernel.h>
20 #include <linux/pci.h>
21 #include <linux/string.h>
22 #include <linux/init.h>
23 #include <linux/bootmem.h>
24 #include <linux/export.h>
25 #include <linux/of_address.h>
26 #include <linux/of_pci.h>
27 #include <linux/mm.h>
28 #include <linux/list.h>
29 #include <linux/syscalls.h>
30 #include <linux/irq.h>
31 #include <linux/vmalloc.h>
32 #include <linux/slab.h>
33
34 #include <asm/processor.h>
35 #include <asm/io.h>
36 #include <asm/prom.h>
37 #include <asm/pci-bridge.h>
38 #include <asm/byteorder.h>
39 #include <asm/machdep.h>
40 #include <asm/ppc-pci.h>
41 #include <asm/eeh.h>
42
43 static DEFINE_SPINLOCK(hose_spinlock);
44 LIST_HEAD(hose_list);
45
46 /* XXX kill that some day ... */
47 static int global_phb_number; /* Global phb counter */
48
49 /* ISA Memory physical address */
50 resource_size_t isa_mem_base;
51
52
53 static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
54
55 void set_pci_dma_ops(struct dma_map_ops *dma_ops)
56 {
57 pci_dma_ops = dma_ops;
58 }
59
60 struct dma_map_ops *get_pci_dma_ops(void)
61 {
62 return pci_dma_ops;
63 }
64 EXPORT_SYMBOL(get_pci_dma_ops);
65
66 struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
67 {
68 struct pci_controller *phb;
69
70 phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
71 if (phb == NULL)
72 return NULL;
73 spin_lock(&hose_spinlock);
74 phb->global_number = global_phb_number++;
75 list_add_tail(&phb->list_node, &hose_list);
76 spin_unlock(&hose_spinlock);
77 phb->dn = dev;
78 phb->is_dynamic = mem_init_done;
79 #ifdef CONFIG_PPC64
80 if (dev) {
81 int nid = of_node_to_nid(dev);
82
83 if (nid < 0 || !node_online(nid))
84 nid = -1;
85
86 PHB_SET_NODE(phb, nid);
87 }
88 #endif
89 return phb;
90 }
91
92 void pcibios_free_controller(struct pci_controller *phb)
93 {
94 spin_lock(&hose_spinlock);
95 list_del(&phb->list_node);
96 spin_unlock(&hose_spinlock);
97
98 if (phb->is_dynamic)
99 kfree(phb);
100 }
101
102 static resource_size_t pcibios_io_size(const struct pci_controller *hose)
103 {
104 #ifdef CONFIG_PPC64
105 return hose->pci_io_size;
106 #else
107 return resource_size(&hose->io_resource);
108 #endif
109 }
110
111 int pcibios_vaddr_is_ioport(void __iomem *address)
112 {
113 int ret = 0;
114 struct pci_controller *hose;
115 resource_size_t size;
116
117 spin_lock(&hose_spinlock);
118 list_for_each_entry(hose, &hose_list, list_node) {
119 size = pcibios_io_size(hose);
120 if (address >= hose->io_base_virt &&
121 address < (hose->io_base_virt + size)) {
122 ret = 1;
123 break;
124 }
125 }
126 spin_unlock(&hose_spinlock);
127 return ret;
128 }
129
130 unsigned long pci_address_to_pio(phys_addr_t address)
131 {
132 struct pci_controller *hose;
133 resource_size_t size;
134 unsigned long ret = ~0;
135
136 spin_lock(&hose_spinlock);
137 list_for_each_entry(hose, &hose_list, list_node) {
138 size = pcibios_io_size(hose);
139 if (address >= hose->io_base_phys &&
140 address < (hose->io_base_phys + size)) {
141 unsigned long base =
142 (unsigned long)hose->io_base_virt - _IO_BASE;
143 ret = base + (address - hose->io_base_phys);
144 break;
145 }
146 }
147 spin_unlock(&hose_spinlock);
148
149 return ret;
150 }
151 EXPORT_SYMBOL_GPL(pci_address_to_pio);
152
153 /*
154 * Return the domain number for this bus.
155 */
156 int pci_domain_nr(struct pci_bus *bus)
157 {
158 struct pci_controller *hose = pci_bus_to_host(bus);
159
160 return hose->global_number;
161 }
162 EXPORT_SYMBOL(pci_domain_nr);
163
164 /* This routine is meant to be used early during boot, when the
165 * PCI bus numbers have not yet been assigned, and you need to
166 * issue PCI config cycles to an OF device.
167 * It could also be used to "fix" RTAS config cycles if you want
168 * to set pci_assign_all_buses to 1 and still use RTAS for PCI
169 * config cycles.
170 */
171 struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
172 {
173 while(node) {
174 struct pci_controller *hose, *tmp;
175 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
176 if (hose->dn == node)
177 return hose;
178 node = node->parent;
179 }
180 return NULL;
181 }
182
183 static ssize_t pci_show_devspec(struct device *dev,
184 struct device_attribute *attr, char *buf)
185 {
186 struct pci_dev *pdev;
187 struct device_node *np;
188
189 pdev = to_pci_dev (dev);
190 np = pci_device_to_OF_node(pdev);
191 if (np == NULL || np->full_name == NULL)
192 return 0;
193 return sprintf(buf, "%s", np->full_name);
194 }
195 static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
196
197 /* Add sysfs properties */
198 int pcibios_add_platform_entries(struct pci_dev *pdev)
199 {
200 return device_create_file(&pdev->dev, &dev_attr_devspec);
201 }
202
203 char __devinit *pcibios_setup(char *str)
204 {
205 return str;
206 }
207
208 /*
209 * Reads the interrupt pin to determine if interrupt is use by card.
210 * If the interrupt is used, then gets the interrupt line from the
211 * openfirmware and sets it in the pci_dev and pci_config line.
212 */
213 static int pci_read_irq_line(struct pci_dev *pci_dev)
214 {
215 struct of_irq oirq;
216 unsigned int virq;
217
218 pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
219
220 #ifdef DEBUG
221 memset(&oirq, 0xff, sizeof(oirq));
222 #endif
223 /* Try to get a mapping from the device-tree */
224 if (of_irq_map_pci(pci_dev, &oirq)) {
225 u8 line, pin;
226
227 /* If that fails, lets fallback to what is in the config
228 * space and map that through the default controller. We
229 * also set the type to level low since that's what PCI
230 * interrupts are. If your platform does differently, then
231 * either provide a proper interrupt tree or don't use this
232 * function.
233 */
234 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
235 return -1;
236 if (pin == 0)
237 return -1;
238 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
239 line == 0xff || line == 0) {
240 return -1;
241 }
242 pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
243 line, pin);
244
245 virq = irq_create_mapping(NULL, line);
246 if (virq != NO_IRQ)
247 irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
248 } else {
249 pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
250 oirq.size, oirq.specifier[0], oirq.specifier[1],
251 of_node_full_name(oirq.controller));
252
253 virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
254 oirq.size);
255 }
256 if(virq == NO_IRQ) {
257 pr_debug(" Failed to map !\n");
258 return -1;
259 }
260
261 pr_debug(" Mapped to linux irq %d\n", virq);
262
263 pci_dev->irq = virq;
264
265 return 0;
266 }
267
268 /*
269 * Platform support for /proc/bus/pci/X/Y mmap()s,
270 * modelled on the sparc64 implementation by Dave Miller.
271 * -- paulus.
272 */
273
274 /*
275 * Adjust vm_pgoff of VMA such that it is the physical page offset
276 * corresponding to the 32-bit pci bus offset for DEV requested by the user.
277 *
278 * Basically, the user finds the base address for his device which he wishes
279 * to mmap. They read the 32-bit value from the config space base register,
280 * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
281 * offset parameter of mmap on /proc/bus/pci/XXX for that device.
282 *
283 * Returns negative error code on failure, zero on success.
284 */
285 static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
286 resource_size_t *offset,
287 enum pci_mmap_state mmap_state)
288 {
289 struct pci_controller *hose = pci_bus_to_host(dev->bus);
290 unsigned long io_offset = 0;
291 int i, res_bit;
292
293 if (hose == 0)
294 return NULL; /* should never happen */
295
296 /* If memory, add on the PCI bridge address offset */
297 if (mmap_state == pci_mmap_mem) {
298 #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
299 *offset += hose->pci_mem_offset;
300 #endif
301 res_bit = IORESOURCE_MEM;
302 } else {
303 io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
304 *offset += io_offset;
305 res_bit = IORESOURCE_IO;
306 }
307
308 /*
309 * Check that the offset requested corresponds to one of the
310 * resources of the device.
311 */
312 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
313 struct resource *rp = &dev->resource[i];
314 int flags = rp->flags;
315
316 /* treat ROM as memory (should be already) */
317 if (i == PCI_ROM_RESOURCE)
318 flags |= IORESOURCE_MEM;
319
320 /* Active and same type? */
321 if ((flags & res_bit) == 0)
322 continue;
323
324 /* In the range of this resource? */
325 if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
326 continue;
327
328 /* found it! construct the final physical address */
329 if (mmap_state == pci_mmap_io)
330 *offset += hose->io_base_phys - io_offset;
331 return rp;
332 }
333
334 return NULL;
335 }
336
337 /*
338 * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
339 * device mapping.
340 */
341 static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
342 pgprot_t protection,
343 enum pci_mmap_state mmap_state,
344 int write_combine)
345 {
346 unsigned long prot = pgprot_val(protection);
347
348 /* Write combine is always 0 on non-memory space mappings. On
349 * memory space, if the user didn't pass 1, we check for a
350 * "prefetchable" resource. This is a bit hackish, but we use
351 * this to workaround the inability of /sysfs to provide a write
352 * combine bit
353 */
354 if (mmap_state != pci_mmap_mem)
355 write_combine = 0;
356 else if (write_combine == 0) {
357 if (rp->flags & IORESOURCE_PREFETCH)
358 write_combine = 1;
359 }
360
361 /* XXX would be nice to have a way to ask for write-through */
362 if (write_combine)
363 return pgprot_noncached_wc(prot);
364 else
365 return pgprot_noncached(prot);
366 }
367
368 /*
369 * This one is used by /dev/mem and fbdev who have no clue about the
370 * PCI device, it tries to find the PCI device first and calls the
371 * above routine
372 */
373 pgprot_t pci_phys_mem_access_prot(struct file *file,
374 unsigned long pfn,
375 unsigned long size,
376 pgprot_t prot)
377 {
378 struct pci_dev *pdev = NULL;
379 struct resource *found = NULL;
380 resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
381 int i;
382
383 if (page_is_ram(pfn))
384 return prot;
385
386 prot = pgprot_noncached(prot);
387 for_each_pci_dev(pdev) {
388 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
389 struct resource *rp = &pdev->resource[i];
390 int flags = rp->flags;
391
392 /* Active and same type? */
393 if ((flags & IORESOURCE_MEM) == 0)
394 continue;
395 /* In the range of this resource? */
396 if (offset < (rp->start & PAGE_MASK) ||
397 offset > rp->end)
398 continue;
399 found = rp;
400 break;
401 }
402 if (found)
403 break;
404 }
405 if (found) {
406 if (found->flags & IORESOURCE_PREFETCH)
407 prot = pgprot_noncached_wc(prot);
408 pci_dev_put(pdev);
409 }
410
411 pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
412 (unsigned long long)offset, pgprot_val(prot));
413
414 return prot;
415 }
416
417
418 /*
419 * Perform the actual remap of the pages for a PCI device mapping, as
420 * appropriate for this architecture. The region in the process to map
421 * is described by vm_start and vm_end members of VMA, the base physical
422 * address is found in vm_pgoff.
423 * The pci device structure is provided so that architectures may make mapping
424 * decisions on a per-device or per-bus basis.
425 *
426 * Returns a negative error code on failure, zero on success.
427 */
428 int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
429 enum pci_mmap_state mmap_state, int write_combine)
430 {
431 resource_size_t offset =
432 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
433 struct resource *rp;
434 int ret;
435
436 rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
437 if (rp == NULL)
438 return -EINVAL;
439
440 vma->vm_pgoff = offset >> PAGE_SHIFT;
441 vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
442 vma->vm_page_prot,
443 mmap_state, write_combine);
444
445 ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
446 vma->vm_end - vma->vm_start, vma->vm_page_prot);
447
448 return ret;
449 }
450
451 /* This provides legacy IO read access on a bus */
452 int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
453 {
454 unsigned long offset;
455 struct pci_controller *hose = pci_bus_to_host(bus);
456 struct resource *rp = &hose->io_resource;
457 void __iomem *addr;
458
459 /* Check if port can be supported by that bus. We only check
460 * the ranges of the PHB though, not the bus itself as the rules
461 * for forwarding legacy cycles down bridges are not our problem
462 * here. So if the host bridge supports it, we do it.
463 */
464 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
465 offset += port;
466
467 if (!(rp->flags & IORESOURCE_IO))
468 return -ENXIO;
469 if (offset < rp->start || (offset + size) > rp->end)
470 return -ENXIO;
471 addr = hose->io_base_virt + port;
472
473 switch(size) {
474 case 1:
475 *((u8 *)val) = in_8(addr);
476 return 1;
477 case 2:
478 if (port & 1)
479 return -EINVAL;
480 *((u16 *)val) = in_le16(addr);
481 return 2;
482 case 4:
483 if (port & 3)
484 return -EINVAL;
485 *((u32 *)val) = in_le32(addr);
486 return 4;
487 }
488 return -EINVAL;
489 }
490
491 /* This provides legacy IO write access on a bus */
492 int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
493 {
494 unsigned long offset;
495 struct pci_controller *hose = pci_bus_to_host(bus);
496 struct resource *rp = &hose->io_resource;
497 void __iomem *addr;
498
499 /* Check if port can be supported by that bus. We only check
500 * the ranges of the PHB though, not the bus itself as the rules
501 * for forwarding legacy cycles down bridges are not our problem
502 * here. So if the host bridge supports it, we do it.
503 */
504 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
505 offset += port;
506
507 if (!(rp->flags & IORESOURCE_IO))
508 return -ENXIO;
509 if (offset < rp->start || (offset + size) > rp->end)
510 return -ENXIO;
511 addr = hose->io_base_virt + port;
512
513 /* WARNING: The generic code is idiotic. It gets passed a pointer
514 * to what can be a 1, 2 or 4 byte quantity and always reads that
515 * as a u32, which means that we have to correct the location of
516 * the data read within those 32 bits for size 1 and 2
517 */
518 switch(size) {
519 case 1:
520 out_8(addr, val >> 24);
521 return 1;
522 case 2:
523 if (port & 1)
524 return -EINVAL;
525 out_le16(addr, val >> 16);
526 return 2;
527 case 4:
528 if (port & 3)
529 return -EINVAL;
530 out_le32(addr, val);
531 return 4;
532 }
533 return -EINVAL;
534 }
535
536 /* This provides legacy IO or memory mmap access on a bus */
537 int pci_mmap_legacy_page_range(struct pci_bus *bus,
538 struct vm_area_struct *vma,
539 enum pci_mmap_state mmap_state)
540 {
541 struct pci_controller *hose = pci_bus_to_host(bus);
542 resource_size_t offset =
543 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
544 resource_size_t size = vma->vm_end - vma->vm_start;
545 struct resource *rp;
546
547 pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
548 pci_domain_nr(bus), bus->number,
549 mmap_state == pci_mmap_mem ? "MEM" : "IO",
550 (unsigned long long)offset,
551 (unsigned long long)(offset + size - 1));
552
553 if (mmap_state == pci_mmap_mem) {
554 /* Hack alert !
555 *
556 * Because X is lame and can fail starting if it gets an error trying
557 * to mmap legacy_mem (instead of just moving on without legacy memory
558 * access) we fake it here by giving it anonymous memory, effectively
559 * behaving just like /dev/zero
560 */
561 if ((offset + size) > hose->isa_mem_size) {
562 printk(KERN_DEBUG
563 "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
564 current->comm, current->pid, pci_domain_nr(bus), bus->number);
565 if (vma->vm_flags & VM_SHARED)
566 return shmem_zero_setup(vma);
567 return 0;
568 }
569 offset += hose->isa_mem_phys;
570 } else {
571 unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
572 unsigned long roffset = offset + io_offset;
573 rp = &hose->io_resource;
574 if (!(rp->flags & IORESOURCE_IO))
575 return -ENXIO;
576 if (roffset < rp->start || (roffset + size) > rp->end)
577 return -ENXIO;
578 offset += hose->io_base_phys;
579 }
580 pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
581
582 vma->vm_pgoff = offset >> PAGE_SHIFT;
583 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
584 return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
585 vma->vm_end - vma->vm_start,
586 vma->vm_page_prot);
587 }
588
589 void pci_resource_to_user(const struct pci_dev *dev, int bar,
590 const struct resource *rsrc,
591 resource_size_t *start, resource_size_t *end)
592 {
593 struct pci_controller *hose = pci_bus_to_host(dev->bus);
594 resource_size_t offset = 0;
595
596 if (hose == NULL)
597 return;
598
599 if (rsrc->flags & IORESOURCE_IO)
600 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
601
602 /* We pass a fully fixed up address to userland for MMIO instead of
603 * a BAR value because X is lame and expects to be able to use that
604 * to pass to /dev/mem !
605 *
606 * That means that we'll have potentially 64 bits values where some
607 * userland apps only expect 32 (like X itself since it thinks only
608 * Sparc has 64 bits MMIO) but if we don't do that, we break it on
609 * 32 bits CHRPs :-(
610 *
611 * Hopefully, the sysfs insterface is immune to that gunk. Once X
612 * has been fixed (and the fix spread enough), we can re-enable the
613 * 2 lines below and pass down a BAR value to userland. In that case
614 * we'll also have to re-enable the matching code in
615 * __pci_mmap_make_offset().
616 *
617 * BenH.
618 */
619 #if 0
620 else if (rsrc->flags & IORESOURCE_MEM)
621 offset = hose->pci_mem_offset;
622 #endif
623
624 *start = rsrc->start - offset;
625 *end = rsrc->end - offset;
626 }
627
628 /**
629 * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
630 * @hose: newly allocated pci_controller to be setup
631 * @dev: device node of the host bridge
632 * @primary: set if primary bus (32 bits only, soon to be deprecated)
633 *
634 * This function will parse the "ranges" property of a PCI host bridge device
635 * node and setup the resource mapping of a pci controller based on its
636 * content.
637 *
638 * Life would be boring if it wasn't for a few issues that we have to deal
639 * with here:
640 *
641 * - We can only cope with one IO space range and up to 3 Memory space
642 * ranges. However, some machines (thanks Apple !) tend to split their
643 * space into lots of small contiguous ranges. So we have to coalesce.
644 *
645 * - We can only cope with all memory ranges having the same offset
646 * between CPU addresses and PCI addresses. Unfortunately, some bridges
647 * are setup for a large 1:1 mapping along with a small "window" which
648 * maps PCI address 0 to some arbitrary high address of the CPU space in
649 * order to give access to the ISA memory hole.
650 * The way out of here that I've chosen for now is to always set the
651 * offset based on the first resource found, then override it if we
652 * have a different offset and the previous was set by an ISA hole.
653 *
654 * - Some busses have IO space not starting at 0, which causes trouble with
655 * the way we do our IO resource renumbering. The code somewhat deals with
656 * it for 64 bits but I would expect problems on 32 bits.
657 *
658 * - Some 32 bits platforms such as 4xx can have physical space larger than
659 * 32 bits so we need to use 64 bits values for the parsing
660 */
661 void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
662 struct device_node *dev,
663 int primary)
664 {
665 const u32 *ranges;
666 int rlen;
667 int pna = of_n_addr_cells(dev);
668 int np = pna + 5;
669 int memno = 0, isa_hole = -1;
670 u32 pci_space;
671 unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
672 unsigned long long isa_mb = 0;
673 struct resource *res;
674
675 printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
676 dev->full_name, primary ? "(primary)" : "");
677
678 /* Get ranges property */
679 ranges = of_get_property(dev, "ranges", &rlen);
680 if (ranges == NULL)
681 return;
682
683 /* Parse it */
684 while ((rlen -= np * 4) >= 0) {
685 /* Read next ranges element */
686 pci_space = ranges[0];
687 pci_addr = of_read_number(ranges + 1, 2);
688 cpu_addr = of_translate_address(dev, ranges + 3);
689 size = of_read_number(ranges + pna + 3, 2);
690 ranges += np;
691
692 /* If we failed translation or got a zero-sized region
693 * (some FW try to feed us with non sensical zero sized regions
694 * such as power3 which look like some kind of attempt at exposing
695 * the VGA memory hole)
696 */
697 if (cpu_addr == OF_BAD_ADDR || size == 0)
698 continue;
699
700 /* Now consume following elements while they are contiguous */
701 for (; rlen >= np * sizeof(u32);
702 ranges += np, rlen -= np * 4) {
703 if (ranges[0] != pci_space)
704 break;
705 pci_next = of_read_number(ranges + 1, 2);
706 cpu_next = of_translate_address(dev, ranges + 3);
707 if (pci_next != pci_addr + size ||
708 cpu_next != cpu_addr + size)
709 break;
710 size += of_read_number(ranges + pna + 3, 2);
711 }
712
713 /* Act based on address space type */
714 res = NULL;
715 switch ((pci_space >> 24) & 0x3) {
716 case 1: /* PCI IO space */
717 printk(KERN_INFO
718 " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
719 cpu_addr, cpu_addr + size - 1, pci_addr);
720
721 /* We support only one IO range */
722 if (hose->pci_io_size) {
723 printk(KERN_INFO
724 " \\--> Skipped (too many) !\n");
725 continue;
726 }
727 #ifdef CONFIG_PPC32
728 /* On 32 bits, limit I/O space to 16MB */
729 if (size > 0x01000000)
730 size = 0x01000000;
731
732 /* 32 bits needs to map IOs here */
733 hose->io_base_virt = ioremap(cpu_addr, size);
734
735 /* Expect trouble if pci_addr is not 0 */
736 if (primary)
737 isa_io_base =
738 (unsigned long)hose->io_base_virt;
739 #endif /* CONFIG_PPC32 */
740 /* pci_io_size and io_base_phys always represent IO
741 * space starting at 0 so we factor in pci_addr
742 */
743 hose->pci_io_size = pci_addr + size;
744 hose->io_base_phys = cpu_addr - pci_addr;
745
746 /* Build resource */
747 res = &hose->io_resource;
748 res->flags = IORESOURCE_IO;
749 res->start = pci_addr;
750 break;
751 case 2: /* PCI Memory space */
752 case 3: /* PCI 64 bits Memory space */
753 printk(KERN_INFO
754 " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
755 cpu_addr, cpu_addr + size - 1, pci_addr,
756 (pci_space & 0x40000000) ? "Prefetch" : "");
757
758 /* We support only 3 memory ranges */
759 if (memno >= 3) {
760 printk(KERN_INFO
761 " \\--> Skipped (too many) !\n");
762 continue;
763 }
764 /* Handles ISA memory hole space here */
765 if (pci_addr == 0) {
766 isa_mb = cpu_addr;
767 isa_hole = memno;
768 if (primary || isa_mem_base == 0)
769 isa_mem_base = cpu_addr;
770 hose->isa_mem_phys = cpu_addr;
771 hose->isa_mem_size = size;
772 }
773
774 /* We get the PCI/Mem offset from the first range or
775 * the, current one if the offset came from an ISA
776 * hole. If they don't match, bugger.
777 */
778 if (memno == 0 ||
779 (isa_hole >= 0 && pci_addr != 0 &&
780 hose->pci_mem_offset == isa_mb))
781 hose->pci_mem_offset = cpu_addr - pci_addr;
782 else if (pci_addr != 0 &&
783 hose->pci_mem_offset != cpu_addr - pci_addr) {
784 printk(KERN_INFO
785 " \\--> Skipped (offset mismatch) !\n");
786 continue;
787 }
788
789 /* Build resource */
790 res = &hose->mem_resources[memno++];
791 res->flags = IORESOURCE_MEM;
792 if (pci_space & 0x40000000)
793 res->flags |= IORESOURCE_PREFETCH;
794 res->start = cpu_addr;
795 break;
796 }
797 if (res != NULL) {
798 res->name = dev->full_name;
799 res->end = res->start + size - 1;
800 res->parent = NULL;
801 res->sibling = NULL;
802 res->child = NULL;
803 }
804 }
805
806 /* If there's an ISA hole and the pci_mem_offset is -not- matching
807 * the ISA hole offset, then we need to remove the ISA hole from
808 * the resource list for that brige
809 */
810 if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
811 unsigned int next = isa_hole + 1;
812 printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
813 if (next < memno)
814 memmove(&hose->mem_resources[isa_hole],
815 &hose->mem_resources[next],
816 sizeof(struct resource) * (memno - next));
817 hose->mem_resources[--memno].flags = 0;
818 }
819 }
820
821 /* Decide whether to display the domain number in /proc */
822 int pci_proc_domain(struct pci_bus *bus)
823 {
824 struct pci_controller *hose = pci_bus_to_host(bus);
825
826 if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
827 return 0;
828 if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
829 return hose->global_number != 0;
830 return 1;
831 }
832
833 /* This header fixup will do the resource fixup for all devices as they are
834 * probed, but not for bridge ranges
835 */
836 static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
837 {
838 struct pci_controller *hose = pci_bus_to_host(dev->bus);
839 int i;
840
841 if (!hose) {
842 printk(KERN_ERR "No host bridge for PCI dev %s !\n",
843 pci_name(dev));
844 return;
845 }
846 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
847 struct resource *res = dev->resource + i;
848 if (!res->flags)
849 continue;
850
851 /* If we're going to re-assign everything, we mark all resources
852 * as unset (and 0-base them). In addition, we mark BARs starting
853 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
854 * since in that case, we don't want to re-assign anything
855 */
856 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
857 (res->start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
858 /* Only print message if not re-assigning */
859 if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
860 pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
861 "is unassigned\n",
862 pci_name(dev), i,
863 (unsigned long long)res->start,
864 (unsigned long long)res->end,
865 (unsigned int)res->flags);
866 res->end -= res->start;
867 res->start = 0;
868 res->flags |= IORESOURCE_UNSET;
869 continue;
870 }
871
872 pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
873 pci_name(dev), i,
874 (unsigned long long)res->start,\
875 (unsigned long long)res->end,
876 (unsigned int)res->flags);
877 }
878
879 /* Call machine specific resource fixup */
880 if (ppc_md.pcibios_fixup_resources)
881 ppc_md.pcibios_fixup_resources(dev);
882 }
883 DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
884
885 /* This function tries to figure out if a bridge resource has been initialized
886 * by the firmware or not. It doesn't have to be absolutely bullet proof, but
887 * things go more smoothly when it gets it right. It should covers cases such
888 * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
889 */
890 static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
891 struct resource *res)
892 {
893 struct pci_controller *hose = pci_bus_to_host(bus);
894 struct pci_dev *dev = bus->self;
895 resource_size_t offset;
896 u16 command;
897 int i;
898
899 /* We don't do anything if PCI_PROBE_ONLY is set */
900 if (pci_has_flag(PCI_PROBE_ONLY))
901 return 0;
902
903 /* Job is a bit different between memory and IO */
904 if (res->flags & IORESOURCE_MEM) {
905 /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
906 * initialized by somebody
907 */
908 if (res->start != hose->pci_mem_offset)
909 return 0;
910
911 /* The BAR is 0, let's check if memory decoding is enabled on
912 * the bridge. If not, we consider it unassigned
913 */
914 pci_read_config_word(dev, PCI_COMMAND, &command);
915 if ((command & PCI_COMMAND_MEMORY) == 0)
916 return 1;
917
918 /* Memory decoding is enabled and the BAR is 0. If any of the bridge
919 * resources covers that starting address (0 then it's good enough for
920 * us for memory
921 */
922 for (i = 0; i < 3; i++) {
923 if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
924 hose->mem_resources[i].start == hose->pci_mem_offset)
925 return 0;
926 }
927
928 /* Well, it starts at 0 and we know it will collide so we may as
929 * well consider it as unassigned. That covers the Apple case.
930 */
931 return 1;
932 } else {
933 /* If the BAR is non-0, then we consider it assigned */
934 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
935 if (((res->start - offset) & 0xfffffffful) != 0)
936 return 0;
937
938 /* Here, we are a bit different than memory as typically IO space
939 * starting at low addresses -is- valid. What we do instead if that
940 * we consider as unassigned anything that doesn't have IO enabled
941 * in the PCI command register, and that's it.
942 */
943 pci_read_config_word(dev, PCI_COMMAND, &command);
944 if (command & PCI_COMMAND_IO)
945 return 0;
946
947 /* It's starting at 0 and IO is disabled in the bridge, consider
948 * it unassigned
949 */
950 return 1;
951 }
952 }
953
954 /* Fixup resources of a PCI<->PCI bridge */
955 static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
956 {
957 struct resource *res;
958 int i;
959
960 struct pci_dev *dev = bus->self;
961
962 pci_bus_for_each_resource(bus, res, i) {
963 if (!res || !res->flags)
964 continue;
965 if (i >= 3 && bus->self->transparent)
966 continue;
967
968 /* If we are going to re-assign everything, mark the resource
969 * as unset and move it down to 0
970 */
971 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
972 res->flags |= IORESOURCE_UNSET;
973 res->end -= res->start;
974 res->start = 0;
975 continue;
976 }
977
978 pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n",
979 pci_name(dev), i,
980 (unsigned long long)res->start,\
981 (unsigned long long)res->end,
982 (unsigned int)res->flags);
983
984 /* Try to detect uninitialized P2P bridge resources,
985 * and clear them out so they get re-assigned later
986 */
987 if (pcibios_uninitialized_bridge_resource(bus, res)) {
988 res->flags = 0;
989 pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
990 }
991 }
992 }
993
994 void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
995 {
996 /* Fix up the bus resources for P2P bridges */
997 if (bus->self != NULL)
998 pcibios_fixup_bridge(bus);
999
1000 /* Platform specific bus fixups. This is currently only used
1001 * by fsl_pci and I'm hoping to get rid of it at some point
1002 */
1003 if (ppc_md.pcibios_fixup_bus)
1004 ppc_md.pcibios_fixup_bus(bus);
1005
1006 /* Setup bus DMA mappings */
1007 if (ppc_md.pci_dma_bus_setup)
1008 ppc_md.pci_dma_bus_setup(bus);
1009 }
1010
1011 void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
1012 {
1013 struct pci_dev *dev;
1014
1015 pr_debug("PCI: Fixup bus devices %d (%s)\n",
1016 bus->number, bus->self ? pci_name(bus->self) : "PHB");
1017
1018 list_for_each_entry(dev, &bus->devices, bus_list) {
1019 /* Cardbus can call us to add new devices to a bus, so ignore
1020 * those who are already fully discovered
1021 */
1022 if (dev->is_added)
1023 continue;
1024
1025 /* Fixup NUMA node as it may not be setup yet by the generic
1026 * code and is needed by the DMA init
1027 */
1028 set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
1029
1030 /* Hook up default DMA ops */
1031 set_dma_ops(&dev->dev, pci_dma_ops);
1032 set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
1033
1034 /* Additional platform DMA/iommu setup */
1035 if (ppc_md.pci_dma_dev_setup)
1036 ppc_md.pci_dma_dev_setup(dev);
1037
1038 /* Read default IRQs and fixup if necessary */
1039 pci_read_irq_line(dev);
1040 if (ppc_md.pci_irq_fixup)
1041 ppc_md.pci_irq_fixup(dev);
1042 }
1043 }
1044
1045 void pcibios_set_master(struct pci_dev *dev)
1046 {
1047 /* No special bus mastering setup handling */
1048 }
1049
1050 void __devinit pcibios_fixup_bus(struct pci_bus *bus)
1051 {
1052 /* When called from the generic PCI probe, read PCI<->PCI bridge
1053 * bases. This is -not- called when generating the PCI tree from
1054 * the OF device-tree.
1055 */
1056 if (bus->self != NULL)
1057 pci_read_bridge_bases(bus);
1058
1059 /* Now fixup the bus bus */
1060 pcibios_setup_bus_self(bus);
1061
1062 /* Now fixup devices on that bus */
1063 pcibios_setup_bus_devices(bus);
1064 }
1065 EXPORT_SYMBOL(pcibios_fixup_bus);
1066
1067 void __devinit pci_fixup_cardbus(struct pci_bus *bus)
1068 {
1069 /* Now fixup devices on that bus */
1070 pcibios_setup_bus_devices(bus);
1071 }
1072
1073
1074 static int skip_isa_ioresource_align(struct pci_dev *dev)
1075 {
1076 if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
1077 !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
1078 return 1;
1079 return 0;
1080 }
1081
1082 /*
1083 * We need to avoid collisions with `mirrored' VGA ports
1084 * and other strange ISA hardware, so we always want the
1085 * addresses to be allocated in the 0x000-0x0ff region
1086 * modulo 0x400.
1087 *
1088 * Why? Because some silly external IO cards only decode
1089 * the low 10 bits of the IO address. The 0x00-0xff region
1090 * is reserved for motherboard devices that decode all 16
1091 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
1092 * but we want to try to avoid allocating at 0x2900-0x2bff
1093 * which might have be mirrored at 0x0100-0x03ff..
1094 */
1095 resource_size_t pcibios_align_resource(void *data, const struct resource *res,
1096 resource_size_t size, resource_size_t align)
1097 {
1098 struct pci_dev *dev = data;
1099 resource_size_t start = res->start;
1100
1101 if (res->flags & IORESOURCE_IO) {
1102 if (skip_isa_ioresource_align(dev))
1103 return start;
1104 if (start & 0x300)
1105 start = (start + 0x3ff) & ~0x3ff;
1106 }
1107
1108 return start;
1109 }
1110 EXPORT_SYMBOL(pcibios_align_resource);
1111
1112 /*
1113 * Reparent resource children of pr that conflict with res
1114 * under res, and make res replace those children.
1115 */
1116 static int reparent_resources(struct resource *parent,
1117 struct resource *res)
1118 {
1119 struct resource *p, **pp;
1120 struct resource **firstpp = NULL;
1121
1122 for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
1123 if (p->end < res->start)
1124 continue;
1125 if (res->end < p->start)
1126 break;
1127 if (p->start < res->start || p->end > res->end)
1128 return -1; /* not completely contained */
1129 if (firstpp == NULL)
1130 firstpp = pp;
1131 }
1132 if (firstpp == NULL)
1133 return -1; /* didn't find any conflicting entries? */
1134 res->parent = parent;
1135 res->child = *firstpp;
1136 res->sibling = *pp;
1137 *firstpp = res;
1138 *pp = NULL;
1139 for (p = res->child; p != NULL; p = p->sibling) {
1140 p->parent = res;
1141 pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
1142 p->name,
1143 (unsigned long long)p->start,
1144 (unsigned long long)p->end, res->name);
1145 }
1146 return 0;
1147 }
1148
1149 /*
1150 * Handle resources of PCI devices. If the world were perfect, we could
1151 * just allocate all the resource regions and do nothing more. It isn't.
1152 * On the other hand, we cannot just re-allocate all devices, as it would
1153 * require us to know lots of host bridge internals. So we attempt to
1154 * keep as much of the original configuration as possible, but tweak it
1155 * when it's found to be wrong.
1156 *
1157 * Known BIOS problems we have to work around:
1158 * - I/O or memory regions not configured
1159 * - regions configured, but not enabled in the command register
1160 * - bogus I/O addresses above 64K used
1161 * - expansion ROMs left enabled (this may sound harmless, but given
1162 * the fact the PCI specs explicitly allow address decoders to be
1163 * shared between expansion ROMs and other resource regions, it's
1164 * at least dangerous)
1165 *
1166 * Our solution:
1167 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
1168 * This gives us fixed barriers on where we can allocate.
1169 * (2) Allocate resources for all enabled devices. If there is
1170 * a collision, just mark the resource as unallocated. Also
1171 * disable expansion ROMs during this step.
1172 * (3) Try to allocate resources for disabled devices. If the
1173 * resources were assigned correctly, everything goes well,
1174 * if they weren't, they won't disturb allocation of other
1175 * resources.
1176 * (4) Assign new addresses to resources which were either
1177 * not configured at all or misconfigured. If explicitly
1178 * requested by the user, configure expansion ROM address
1179 * as well.
1180 */
1181
1182 void pcibios_allocate_bus_resources(struct pci_bus *bus)
1183 {
1184 struct pci_bus *b;
1185 int i;
1186 struct resource *res, *pr;
1187
1188 pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1189 pci_domain_nr(bus), bus->number);
1190
1191 pci_bus_for_each_resource(bus, res, i) {
1192 if (!res || !res->flags || res->start > res->end || res->parent)
1193 continue;
1194
1195 /* If the resource was left unset at this point, we clear it */
1196 if (res->flags & IORESOURCE_UNSET)
1197 goto clear_resource;
1198
1199 if (bus->parent == NULL)
1200 pr = (res->flags & IORESOURCE_IO) ?
1201 &ioport_resource : &iomem_resource;
1202 else {
1203 pr = pci_find_parent_resource(bus->self, res);
1204 if (pr == res) {
1205 /* this happens when the generic PCI
1206 * code (wrongly) decides that this
1207 * bridge is transparent -- paulus
1208 */
1209 continue;
1210 }
1211 }
1212
1213 pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
1214 "[0x%x], parent %p (%s)\n",
1215 bus->self ? pci_name(bus->self) : "PHB",
1216 bus->number, i,
1217 (unsigned long long)res->start,
1218 (unsigned long long)res->end,
1219 (unsigned int)res->flags,
1220 pr, (pr && pr->name) ? pr->name : "nil");
1221
1222 if (pr && !(pr->flags & IORESOURCE_UNSET)) {
1223 if (request_resource(pr, res) == 0)
1224 continue;
1225 /*
1226 * Must be a conflict with an existing entry.
1227 * Move that entry (or entries) under the
1228 * bridge resource and try again.
1229 */
1230 if (reparent_resources(pr, res) == 0)
1231 continue;
1232 }
1233 pr_warning("PCI: Cannot allocate resource region "
1234 "%d of PCI bridge %d, will remap\n", i, bus->number);
1235 clear_resource:
1236 res->start = res->end = 0;
1237 res->flags = 0;
1238 }
1239
1240 list_for_each_entry(b, &bus->children, node)
1241 pcibios_allocate_bus_resources(b);
1242 }
1243
1244 static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
1245 {
1246 struct resource *pr, *r = &dev->resource[idx];
1247
1248 pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
1249 pci_name(dev), idx,
1250 (unsigned long long)r->start,
1251 (unsigned long long)r->end,
1252 (unsigned int)r->flags);
1253
1254 pr = pci_find_parent_resource(dev, r);
1255 if (!pr || (pr->flags & IORESOURCE_UNSET) ||
1256 request_resource(pr, r) < 0) {
1257 printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
1258 " of device %s, will remap\n", idx, pci_name(dev));
1259 if (pr)
1260 pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
1261 pr,
1262 (unsigned long long)pr->start,
1263 (unsigned long long)pr->end,
1264 (unsigned int)pr->flags);
1265 /* We'll assign a new address later */
1266 r->flags |= IORESOURCE_UNSET;
1267 r->end -= r->start;
1268 r->start = 0;
1269 }
1270 }
1271
1272 static void __init pcibios_allocate_resources(int pass)
1273 {
1274 struct pci_dev *dev = NULL;
1275 int idx, disabled;
1276 u16 command;
1277 struct resource *r;
1278
1279 for_each_pci_dev(dev) {
1280 pci_read_config_word(dev, PCI_COMMAND, &command);
1281 for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
1282 r = &dev->resource[idx];
1283 if (r->parent) /* Already allocated */
1284 continue;
1285 if (!r->flags || (r->flags & IORESOURCE_UNSET))
1286 continue; /* Not assigned at all */
1287 /* We only allocate ROMs on pass 1 just in case they
1288 * have been screwed up by firmware
1289 */
1290 if (idx == PCI_ROM_RESOURCE )
1291 disabled = 1;
1292 if (r->flags & IORESOURCE_IO)
1293 disabled = !(command & PCI_COMMAND_IO);
1294 else
1295 disabled = !(command & PCI_COMMAND_MEMORY);
1296 if (pass == disabled)
1297 alloc_resource(dev, idx);
1298 }
1299 if (pass)
1300 continue;
1301 r = &dev->resource[PCI_ROM_RESOURCE];
1302 if (r->flags) {
1303 /* Turn the ROM off, leave the resource region,
1304 * but keep it unregistered.
1305 */
1306 u32 reg;
1307 pci_read_config_dword(dev, dev->rom_base_reg, &reg);
1308 if (reg & PCI_ROM_ADDRESS_ENABLE) {
1309 pr_debug("PCI: Switching off ROM of %s\n",
1310 pci_name(dev));
1311 r->flags &= ~IORESOURCE_ROM_ENABLE;
1312 pci_write_config_dword(dev, dev->rom_base_reg,
1313 reg & ~PCI_ROM_ADDRESS_ENABLE);
1314 }
1315 }
1316 }
1317 }
1318
1319 static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1320 {
1321 struct pci_controller *hose = pci_bus_to_host(bus);
1322 resource_size_t offset;
1323 struct resource *res, *pres;
1324 int i;
1325
1326 pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1327
1328 /* Check for IO */
1329 if (!(hose->io_resource.flags & IORESOURCE_IO))
1330 goto no_io;
1331 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1332 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1333 BUG_ON(res == NULL);
1334 res->name = "Legacy IO";
1335 res->flags = IORESOURCE_IO;
1336 res->start = offset;
1337 res->end = (offset + 0xfff) & 0xfffffffful;
1338 pr_debug("Candidate legacy IO: %pR\n", res);
1339 if (request_resource(&hose->io_resource, res)) {
1340 printk(KERN_DEBUG
1341 "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1342 pci_domain_nr(bus), bus->number, res);
1343 kfree(res);
1344 }
1345
1346 no_io:
1347 /* Check for memory */
1348 offset = hose->pci_mem_offset;
1349 pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
1350 for (i = 0; i < 3; i++) {
1351 pres = &hose->mem_resources[i];
1352 if (!(pres->flags & IORESOURCE_MEM))
1353 continue;
1354 pr_debug("hose mem res: %pR\n", pres);
1355 if ((pres->start - offset) <= 0xa0000 &&
1356 (pres->end - offset) >= 0xbffff)
1357 break;
1358 }
1359 if (i >= 3)
1360 return;
1361 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1362 BUG_ON(res == NULL);
1363 res->name = "Legacy VGA memory";
1364 res->flags = IORESOURCE_MEM;
1365 res->start = 0xa0000 + offset;
1366 res->end = 0xbffff + offset;
1367 pr_debug("Candidate VGA memory: %pR\n", res);
1368 if (request_resource(pres, res)) {
1369 printk(KERN_DEBUG
1370 "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1371 pci_domain_nr(bus), bus->number, res);
1372 kfree(res);
1373 }
1374 }
1375
1376 void __init pcibios_resource_survey(void)
1377 {
1378 struct pci_bus *b;
1379
1380 /* Allocate and assign resources */
1381 list_for_each_entry(b, &pci_root_buses, node)
1382 pcibios_allocate_bus_resources(b);
1383 pcibios_allocate_resources(0);
1384 pcibios_allocate_resources(1);
1385
1386 /* Before we start assigning unassigned resource, we try to reserve
1387 * the low IO area and the VGA memory area if they intersect the
1388 * bus available resources to avoid allocating things on top of them
1389 */
1390 if (!pci_has_flag(PCI_PROBE_ONLY)) {
1391 list_for_each_entry(b, &pci_root_buses, node)
1392 pcibios_reserve_legacy_regions(b);
1393 }
1394
1395 /* Now, if the platform didn't decide to blindly trust the firmware,
1396 * we proceed to assigning things that were left unassigned
1397 */
1398 if (!pci_has_flag(PCI_PROBE_ONLY)) {
1399 pr_debug("PCI: Assigning unassigned resources...\n");
1400 pci_assign_unassigned_resources();
1401 }
1402
1403 /* Call machine dependent fixup */
1404 if (ppc_md.pcibios_fixup)
1405 ppc_md.pcibios_fixup();
1406 }
1407
1408 #ifdef CONFIG_HOTPLUG
1409
1410 /* This is used by the PCI hotplug driver to allocate resource
1411 * of newly plugged busses. We can try to consolidate with the
1412 * rest of the code later, for now, keep it as-is as our main
1413 * resource allocation function doesn't deal with sub-trees yet.
1414 */
1415 void pcibios_claim_one_bus(struct pci_bus *bus)
1416 {
1417 struct pci_dev *dev;
1418 struct pci_bus *child_bus;
1419
1420 list_for_each_entry(dev, &bus->devices, bus_list) {
1421 int i;
1422
1423 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1424 struct resource *r = &dev->resource[i];
1425
1426 if (r->parent || !r->start || !r->flags)
1427 continue;
1428
1429 pr_debug("PCI: Claiming %s: "
1430 "Resource %d: %016llx..%016llx [%x]\n",
1431 pci_name(dev), i,
1432 (unsigned long long)r->start,
1433 (unsigned long long)r->end,
1434 (unsigned int)r->flags);
1435
1436 pci_claim_resource(dev, i);
1437 }
1438 }
1439
1440 list_for_each_entry(child_bus, &bus->children, node)
1441 pcibios_claim_one_bus(child_bus);
1442 }
1443
1444
1445 /* pcibios_finish_adding_to_bus
1446 *
1447 * This is to be called by the hotplug code after devices have been
1448 * added to a bus, this include calling it for a PHB that is just
1449 * being added
1450 */
1451 void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1452 {
1453 pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1454 pci_domain_nr(bus), bus->number);
1455
1456 /* Allocate bus and devices resources */
1457 pcibios_allocate_bus_resources(bus);
1458 pcibios_claim_one_bus(bus);
1459
1460 /* Add new devices to global lists. Register in proc, sysfs. */
1461 pci_bus_add_devices(bus);
1462
1463 /* Fixup EEH */
1464 eeh_add_device_tree_late(bus);
1465 }
1466 EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1467
1468 #endif /* CONFIG_HOTPLUG */
1469
1470 int pcibios_enable_device(struct pci_dev *dev, int mask)
1471 {
1472 if (ppc_md.pcibios_enable_device_hook)
1473 if (ppc_md.pcibios_enable_device_hook(dev))
1474 return -EINVAL;
1475
1476 return pci_enable_resources(dev, mask);
1477 }
1478
1479 resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
1480 {
1481 return (unsigned long) hose->io_base_virt - _IO_BASE;
1482 }
1483
1484 static void __devinit pcibios_setup_phb_resources(struct pci_controller *hose, struct list_head *resources)
1485 {
1486 struct resource *res;
1487 int i;
1488
1489 /* Hookup PHB IO resource */
1490 res = &hose->io_resource;
1491
1492 if (!res->flags) {
1493 printk(KERN_WARNING "PCI: I/O resource not set for host"
1494 " bridge %s (domain %d)\n",
1495 hose->dn->full_name, hose->global_number);
1496 #ifdef CONFIG_PPC32
1497 /* Workaround for lack of IO resource only on 32-bit */
1498 res->start = (unsigned long)hose->io_base_virt - isa_io_base;
1499 res->end = res->start + IO_SPACE_LIMIT;
1500 res->flags = IORESOURCE_IO;
1501 #endif /* CONFIG_PPC32 */
1502 }
1503
1504 pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
1505 (unsigned long long)res->start,
1506 (unsigned long long)res->end,
1507 (unsigned long)res->flags);
1508 pci_add_resource_offset(resources, res, pcibios_io_space_offset(hose));
1509
1510 /* Hookup PHB Memory resources */
1511 for (i = 0; i < 3; ++i) {
1512 res = &hose->mem_resources[i];
1513 if (!res->flags) {
1514 if (i > 0)
1515 continue;
1516 printk(KERN_ERR "PCI: Memory resource 0 not set for "
1517 "host bridge %s (domain %d)\n",
1518 hose->dn->full_name, hose->global_number);
1519 #ifdef CONFIG_PPC32
1520 /* Workaround for lack of MEM resource only on 32-bit */
1521 res->start = hose->pci_mem_offset;
1522 res->end = (resource_size_t)-1LL;
1523 res->flags = IORESOURCE_MEM;
1524 #endif /* CONFIG_PPC32 */
1525 }
1526
1527 pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
1528 (unsigned long long)res->start,
1529 (unsigned long long)res->end,
1530 (unsigned long)res->flags);
1531 pci_add_resource_offset(resources, res, hose->pci_mem_offset);
1532 }
1533
1534 pr_debug("PCI: PHB MEM offset = %016llx\n",
1535 (unsigned long long)hose->pci_mem_offset);
1536 pr_debug("PCI: PHB IO offset = %08lx\n",
1537 (unsigned long)hose->io_base_virt - _IO_BASE);
1538
1539 }
1540
1541 /*
1542 * Null PCI config access functions, for the case when we can't
1543 * find a hose.
1544 */
1545 #define NULL_PCI_OP(rw, size, type) \
1546 static int \
1547 null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
1548 { \
1549 return PCIBIOS_DEVICE_NOT_FOUND; \
1550 }
1551
1552 static int
1553 null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
1554 int len, u32 *val)
1555 {
1556 return PCIBIOS_DEVICE_NOT_FOUND;
1557 }
1558
1559 static int
1560 null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
1561 int len, u32 val)
1562 {
1563 return PCIBIOS_DEVICE_NOT_FOUND;
1564 }
1565
1566 static struct pci_ops null_pci_ops =
1567 {
1568 .read = null_read_config,
1569 .write = null_write_config,
1570 };
1571
1572 /*
1573 * These functions are used early on before PCI scanning is done
1574 * and all of the pci_dev and pci_bus structures have been created.
1575 */
1576 static struct pci_bus *
1577 fake_pci_bus(struct pci_controller *hose, int busnr)
1578 {
1579 static struct pci_bus bus;
1580
1581 if (hose == 0) {
1582 printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
1583 }
1584 bus.number = busnr;
1585 bus.sysdata = hose;
1586 bus.ops = hose? hose->ops: &null_pci_ops;
1587 return &bus;
1588 }
1589
1590 #define EARLY_PCI_OP(rw, size, type) \
1591 int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
1592 int devfn, int offset, type value) \
1593 { \
1594 return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
1595 devfn, offset, value); \
1596 }
1597
1598 EARLY_PCI_OP(read, byte, u8 *)
1599 EARLY_PCI_OP(read, word, u16 *)
1600 EARLY_PCI_OP(read, dword, u32 *)
1601 EARLY_PCI_OP(write, byte, u8)
1602 EARLY_PCI_OP(write, word, u16)
1603 EARLY_PCI_OP(write, dword, u32)
1604
1605 extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
1606 int early_find_capability(struct pci_controller *hose, int bus, int devfn,
1607 int cap)
1608 {
1609 return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
1610 }
1611
1612 struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
1613 {
1614 struct pci_controller *hose = bus->sysdata;
1615
1616 return of_node_get(hose->dn);
1617 }
1618
1619 /**
1620 * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
1621 * @hose: Pointer to the PCI host controller instance structure
1622 */
1623 void __devinit pcibios_scan_phb(struct pci_controller *hose)
1624 {
1625 LIST_HEAD(resources);
1626 struct pci_bus *bus;
1627 struct device_node *node = hose->dn;
1628 int mode;
1629
1630 pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
1631
1632 /* Get some IO space for the new PHB */
1633 pcibios_setup_phb_io_space(hose);
1634
1635 /* Wire up PHB bus resources */
1636 pcibios_setup_phb_resources(hose, &resources);
1637
1638 /* Create an empty bus for the toplevel */
1639 bus = pci_create_root_bus(hose->parent, hose->first_busno,
1640 hose->ops, hose, &resources);
1641 if (bus == NULL) {
1642 pr_err("Failed to create bus for PCI domain %04x\n",
1643 hose->global_number);
1644 pci_free_resource_list(&resources);
1645 return;
1646 }
1647 bus->secondary = hose->first_busno;
1648 hose->bus = bus;
1649
1650 /* Get probe mode and perform scan */
1651 mode = PCI_PROBE_NORMAL;
1652 if (node && ppc_md.pci_probe_mode)
1653 mode = ppc_md.pci_probe_mode(bus);
1654 pr_debug(" probe mode: %d\n", mode);
1655 if (mode == PCI_PROBE_DEVTREE) {
1656 bus->subordinate = hose->last_busno;
1657 of_scan_bus(node, bus);
1658 }
1659
1660 if (mode == PCI_PROBE_NORMAL)
1661 hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
1662
1663 /* Platform gets a chance to do some global fixups before
1664 * we proceed to resource allocation
1665 */
1666 if (ppc_md.pcibios_fixup_phb)
1667 ppc_md.pcibios_fixup_phb(hose);
1668
1669 /* Configure PCI Express settings */
1670 if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
1671 struct pci_bus *child;
1672 list_for_each_entry(child, &bus->children, node) {
1673 struct pci_dev *self = child->self;
1674 if (!self)
1675 continue;
1676 pcie_bus_configure_settings(child, self->pcie_mpss);
1677 }
1678 }
1679 }
1680
1681 static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1682 {
1683 int i, class = dev->class >> 8;
1684 /* When configured as agent, programing interface = 1 */
1685 int prog_if = dev->class & 0xf;
1686
1687 if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1688 class == PCI_CLASS_BRIDGE_OTHER) &&
1689 (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
1690 (prog_if == 0) &&
1691 (dev->bus->parent == NULL)) {
1692 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1693 dev->resource[i].start = 0;
1694 dev->resource[i].end = 0;
1695 dev->resource[i].flags = 0;
1696 }
1697 }
1698 }
1699 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1700 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
This page took 0.067874 seconds and 5 git commands to generate.