powerpc/eeh: I/O chip next error
[deliverable/linux.git] / arch / powerpc / platforms / powernv / pci.h
1 #ifndef __POWERNV_PCI_H
2 #define __POWERNV_PCI_H
3
4 struct pci_dn;
5
6 enum pnv_phb_type {
7 PNV_PHB_P5IOC2 = 0,
8 PNV_PHB_IODA1 = 1,
9 PNV_PHB_IODA2 = 2,
10 };
11
12 /* Precise PHB model for error management */
13 enum pnv_phb_model {
14 PNV_PHB_MODEL_UNKNOWN,
15 PNV_PHB_MODEL_P5IOC2,
16 PNV_PHB_MODEL_P7IOC,
17 PNV_PHB_MODEL_PHB3,
18 };
19
20 #define PNV_PCI_DIAG_BUF_SIZE 4096
21 #define PNV_IODA_PE_DEV (1 << 0) /* PE has single PCI device */
22 #define PNV_IODA_PE_BUS (1 << 1) /* PE has primary PCI bus */
23 #define PNV_IODA_PE_BUS_ALL (1 << 2) /* PE has subordinate buses */
24
25 /* Data associated with a PE, including IOMMU tracking etc.. */
26 struct pnv_phb;
27 struct pnv_ioda_pe {
28 unsigned long flags;
29 struct pnv_phb *phb;
30
31 /* A PE can be associated with a single device or an
32 * entire bus (& children). In the former case, pdev
33 * is populated, in the later case, pbus is.
34 */
35 struct pci_dev *pdev;
36 struct pci_bus *pbus;
37
38 /* Effective RID (device RID for a device PE and base bus
39 * RID with devfn 0 for a bus PE)
40 */
41 unsigned int rid;
42
43 /* PE number */
44 unsigned int pe_number;
45
46 /* "Weight" assigned to the PE for the sake of DMA resource
47 * allocations
48 */
49 unsigned int dma_weight;
50
51 /* "Base" iommu table, ie, 4K TCEs, 32-bit DMA */
52 int tce32_seg;
53 int tce32_segcount;
54 struct iommu_table tce32_table;
55
56 /* XXX TODO: Add support for additional 64-bit iommus */
57
58 /* MSIs. MVE index is identical for for 32 and 64 bit MSI
59 * and -1 if not supported. (It's actually identical to the
60 * PE number)
61 */
62 int mve_number;
63
64 /* Link in list of PE#s */
65 struct list_head dma_link;
66 struct list_head list;
67 };
68
69 /* IOC dependent EEH operations */
70 #ifdef CONFIG_EEH
71 struct pnv_eeh_ops {
72 int (*post_init)(struct pci_controller *hose);
73 int (*set_option)(struct eeh_pe *pe, int option);
74 int (*get_state)(struct eeh_pe *pe);
75 int (*reset)(struct eeh_pe *pe, int option);
76 int (*get_log)(struct eeh_pe *pe, int severity,
77 char *drv_log, unsigned long len);
78 int (*configure_bridge)(struct eeh_pe *pe);
79 int (*next_error)(struct eeh_pe **pe);
80 };
81 #endif /* CONFIG_EEH */
82
83 struct pnv_phb {
84 struct pci_controller *hose;
85 enum pnv_phb_type type;
86 enum pnv_phb_model model;
87 u64 hub_id;
88 u64 opal_id;
89 void __iomem *regs;
90 int initialized;
91 spinlock_t lock;
92
93 #ifdef CONFIG_EEH
94 struct pnv_eeh_ops *eeh_ops;
95 int eeh_enabled;
96 int removed;
97 #endif
98
99 #ifdef CONFIG_PCI_MSI
100 unsigned int msi_base;
101 unsigned int msi32_support;
102 struct msi_bitmap msi_bmp;
103 #endif
104 int (*msi_setup)(struct pnv_phb *phb, struct pci_dev *dev,
105 unsigned int hwirq, unsigned int virq,
106 unsigned int is_64, struct msi_msg *msg);
107 void (*dma_dev_setup)(struct pnv_phb *phb, struct pci_dev *pdev);
108 void (*fixup_phb)(struct pci_controller *hose);
109 u32 (*bdfn_to_pe)(struct pnv_phb *phb, struct pci_bus *bus, u32 devfn);
110 void (*shutdown)(struct pnv_phb *phb);
111
112 union {
113 struct {
114 struct iommu_table iommu_table;
115 } p5ioc2;
116
117 struct {
118 /* Global bridge info */
119 unsigned int total_pe;
120 unsigned int m32_size;
121 unsigned int m32_segsize;
122 unsigned int m32_pci_base;
123 unsigned int io_size;
124 unsigned int io_segsize;
125 unsigned int io_pci_base;
126
127 /* PE allocation bitmap */
128 unsigned long *pe_alloc;
129
130 /* M32 & IO segment maps */
131 unsigned int *m32_segmap;
132 unsigned int *io_segmap;
133 struct pnv_ioda_pe *pe_array;
134
135 /* IRQ chip */
136 int irq_chip_init;
137 struct irq_chip irq_chip;
138
139 /* Sorted list of used PE's based
140 * on the sequence of creation
141 */
142 struct list_head pe_list;
143
144 /* Reverse map of PEs, will have to extend if
145 * we are to support more than 256 PEs, indexed
146 * bus { bus, devfn }
147 */
148 unsigned char pe_rmap[0x10000];
149
150 /* 32-bit TCE tables allocation */
151 unsigned long tce32_count;
152
153 /* Total "weight" for the sake of DMA resources
154 * allocation
155 */
156 unsigned int dma_weight;
157 unsigned int dma_pe_count;
158
159 /* Sorted list of used PE's, sorted at
160 * boot for resource allocation purposes
161 */
162 struct list_head pe_dma_list;
163 } ioda;
164 };
165
166 /* PHB status structure */
167 union {
168 unsigned char blob[PNV_PCI_DIAG_BUF_SIZE];
169 struct OpalIoP7IOCPhbErrorData p7ioc;
170 } diag;
171 };
172
173 extern struct pci_ops pnv_pci_ops;
174 #ifdef CONFIG_EEH
175 extern struct pnv_eeh_ops ioda_eeh_ops;
176 #endif
177
178 extern void pnv_pci_setup_iommu_table(struct iommu_table *tbl,
179 void *tce_mem, u64 tce_size,
180 u64 dma_offset);
181 extern void pnv_pci_init_p5ioc2_hub(struct device_node *np);
182 extern void pnv_pci_init_ioda_hub(struct device_node *np);
183 extern void pnv_pci_init_ioda2_phb(struct device_node *np);
184 extern void pnv_pci_ioda_tce_invalidate(struct iommu_table *tbl,
185 u64 *startp, u64 *endp);
186
187 #endif /* __POWERNV_PCI_H */
This page took 0.035544 seconds and 5 git commands to generate.