x86: Store a per-cpu shadow copy of CR4
[deliverable/linux.git] / arch / x86 / kernel / cpu / common.c
1 #include <linux/bootmem.h>
2 #include <linux/linkage.h>
3 #include <linux/bitops.h>
4 #include <linux/kernel.h>
5 #include <linux/module.h>
6 #include <linux/percpu.h>
7 #include <linux/string.h>
8 #include <linux/delay.h>
9 #include <linux/sched.h>
10 #include <linux/init.h>
11 #include <linux/kprobes.h>
12 #include <linux/kgdb.h>
13 #include <linux/smp.h>
14 #include <linux/io.h>
15
16 #include <asm/stackprotector.h>
17 #include <asm/perf_event.h>
18 #include <asm/mmu_context.h>
19 #include <asm/archrandom.h>
20 #include <asm/hypervisor.h>
21 #include <asm/processor.h>
22 #include <asm/tlbflush.h>
23 #include <asm/debugreg.h>
24 #include <asm/sections.h>
25 #include <asm/vsyscall.h>
26 #include <linux/topology.h>
27 #include <linux/cpumask.h>
28 #include <asm/pgtable.h>
29 #include <linux/atomic.h>
30 #include <asm/proto.h>
31 #include <asm/setup.h>
32 #include <asm/apic.h>
33 #include <asm/desc.h>
34 #include <asm/i387.h>
35 #include <asm/fpu-internal.h>
36 #include <asm/mtrr.h>
37 #include <linux/numa.h>
38 #include <asm/asm.h>
39 #include <asm/cpu.h>
40 #include <asm/mce.h>
41 #include <asm/msr.h>
42 #include <asm/pat.h>
43 #include <asm/microcode.h>
44 #include <asm/microcode_intel.h>
45
46 #ifdef CONFIG_X86_LOCAL_APIC
47 #include <asm/uv/uv.h>
48 #endif
49
50 #include "cpu.h"
51
52 /* all of these masks are initialized in setup_cpu_local_masks() */
53 cpumask_var_t cpu_initialized_mask;
54 cpumask_var_t cpu_callout_mask;
55 cpumask_var_t cpu_callin_mask;
56
57 /* representing cpus for which sibling maps can be computed */
58 cpumask_var_t cpu_sibling_setup_mask;
59
60 /* correctly size the local cpu masks */
61 void __init setup_cpu_local_masks(void)
62 {
63 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
64 alloc_bootmem_cpumask_var(&cpu_callin_mask);
65 alloc_bootmem_cpumask_var(&cpu_callout_mask);
66 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
67 }
68
69 static void default_init(struct cpuinfo_x86 *c)
70 {
71 #ifdef CONFIG_X86_64
72 cpu_detect_cache_sizes(c);
73 #else
74 /* Not much we can do here... */
75 /* Check if at least it has cpuid */
76 if (c->cpuid_level == -1) {
77 /* No cpuid. It must be an ancient CPU */
78 if (c->x86 == 4)
79 strcpy(c->x86_model_id, "486");
80 else if (c->x86 == 3)
81 strcpy(c->x86_model_id, "386");
82 }
83 #endif
84 }
85
86 static const struct cpu_dev default_cpu = {
87 .c_init = default_init,
88 .c_vendor = "Unknown",
89 .c_x86_vendor = X86_VENDOR_UNKNOWN,
90 };
91
92 static const struct cpu_dev *this_cpu = &default_cpu;
93
94 DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
95 #ifdef CONFIG_X86_64
96 /*
97 * We need valid kernel segments for data and code in long mode too
98 * IRET will check the segment types kkeil 2000/10/28
99 * Also sysret mandates a special GDT layout
100 *
101 * TLS descriptors are currently at a different place compared to i386.
102 * Hopefully nobody expects them at a fixed place (Wine?)
103 */
104 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
105 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
106 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
107 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
108 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
109 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
110 #else
111 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
112 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
113 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
114 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
115 /*
116 * Segments used for calling PnP BIOS have byte granularity.
117 * They code segments and data segments have fixed 64k limits,
118 * the transfer segment sizes are set at run time.
119 */
120 /* 32-bit code */
121 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
122 /* 16-bit code */
123 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
124 /* 16-bit data */
125 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
126 /* 16-bit data */
127 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
128 /* 16-bit data */
129 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
130 /*
131 * The APM segments have byte granularity and their bases
132 * are set at run time. All have 64k limits.
133 */
134 /* 32-bit code */
135 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
136 /* 16-bit code */
137 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
138 /* data */
139 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
140
141 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
142 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
143 GDT_STACK_CANARY_INIT
144 #endif
145 } };
146 EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
147
148 static int __init x86_xsave_setup(char *s)
149 {
150 if (strlen(s))
151 return 0;
152 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
153 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
154 setup_clear_cpu_cap(X86_FEATURE_XSAVES);
155 setup_clear_cpu_cap(X86_FEATURE_AVX);
156 setup_clear_cpu_cap(X86_FEATURE_AVX2);
157 return 1;
158 }
159 __setup("noxsave", x86_xsave_setup);
160
161 static int __init x86_xsaveopt_setup(char *s)
162 {
163 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
164 return 1;
165 }
166 __setup("noxsaveopt", x86_xsaveopt_setup);
167
168 static int __init x86_xsaves_setup(char *s)
169 {
170 setup_clear_cpu_cap(X86_FEATURE_XSAVES);
171 return 1;
172 }
173 __setup("noxsaves", x86_xsaves_setup);
174
175 #ifdef CONFIG_X86_32
176 static int cachesize_override = -1;
177 static int disable_x86_serial_nr = 1;
178
179 static int __init cachesize_setup(char *str)
180 {
181 get_option(&str, &cachesize_override);
182 return 1;
183 }
184 __setup("cachesize=", cachesize_setup);
185
186 static int __init x86_fxsr_setup(char *s)
187 {
188 setup_clear_cpu_cap(X86_FEATURE_FXSR);
189 setup_clear_cpu_cap(X86_FEATURE_XMM);
190 return 1;
191 }
192 __setup("nofxsr", x86_fxsr_setup);
193
194 static int __init x86_sep_setup(char *s)
195 {
196 setup_clear_cpu_cap(X86_FEATURE_SEP);
197 return 1;
198 }
199 __setup("nosep", x86_sep_setup);
200
201 /* Standard macro to see if a specific flag is changeable */
202 static inline int flag_is_changeable_p(u32 flag)
203 {
204 u32 f1, f2;
205
206 /*
207 * Cyrix and IDT cpus allow disabling of CPUID
208 * so the code below may return different results
209 * when it is executed before and after enabling
210 * the CPUID. Add "volatile" to not allow gcc to
211 * optimize the subsequent calls to this function.
212 */
213 asm volatile ("pushfl \n\t"
214 "pushfl \n\t"
215 "popl %0 \n\t"
216 "movl %0, %1 \n\t"
217 "xorl %2, %0 \n\t"
218 "pushl %0 \n\t"
219 "popfl \n\t"
220 "pushfl \n\t"
221 "popl %0 \n\t"
222 "popfl \n\t"
223
224 : "=&r" (f1), "=&r" (f2)
225 : "ir" (flag));
226
227 return ((f1^f2) & flag) != 0;
228 }
229
230 /* Probe for the CPUID instruction */
231 int have_cpuid_p(void)
232 {
233 return flag_is_changeable_p(X86_EFLAGS_ID);
234 }
235
236 static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
237 {
238 unsigned long lo, hi;
239
240 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
241 return;
242
243 /* Disable processor serial number: */
244
245 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
246 lo |= 0x200000;
247 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
248
249 printk(KERN_NOTICE "CPU serial number disabled.\n");
250 clear_cpu_cap(c, X86_FEATURE_PN);
251
252 /* Disabling the serial number may affect the cpuid level */
253 c->cpuid_level = cpuid_eax(0);
254 }
255
256 static int __init x86_serial_nr_setup(char *s)
257 {
258 disable_x86_serial_nr = 0;
259 return 1;
260 }
261 __setup("serialnumber", x86_serial_nr_setup);
262 #else
263 static inline int flag_is_changeable_p(u32 flag)
264 {
265 return 1;
266 }
267 static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
268 {
269 }
270 #endif
271
272 static __init int setup_disable_smep(char *arg)
273 {
274 setup_clear_cpu_cap(X86_FEATURE_SMEP);
275 return 1;
276 }
277 __setup("nosmep", setup_disable_smep);
278
279 static __always_inline void setup_smep(struct cpuinfo_x86 *c)
280 {
281 if (cpu_has(c, X86_FEATURE_SMEP))
282 cr4_set_bits(X86_CR4_SMEP);
283 }
284
285 static __init int setup_disable_smap(char *arg)
286 {
287 setup_clear_cpu_cap(X86_FEATURE_SMAP);
288 return 1;
289 }
290 __setup("nosmap", setup_disable_smap);
291
292 static __always_inline void setup_smap(struct cpuinfo_x86 *c)
293 {
294 unsigned long eflags;
295
296 /* This should have been cleared long ago */
297 raw_local_save_flags(eflags);
298 BUG_ON(eflags & X86_EFLAGS_AC);
299
300 if (cpu_has(c, X86_FEATURE_SMAP)) {
301 #ifdef CONFIG_X86_SMAP
302 cr4_set_bits(X86_CR4_SMAP);
303 #else
304 cr4_clear_bits(X86_CR4_SMAP);
305 #endif
306 }
307 }
308
309 /*
310 * Some CPU features depend on higher CPUID levels, which may not always
311 * be available due to CPUID level capping or broken virtualization
312 * software. Add those features to this table to auto-disable them.
313 */
314 struct cpuid_dependent_feature {
315 u32 feature;
316 u32 level;
317 };
318
319 static const struct cpuid_dependent_feature
320 cpuid_dependent_features[] = {
321 { X86_FEATURE_MWAIT, 0x00000005 },
322 { X86_FEATURE_DCA, 0x00000009 },
323 { X86_FEATURE_XSAVE, 0x0000000d },
324 { 0, 0 }
325 };
326
327 static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
328 {
329 const struct cpuid_dependent_feature *df;
330
331 for (df = cpuid_dependent_features; df->feature; df++) {
332
333 if (!cpu_has(c, df->feature))
334 continue;
335 /*
336 * Note: cpuid_level is set to -1 if unavailable, but
337 * extended_extended_level is set to 0 if unavailable
338 * and the legitimate extended levels are all negative
339 * when signed; hence the weird messing around with
340 * signs here...
341 */
342 if (!((s32)df->level < 0 ?
343 (u32)df->level > (u32)c->extended_cpuid_level :
344 (s32)df->level > (s32)c->cpuid_level))
345 continue;
346
347 clear_cpu_cap(c, df->feature);
348 if (!warn)
349 continue;
350
351 printk(KERN_WARNING
352 "CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
353 x86_cap_flag(df->feature), df->level);
354 }
355 }
356
357 /*
358 * Naming convention should be: <Name> [(<Codename>)]
359 * This table only is used unless init_<vendor>() below doesn't set it;
360 * in particular, if CPUID levels 0x80000002..4 are supported, this
361 * isn't used
362 */
363
364 /* Look up CPU names by table lookup. */
365 static const char *table_lookup_model(struct cpuinfo_x86 *c)
366 {
367 #ifdef CONFIG_X86_32
368 const struct legacy_cpu_model_info *info;
369
370 if (c->x86_model >= 16)
371 return NULL; /* Range check */
372
373 if (!this_cpu)
374 return NULL;
375
376 info = this_cpu->legacy_models;
377
378 while (info->family) {
379 if (info->family == c->x86)
380 return info->model_names[c->x86_model];
381 info++;
382 }
383 #endif
384 return NULL; /* Not found */
385 }
386
387 __u32 cpu_caps_cleared[NCAPINTS];
388 __u32 cpu_caps_set[NCAPINTS];
389
390 void load_percpu_segment(int cpu)
391 {
392 #ifdef CONFIG_X86_32
393 loadsegment(fs, __KERNEL_PERCPU);
394 #else
395 loadsegment(gs, 0);
396 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
397 #endif
398 load_stack_canary_segment();
399 }
400
401 /*
402 * Current gdt points %fs at the "master" per-cpu area: after this,
403 * it's on the real one.
404 */
405 void switch_to_new_gdt(int cpu)
406 {
407 struct desc_ptr gdt_descr;
408
409 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
410 gdt_descr.size = GDT_SIZE - 1;
411 load_gdt(&gdt_descr);
412 /* Reload the per-cpu base */
413
414 load_percpu_segment(cpu);
415 }
416
417 static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
418
419 static void get_model_name(struct cpuinfo_x86 *c)
420 {
421 unsigned int *v;
422 char *p, *q;
423
424 if (c->extended_cpuid_level < 0x80000004)
425 return;
426
427 v = (unsigned int *)c->x86_model_id;
428 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
429 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
430 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
431 c->x86_model_id[48] = 0;
432
433 /*
434 * Intel chips right-justify this string for some dumb reason;
435 * undo that brain damage:
436 */
437 p = q = &c->x86_model_id[0];
438 while (*p == ' ')
439 p++;
440 if (p != q) {
441 while (*p)
442 *q++ = *p++;
443 while (q <= &c->x86_model_id[48])
444 *q++ = '\0'; /* Zero-pad the rest */
445 }
446 }
447
448 void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
449 {
450 unsigned int n, dummy, ebx, ecx, edx, l2size;
451
452 n = c->extended_cpuid_level;
453
454 if (n >= 0x80000005) {
455 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
456 c->x86_cache_size = (ecx>>24) + (edx>>24);
457 #ifdef CONFIG_X86_64
458 /* On K8 L1 TLB is inclusive, so don't count it */
459 c->x86_tlbsize = 0;
460 #endif
461 }
462
463 if (n < 0x80000006) /* Some chips just has a large L1. */
464 return;
465
466 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
467 l2size = ecx >> 16;
468
469 #ifdef CONFIG_X86_64
470 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
471 #else
472 /* do processor-specific cache resizing */
473 if (this_cpu->legacy_cache_size)
474 l2size = this_cpu->legacy_cache_size(c, l2size);
475
476 /* Allow user to override all this if necessary. */
477 if (cachesize_override != -1)
478 l2size = cachesize_override;
479
480 if (l2size == 0)
481 return; /* Again, no L2 cache is possible */
482 #endif
483
484 c->x86_cache_size = l2size;
485 }
486
487 u16 __read_mostly tlb_lli_4k[NR_INFO];
488 u16 __read_mostly tlb_lli_2m[NR_INFO];
489 u16 __read_mostly tlb_lli_4m[NR_INFO];
490 u16 __read_mostly tlb_lld_4k[NR_INFO];
491 u16 __read_mostly tlb_lld_2m[NR_INFO];
492 u16 __read_mostly tlb_lld_4m[NR_INFO];
493 u16 __read_mostly tlb_lld_1g[NR_INFO];
494
495 void cpu_detect_tlb(struct cpuinfo_x86 *c)
496 {
497 if (this_cpu->c_detect_tlb)
498 this_cpu->c_detect_tlb(c);
499
500 printk(KERN_INFO "Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n"
501 "Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
502 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
503 tlb_lli_4m[ENTRIES], tlb_lld_4k[ENTRIES],
504 tlb_lld_2m[ENTRIES], tlb_lld_4m[ENTRIES],
505 tlb_lld_1g[ENTRIES]);
506 }
507
508 void detect_ht(struct cpuinfo_x86 *c)
509 {
510 #ifdef CONFIG_X86_HT
511 u32 eax, ebx, ecx, edx;
512 int index_msb, core_bits;
513 static bool printed;
514
515 if (!cpu_has(c, X86_FEATURE_HT))
516 return;
517
518 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
519 goto out;
520
521 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
522 return;
523
524 cpuid(1, &eax, &ebx, &ecx, &edx);
525
526 smp_num_siblings = (ebx & 0xff0000) >> 16;
527
528 if (smp_num_siblings == 1) {
529 printk_once(KERN_INFO "CPU0: Hyper-Threading is disabled\n");
530 goto out;
531 }
532
533 if (smp_num_siblings <= 1)
534 goto out;
535
536 index_msb = get_count_order(smp_num_siblings);
537 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
538
539 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
540
541 index_msb = get_count_order(smp_num_siblings);
542
543 core_bits = get_count_order(c->x86_max_cores);
544
545 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
546 ((1 << core_bits) - 1);
547
548 out:
549 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
550 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
551 c->phys_proc_id);
552 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
553 c->cpu_core_id);
554 printed = 1;
555 }
556 #endif
557 }
558
559 static void get_cpu_vendor(struct cpuinfo_x86 *c)
560 {
561 char *v = c->x86_vendor_id;
562 int i;
563
564 for (i = 0; i < X86_VENDOR_NUM; i++) {
565 if (!cpu_devs[i])
566 break;
567
568 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
569 (cpu_devs[i]->c_ident[1] &&
570 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
571
572 this_cpu = cpu_devs[i];
573 c->x86_vendor = this_cpu->c_x86_vendor;
574 return;
575 }
576 }
577
578 printk_once(KERN_ERR
579 "CPU: vendor_id '%s' unknown, using generic init.\n" \
580 "CPU: Your system may be unstable.\n", v);
581
582 c->x86_vendor = X86_VENDOR_UNKNOWN;
583 this_cpu = &default_cpu;
584 }
585
586 void cpu_detect(struct cpuinfo_x86 *c)
587 {
588 /* Get vendor name */
589 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
590 (unsigned int *)&c->x86_vendor_id[0],
591 (unsigned int *)&c->x86_vendor_id[8],
592 (unsigned int *)&c->x86_vendor_id[4]);
593
594 c->x86 = 4;
595 /* Intel-defined flags: level 0x00000001 */
596 if (c->cpuid_level >= 0x00000001) {
597 u32 junk, tfms, cap0, misc;
598
599 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
600 c->x86 = (tfms >> 8) & 0xf;
601 c->x86_model = (tfms >> 4) & 0xf;
602 c->x86_mask = tfms & 0xf;
603
604 if (c->x86 == 0xf)
605 c->x86 += (tfms >> 20) & 0xff;
606 if (c->x86 >= 0x6)
607 c->x86_model += ((tfms >> 16) & 0xf) << 4;
608
609 if (cap0 & (1<<19)) {
610 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
611 c->x86_cache_alignment = c->x86_clflush_size;
612 }
613 }
614 }
615
616 void get_cpu_cap(struct cpuinfo_x86 *c)
617 {
618 u32 tfms, xlvl;
619 u32 ebx;
620
621 /* Intel-defined flags: level 0x00000001 */
622 if (c->cpuid_level >= 0x00000001) {
623 u32 capability, excap;
624
625 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
626 c->x86_capability[0] = capability;
627 c->x86_capability[4] = excap;
628 }
629
630 /* Additional Intel-defined flags: level 0x00000007 */
631 if (c->cpuid_level >= 0x00000007) {
632 u32 eax, ebx, ecx, edx;
633
634 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
635
636 c->x86_capability[9] = ebx;
637 }
638
639 /* Extended state features: level 0x0000000d */
640 if (c->cpuid_level >= 0x0000000d) {
641 u32 eax, ebx, ecx, edx;
642
643 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
644
645 c->x86_capability[10] = eax;
646 }
647
648 /* AMD-defined flags: level 0x80000001 */
649 xlvl = cpuid_eax(0x80000000);
650 c->extended_cpuid_level = xlvl;
651
652 if ((xlvl & 0xffff0000) == 0x80000000) {
653 if (xlvl >= 0x80000001) {
654 c->x86_capability[1] = cpuid_edx(0x80000001);
655 c->x86_capability[6] = cpuid_ecx(0x80000001);
656 }
657 }
658
659 if (c->extended_cpuid_level >= 0x80000008) {
660 u32 eax = cpuid_eax(0x80000008);
661
662 c->x86_virt_bits = (eax >> 8) & 0xff;
663 c->x86_phys_bits = eax & 0xff;
664 }
665 #ifdef CONFIG_X86_32
666 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
667 c->x86_phys_bits = 36;
668 #endif
669
670 if (c->extended_cpuid_level >= 0x80000007)
671 c->x86_power = cpuid_edx(0x80000007);
672
673 init_scattered_cpuid_features(c);
674 }
675
676 static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
677 {
678 #ifdef CONFIG_X86_32
679 int i;
680
681 /*
682 * First of all, decide if this is a 486 or higher
683 * It's a 486 if we can modify the AC flag
684 */
685 if (flag_is_changeable_p(X86_EFLAGS_AC))
686 c->x86 = 4;
687 else
688 c->x86 = 3;
689
690 for (i = 0; i < X86_VENDOR_NUM; i++)
691 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
692 c->x86_vendor_id[0] = 0;
693 cpu_devs[i]->c_identify(c);
694 if (c->x86_vendor_id[0]) {
695 get_cpu_vendor(c);
696 break;
697 }
698 }
699 #endif
700 }
701
702 /*
703 * Do minimum CPU detection early.
704 * Fields really needed: vendor, cpuid_level, family, model, mask,
705 * cache alignment.
706 * The others are not touched to avoid unwanted side effects.
707 *
708 * WARNING: this function is only called on the BP. Don't add code here
709 * that is supposed to run on all CPUs.
710 */
711 static void __init early_identify_cpu(struct cpuinfo_x86 *c)
712 {
713 #ifdef CONFIG_X86_64
714 c->x86_clflush_size = 64;
715 c->x86_phys_bits = 36;
716 c->x86_virt_bits = 48;
717 #else
718 c->x86_clflush_size = 32;
719 c->x86_phys_bits = 32;
720 c->x86_virt_bits = 32;
721 #endif
722 c->x86_cache_alignment = c->x86_clflush_size;
723
724 memset(&c->x86_capability, 0, sizeof c->x86_capability);
725 c->extended_cpuid_level = 0;
726
727 if (!have_cpuid_p())
728 identify_cpu_without_cpuid(c);
729
730 /* cyrix could have cpuid enabled via c_identify()*/
731 if (!have_cpuid_p())
732 return;
733
734 cpu_detect(c);
735 get_cpu_vendor(c);
736 get_cpu_cap(c);
737 fpu_detect(c);
738
739 if (this_cpu->c_early_init)
740 this_cpu->c_early_init(c);
741
742 c->cpu_index = 0;
743 filter_cpuid_features(c, false);
744
745 if (this_cpu->c_bsp_init)
746 this_cpu->c_bsp_init(c);
747
748 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
749 }
750
751 void __init early_cpu_init(void)
752 {
753 const struct cpu_dev *const *cdev;
754 int count = 0;
755
756 #ifdef CONFIG_PROCESSOR_SELECT
757 printk(KERN_INFO "KERNEL supported cpus:\n");
758 #endif
759
760 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
761 const struct cpu_dev *cpudev = *cdev;
762
763 if (count >= X86_VENDOR_NUM)
764 break;
765 cpu_devs[count] = cpudev;
766 count++;
767
768 #ifdef CONFIG_PROCESSOR_SELECT
769 {
770 unsigned int j;
771
772 for (j = 0; j < 2; j++) {
773 if (!cpudev->c_ident[j])
774 continue;
775 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
776 cpudev->c_ident[j]);
777 }
778 }
779 #endif
780 }
781 early_identify_cpu(&boot_cpu_data);
782 }
783
784 /*
785 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
786 * unfortunately, that's not true in practice because of early VIA
787 * chips and (more importantly) broken virtualizers that are not easy
788 * to detect. In the latter case it doesn't even *fail* reliably, so
789 * probing for it doesn't even work. Disable it completely on 32-bit
790 * unless we can find a reliable way to detect all the broken cases.
791 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
792 */
793 static void detect_nopl(struct cpuinfo_x86 *c)
794 {
795 #ifdef CONFIG_X86_32
796 clear_cpu_cap(c, X86_FEATURE_NOPL);
797 #else
798 set_cpu_cap(c, X86_FEATURE_NOPL);
799 #endif
800 }
801
802 static void generic_identify(struct cpuinfo_x86 *c)
803 {
804 c->extended_cpuid_level = 0;
805
806 if (!have_cpuid_p())
807 identify_cpu_without_cpuid(c);
808
809 /* cyrix could have cpuid enabled via c_identify()*/
810 if (!have_cpuid_p())
811 return;
812
813 cpu_detect(c);
814
815 get_cpu_vendor(c);
816
817 get_cpu_cap(c);
818
819 if (c->cpuid_level >= 0x00000001) {
820 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
821 #ifdef CONFIG_X86_32
822 # ifdef CONFIG_X86_HT
823 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
824 # else
825 c->apicid = c->initial_apicid;
826 # endif
827 #endif
828 c->phys_proc_id = c->initial_apicid;
829 }
830
831 get_model_name(c); /* Default name */
832
833 detect_nopl(c);
834 }
835
836 /*
837 * This does the hard work of actually picking apart the CPU stuff...
838 */
839 static void identify_cpu(struct cpuinfo_x86 *c)
840 {
841 int i;
842
843 c->loops_per_jiffy = loops_per_jiffy;
844 c->x86_cache_size = -1;
845 c->x86_vendor = X86_VENDOR_UNKNOWN;
846 c->x86_model = c->x86_mask = 0; /* So far unknown... */
847 c->x86_vendor_id[0] = '\0'; /* Unset */
848 c->x86_model_id[0] = '\0'; /* Unset */
849 c->x86_max_cores = 1;
850 c->x86_coreid_bits = 0;
851 #ifdef CONFIG_X86_64
852 c->x86_clflush_size = 64;
853 c->x86_phys_bits = 36;
854 c->x86_virt_bits = 48;
855 #else
856 c->cpuid_level = -1; /* CPUID not detected */
857 c->x86_clflush_size = 32;
858 c->x86_phys_bits = 32;
859 c->x86_virt_bits = 32;
860 #endif
861 c->x86_cache_alignment = c->x86_clflush_size;
862 memset(&c->x86_capability, 0, sizeof c->x86_capability);
863
864 generic_identify(c);
865
866 if (this_cpu->c_identify)
867 this_cpu->c_identify(c);
868
869 /* Clear/Set all flags overriden by options, after probe */
870 for (i = 0; i < NCAPINTS; i++) {
871 c->x86_capability[i] &= ~cpu_caps_cleared[i];
872 c->x86_capability[i] |= cpu_caps_set[i];
873 }
874
875 #ifdef CONFIG_X86_64
876 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
877 #endif
878
879 /*
880 * Vendor-specific initialization. In this section we
881 * canonicalize the feature flags, meaning if there are
882 * features a certain CPU supports which CPUID doesn't
883 * tell us, CPUID claiming incorrect flags, or other bugs,
884 * we handle them here.
885 *
886 * At the end of this section, c->x86_capability better
887 * indicate the features this CPU genuinely supports!
888 */
889 if (this_cpu->c_init)
890 this_cpu->c_init(c);
891
892 /* Disable the PN if appropriate */
893 squash_the_stupid_serial_number(c);
894
895 /* Set up SMEP/SMAP */
896 setup_smep(c);
897 setup_smap(c);
898
899 /*
900 * The vendor-specific functions might have changed features.
901 * Now we do "generic changes."
902 */
903
904 /* Filter out anything that depends on CPUID levels we don't have */
905 filter_cpuid_features(c, true);
906
907 /* If the model name is still unset, do table lookup. */
908 if (!c->x86_model_id[0]) {
909 const char *p;
910 p = table_lookup_model(c);
911 if (p)
912 strcpy(c->x86_model_id, p);
913 else
914 /* Last resort... */
915 sprintf(c->x86_model_id, "%02x/%02x",
916 c->x86, c->x86_model);
917 }
918
919 #ifdef CONFIG_X86_64
920 detect_ht(c);
921 #endif
922
923 init_hypervisor(c);
924 x86_init_rdrand(c);
925
926 /*
927 * Clear/Set all flags overriden by options, need do it
928 * before following smp all cpus cap AND.
929 */
930 for (i = 0; i < NCAPINTS; i++) {
931 c->x86_capability[i] &= ~cpu_caps_cleared[i];
932 c->x86_capability[i] |= cpu_caps_set[i];
933 }
934
935 /*
936 * On SMP, boot_cpu_data holds the common feature set between
937 * all CPUs; so make sure that we indicate which features are
938 * common between the CPUs. The first time this routine gets
939 * executed, c == &boot_cpu_data.
940 */
941 if (c != &boot_cpu_data) {
942 /* AND the already accumulated flags with these */
943 for (i = 0; i < NCAPINTS; i++)
944 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
945
946 /* OR, i.e. replicate the bug flags */
947 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
948 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
949 }
950
951 /* Init Machine Check Exception if available. */
952 mcheck_cpu_init(c);
953
954 select_idle_routine(c);
955
956 #ifdef CONFIG_NUMA
957 numa_add_cpu(smp_processor_id());
958 #endif
959 }
960
961 #ifdef CONFIG_X86_64
962 #ifdef CONFIG_IA32_EMULATION
963 /* May not be __init: called during resume */
964 static void syscall32_cpu_init(void)
965 {
966 /* Load these always in case some future AMD CPU supports
967 SYSENTER from compat mode too. */
968 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
969 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
970 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)ia32_sysenter_target);
971
972 wrmsrl(MSR_CSTAR, ia32_cstar_target);
973 }
974 #endif /* CONFIG_IA32_EMULATION */
975 #endif /* CONFIG_X86_64 */
976
977 #ifdef CONFIG_X86_32
978 void enable_sep_cpu(void)
979 {
980 int cpu = get_cpu();
981 struct tss_struct *tss = &per_cpu(init_tss, cpu);
982
983 if (!boot_cpu_has(X86_FEATURE_SEP)) {
984 put_cpu();
985 return;
986 }
987
988 tss->x86_tss.ss1 = __KERNEL_CS;
989 tss->x86_tss.sp1 = sizeof(struct tss_struct) + (unsigned long) tss;
990 wrmsr(MSR_IA32_SYSENTER_CS, __KERNEL_CS, 0);
991 wrmsr(MSR_IA32_SYSENTER_ESP, tss->x86_tss.sp1, 0);
992 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long) ia32_sysenter_target, 0);
993 put_cpu();
994 }
995 #endif
996
997 void __init identify_boot_cpu(void)
998 {
999 identify_cpu(&boot_cpu_data);
1000 init_amd_e400_c1e_mask();
1001 #ifdef CONFIG_X86_32
1002 sysenter_setup();
1003 enable_sep_cpu();
1004 #endif
1005 cpu_detect_tlb(&boot_cpu_data);
1006 }
1007
1008 void identify_secondary_cpu(struct cpuinfo_x86 *c)
1009 {
1010 BUG_ON(c == &boot_cpu_data);
1011 identify_cpu(c);
1012 #ifdef CONFIG_X86_32
1013 enable_sep_cpu();
1014 #endif
1015 mtrr_ap_init();
1016 }
1017
1018 struct msr_range {
1019 unsigned min;
1020 unsigned max;
1021 };
1022
1023 static const struct msr_range msr_range_array[] = {
1024 { 0x00000000, 0x00000418},
1025 { 0xc0000000, 0xc000040b},
1026 { 0xc0010000, 0xc0010142},
1027 { 0xc0011000, 0xc001103b},
1028 };
1029
1030 static void __print_cpu_msr(void)
1031 {
1032 unsigned index_min, index_max;
1033 unsigned index;
1034 u64 val;
1035 int i;
1036
1037 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
1038 index_min = msr_range_array[i].min;
1039 index_max = msr_range_array[i].max;
1040
1041 for (index = index_min; index < index_max; index++) {
1042 if (rdmsrl_safe(index, &val))
1043 continue;
1044 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
1045 }
1046 }
1047 }
1048
1049 static int show_msr;
1050
1051 static __init int setup_show_msr(char *arg)
1052 {
1053 int num;
1054
1055 get_option(&arg, &num);
1056
1057 if (num > 0)
1058 show_msr = num;
1059 return 1;
1060 }
1061 __setup("show_msr=", setup_show_msr);
1062
1063 static __init int setup_noclflush(char *arg)
1064 {
1065 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
1066 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
1067 return 1;
1068 }
1069 __setup("noclflush", setup_noclflush);
1070
1071 void print_cpu_info(struct cpuinfo_x86 *c)
1072 {
1073 const char *vendor = NULL;
1074
1075 if (c->x86_vendor < X86_VENDOR_NUM) {
1076 vendor = this_cpu->c_vendor;
1077 } else {
1078 if (c->cpuid_level >= 0)
1079 vendor = c->x86_vendor_id;
1080 }
1081
1082 if (vendor && !strstr(c->x86_model_id, vendor))
1083 printk(KERN_CONT "%s ", vendor);
1084
1085 if (c->x86_model_id[0])
1086 printk(KERN_CONT "%s", strim(c->x86_model_id));
1087 else
1088 printk(KERN_CONT "%d86", c->x86);
1089
1090 printk(KERN_CONT " (fam: %02x, model: %02x", c->x86, c->x86_model);
1091
1092 if (c->x86_mask || c->cpuid_level >= 0)
1093 printk(KERN_CONT ", stepping: %02x)\n", c->x86_mask);
1094 else
1095 printk(KERN_CONT ")\n");
1096
1097 print_cpu_msr(c);
1098 }
1099
1100 void print_cpu_msr(struct cpuinfo_x86 *c)
1101 {
1102 if (c->cpu_index < show_msr)
1103 __print_cpu_msr();
1104 }
1105
1106 static __init int setup_disablecpuid(char *arg)
1107 {
1108 int bit;
1109
1110 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
1111 setup_clear_cpu_cap(bit);
1112 else
1113 return 0;
1114
1115 return 1;
1116 }
1117 __setup("clearcpuid=", setup_disablecpuid);
1118
1119 DEFINE_PER_CPU(unsigned long, kernel_stack) =
1120 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
1121 EXPORT_PER_CPU_SYMBOL(kernel_stack);
1122
1123 #ifdef CONFIG_X86_64
1124 struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
1125 struct desc_ptr debug_idt_descr = { NR_VECTORS * 16 - 1,
1126 (unsigned long) debug_idt_table };
1127
1128 DEFINE_PER_CPU_FIRST(union irq_stack_union,
1129 irq_stack_union) __aligned(PAGE_SIZE) __visible;
1130
1131 /*
1132 * The following four percpu variables are hot. Align current_task to
1133 * cacheline size such that all four fall in the same cacheline.
1134 */
1135 DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1136 &init_task;
1137 EXPORT_PER_CPU_SYMBOL(current_task);
1138
1139 DEFINE_PER_CPU(char *, irq_stack_ptr) =
1140 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
1141
1142 DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
1143
1144 DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1145 EXPORT_PER_CPU_SYMBOL(__preempt_count);
1146
1147 DEFINE_PER_CPU(struct task_struct *, fpu_owner_task);
1148
1149 /*
1150 * Special IST stacks which the CPU switches to when it calls
1151 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1152 * limit), all of them are 4K, except the debug stack which
1153 * is 8K.
1154 */
1155 static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1156 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1157 [DEBUG_STACK - 1] = DEBUG_STKSZ
1158 };
1159
1160 static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
1161 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
1162
1163 /* May not be marked __init: used by software suspend */
1164 void syscall_init(void)
1165 {
1166 /*
1167 * LSTAR and STAR live in a bit strange symbiosis.
1168 * They both write to the same internal register. STAR allows to
1169 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1170 */
1171 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
1172 wrmsrl(MSR_LSTAR, system_call);
1173 wrmsrl(MSR_CSTAR, ignore_sysret);
1174
1175 #ifdef CONFIG_IA32_EMULATION
1176 syscall32_cpu_init();
1177 #endif
1178
1179 /* Flags to clear on syscall */
1180 wrmsrl(MSR_SYSCALL_MASK,
1181 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
1182 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1183 }
1184
1185 /*
1186 * Copies of the original ist values from the tss are only accessed during
1187 * debugging, no special alignment required.
1188 */
1189 DEFINE_PER_CPU(struct orig_ist, orig_ist);
1190
1191 static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
1192 DEFINE_PER_CPU(int, debug_stack_usage);
1193
1194 int is_debug_stack(unsigned long addr)
1195 {
1196 return __this_cpu_read(debug_stack_usage) ||
1197 (addr <= __this_cpu_read(debug_stack_addr) &&
1198 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
1199 }
1200 NOKPROBE_SYMBOL(is_debug_stack);
1201
1202 DEFINE_PER_CPU(u32, debug_idt_ctr);
1203
1204 void debug_stack_set_zero(void)
1205 {
1206 this_cpu_inc(debug_idt_ctr);
1207 load_current_idt();
1208 }
1209 NOKPROBE_SYMBOL(debug_stack_set_zero);
1210
1211 void debug_stack_reset(void)
1212 {
1213 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
1214 return;
1215 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1216 load_current_idt();
1217 }
1218 NOKPROBE_SYMBOL(debug_stack_reset);
1219
1220 #else /* CONFIG_X86_64 */
1221
1222 DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1223 EXPORT_PER_CPU_SYMBOL(current_task);
1224 DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1225 EXPORT_PER_CPU_SYMBOL(__preempt_count);
1226 DEFINE_PER_CPU(struct task_struct *, fpu_owner_task);
1227
1228 #ifdef CONFIG_CC_STACKPROTECTOR
1229 DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
1230 #endif
1231
1232 #endif /* CONFIG_X86_64 */
1233
1234 /*
1235 * Clear all 6 debug registers:
1236 */
1237 static void clear_all_debug_regs(void)
1238 {
1239 int i;
1240
1241 for (i = 0; i < 8; i++) {
1242 /* Ignore db4, db5 */
1243 if ((i == 4) || (i == 5))
1244 continue;
1245
1246 set_debugreg(0, i);
1247 }
1248 }
1249
1250 #ifdef CONFIG_KGDB
1251 /*
1252 * Restore debug regs if using kgdbwait and you have a kernel debugger
1253 * connection established.
1254 */
1255 static void dbg_restore_debug_regs(void)
1256 {
1257 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1258 arch_kgdb_ops.correct_hw_break();
1259 }
1260 #else /* ! CONFIG_KGDB */
1261 #define dbg_restore_debug_regs()
1262 #endif /* ! CONFIG_KGDB */
1263
1264 static void wait_for_master_cpu(int cpu)
1265 {
1266 #ifdef CONFIG_SMP
1267 /*
1268 * wait for ACK from master CPU before continuing
1269 * with AP initialization
1270 */
1271 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1272 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1273 cpu_relax();
1274 #endif
1275 }
1276
1277 /*
1278 * cpu_init() initializes state that is per-CPU. Some data is already
1279 * initialized (naturally) in the bootstrap process, such as the GDT
1280 * and IDT. We reload them nevertheless, this function acts as a
1281 * 'CPU state barrier', nothing should get across.
1282 * A lot of state is already set up in PDA init for 64 bit
1283 */
1284 #ifdef CONFIG_X86_64
1285
1286 void cpu_init(void)
1287 {
1288 struct orig_ist *oist;
1289 struct task_struct *me;
1290 struct tss_struct *t;
1291 unsigned long v;
1292 int cpu = stack_smp_processor_id();
1293 int i;
1294
1295 wait_for_master_cpu(cpu);
1296
1297 /*
1298 * Initialize the CR4 shadow before doing anything that could
1299 * try to read it.
1300 */
1301 cr4_init_shadow();
1302
1303 /*
1304 * Load microcode on this cpu if a valid microcode is available.
1305 * This is early microcode loading procedure.
1306 */
1307 load_ucode_ap();
1308
1309 t = &per_cpu(init_tss, cpu);
1310 oist = &per_cpu(orig_ist, cpu);
1311
1312 #ifdef CONFIG_NUMA
1313 if (this_cpu_read(numa_node) == 0 &&
1314 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1315 set_numa_node(early_cpu_to_node(cpu));
1316 #endif
1317
1318 me = current;
1319
1320 pr_debug("Initializing CPU#%d\n", cpu);
1321
1322 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1323
1324 /*
1325 * Initialize the per-CPU GDT with the boot GDT,
1326 * and set up the GDT descriptor:
1327 */
1328
1329 switch_to_new_gdt(cpu);
1330 loadsegment(fs, 0);
1331
1332 load_current_idt();
1333
1334 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1335 syscall_init();
1336
1337 wrmsrl(MSR_FS_BASE, 0);
1338 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1339 barrier();
1340
1341 x86_configure_nx();
1342 enable_x2apic();
1343
1344 /*
1345 * set up and load the per-CPU TSS
1346 */
1347 if (!oist->ist[0]) {
1348 char *estacks = per_cpu(exception_stacks, cpu);
1349
1350 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
1351 estacks += exception_stack_sizes[v];
1352 oist->ist[v] = t->x86_tss.ist[v] =
1353 (unsigned long)estacks;
1354 if (v == DEBUG_STACK-1)
1355 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1356 }
1357 }
1358
1359 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1360
1361 /*
1362 * <= is required because the CPU will access up to
1363 * 8 bits beyond the end of the IO permission bitmap.
1364 */
1365 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1366 t->io_bitmap[i] = ~0UL;
1367
1368 atomic_inc(&init_mm.mm_count);
1369 me->active_mm = &init_mm;
1370 BUG_ON(me->mm);
1371 enter_lazy_tlb(&init_mm, me);
1372
1373 load_sp0(t, &current->thread);
1374 set_tss_desc(cpu, t);
1375 load_TR_desc();
1376 load_LDT(&init_mm.context);
1377
1378 clear_all_debug_regs();
1379 dbg_restore_debug_regs();
1380
1381 fpu_init();
1382
1383 if (is_uv_system())
1384 uv_cpu_init();
1385 }
1386
1387 #else
1388
1389 void cpu_init(void)
1390 {
1391 int cpu = smp_processor_id();
1392 struct task_struct *curr = current;
1393 struct tss_struct *t = &per_cpu(init_tss, cpu);
1394 struct thread_struct *thread = &curr->thread;
1395
1396 wait_for_master_cpu(cpu);
1397
1398 show_ucode_info_early();
1399
1400 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1401
1402 if (cpu_feature_enabled(X86_FEATURE_VME) || cpu_has_tsc || cpu_has_de)
1403 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1404
1405 load_current_idt();
1406 switch_to_new_gdt(cpu);
1407
1408 /*
1409 * Set up and load the per-CPU TSS and LDT
1410 */
1411 atomic_inc(&init_mm.mm_count);
1412 curr->active_mm = &init_mm;
1413 BUG_ON(curr->mm);
1414 enter_lazy_tlb(&init_mm, curr);
1415
1416 load_sp0(t, thread);
1417 set_tss_desc(cpu, t);
1418 load_TR_desc();
1419 load_LDT(&init_mm.context);
1420
1421 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1422
1423 #ifdef CONFIG_DOUBLEFAULT
1424 /* Set up doublefault TSS pointer in the GDT */
1425 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
1426 #endif
1427
1428 clear_all_debug_regs();
1429 dbg_restore_debug_regs();
1430
1431 fpu_init();
1432 }
1433 #endif
1434
1435 #ifdef CONFIG_X86_DEBUG_STATIC_CPU_HAS
1436 void warn_pre_alternatives(void)
1437 {
1438 WARN(1, "You're using static_cpu_has before alternatives have run!\n");
1439 }
1440 EXPORT_SYMBOL_GPL(warn_pre_alternatives);
1441 #endif
1442
1443 inline bool __static_cpu_has_safe(u16 bit)
1444 {
1445 return boot_cpu_has(bit);
1446 }
1447 EXPORT_SYMBOL_GPL(__static_cpu_has_safe);
This page took 0.096348 seconds and 5 git commands to generate.