async_pq: convert to dmaengine_unmap_data
[deliverable/linux.git] / drivers / dma / dmaengine.c
1 /*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21
22 /*
23 * This code implements the DMA subsystem. It provides a HW-neutral interface
24 * for other kernel code to use asynchronous memory copy capabilities,
25 * if present, and allows different HW DMA drivers to register as providing
26 * this capability.
27 *
28 * Due to the fact we are accelerating what is already a relatively fast
29 * operation, the code goes to great lengths to avoid additional overhead,
30 * such as locking.
31 *
32 * LOCKING:
33 *
34 * The subsystem keeps a global list of dma_device structs it is protected by a
35 * mutex, dma_list_mutex.
36 *
37 * A subsystem can get access to a channel by calling dmaengine_get() followed
38 * by dma_find_channel(), or if it has need for an exclusive channel it can call
39 * dma_request_channel(). Once a channel is allocated a reference is taken
40 * against its corresponding driver to disable removal.
41 *
42 * Each device has a channels list, which runs unlocked but is never modified
43 * once the device is registered, it's just setup by the driver.
44 *
45 * See Documentation/dmaengine.txt for more details
46 */
47
48 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
49
50 #include <linux/dma-mapping.h>
51 #include <linux/init.h>
52 #include <linux/module.h>
53 #include <linux/mm.h>
54 #include <linux/device.h>
55 #include <linux/dmaengine.h>
56 #include <linux/hardirq.h>
57 #include <linux/spinlock.h>
58 #include <linux/percpu.h>
59 #include <linux/rcupdate.h>
60 #include <linux/mutex.h>
61 #include <linux/jiffies.h>
62 #include <linux/rculist.h>
63 #include <linux/idr.h>
64 #include <linux/slab.h>
65 #include <linux/acpi.h>
66 #include <linux/acpi_dma.h>
67 #include <linux/of_dma.h>
68 #include <linux/mempool.h>
69
70 static DEFINE_MUTEX(dma_list_mutex);
71 static DEFINE_IDR(dma_idr);
72 static LIST_HEAD(dma_device_list);
73 static long dmaengine_ref_count;
74
75 /* --- sysfs implementation --- */
76
77 /**
78 * dev_to_dma_chan - convert a device pointer to the its sysfs container object
79 * @dev - device node
80 *
81 * Must be called under dma_list_mutex
82 */
83 static struct dma_chan *dev_to_dma_chan(struct device *dev)
84 {
85 struct dma_chan_dev *chan_dev;
86
87 chan_dev = container_of(dev, typeof(*chan_dev), device);
88 return chan_dev->chan;
89 }
90
91 static ssize_t memcpy_count_show(struct device *dev,
92 struct device_attribute *attr, char *buf)
93 {
94 struct dma_chan *chan;
95 unsigned long count = 0;
96 int i;
97 int err;
98
99 mutex_lock(&dma_list_mutex);
100 chan = dev_to_dma_chan(dev);
101 if (chan) {
102 for_each_possible_cpu(i)
103 count += per_cpu_ptr(chan->local, i)->memcpy_count;
104 err = sprintf(buf, "%lu\n", count);
105 } else
106 err = -ENODEV;
107 mutex_unlock(&dma_list_mutex);
108
109 return err;
110 }
111 static DEVICE_ATTR_RO(memcpy_count);
112
113 static ssize_t bytes_transferred_show(struct device *dev,
114 struct device_attribute *attr, char *buf)
115 {
116 struct dma_chan *chan;
117 unsigned long count = 0;
118 int i;
119 int err;
120
121 mutex_lock(&dma_list_mutex);
122 chan = dev_to_dma_chan(dev);
123 if (chan) {
124 for_each_possible_cpu(i)
125 count += per_cpu_ptr(chan->local, i)->bytes_transferred;
126 err = sprintf(buf, "%lu\n", count);
127 } else
128 err = -ENODEV;
129 mutex_unlock(&dma_list_mutex);
130
131 return err;
132 }
133 static DEVICE_ATTR_RO(bytes_transferred);
134
135 static ssize_t in_use_show(struct device *dev, struct device_attribute *attr,
136 char *buf)
137 {
138 struct dma_chan *chan;
139 int err;
140
141 mutex_lock(&dma_list_mutex);
142 chan = dev_to_dma_chan(dev);
143 if (chan)
144 err = sprintf(buf, "%d\n", chan->client_count);
145 else
146 err = -ENODEV;
147 mutex_unlock(&dma_list_mutex);
148
149 return err;
150 }
151 static DEVICE_ATTR_RO(in_use);
152
153 static struct attribute *dma_dev_attrs[] = {
154 &dev_attr_memcpy_count.attr,
155 &dev_attr_bytes_transferred.attr,
156 &dev_attr_in_use.attr,
157 NULL,
158 };
159 ATTRIBUTE_GROUPS(dma_dev);
160
161 static void chan_dev_release(struct device *dev)
162 {
163 struct dma_chan_dev *chan_dev;
164
165 chan_dev = container_of(dev, typeof(*chan_dev), device);
166 if (atomic_dec_and_test(chan_dev->idr_ref)) {
167 mutex_lock(&dma_list_mutex);
168 idr_remove(&dma_idr, chan_dev->dev_id);
169 mutex_unlock(&dma_list_mutex);
170 kfree(chan_dev->idr_ref);
171 }
172 kfree(chan_dev);
173 }
174
175 static struct class dma_devclass = {
176 .name = "dma",
177 .dev_groups = dma_dev_groups,
178 .dev_release = chan_dev_release,
179 };
180
181 /* --- client and device registration --- */
182
183 #define dma_device_satisfies_mask(device, mask) \
184 __dma_device_satisfies_mask((device), &(mask))
185 static int
186 __dma_device_satisfies_mask(struct dma_device *device,
187 const dma_cap_mask_t *want)
188 {
189 dma_cap_mask_t has;
190
191 bitmap_and(has.bits, want->bits, device->cap_mask.bits,
192 DMA_TX_TYPE_END);
193 return bitmap_equal(want->bits, has.bits, DMA_TX_TYPE_END);
194 }
195
196 static struct module *dma_chan_to_owner(struct dma_chan *chan)
197 {
198 return chan->device->dev->driver->owner;
199 }
200
201 /**
202 * balance_ref_count - catch up the channel reference count
203 * @chan - channel to balance ->client_count versus dmaengine_ref_count
204 *
205 * balance_ref_count must be called under dma_list_mutex
206 */
207 static void balance_ref_count(struct dma_chan *chan)
208 {
209 struct module *owner = dma_chan_to_owner(chan);
210
211 while (chan->client_count < dmaengine_ref_count) {
212 __module_get(owner);
213 chan->client_count++;
214 }
215 }
216
217 /**
218 * dma_chan_get - try to grab a dma channel's parent driver module
219 * @chan - channel to grab
220 *
221 * Must be called under dma_list_mutex
222 */
223 static int dma_chan_get(struct dma_chan *chan)
224 {
225 int err = -ENODEV;
226 struct module *owner = dma_chan_to_owner(chan);
227
228 if (chan->client_count) {
229 __module_get(owner);
230 err = 0;
231 } else if (try_module_get(owner))
232 err = 0;
233
234 if (err == 0)
235 chan->client_count++;
236
237 /* allocate upon first client reference */
238 if (chan->client_count == 1 && err == 0) {
239 int desc_cnt = chan->device->device_alloc_chan_resources(chan);
240
241 if (desc_cnt < 0) {
242 err = desc_cnt;
243 chan->client_count = 0;
244 module_put(owner);
245 } else if (!dma_has_cap(DMA_PRIVATE, chan->device->cap_mask))
246 balance_ref_count(chan);
247 }
248
249 return err;
250 }
251
252 /**
253 * dma_chan_put - drop a reference to a dma channel's parent driver module
254 * @chan - channel to release
255 *
256 * Must be called under dma_list_mutex
257 */
258 static void dma_chan_put(struct dma_chan *chan)
259 {
260 if (!chan->client_count)
261 return; /* this channel failed alloc_chan_resources */
262 chan->client_count--;
263 module_put(dma_chan_to_owner(chan));
264 if (chan->client_count == 0)
265 chan->device->device_free_chan_resources(chan);
266 }
267
268 enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
269 {
270 enum dma_status status;
271 unsigned long dma_sync_wait_timeout = jiffies + msecs_to_jiffies(5000);
272
273 dma_async_issue_pending(chan);
274 do {
275 status = dma_async_is_tx_complete(chan, cookie, NULL, NULL);
276 if (time_after_eq(jiffies, dma_sync_wait_timeout)) {
277 pr_err("%s: timeout!\n", __func__);
278 return DMA_ERROR;
279 }
280 if (status != DMA_IN_PROGRESS)
281 break;
282 cpu_relax();
283 } while (1);
284
285 return status;
286 }
287 EXPORT_SYMBOL(dma_sync_wait);
288
289 /**
290 * dma_cap_mask_all - enable iteration over all operation types
291 */
292 static dma_cap_mask_t dma_cap_mask_all;
293
294 /**
295 * dma_chan_tbl_ent - tracks channel allocations per core/operation
296 * @chan - associated channel for this entry
297 */
298 struct dma_chan_tbl_ent {
299 struct dma_chan *chan;
300 };
301
302 /**
303 * channel_table - percpu lookup table for memory-to-memory offload providers
304 */
305 static struct dma_chan_tbl_ent __percpu *channel_table[DMA_TX_TYPE_END];
306
307 static int __init dma_channel_table_init(void)
308 {
309 enum dma_transaction_type cap;
310 int err = 0;
311
312 bitmap_fill(dma_cap_mask_all.bits, DMA_TX_TYPE_END);
313
314 /* 'interrupt', 'private', and 'slave' are channel capabilities,
315 * but are not associated with an operation so they do not need
316 * an entry in the channel_table
317 */
318 clear_bit(DMA_INTERRUPT, dma_cap_mask_all.bits);
319 clear_bit(DMA_PRIVATE, dma_cap_mask_all.bits);
320 clear_bit(DMA_SLAVE, dma_cap_mask_all.bits);
321
322 for_each_dma_cap_mask(cap, dma_cap_mask_all) {
323 channel_table[cap] = alloc_percpu(struct dma_chan_tbl_ent);
324 if (!channel_table[cap]) {
325 err = -ENOMEM;
326 break;
327 }
328 }
329
330 if (err) {
331 pr_err("initialization failure\n");
332 for_each_dma_cap_mask(cap, dma_cap_mask_all)
333 if (channel_table[cap])
334 free_percpu(channel_table[cap]);
335 }
336
337 return err;
338 }
339 arch_initcall(dma_channel_table_init);
340
341 /**
342 * dma_find_channel - find a channel to carry out the operation
343 * @tx_type: transaction type
344 */
345 struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
346 {
347 return this_cpu_read(channel_table[tx_type]->chan);
348 }
349 EXPORT_SYMBOL(dma_find_channel);
350
351 /*
352 * net_dma_find_channel - find a channel for net_dma
353 * net_dma has alignment requirements
354 */
355 struct dma_chan *net_dma_find_channel(void)
356 {
357 struct dma_chan *chan = dma_find_channel(DMA_MEMCPY);
358 if (chan && !is_dma_copy_aligned(chan->device, 1, 1, 1))
359 return NULL;
360
361 return chan;
362 }
363 EXPORT_SYMBOL(net_dma_find_channel);
364
365 /**
366 * dma_issue_pending_all - flush all pending operations across all channels
367 */
368 void dma_issue_pending_all(void)
369 {
370 struct dma_device *device;
371 struct dma_chan *chan;
372
373 rcu_read_lock();
374 list_for_each_entry_rcu(device, &dma_device_list, global_node) {
375 if (dma_has_cap(DMA_PRIVATE, device->cap_mask))
376 continue;
377 list_for_each_entry(chan, &device->channels, device_node)
378 if (chan->client_count)
379 device->device_issue_pending(chan);
380 }
381 rcu_read_unlock();
382 }
383 EXPORT_SYMBOL(dma_issue_pending_all);
384
385 /**
386 * dma_chan_is_local - returns true if the channel is in the same numa-node as the cpu
387 */
388 static bool dma_chan_is_local(struct dma_chan *chan, int cpu)
389 {
390 int node = dev_to_node(chan->device->dev);
391 return node == -1 || cpumask_test_cpu(cpu, cpumask_of_node(node));
392 }
393
394 /**
395 * min_chan - returns the channel with min count and in the same numa-node as the cpu
396 * @cap: capability to match
397 * @cpu: cpu index which the channel should be close to
398 *
399 * If some channels are close to the given cpu, the one with the lowest
400 * reference count is returned. Otherwise, cpu is ignored and only the
401 * reference count is taken into account.
402 * Must be called under dma_list_mutex.
403 */
404 static struct dma_chan *min_chan(enum dma_transaction_type cap, int cpu)
405 {
406 struct dma_device *device;
407 struct dma_chan *chan;
408 struct dma_chan *min = NULL;
409 struct dma_chan *localmin = NULL;
410
411 list_for_each_entry(device, &dma_device_list, global_node) {
412 if (!dma_has_cap(cap, device->cap_mask) ||
413 dma_has_cap(DMA_PRIVATE, device->cap_mask))
414 continue;
415 list_for_each_entry(chan, &device->channels, device_node) {
416 if (!chan->client_count)
417 continue;
418 if (!min || chan->table_count < min->table_count)
419 min = chan;
420
421 if (dma_chan_is_local(chan, cpu))
422 if (!localmin ||
423 chan->table_count < localmin->table_count)
424 localmin = chan;
425 }
426 }
427
428 chan = localmin ? localmin : min;
429
430 if (chan)
431 chan->table_count++;
432
433 return chan;
434 }
435
436 /**
437 * dma_channel_rebalance - redistribute the available channels
438 *
439 * Optimize for cpu isolation (each cpu gets a dedicated channel for an
440 * operation type) in the SMP case, and operation isolation (avoid
441 * multi-tasking channels) in the non-SMP case. Must be called under
442 * dma_list_mutex.
443 */
444 static void dma_channel_rebalance(void)
445 {
446 struct dma_chan *chan;
447 struct dma_device *device;
448 int cpu;
449 int cap;
450
451 /* undo the last distribution */
452 for_each_dma_cap_mask(cap, dma_cap_mask_all)
453 for_each_possible_cpu(cpu)
454 per_cpu_ptr(channel_table[cap], cpu)->chan = NULL;
455
456 list_for_each_entry(device, &dma_device_list, global_node) {
457 if (dma_has_cap(DMA_PRIVATE, device->cap_mask))
458 continue;
459 list_for_each_entry(chan, &device->channels, device_node)
460 chan->table_count = 0;
461 }
462
463 /* don't populate the channel_table if no clients are available */
464 if (!dmaengine_ref_count)
465 return;
466
467 /* redistribute available channels */
468 for_each_dma_cap_mask(cap, dma_cap_mask_all)
469 for_each_online_cpu(cpu) {
470 chan = min_chan(cap, cpu);
471 per_cpu_ptr(channel_table[cap], cpu)->chan = chan;
472 }
473 }
474
475 static struct dma_chan *private_candidate(const dma_cap_mask_t *mask,
476 struct dma_device *dev,
477 dma_filter_fn fn, void *fn_param)
478 {
479 struct dma_chan *chan;
480
481 if (!__dma_device_satisfies_mask(dev, mask)) {
482 pr_debug("%s: wrong capabilities\n", __func__);
483 return NULL;
484 }
485 /* devices with multiple channels need special handling as we need to
486 * ensure that all channels are either private or public.
487 */
488 if (dev->chancnt > 1 && !dma_has_cap(DMA_PRIVATE, dev->cap_mask))
489 list_for_each_entry(chan, &dev->channels, device_node) {
490 /* some channels are already publicly allocated */
491 if (chan->client_count)
492 return NULL;
493 }
494
495 list_for_each_entry(chan, &dev->channels, device_node) {
496 if (chan->client_count) {
497 pr_debug("%s: %s busy\n",
498 __func__, dma_chan_name(chan));
499 continue;
500 }
501 if (fn && !fn(chan, fn_param)) {
502 pr_debug("%s: %s filter said false\n",
503 __func__, dma_chan_name(chan));
504 continue;
505 }
506 return chan;
507 }
508
509 return NULL;
510 }
511
512 /**
513 * dma_request_slave_channel - try to get specific channel exclusively
514 * @chan: target channel
515 */
516 struct dma_chan *dma_get_slave_channel(struct dma_chan *chan)
517 {
518 int err = -EBUSY;
519
520 /* lock against __dma_request_channel */
521 mutex_lock(&dma_list_mutex);
522
523 if (chan->client_count == 0) {
524 err = dma_chan_get(chan);
525 if (err)
526 pr_debug("%s: failed to get %s: (%d)\n",
527 __func__, dma_chan_name(chan), err);
528 } else
529 chan = NULL;
530
531 mutex_unlock(&dma_list_mutex);
532
533
534 return chan;
535 }
536 EXPORT_SYMBOL_GPL(dma_get_slave_channel);
537
538 /**
539 * __dma_request_channel - try to allocate an exclusive channel
540 * @mask: capabilities that the channel must satisfy
541 * @fn: optional callback to disposition available channels
542 * @fn_param: opaque parameter to pass to dma_filter_fn
543 */
544 struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
545 dma_filter_fn fn, void *fn_param)
546 {
547 struct dma_device *device, *_d;
548 struct dma_chan *chan = NULL;
549 int err;
550
551 /* Find a channel */
552 mutex_lock(&dma_list_mutex);
553 list_for_each_entry_safe(device, _d, &dma_device_list, global_node) {
554 chan = private_candidate(mask, device, fn, fn_param);
555 if (chan) {
556 /* Found a suitable channel, try to grab, prep, and
557 * return it. We first set DMA_PRIVATE to disable
558 * balance_ref_count as this channel will not be
559 * published in the general-purpose allocator
560 */
561 dma_cap_set(DMA_PRIVATE, device->cap_mask);
562 device->privatecnt++;
563 err = dma_chan_get(chan);
564
565 if (err == -ENODEV) {
566 pr_debug("%s: %s module removed\n",
567 __func__, dma_chan_name(chan));
568 list_del_rcu(&device->global_node);
569 } else if (err)
570 pr_debug("%s: failed to get %s: (%d)\n",
571 __func__, dma_chan_name(chan), err);
572 else
573 break;
574 if (--device->privatecnt == 0)
575 dma_cap_clear(DMA_PRIVATE, device->cap_mask);
576 chan = NULL;
577 }
578 }
579 mutex_unlock(&dma_list_mutex);
580
581 pr_debug("%s: %s (%s)\n",
582 __func__,
583 chan ? "success" : "fail",
584 chan ? dma_chan_name(chan) : NULL);
585
586 return chan;
587 }
588 EXPORT_SYMBOL_GPL(__dma_request_channel);
589
590 /**
591 * dma_request_slave_channel - try to allocate an exclusive slave channel
592 * @dev: pointer to client device structure
593 * @name: slave channel name
594 */
595 struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name)
596 {
597 /* If device-tree is present get slave info from here */
598 if (dev->of_node)
599 return of_dma_request_slave_channel(dev->of_node, name);
600
601 /* If device was enumerated by ACPI get slave info from here */
602 if (ACPI_HANDLE(dev))
603 return acpi_dma_request_slave_chan_by_name(dev, name);
604
605 return NULL;
606 }
607 EXPORT_SYMBOL_GPL(dma_request_slave_channel);
608
609 void dma_release_channel(struct dma_chan *chan)
610 {
611 mutex_lock(&dma_list_mutex);
612 WARN_ONCE(chan->client_count != 1,
613 "chan reference count %d != 1\n", chan->client_count);
614 dma_chan_put(chan);
615 /* drop PRIVATE cap enabled by __dma_request_channel() */
616 if (--chan->device->privatecnt == 0)
617 dma_cap_clear(DMA_PRIVATE, chan->device->cap_mask);
618 mutex_unlock(&dma_list_mutex);
619 }
620 EXPORT_SYMBOL_GPL(dma_release_channel);
621
622 /**
623 * dmaengine_get - register interest in dma_channels
624 */
625 void dmaengine_get(void)
626 {
627 struct dma_device *device, *_d;
628 struct dma_chan *chan;
629 int err;
630
631 mutex_lock(&dma_list_mutex);
632 dmaengine_ref_count++;
633
634 /* try to grab channels */
635 list_for_each_entry_safe(device, _d, &dma_device_list, global_node) {
636 if (dma_has_cap(DMA_PRIVATE, device->cap_mask))
637 continue;
638 list_for_each_entry(chan, &device->channels, device_node) {
639 err = dma_chan_get(chan);
640 if (err == -ENODEV) {
641 /* module removed before we could use it */
642 list_del_rcu(&device->global_node);
643 break;
644 } else if (err)
645 pr_debug("%s: failed to get %s: (%d)\n",
646 __func__, dma_chan_name(chan), err);
647 }
648 }
649
650 /* if this is the first reference and there were channels
651 * waiting we need to rebalance to get those channels
652 * incorporated into the channel table
653 */
654 if (dmaengine_ref_count == 1)
655 dma_channel_rebalance();
656 mutex_unlock(&dma_list_mutex);
657 }
658 EXPORT_SYMBOL(dmaengine_get);
659
660 /**
661 * dmaengine_put - let dma drivers be removed when ref_count == 0
662 */
663 void dmaengine_put(void)
664 {
665 struct dma_device *device;
666 struct dma_chan *chan;
667
668 mutex_lock(&dma_list_mutex);
669 dmaengine_ref_count--;
670 BUG_ON(dmaengine_ref_count < 0);
671 /* drop channel references */
672 list_for_each_entry(device, &dma_device_list, global_node) {
673 if (dma_has_cap(DMA_PRIVATE, device->cap_mask))
674 continue;
675 list_for_each_entry(chan, &device->channels, device_node)
676 dma_chan_put(chan);
677 }
678 mutex_unlock(&dma_list_mutex);
679 }
680 EXPORT_SYMBOL(dmaengine_put);
681
682 static bool device_has_all_tx_types(struct dma_device *device)
683 {
684 /* A device that satisfies this test has channels that will never cause
685 * an async_tx channel switch event as all possible operation types can
686 * be handled.
687 */
688 #ifdef CONFIG_ASYNC_TX_DMA
689 if (!dma_has_cap(DMA_INTERRUPT, device->cap_mask))
690 return false;
691 #endif
692
693 #if defined(CONFIG_ASYNC_MEMCPY) || defined(CONFIG_ASYNC_MEMCPY_MODULE)
694 if (!dma_has_cap(DMA_MEMCPY, device->cap_mask))
695 return false;
696 #endif
697
698 #if defined(CONFIG_ASYNC_XOR) || defined(CONFIG_ASYNC_XOR_MODULE)
699 if (!dma_has_cap(DMA_XOR, device->cap_mask))
700 return false;
701
702 #ifndef CONFIG_ASYNC_TX_DISABLE_XOR_VAL_DMA
703 if (!dma_has_cap(DMA_XOR_VAL, device->cap_mask))
704 return false;
705 #endif
706 #endif
707
708 #if defined(CONFIG_ASYNC_PQ) || defined(CONFIG_ASYNC_PQ_MODULE)
709 if (!dma_has_cap(DMA_PQ, device->cap_mask))
710 return false;
711
712 #ifndef CONFIG_ASYNC_TX_DISABLE_PQ_VAL_DMA
713 if (!dma_has_cap(DMA_PQ_VAL, device->cap_mask))
714 return false;
715 #endif
716 #endif
717
718 return true;
719 }
720
721 static int get_dma_id(struct dma_device *device)
722 {
723 int rc;
724
725 mutex_lock(&dma_list_mutex);
726
727 rc = idr_alloc(&dma_idr, NULL, 0, 0, GFP_KERNEL);
728 if (rc >= 0)
729 device->dev_id = rc;
730
731 mutex_unlock(&dma_list_mutex);
732 return rc < 0 ? rc : 0;
733 }
734
735 /**
736 * dma_async_device_register - registers DMA devices found
737 * @device: &dma_device
738 */
739 int dma_async_device_register(struct dma_device *device)
740 {
741 int chancnt = 0, rc;
742 struct dma_chan* chan;
743 atomic_t *idr_ref;
744
745 if (!device)
746 return -ENODEV;
747
748 /* validate device routines */
749 BUG_ON(dma_has_cap(DMA_MEMCPY, device->cap_mask) &&
750 !device->device_prep_dma_memcpy);
751 BUG_ON(dma_has_cap(DMA_XOR, device->cap_mask) &&
752 !device->device_prep_dma_xor);
753 BUG_ON(dma_has_cap(DMA_XOR_VAL, device->cap_mask) &&
754 !device->device_prep_dma_xor_val);
755 BUG_ON(dma_has_cap(DMA_PQ, device->cap_mask) &&
756 !device->device_prep_dma_pq);
757 BUG_ON(dma_has_cap(DMA_PQ_VAL, device->cap_mask) &&
758 !device->device_prep_dma_pq_val);
759 BUG_ON(dma_has_cap(DMA_INTERRUPT, device->cap_mask) &&
760 !device->device_prep_dma_interrupt);
761 BUG_ON(dma_has_cap(DMA_SG, device->cap_mask) &&
762 !device->device_prep_dma_sg);
763 BUG_ON(dma_has_cap(DMA_CYCLIC, device->cap_mask) &&
764 !device->device_prep_dma_cyclic);
765 BUG_ON(dma_has_cap(DMA_SLAVE, device->cap_mask) &&
766 !device->device_control);
767 BUG_ON(dma_has_cap(DMA_INTERLEAVE, device->cap_mask) &&
768 !device->device_prep_interleaved_dma);
769
770 BUG_ON(!device->device_alloc_chan_resources);
771 BUG_ON(!device->device_free_chan_resources);
772 BUG_ON(!device->device_tx_status);
773 BUG_ON(!device->device_issue_pending);
774 BUG_ON(!device->dev);
775
776 /* note: this only matters in the
777 * CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH=n case
778 */
779 if (device_has_all_tx_types(device))
780 dma_cap_set(DMA_ASYNC_TX, device->cap_mask);
781
782 idr_ref = kmalloc(sizeof(*idr_ref), GFP_KERNEL);
783 if (!idr_ref)
784 return -ENOMEM;
785 rc = get_dma_id(device);
786 if (rc != 0) {
787 kfree(idr_ref);
788 return rc;
789 }
790
791 atomic_set(idr_ref, 0);
792
793 /* represent channels in sysfs. Probably want devs too */
794 list_for_each_entry(chan, &device->channels, device_node) {
795 rc = -ENOMEM;
796 chan->local = alloc_percpu(typeof(*chan->local));
797 if (chan->local == NULL)
798 goto err_out;
799 chan->dev = kzalloc(sizeof(*chan->dev), GFP_KERNEL);
800 if (chan->dev == NULL) {
801 free_percpu(chan->local);
802 chan->local = NULL;
803 goto err_out;
804 }
805
806 chan->chan_id = chancnt++;
807 chan->dev->device.class = &dma_devclass;
808 chan->dev->device.parent = device->dev;
809 chan->dev->chan = chan;
810 chan->dev->idr_ref = idr_ref;
811 chan->dev->dev_id = device->dev_id;
812 atomic_inc(idr_ref);
813 dev_set_name(&chan->dev->device, "dma%dchan%d",
814 device->dev_id, chan->chan_id);
815
816 rc = device_register(&chan->dev->device);
817 if (rc) {
818 free_percpu(chan->local);
819 chan->local = NULL;
820 kfree(chan->dev);
821 atomic_dec(idr_ref);
822 goto err_out;
823 }
824 chan->client_count = 0;
825 }
826 device->chancnt = chancnt;
827
828 mutex_lock(&dma_list_mutex);
829 /* take references on public channels */
830 if (dmaengine_ref_count && !dma_has_cap(DMA_PRIVATE, device->cap_mask))
831 list_for_each_entry(chan, &device->channels, device_node) {
832 /* if clients are already waiting for channels we need
833 * to take references on their behalf
834 */
835 if (dma_chan_get(chan) == -ENODEV) {
836 /* note we can only get here for the first
837 * channel as the remaining channels are
838 * guaranteed to get a reference
839 */
840 rc = -ENODEV;
841 mutex_unlock(&dma_list_mutex);
842 goto err_out;
843 }
844 }
845 list_add_tail_rcu(&device->global_node, &dma_device_list);
846 if (dma_has_cap(DMA_PRIVATE, device->cap_mask))
847 device->privatecnt++; /* Always private */
848 dma_channel_rebalance();
849 mutex_unlock(&dma_list_mutex);
850
851 return 0;
852
853 err_out:
854 /* if we never registered a channel just release the idr */
855 if (atomic_read(idr_ref) == 0) {
856 mutex_lock(&dma_list_mutex);
857 idr_remove(&dma_idr, device->dev_id);
858 mutex_unlock(&dma_list_mutex);
859 kfree(idr_ref);
860 return rc;
861 }
862
863 list_for_each_entry(chan, &device->channels, device_node) {
864 if (chan->local == NULL)
865 continue;
866 mutex_lock(&dma_list_mutex);
867 chan->dev->chan = NULL;
868 mutex_unlock(&dma_list_mutex);
869 device_unregister(&chan->dev->device);
870 free_percpu(chan->local);
871 }
872 return rc;
873 }
874 EXPORT_SYMBOL(dma_async_device_register);
875
876 /**
877 * dma_async_device_unregister - unregister a DMA device
878 * @device: &dma_device
879 *
880 * This routine is called by dma driver exit routines, dmaengine holds module
881 * references to prevent it being called while channels are in use.
882 */
883 void dma_async_device_unregister(struct dma_device *device)
884 {
885 struct dma_chan *chan;
886
887 mutex_lock(&dma_list_mutex);
888 list_del_rcu(&device->global_node);
889 dma_channel_rebalance();
890 mutex_unlock(&dma_list_mutex);
891
892 list_for_each_entry(chan, &device->channels, device_node) {
893 WARN_ONCE(chan->client_count,
894 "%s called while %d clients hold a reference\n",
895 __func__, chan->client_count);
896 mutex_lock(&dma_list_mutex);
897 chan->dev->chan = NULL;
898 mutex_unlock(&dma_list_mutex);
899 device_unregister(&chan->dev->device);
900 free_percpu(chan->local);
901 }
902 }
903 EXPORT_SYMBOL(dma_async_device_unregister);
904
905 struct dmaengine_unmap_pool {
906 struct kmem_cache *cache;
907 const char *name;
908 mempool_t *pool;
909 size_t size;
910 };
911
912 #define __UNMAP_POOL(x) { .size = x, .name = "dmaengine-unmap-" __stringify(x) }
913 static struct dmaengine_unmap_pool unmap_pool[] = {
914 __UNMAP_POOL(2),
915 #if IS_ENABLED(CONFIG_ASYNC_TX_DMA)
916 __UNMAP_POOL(16),
917 __UNMAP_POOL(128),
918 __UNMAP_POOL(256),
919 #endif
920 };
921
922 static struct dmaengine_unmap_pool *__get_unmap_pool(int nr)
923 {
924 int order = get_count_order(nr);
925
926 switch (order) {
927 case 0 ... 1:
928 return &unmap_pool[0];
929 case 2 ... 4:
930 return &unmap_pool[1];
931 case 5 ... 7:
932 return &unmap_pool[2];
933 case 8:
934 return &unmap_pool[3];
935 default:
936 BUG();
937 return NULL;
938 }
939 }
940
941 static void dmaengine_unmap(struct kref *kref)
942 {
943 struct dmaengine_unmap_data *unmap = container_of(kref, typeof(*unmap), kref);
944 struct device *dev = unmap->dev;
945 int cnt, i;
946
947 cnt = unmap->to_cnt;
948 for (i = 0; i < cnt; i++)
949 dma_unmap_page(dev, unmap->addr[i], unmap->len,
950 DMA_TO_DEVICE);
951 cnt += unmap->from_cnt;
952 for (; i < cnt; i++)
953 dma_unmap_page(dev, unmap->addr[i], unmap->len,
954 DMA_FROM_DEVICE);
955 cnt += unmap->bidi_cnt;
956 for (; i < cnt; i++) {
957 if (unmap->addr[i] == 0)
958 continue;
959 dma_unmap_page(dev, unmap->addr[i], unmap->len,
960 DMA_BIDIRECTIONAL);
961 }
962 mempool_free(unmap, __get_unmap_pool(cnt)->pool);
963 }
964
965 void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap)
966 {
967 if (unmap)
968 kref_put(&unmap->kref, dmaengine_unmap);
969 }
970 EXPORT_SYMBOL_GPL(dmaengine_unmap_put);
971
972 static void dmaengine_destroy_unmap_pool(void)
973 {
974 int i;
975
976 for (i = 0; i < ARRAY_SIZE(unmap_pool); i++) {
977 struct dmaengine_unmap_pool *p = &unmap_pool[i];
978
979 if (p->pool)
980 mempool_destroy(p->pool);
981 p->pool = NULL;
982 if (p->cache)
983 kmem_cache_destroy(p->cache);
984 p->cache = NULL;
985 }
986 }
987
988 static int __init dmaengine_init_unmap_pool(void)
989 {
990 int i;
991
992 for (i = 0; i < ARRAY_SIZE(unmap_pool); i++) {
993 struct dmaengine_unmap_pool *p = &unmap_pool[i];
994 size_t size;
995
996 size = sizeof(struct dmaengine_unmap_data) +
997 sizeof(dma_addr_t) * p->size;
998
999 p->cache = kmem_cache_create(p->name, size, 0,
1000 SLAB_HWCACHE_ALIGN, NULL);
1001 if (!p->cache)
1002 break;
1003 p->pool = mempool_create_slab_pool(1, p->cache);
1004 if (!p->pool)
1005 break;
1006 }
1007
1008 if (i == ARRAY_SIZE(unmap_pool))
1009 return 0;
1010
1011 dmaengine_destroy_unmap_pool();
1012 return -ENOMEM;
1013 }
1014
1015 struct dmaengine_unmap_data *
1016 dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags)
1017 {
1018 struct dmaengine_unmap_data *unmap;
1019
1020 unmap = mempool_alloc(__get_unmap_pool(nr)->pool, flags);
1021 if (!unmap)
1022 return NULL;
1023
1024 memset(unmap, 0, sizeof(*unmap));
1025 kref_init(&unmap->kref);
1026 unmap->dev = dev;
1027
1028 return unmap;
1029 }
1030 EXPORT_SYMBOL(dmaengine_get_unmap_data);
1031
1032 /**
1033 * dma_async_memcpy_pg_to_pg - offloaded copy from page to page
1034 * @chan: DMA channel to offload copy to
1035 * @dest_pg: destination page
1036 * @dest_off: offset in page to copy to
1037 * @src_pg: source page
1038 * @src_off: offset in page to copy from
1039 * @len: length
1040 *
1041 * Both @dest_page/@dest_off and @src_page/@src_off must be mappable to a bus
1042 * address according to the DMA mapping API rules for streaming mappings.
1043 * Both @dest_page/@dest_off and @src_page/@src_off must stay memory resident
1044 * (kernel memory or locked user space pages).
1045 */
1046 dma_cookie_t
1047 dma_async_memcpy_pg_to_pg(struct dma_chan *chan, struct page *dest_pg,
1048 unsigned int dest_off, struct page *src_pg, unsigned int src_off,
1049 size_t len)
1050 {
1051 struct dma_device *dev = chan->device;
1052 struct dma_async_tx_descriptor *tx;
1053 struct dmaengine_unmap_data *unmap;
1054 dma_cookie_t cookie;
1055 unsigned long flags;
1056
1057 unmap = dmaengine_get_unmap_data(dev->dev, 2, GFP_NOIO);
1058 if (!unmap)
1059 return -ENOMEM;
1060
1061 unmap->to_cnt = 1;
1062 unmap->from_cnt = 1;
1063 unmap->addr[0] = dma_map_page(dev->dev, src_pg, src_off, len,
1064 DMA_TO_DEVICE);
1065 unmap->addr[1] = dma_map_page(dev->dev, dest_pg, dest_off, len,
1066 DMA_FROM_DEVICE);
1067 unmap->len = len;
1068 flags = DMA_CTRL_ACK | DMA_COMPL_SKIP_SRC_UNMAP |
1069 DMA_COMPL_SKIP_DEST_UNMAP;
1070 tx = dev->device_prep_dma_memcpy(chan, unmap->addr[1], unmap->addr[0],
1071 len, flags);
1072
1073 if (!tx) {
1074 dmaengine_unmap_put(unmap);
1075 return -ENOMEM;
1076 }
1077
1078 dma_set_unmap(tx, unmap);
1079 cookie = tx->tx_submit(tx);
1080 dmaengine_unmap_put(unmap);
1081
1082 preempt_disable();
1083 __this_cpu_add(chan->local->bytes_transferred, len);
1084 __this_cpu_inc(chan->local->memcpy_count);
1085 preempt_enable();
1086
1087 return cookie;
1088 }
1089 EXPORT_SYMBOL(dma_async_memcpy_pg_to_pg);
1090
1091 /**
1092 * dma_async_memcpy_buf_to_buf - offloaded copy between virtual addresses
1093 * @chan: DMA channel to offload copy to
1094 * @dest: destination address (virtual)
1095 * @src: source address (virtual)
1096 * @len: length
1097 *
1098 * Both @dest and @src must be mappable to a bus address according to the
1099 * DMA mapping API rules for streaming mappings.
1100 * Both @dest and @src must stay memory resident (kernel memory or locked
1101 * user space pages).
1102 */
1103 dma_cookie_t
1104 dma_async_memcpy_buf_to_buf(struct dma_chan *chan, void *dest,
1105 void *src, size_t len)
1106 {
1107 return dma_async_memcpy_pg_to_pg(chan, virt_to_page(dest),
1108 (unsigned long) dest & ~PAGE_MASK,
1109 virt_to_page(src),
1110 (unsigned long) src & ~PAGE_MASK, len);
1111 }
1112 EXPORT_SYMBOL(dma_async_memcpy_buf_to_buf);
1113
1114 /**
1115 * dma_async_memcpy_buf_to_pg - offloaded copy from address to page
1116 * @chan: DMA channel to offload copy to
1117 * @page: destination page
1118 * @offset: offset in page to copy to
1119 * @kdata: source address (virtual)
1120 * @len: length
1121 *
1122 * Both @page/@offset and @kdata must be mappable to a bus address according
1123 * to the DMA mapping API rules for streaming mappings.
1124 * Both @page/@offset and @kdata must stay memory resident (kernel memory or
1125 * locked user space pages)
1126 */
1127 dma_cookie_t
1128 dma_async_memcpy_buf_to_pg(struct dma_chan *chan, struct page *page,
1129 unsigned int offset, void *kdata, size_t len)
1130 {
1131 return dma_async_memcpy_pg_to_pg(chan, page, offset,
1132 virt_to_page(kdata),
1133 (unsigned long) kdata & ~PAGE_MASK, len);
1134 }
1135 EXPORT_SYMBOL(dma_async_memcpy_buf_to_pg);
1136
1137 void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
1138 struct dma_chan *chan)
1139 {
1140 tx->chan = chan;
1141 #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
1142 spin_lock_init(&tx->lock);
1143 #endif
1144 }
1145 EXPORT_SYMBOL(dma_async_tx_descriptor_init);
1146
1147 /* dma_wait_for_async_tx - spin wait for a transaction to complete
1148 * @tx: in-flight transaction to wait on
1149 */
1150 enum dma_status
1151 dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
1152 {
1153 unsigned long dma_sync_wait_timeout = jiffies + msecs_to_jiffies(5000);
1154
1155 if (!tx)
1156 return DMA_SUCCESS;
1157
1158 while (tx->cookie == -EBUSY) {
1159 if (time_after_eq(jiffies, dma_sync_wait_timeout)) {
1160 pr_err("%s timeout waiting for descriptor submission\n",
1161 __func__);
1162 return DMA_ERROR;
1163 }
1164 cpu_relax();
1165 }
1166 return dma_sync_wait(tx->chan, tx->cookie);
1167 }
1168 EXPORT_SYMBOL_GPL(dma_wait_for_async_tx);
1169
1170 /* dma_run_dependencies - helper routine for dma drivers to process
1171 * (start) dependent operations on their target channel
1172 * @tx: transaction with dependencies
1173 */
1174 void dma_run_dependencies(struct dma_async_tx_descriptor *tx)
1175 {
1176 struct dma_async_tx_descriptor *dep = txd_next(tx);
1177 struct dma_async_tx_descriptor *dep_next;
1178 struct dma_chan *chan;
1179
1180 if (!dep)
1181 return;
1182
1183 /* we'll submit tx->next now, so clear the link */
1184 txd_clear_next(tx);
1185 chan = dep->chan;
1186
1187 /* keep submitting up until a channel switch is detected
1188 * in that case we will be called again as a result of
1189 * processing the interrupt from async_tx_channel_switch
1190 */
1191 for (; dep; dep = dep_next) {
1192 txd_lock(dep);
1193 txd_clear_parent(dep);
1194 dep_next = txd_next(dep);
1195 if (dep_next && dep_next->chan == chan)
1196 txd_clear_next(dep); /* ->next will be submitted */
1197 else
1198 dep_next = NULL; /* submit current dep and terminate */
1199 txd_unlock(dep);
1200
1201 dep->tx_submit(dep);
1202 }
1203
1204 chan->device->device_issue_pending(chan);
1205 }
1206 EXPORT_SYMBOL_GPL(dma_run_dependencies);
1207
1208 static int __init dma_bus_init(void)
1209 {
1210 int err = dmaengine_init_unmap_pool();
1211
1212 if (err)
1213 return err;
1214 return class_register(&dma_devclass);
1215 }
1216 arch_initcall(dma_bus_init);
1217
1218
This page took 0.126792 seconds and 5 git commands to generate.