2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
31 #include <linux/atomic.h>
32 #include <linux/wait.h>
33 #include <linux/list.h>
34 #include <linux/kref.h>
35 #include <linux/interval_tree.h>
36 #include <linux/hashtable.h>
37 #include <linux/fence.h>
39 #include <ttm/ttm_bo_api.h>
40 #include <ttm/ttm_bo_driver.h>
41 #include <ttm/ttm_placement.h>
42 #include <ttm/ttm_module.h>
43 #include <ttm/ttm_execbuf_util.h>
46 #include <drm/drm_gem.h>
47 #include <drm/amdgpu_drm.h>
49 #include "amd_shared.h"
50 #include "amdgpu_mode.h"
51 #include "amdgpu_ih.h"
52 #include "amdgpu_irq.h"
53 #include "amdgpu_ucode.h"
54 #include "amdgpu_gds.h"
55 #include "amd_powerplay.h"
56 #include "amdgpu_acp.h"
58 #include "gpu_scheduler.h"
63 extern int amdgpu_modeset
;
64 extern int amdgpu_vram_limit
;
65 extern int amdgpu_gart_size
;
66 extern int amdgpu_benchmarking
;
67 extern int amdgpu_testing
;
68 extern int amdgpu_audio
;
69 extern int amdgpu_disp_priority
;
70 extern int amdgpu_hw_i2c
;
71 extern int amdgpu_pcie_gen2
;
72 extern int amdgpu_msi
;
73 extern int amdgpu_lockup_timeout
;
74 extern int amdgpu_dpm
;
75 extern int amdgpu_smc_load_fw
;
76 extern int amdgpu_aspm
;
77 extern int amdgpu_runtime_pm
;
78 extern unsigned amdgpu_ip_block_mask
;
79 extern int amdgpu_bapm
;
80 extern int amdgpu_deep_color
;
81 extern int amdgpu_vm_size
;
82 extern int amdgpu_vm_block_size
;
83 extern int amdgpu_vm_fault_stop
;
84 extern int amdgpu_vm_debug
;
85 extern int amdgpu_sched_jobs
;
86 extern int amdgpu_sched_hw_submission
;
87 extern int amdgpu_powerplay
;
88 extern unsigned amdgpu_pcie_gen_cap
;
89 extern unsigned amdgpu_pcie_lane_cap
;
91 #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
92 #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
93 #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
94 /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
95 #define AMDGPU_IB_POOL_SIZE 16
96 #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
97 #define AMDGPUFB_CONN_LIMIT 4
98 #define AMDGPU_BIOS_NUM_SCRATCH 8
100 /* max number of rings */
101 #define AMDGPU_MAX_RINGS 16
102 #define AMDGPU_MAX_GFX_RINGS 1
103 #define AMDGPU_MAX_COMPUTE_RINGS 8
104 #define AMDGPU_MAX_VCE_RINGS 2
106 /* max number of IP instances */
107 #define AMDGPU_MAX_SDMA_INSTANCES 2
109 /* hardcode that limit for now */
110 #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
112 /* hard reset data */
113 #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
116 #define AMDGPU_RESET_GFX (1 << 0)
117 #define AMDGPU_RESET_COMPUTE (1 << 1)
118 #define AMDGPU_RESET_DMA (1 << 2)
119 #define AMDGPU_RESET_CP (1 << 3)
120 #define AMDGPU_RESET_GRBM (1 << 4)
121 #define AMDGPU_RESET_DMA1 (1 << 5)
122 #define AMDGPU_RESET_RLC (1 << 6)
123 #define AMDGPU_RESET_SEM (1 << 7)
124 #define AMDGPU_RESET_IH (1 << 8)
125 #define AMDGPU_RESET_VMC (1 << 9)
126 #define AMDGPU_RESET_MC (1 << 10)
127 #define AMDGPU_RESET_DISPLAY (1 << 11)
128 #define AMDGPU_RESET_UVD (1 << 12)
129 #define AMDGPU_RESET_VCE (1 << 13)
130 #define AMDGPU_RESET_VCE1 (1 << 14)
132 /* GFX current status */
133 #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
134 #define AMDGPU_GFX_SAFE_MODE 0x00000001L
135 #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
136 #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
137 #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
139 /* max cursor sizes (in pixels) */
140 #define CIK_CURSOR_WIDTH 128
141 #define CIK_CURSOR_HEIGHT 128
143 struct amdgpu_device
;
147 struct amdgpu_cs_parser
;
149 struct amdgpu_irq_src
;
153 AMDGPU_CP_IRQ_GFX_EOP
= 0,
154 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
,
155 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP
,
156 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP
,
157 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP
,
158 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP
,
159 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP
,
160 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP
,
161 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP
,
166 enum amdgpu_sdma_irq
{
167 AMDGPU_SDMA_IRQ_TRAP0
= 0,
168 AMDGPU_SDMA_IRQ_TRAP1
,
173 enum amdgpu_thermal_irq
{
174 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH
= 0,
175 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW
,
177 AMDGPU_THERMAL_IRQ_LAST
180 int amdgpu_set_clockgating_state(struct amdgpu_device
*adev
,
181 enum amd_ip_block_type block_type
,
182 enum amd_clockgating_state state
);
183 int amdgpu_set_powergating_state(struct amdgpu_device
*adev
,
184 enum amd_ip_block_type block_type
,
185 enum amd_powergating_state state
);
187 struct amdgpu_ip_block_version
{
188 enum amd_ip_block_type type
;
192 const struct amd_ip_funcs
*funcs
;
195 int amdgpu_ip_block_version_cmp(struct amdgpu_device
*adev
,
196 enum amd_ip_block_type type
,
197 u32 major
, u32 minor
);
199 const struct amdgpu_ip_block_version
* amdgpu_get_ip_block(
200 struct amdgpu_device
*adev
,
201 enum amd_ip_block_type type
);
203 /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
204 struct amdgpu_buffer_funcs
{
205 /* maximum bytes in a single operation */
206 uint32_t copy_max_bytes
;
208 /* number of dw to reserve per operation */
209 unsigned copy_num_dw
;
211 /* used for buffer migration */
212 void (*emit_copy_buffer
)(struct amdgpu_ib
*ib
,
213 /* src addr in bytes */
215 /* dst addr in bytes */
217 /* number of byte to transfer */
218 uint32_t byte_count
);
220 /* maximum bytes in a single operation */
221 uint32_t fill_max_bytes
;
223 /* number of dw to reserve per operation */
224 unsigned fill_num_dw
;
226 /* used for buffer clearing */
227 void (*emit_fill_buffer
)(struct amdgpu_ib
*ib
,
228 /* value to write to memory */
230 /* dst addr in bytes */
232 /* number of byte to fill */
233 uint32_t byte_count
);
236 /* provided by hw blocks that can write ptes, e.g., sdma */
237 struct amdgpu_vm_pte_funcs
{
238 /* copy pte entries from GART */
239 void (*copy_pte
)(struct amdgpu_ib
*ib
,
240 uint64_t pe
, uint64_t src
,
242 /* write pte one entry at a time with addr mapping */
243 void (*write_pte
)(struct amdgpu_ib
*ib
,
244 const dma_addr_t
*pages_addr
, uint64_t pe
,
245 uint64_t addr
, unsigned count
,
246 uint32_t incr
, uint32_t flags
);
247 /* for linear pte/pde updates without addr mapping */
248 void (*set_pte_pde
)(struct amdgpu_ib
*ib
,
250 uint64_t addr
, unsigned count
,
251 uint32_t incr
, uint32_t flags
);
254 /* provided by the gmc block */
255 struct amdgpu_gart_funcs
{
256 /* flush the vm tlb via mmio */
257 void (*flush_gpu_tlb
)(struct amdgpu_device
*adev
,
259 /* write pte/pde updates using the cpu */
260 int (*set_pte_pde
)(struct amdgpu_device
*adev
,
261 void *cpu_pt_addr
, /* cpu addr of page table */
262 uint32_t gpu_page_idx
, /* pte/pde to update */
263 uint64_t addr
, /* addr to write into pte/pde */
264 uint32_t flags
); /* access flags */
267 /* provided by the ih block */
268 struct amdgpu_ih_funcs
{
269 /* ring read/write ptr handling, called from interrupt context */
270 u32 (*get_wptr
)(struct amdgpu_device
*adev
);
271 void (*decode_iv
)(struct amdgpu_device
*adev
,
272 struct amdgpu_iv_entry
*entry
);
273 void (*set_rptr
)(struct amdgpu_device
*adev
);
276 /* provided by hw blocks that expose a ring buffer for commands */
277 struct amdgpu_ring_funcs
{
278 /* ring read/write ptr handling */
279 u32 (*get_rptr
)(struct amdgpu_ring
*ring
);
280 u32 (*get_wptr
)(struct amdgpu_ring
*ring
);
281 void (*set_wptr
)(struct amdgpu_ring
*ring
);
282 /* validating and patching of IBs */
283 int (*parse_cs
)(struct amdgpu_cs_parser
*p
, uint32_t ib_idx
);
284 /* command emit functions */
285 void (*emit_ib
)(struct amdgpu_ring
*ring
,
286 struct amdgpu_ib
*ib
);
287 void (*emit_fence
)(struct amdgpu_ring
*ring
, uint64_t addr
,
288 uint64_t seq
, unsigned flags
);
289 void (*emit_pipeline_sync
)(struct amdgpu_ring
*ring
);
290 void (*emit_vm_flush
)(struct amdgpu_ring
*ring
, unsigned vm_id
,
292 void (*emit_hdp_flush
)(struct amdgpu_ring
*ring
);
293 void (*emit_hdp_invalidate
)(struct amdgpu_ring
*ring
);
294 void (*emit_gds_switch
)(struct amdgpu_ring
*ring
, uint32_t vmid
,
295 uint32_t gds_base
, uint32_t gds_size
,
296 uint32_t gws_base
, uint32_t gws_size
,
297 uint32_t oa_base
, uint32_t oa_size
);
298 /* testing functions */
299 int (*test_ring
)(struct amdgpu_ring
*ring
);
300 int (*test_ib
)(struct amdgpu_ring
*ring
);
301 /* insert NOP packets */
302 void (*insert_nop
)(struct amdgpu_ring
*ring
, uint32_t count
);
303 /* pad the indirect buffer to the necessary number of dw */
304 void (*pad_ib
)(struct amdgpu_ring
*ring
, struct amdgpu_ib
*ib
);
310 bool amdgpu_get_bios(struct amdgpu_device
*adev
);
311 bool amdgpu_read_bios(struct amdgpu_device
*adev
);
316 struct amdgpu_dummy_page
{
320 int amdgpu_dummy_page_init(struct amdgpu_device
*adev
);
321 void amdgpu_dummy_page_fini(struct amdgpu_device
*adev
);
328 #define AMDGPU_MAX_PPLL 3
330 struct amdgpu_clock
{
331 struct amdgpu_pll ppll
[AMDGPU_MAX_PPLL
];
332 struct amdgpu_pll spll
;
333 struct amdgpu_pll mpll
;
335 uint32_t default_mclk
;
336 uint32_t default_sclk
;
337 uint32_t default_dispclk
;
338 uint32_t current_dispclk
;
340 uint32_t max_pixel_clock
;
346 struct amdgpu_fence_driver
{
348 volatile uint32_t *cpu_addr
;
349 /* sync_seq is protected by ring emission lock */
353 struct amdgpu_irq_src
*irq_src
;
355 struct timer_list fallback_timer
;
356 unsigned num_fences_mask
;
358 struct fence
**fences
;
361 /* some special values for the owner field */
362 #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
363 #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
365 #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
366 #define AMDGPU_FENCE_FLAG_INT (1 << 1)
368 struct amdgpu_user_fence
{
370 struct amdgpu_bo
*bo
;
371 /* write-back address offset to bo start */
375 int amdgpu_fence_driver_init(struct amdgpu_device
*adev
);
376 void amdgpu_fence_driver_fini(struct amdgpu_device
*adev
);
377 void amdgpu_fence_driver_force_completion(struct amdgpu_device
*adev
);
379 int amdgpu_fence_driver_init_ring(struct amdgpu_ring
*ring
,
380 unsigned num_hw_submission
);
381 int amdgpu_fence_driver_start_ring(struct amdgpu_ring
*ring
,
382 struct amdgpu_irq_src
*irq_src
,
384 void amdgpu_fence_driver_suspend(struct amdgpu_device
*adev
);
385 void amdgpu_fence_driver_resume(struct amdgpu_device
*adev
);
386 int amdgpu_fence_emit(struct amdgpu_ring
*ring
, struct fence
**fence
);
387 void amdgpu_fence_process(struct amdgpu_ring
*ring
);
388 int amdgpu_fence_wait_empty(struct amdgpu_ring
*ring
);
389 unsigned amdgpu_fence_count_emitted(struct amdgpu_ring
*ring
);
395 struct ttm_bo_global_ref bo_global_ref
;
396 struct drm_global_reference mem_global_ref
;
397 struct ttm_bo_device bdev
;
398 bool mem_global_referenced
;
401 #if defined(CONFIG_DEBUG_FS)
406 /* buffer handling */
407 const struct amdgpu_buffer_funcs
*buffer_funcs
;
408 struct amdgpu_ring
*buffer_funcs_ring
;
409 /* Scheduler entity for buffer moves */
410 struct amd_sched_entity entity
;
413 int amdgpu_copy_buffer(struct amdgpu_ring
*ring
,
417 struct reservation_object
*resv
,
418 struct fence
**fence
);
419 int amdgpu_mmap(struct file
*filp
, struct vm_area_struct
*vma
);
421 struct amdgpu_bo_list_entry
{
422 struct amdgpu_bo
*robj
;
423 struct ttm_validate_buffer tv
;
424 struct amdgpu_bo_va
*bo_va
;
426 struct page
**user_pages
;
427 int user_invalidated
;
430 struct amdgpu_bo_va_mapping
{
431 struct list_head list
;
432 struct interval_tree_node it
;
437 /* bo virtual addresses in a specific vm */
438 struct amdgpu_bo_va
{
439 /* protected by bo being reserved */
440 struct list_head bo_list
;
441 struct fence
*last_pt_update
;
444 /* protected by vm mutex and spinlock */
445 struct list_head vm_status
;
447 /* mappings for this bo_va */
448 struct list_head invalids
;
449 struct list_head valids
;
451 /* constant after initialization */
452 struct amdgpu_vm
*vm
;
453 struct amdgpu_bo
*bo
;
456 #define AMDGPU_GEM_DOMAIN_MAX 0x3
459 /* Protected by gem.mutex */
460 struct list_head list
;
461 /* Protected by tbo.reserved */
462 u32 prefered_domains
;
464 struct ttm_place placements
[AMDGPU_GEM_DOMAIN_MAX
+ 1];
465 struct ttm_placement placement
;
466 struct ttm_buffer_object tbo
;
467 struct ttm_bo_kmap_obj kmap
;
475 /* list of all virtual address to which this bo
479 /* Constant after initialization */
480 struct amdgpu_device
*adev
;
481 struct drm_gem_object gem_base
;
482 struct amdgpu_bo
*parent
;
484 struct ttm_bo_kmap_obj dma_buf_vmap
;
485 struct amdgpu_mn
*mn
;
486 struct list_head mn_list
;
488 #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
490 void amdgpu_gem_object_free(struct drm_gem_object
*obj
);
491 int amdgpu_gem_object_open(struct drm_gem_object
*obj
,
492 struct drm_file
*file_priv
);
493 void amdgpu_gem_object_close(struct drm_gem_object
*obj
,
494 struct drm_file
*file_priv
);
495 unsigned long amdgpu_gem_timeout(uint64_t timeout_ns
);
496 struct sg_table
*amdgpu_gem_prime_get_sg_table(struct drm_gem_object
*obj
);
497 struct drm_gem_object
*amdgpu_gem_prime_import_sg_table(struct drm_device
*dev
,
498 struct dma_buf_attachment
*attach
,
499 struct sg_table
*sg
);
500 struct dma_buf
*amdgpu_gem_prime_export(struct drm_device
*dev
,
501 struct drm_gem_object
*gobj
,
503 int amdgpu_gem_prime_pin(struct drm_gem_object
*obj
);
504 void amdgpu_gem_prime_unpin(struct drm_gem_object
*obj
);
505 struct reservation_object
*amdgpu_gem_prime_res_obj(struct drm_gem_object
*);
506 void *amdgpu_gem_prime_vmap(struct drm_gem_object
*obj
);
507 void amdgpu_gem_prime_vunmap(struct drm_gem_object
*obj
, void *vaddr
);
508 int amdgpu_gem_debugfs_init(struct amdgpu_device
*adev
);
510 /* sub-allocation manager, it has to be protected by another lock.
511 * By conception this is an helper for other part of the driver
512 * like the indirect buffer or semaphore, which both have their
515 * Principe is simple, we keep a list of sub allocation in offset
516 * order (first entry has offset == 0, last entry has the highest
519 * When allocating new object we first check if there is room at
520 * the end total_size - (last_object_offset + last_object_size) >=
521 * alloc_size. If so we allocate new object there.
523 * When there is not enough room at the end, we start waiting for
524 * each sub object until we reach object_offset+object_size >=
525 * alloc_size, this object then become the sub object we return.
527 * Alignment can't be bigger than page size.
529 * Hole are not considered for allocation to keep things simple.
530 * Assumption is that there won't be hole (all object on same
534 #define AMDGPU_SA_NUM_FENCE_LISTS 32
536 struct amdgpu_sa_manager
{
537 wait_queue_head_t wq
;
538 struct amdgpu_bo
*bo
;
539 struct list_head
*hole
;
540 struct list_head flist
[AMDGPU_SA_NUM_FENCE_LISTS
];
541 struct list_head olist
;
549 /* sub-allocation buffer */
550 struct amdgpu_sa_bo
{
551 struct list_head olist
;
552 struct list_head flist
;
553 struct amdgpu_sa_manager
*manager
;
562 void amdgpu_gem_force_release(struct amdgpu_device
*adev
);
563 int amdgpu_gem_object_create(struct amdgpu_device
*adev
, unsigned long size
,
564 int alignment
, u32 initial_domain
,
565 u64 flags
, bool kernel
,
566 struct drm_gem_object
**obj
);
568 int amdgpu_mode_dumb_create(struct drm_file
*file_priv
,
569 struct drm_device
*dev
,
570 struct drm_mode_create_dumb
*args
);
571 int amdgpu_mode_dumb_mmap(struct drm_file
*filp
,
572 struct drm_device
*dev
,
573 uint32_t handle
, uint64_t *offset_p
);
578 DECLARE_HASHTABLE(fences
, 4);
579 struct fence
*last_vm_update
;
582 void amdgpu_sync_create(struct amdgpu_sync
*sync
);
583 int amdgpu_sync_fence(struct amdgpu_device
*adev
, struct amdgpu_sync
*sync
,
585 int amdgpu_sync_resv(struct amdgpu_device
*adev
,
586 struct amdgpu_sync
*sync
,
587 struct reservation_object
*resv
,
589 struct fence
*amdgpu_sync_get_fence(struct amdgpu_sync
*sync
);
590 int amdgpu_sync_wait(struct amdgpu_sync
*sync
);
591 void amdgpu_sync_free(struct amdgpu_sync
*sync
);
592 int amdgpu_sync_init(void);
593 void amdgpu_sync_fini(void);
596 * GART structures, functions & helpers
600 #define AMDGPU_GPU_PAGE_SIZE 4096
601 #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
602 #define AMDGPU_GPU_PAGE_SHIFT 12
603 #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
606 dma_addr_t table_addr
;
607 struct amdgpu_bo
*robj
;
609 unsigned num_gpu_pages
;
610 unsigned num_cpu_pages
;
613 dma_addr_t
*pages_addr
;
615 const struct amdgpu_gart_funcs
*gart_funcs
;
618 int amdgpu_gart_table_ram_alloc(struct amdgpu_device
*adev
);
619 void amdgpu_gart_table_ram_free(struct amdgpu_device
*adev
);
620 int amdgpu_gart_table_vram_alloc(struct amdgpu_device
*adev
);
621 void amdgpu_gart_table_vram_free(struct amdgpu_device
*adev
);
622 int amdgpu_gart_table_vram_pin(struct amdgpu_device
*adev
);
623 void amdgpu_gart_table_vram_unpin(struct amdgpu_device
*adev
);
624 int amdgpu_gart_init(struct amdgpu_device
*adev
);
625 void amdgpu_gart_fini(struct amdgpu_device
*adev
);
626 void amdgpu_gart_unbind(struct amdgpu_device
*adev
, unsigned offset
,
628 int amdgpu_gart_bind(struct amdgpu_device
*adev
, unsigned offset
,
629 int pages
, struct page
**pagelist
,
630 dma_addr_t
*dma_addr
, uint32_t flags
);
633 * GPU MC structures, functions & helpers
636 resource_size_t aper_size
;
637 resource_size_t aper_base
;
638 resource_size_t agp_base
;
639 /* for some chips with <= 32MB we need to lie
640 * about vram size near mc fb location */
642 u64 visible_vram_size
;
653 const struct firmware
*fw
; /* MC firmware */
655 struct amdgpu_irq_src vm_fault
;
660 * GPU doorbell structures, functions & helpers
662 typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
664 AMDGPU_DOORBELL_KIQ
= 0x000,
665 AMDGPU_DOORBELL_HIQ
= 0x001,
666 AMDGPU_DOORBELL_DIQ
= 0x002,
667 AMDGPU_DOORBELL_MEC_RING0
= 0x010,
668 AMDGPU_DOORBELL_MEC_RING1
= 0x011,
669 AMDGPU_DOORBELL_MEC_RING2
= 0x012,
670 AMDGPU_DOORBELL_MEC_RING3
= 0x013,
671 AMDGPU_DOORBELL_MEC_RING4
= 0x014,
672 AMDGPU_DOORBELL_MEC_RING5
= 0x015,
673 AMDGPU_DOORBELL_MEC_RING6
= 0x016,
674 AMDGPU_DOORBELL_MEC_RING7
= 0x017,
675 AMDGPU_DOORBELL_GFX_RING0
= 0x020,
676 AMDGPU_DOORBELL_sDMA_ENGINE0
= 0x1E0,
677 AMDGPU_DOORBELL_sDMA_ENGINE1
= 0x1E1,
678 AMDGPU_DOORBELL_IH
= 0x1E8,
679 AMDGPU_DOORBELL_MAX_ASSIGNMENT
= 0x3FF,
680 AMDGPU_DOORBELL_INVALID
= 0xFFFF
681 } AMDGPU_DOORBELL_ASSIGNMENT
;
683 struct amdgpu_doorbell
{
685 resource_size_t base
;
686 resource_size_t size
;
688 u32 num_doorbells
; /* Number of doorbells actually reserved for amdgpu. */
691 void amdgpu_doorbell_get_kfd_info(struct amdgpu_device
*adev
,
692 phys_addr_t
*aperture_base
,
693 size_t *aperture_size
,
694 size_t *start_offset
);
700 struct amdgpu_flip_work
{
701 struct work_struct flip_work
;
702 struct work_struct unpin_work
;
703 struct amdgpu_device
*adev
;
706 struct drm_pending_vblank_event
*event
;
707 struct amdgpu_bo
*old_rbo
;
709 unsigned shared_count
;
710 struct fence
**shared
;
720 struct amdgpu_sa_bo
*sa_bo
;
724 struct amdgpu_user_fence
*user
;
725 struct amdgpu_vm
*vm
;
728 struct amdgpu_ctx
*ctx
;
729 uint32_t gds_base
, gds_size
;
730 uint32_t gws_base
, gws_size
;
731 uint32_t oa_base
, oa_size
;
733 /* resulting sequence number */
737 enum amdgpu_ring_type
{
738 AMDGPU_RING_TYPE_GFX
,
739 AMDGPU_RING_TYPE_COMPUTE
,
740 AMDGPU_RING_TYPE_SDMA
,
741 AMDGPU_RING_TYPE_UVD
,
745 extern struct amd_sched_backend_ops amdgpu_sched_ops
;
747 int amdgpu_job_alloc(struct amdgpu_device
*adev
, unsigned num_ibs
,
748 struct amdgpu_job
**job
);
749 int amdgpu_job_alloc_with_ib(struct amdgpu_device
*adev
, unsigned size
,
750 struct amdgpu_job
**job
);
751 void amdgpu_job_free(struct amdgpu_job
*job
);
752 int amdgpu_job_submit(struct amdgpu_job
*job
, struct amdgpu_ring
*ring
,
753 struct amd_sched_entity
*entity
, void *owner
,
757 struct amdgpu_device
*adev
;
758 const struct amdgpu_ring_funcs
*funcs
;
759 struct amdgpu_fence_driver fence_drv
;
760 struct amd_gpu_scheduler sched
;
762 spinlock_t fence_lock
;
763 struct amdgpu_bo
*ring_obj
;
764 volatile uint32_t *ring
;
766 u64 next_rptr_gpu_addr
;
767 volatile u32
*next_rptr_cpu_addr
;
782 struct amdgpu_bo
*mqd_obj
;
786 unsigned next_rptr_offs
;
788 struct amdgpu_ctx
*current_ctx
;
789 enum amdgpu_ring_type type
;
797 /* maximum number of VMIDs */
798 #define AMDGPU_NUM_VM 16
800 /* number of entries in page table */
801 #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
803 /* PTBs (Page Table Blocks) need to be aligned to 32K */
804 #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
805 #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
806 #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
808 #define AMDGPU_PTE_VALID (1 << 0)
809 #define AMDGPU_PTE_SYSTEM (1 << 1)
810 #define AMDGPU_PTE_SNOOPED (1 << 2)
813 #define AMDGPU_PTE_EXECUTABLE (1 << 4)
815 #define AMDGPU_PTE_READABLE (1 << 5)
816 #define AMDGPU_PTE_WRITEABLE (1 << 6)
818 /* PTE (Page Table Entry) fragment field for different page sizes */
819 #define AMDGPU_PTE_FRAG_4KB (0 << 7)
820 #define AMDGPU_PTE_FRAG_64KB (4 << 7)
821 #define AMDGPU_LOG2_PAGES_PER_FRAG 4
823 /* How to programm VM fault handling */
824 #define AMDGPU_VM_FAULT_STOP_NEVER 0
825 #define AMDGPU_VM_FAULT_STOP_FIRST 1
826 #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
828 struct amdgpu_vm_pt
{
829 struct amdgpu_bo_list_entry entry
;
833 struct amdgpu_vm_id
{
834 struct amdgpu_vm_manager_id
*mgr_id
;
835 uint64_t pd_gpu_addr
;
836 /* last flushed PD/PT update */
837 struct fence
*flushed_updates
;
841 /* tree of virtual addresses mapped */
844 /* protecting invalidated */
845 spinlock_t status_lock
;
847 /* BOs moved, but not yet updated in the PT */
848 struct list_head invalidated
;
850 /* BOs cleared in the PT because of a move */
851 struct list_head cleared
;
853 /* BO mappings freed, but not yet updated in the PT */
854 struct list_head freed
;
856 /* contains the page directory */
857 struct amdgpu_bo
*page_directory
;
858 unsigned max_pde_used
;
859 struct fence
*page_directory_fence
;
861 /* array of page tables, one for each page directory entry */
862 struct amdgpu_vm_pt
*page_tables
;
864 /* for id and flush management per ring */
865 struct amdgpu_vm_id ids
[AMDGPU_MAX_RINGS
];
867 /* protecting freed */
868 spinlock_t freed_lock
;
870 /* Scheduler entity for page table updates */
871 struct amd_sched_entity entity
;
874 struct amdgpu_vm_manager_id
{
875 struct list_head list
;
876 struct fence
*active
;
887 struct amdgpu_vm_manager
{
888 /* Handling of VMIDs */
891 struct list_head ids_lru
;
892 struct amdgpu_vm_manager_id ids
[AMDGPU_NUM_VM
];
895 /* vram base address for page table entry */
896 u64 vram_base_offset
;
899 /* vm pte handling */
900 const struct amdgpu_vm_pte_funcs
*vm_pte_funcs
;
901 struct amdgpu_ring
*vm_pte_rings
[AMDGPU_MAX_RINGS
];
902 unsigned vm_pte_num_rings
;
903 atomic_t vm_pte_next_ring
;
906 void amdgpu_vm_manager_init(struct amdgpu_device
*adev
);
907 void amdgpu_vm_manager_fini(struct amdgpu_device
*adev
);
908 int amdgpu_vm_init(struct amdgpu_device
*adev
, struct amdgpu_vm
*vm
);
909 void amdgpu_vm_fini(struct amdgpu_device
*adev
, struct amdgpu_vm
*vm
);
910 void amdgpu_vm_get_pd_bo(struct amdgpu_vm
*vm
,
911 struct list_head
*validated
,
912 struct amdgpu_bo_list_entry
*entry
);
913 void amdgpu_vm_get_pt_bos(struct amdgpu_vm
*vm
, struct list_head
*duplicates
);
914 void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device
*adev
,
915 struct amdgpu_vm
*vm
);
916 int amdgpu_vm_grab_id(struct amdgpu_vm
*vm
, struct amdgpu_ring
*ring
,
917 struct amdgpu_sync
*sync
, struct fence
*fence
,
918 unsigned *vm_id
, uint64_t *vm_pd_addr
);
919 void amdgpu_vm_flush(struct amdgpu_ring
*ring
,
920 unsigned vm_id
, uint64_t pd_addr
,
921 uint32_t gds_base
, uint32_t gds_size
,
922 uint32_t gws_base
, uint32_t gws_size
,
923 uint32_t oa_base
, uint32_t oa_size
);
924 void amdgpu_vm_reset_id(struct amdgpu_device
*adev
, unsigned vm_id
);
925 uint64_t amdgpu_vm_map_gart(const dma_addr_t
*pages_addr
, uint64_t addr
);
926 int amdgpu_vm_update_page_directory(struct amdgpu_device
*adev
,
927 struct amdgpu_vm
*vm
);
928 int amdgpu_vm_clear_freed(struct amdgpu_device
*adev
,
929 struct amdgpu_vm
*vm
);
930 int amdgpu_vm_clear_invalids(struct amdgpu_device
*adev
, struct amdgpu_vm
*vm
,
931 struct amdgpu_sync
*sync
);
932 int amdgpu_vm_bo_update(struct amdgpu_device
*adev
,
933 struct amdgpu_bo_va
*bo_va
,
934 struct ttm_mem_reg
*mem
);
935 void amdgpu_vm_bo_invalidate(struct amdgpu_device
*adev
,
936 struct amdgpu_bo
*bo
);
937 struct amdgpu_bo_va
*amdgpu_vm_bo_find(struct amdgpu_vm
*vm
,
938 struct amdgpu_bo
*bo
);
939 struct amdgpu_bo_va
*amdgpu_vm_bo_add(struct amdgpu_device
*adev
,
940 struct amdgpu_vm
*vm
,
941 struct amdgpu_bo
*bo
);
942 int amdgpu_vm_bo_map(struct amdgpu_device
*adev
,
943 struct amdgpu_bo_va
*bo_va
,
944 uint64_t addr
, uint64_t offset
,
945 uint64_t size
, uint32_t flags
);
946 int amdgpu_vm_bo_unmap(struct amdgpu_device
*adev
,
947 struct amdgpu_bo_va
*bo_va
,
949 void amdgpu_vm_bo_rmv(struct amdgpu_device
*adev
,
950 struct amdgpu_bo_va
*bo_va
);
953 * context related structures
956 struct amdgpu_ctx_ring
{
958 struct fence
**fences
;
959 struct amd_sched_entity entity
;
963 struct kref refcount
;
964 struct amdgpu_device
*adev
;
965 unsigned reset_counter
;
966 spinlock_t ring_lock
;
967 struct fence
**fences
;
968 struct amdgpu_ctx_ring rings
[AMDGPU_MAX_RINGS
];
971 struct amdgpu_ctx_mgr
{
972 struct amdgpu_device
*adev
;
974 /* protected by lock */
975 struct idr ctx_handles
;
978 struct amdgpu_ctx
*amdgpu_ctx_get(struct amdgpu_fpriv
*fpriv
, uint32_t id
);
979 int amdgpu_ctx_put(struct amdgpu_ctx
*ctx
);
981 uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx
*ctx
, struct amdgpu_ring
*ring
,
982 struct fence
*fence
);
983 struct fence
*amdgpu_ctx_get_fence(struct amdgpu_ctx
*ctx
,
984 struct amdgpu_ring
*ring
, uint64_t seq
);
986 int amdgpu_ctx_ioctl(struct drm_device
*dev
, void *data
,
987 struct drm_file
*filp
);
989 void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr
*mgr
);
990 void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr
*mgr
);
993 * file private structure
996 struct amdgpu_fpriv
{
998 struct mutex bo_list_lock
;
999 struct idr bo_list_handles
;
1000 struct amdgpu_ctx_mgr ctx_mgr
;
1007 struct amdgpu_bo_list
{
1009 struct amdgpu_bo
*gds_obj
;
1010 struct amdgpu_bo
*gws_obj
;
1011 struct amdgpu_bo
*oa_obj
;
1012 unsigned first_userptr
;
1013 unsigned num_entries
;
1014 struct amdgpu_bo_list_entry
*array
;
1017 struct amdgpu_bo_list
*
1018 amdgpu_bo_list_get(struct amdgpu_fpriv
*fpriv
, int id
);
1019 void amdgpu_bo_list_get_list(struct amdgpu_bo_list
*list
,
1020 struct list_head
*validated
);
1021 void amdgpu_bo_list_put(struct amdgpu_bo_list
*list
);
1022 void amdgpu_bo_list_free(struct amdgpu_bo_list
*list
);
1027 #include "clearstate_defs.h"
1030 /* for power gating */
1031 struct amdgpu_bo
*save_restore_obj
;
1032 uint64_t save_restore_gpu_addr
;
1033 volatile uint32_t *sr_ptr
;
1034 const u32
*reg_list
;
1036 /* for clear state */
1037 struct amdgpu_bo
*clear_state_obj
;
1038 uint64_t clear_state_gpu_addr
;
1039 volatile uint32_t *cs_ptr
;
1040 const struct cs_section_def
*cs_data
;
1041 u32 clear_state_size
;
1043 struct amdgpu_bo
*cp_table_obj
;
1044 uint64_t cp_table_gpu_addr
;
1045 volatile uint32_t *cp_table_ptr
;
1050 struct amdgpu_bo
*hpd_eop_obj
;
1051 u64 hpd_eop_gpu_addr
;
1058 * GPU scratch registers structures, functions & helpers
1060 struct amdgpu_scratch
{
1068 * GFX configurations
1070 struct amdgpu_gca_config
{
1071 unsigned max_shader_engines
;
1072 unsigned max_tile_pipes
;
1073 unsigned max_cu_per_sh
;
1074 unsigned max_sh_per_se
;
1075 unsigned max_backends_per_se
;
1076 unsigned max_texture_channel_caches
;
1078 unsigned max_gs_threads
;
1079 unsigned max_hw_contexts
;
1080 unsigned sc_prim_fifo_size_frontend
;
1081 unsigned sc_prim_fifo_size_backend
;
1082 unsigned sc_hiz_tile_fifo_size
;
1083 unsigned sc_earlyz_tile_fifo_size
;
1085 unsigned num_tile_pipes
;
1086 unsigned backend_enable_mask
;
1087 unsigned mem_max_burst_length_bytes
;
1088 unsigned mem_row_size_in_kb
;
1089 unsigned shader_engine_tile_size
;
1091 unsigned multi_gpu_tile_size
;
1092 unsigned mc_arb_ramcfg
;
1093 unsigned gb_addr_config
;
1096 uint32_t tile_mode_array
[32];
1097 uint32_t macrotile_mode_array
[16];
1101 struct mutex gpu_clock_mutex
;
1102 struct amdgpu_gca_config config
;
1103 struct amdgpu_rlc rlc
;
1104 struct amdgpu_mec mec
;
1105 struct amdgpu_scratch scratch
;
1106 const struct firmware
*me_fw
; /* ME firmware */
1107 uint32_t me_fw_version
;
1108 const struct firmware
*pfp_fw
; /* PFP firmware */
1109 uint32_t pfp_fw_version
;
1110 const struct firmware
*ce_fw
; /* CE firmware */
1111 uint32_t ce_fw_version
;
1112 const struct firmware
*rlc_fw
; /* RLC firmware */
1113 uint32_t rlc_fw_version
;
1114 const struct firmware
*mec_fw
; /* MEC firmware */
1115 uint32_t mec_fw_version
;
1116 const struct firmware
*mec2_fw
; /* MEC2 firmware */
1117 uint32_t mec2_fw_version
;
1118 uint32_t me_feature_version
;
1119 uint32_t ce_feature_version
;
1120 uint32_t pfp_feature_version
;
1121 uint32_t rlc_feature_version
;
1122 uint32_t mec_feature_version
;
1123 uint32_t mec2_feature_version
;
1124 struct amdgpu_ring gfx_ring
[AMDGPU_MAX_GFX_RINGS
];
1125 unsigned num_gfx_rings
;
1126 struct amdgpu_ring compute_ring
[AMDGPU_MAX_COMPUTE_RINGS
];
1127 unsigned num_compute_rings
;
1128 struct amdgpu_irq_src eop_irq
;
1129 struct amdgpu_irq_src priv_reg_irq
;
1130 struct amdgpu_irq_src priv_inst_irq
;
1132 uint32_t gfx_current_status
;
1134 unsigned ce_ram_size
;
1137 int amdgpu_ib_get(struct amdgpu_device
*adev
, struct amdgpu_vm
*vm
,
1138 unsigned size
, struct amdgpu_ib
*ib
);
1139 void amdgpu_ib_free(struct amdgpu_device
*adev
, struct amdgpu_ib
*ib
, struct fence
*f
);
1140 int amdgpu_ib_schedule(struct amdgpu_ring
*ring
, unsigned num_ibs
,
1141 struct amdgpu_ib
*ib
, struct fence
*last_vm_update
,
1143 int amdgpu_ib_pool_init(struct amdgpu_device
*adev
);
1144 void amdgpu_ib_pool_fini(struct amdgpu_device
*adev
);
1145 int amdgpu_ib_ring_tests(struct amdgpu_device
*adev
);
1146 int amdgpu_ring_alloc(struct amdgpu_ring
*ring
, unsigned ndw
);
1147 void amdgpu_ring_insert_nop(struct amdgpu_ring
*ring
, uint32_t count
);
1148 void amdgpu_ring_generic_pad_ib(struct amdgpu_ring
*ring
, struct amdgpu_ib
*ib
);
1149 void amdgpu_ring_commit(struct amdgpu_ring
*ring
);
1150 void amdgpu_ring_undo(struct amdgpu_ring
*ring
);
1151 unsigned amdgpu_ring_backup(struct amdgpu_ring
*ring
,
1153 int amdgpu_ring_restore(struct amdgpu_ring
*ring
,
1154 unsigned size
, uint32_t *data
);
1155 int amdgpu_ring_init(struct amdgpu_device
*adev
, struct amdgpu_ring
*ring
,
1156 unsigned ring_size
, u32 nop
, u32 align_mask
,
1157 struct amdgpu_irq_src
*irq_src
, unsigned irq_type
,
1158 enum amdgpu_ring_type ring_type
);
1159 void amdgpu_ring_fini(struct amdgpu_ring
*ring
);
1164 struct amdgpu_cs_chunk
{
1170 struct amdgpu_cs_parser
{
1171 struct amdgpu_device
*adev
;
1172 struct drm_file
*filp
;
1173 struct amdgpu_ctx
*ctx
;
1177 struct amdgpu_cs_chunk
*chunks
;
1179 /* scheduler job object */
1180 struct amdgpu_job
*job
;
1182 /* buffer objects */
1183 struct ww_acquire_ctx ticket
;
1184 struct amdgpu_bo_list
*bo_list
;
1185 struct amdgpu_bo_list_entry vm_pd
;
1186 struct list_head validated
;
1187 struct fence
*fence
;
1188 uint64_t bytes_moved_threshold
;
1189 uint64_t bytes_moved
;
1192 struct amdgpu_bo_list_entry uf_entry
;
1196 struct amd_sched_job base
;
1197 struct amdgpu_device
*adev
;
1198 struct amdgpu_ring
*ring
;
1199 struct amdgpu_sync sync
;
1200 struct amdgpu_ib
*ibs
;
1201 struct fence
*fence
; /* the hw fence */
1204 struct amdgpu_user_fence uf
;
1206 #define to_amdgpu_job(sched_job) \
1207 container_of((sched_job), struct amdgpu_job, base)
1209 static inline u32
amdgpu_get_ib_value(struct amdgpu_cs_parser
*p
,
1210 uint32_t ib_idx
, int idx
)
1212 return p
->job
->ibs
[ib_idx
].ptr
[idx
];
1215 static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser
*p
,
1216 uint32_t ib_idx
, int idx
,
1219 p
->job
->ibs
[ib_idx
].ptr
[idx
] = value
;
1225 #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1228 struct amdgpu_bo
*wb_obj
;
1229 volatile uint32_t *wb
;
1231 u32 num_wb
; /* Number of wb slots actually reserved for amdgpu. */
1232 unsigned long used
[DIV_ROUND_UP(AMDGPU_MAX_WB
, BITS_PER_LONG
)];
1235 int amdgpu_wb_get(struct amdgpu_device
*adev
, u32
*wb
);
1236 void amdgpu_wb_free(struct amdgpu_device
*adev
, u32 wb
);
1240 enum amdgpu_int_thermal_type
{
1242 THERMAL_TYPE_EXTERNAL
,
1243 THERMAL_TYPE_EXTERNAL_GPIO
,
1246 THERMAL_TYPE_ADT7473_WITH_INTERNAL
,
1247 THERMAL_TYPE_EVERGREEN
,
1251 THERMAL_TYPE_EMC2103_WITH_INTERNAL
,
1256 enum amdgpu_dpm_auto_throttle_src
{
1257 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL
,
1258 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1261 enum amdgpu_dpm_event_src
{
1262 AMDGPU_DPM_EVENT_SRC_ANALOG
= 0,
1263 AMDGPU_DPM_EVENT_SRC_EXTERNAL
= 1,
1264 AMDGPU_DPM_EVENT_SRC_DIGITAL
= 2,
1265 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL
= 3,
1266 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL
= 4
1269 #define AMDGPU_MAX_VCE_LEVELS 6
1271 enum amdgpu_vce_level
{
1272 AMDGPU_VCE_LEVEL_AC_ALL
= 0, /* AC, All cases */
1273 AMDGPU_VCE_LEVEL_DC_EE
= 1, /* DC, entropy encoding */
1274 AMDGPU_VCE_LEVEL_DC_LL_LOW
= 2, /* DC, low latency queue, res <= 720 */
1275 AMDGPU_VCE_LEVEL_DC_LL_HIGH
= 3, /* DC, low latency queue, 1080 >= res > 720 */
1276 AMDGPU_VCE_LEVEL_DC_GP_LOW
= 4, /* DC, general purpose queue, res <= 720 */
1277 AMDGPU_VCE_LEVEL_DC_GP_HIGH
= 5, /* DC, general purpose queue, 1080 >= res > 720 */
1281 u32 caps
; /* vbios flags */
1282 u32
class; /* vbios flags */
1283 u32 class2
; /* vbios flags */
1291 enum amdgpu_vce_level vce_level
;
1296 struct amdgpu_dpm_thermal
{
1297 /* thermal interrupt work */
1298 struct work_struct work
;
1299 /* low temperature threshold */
1301 /* high temperature threshold */
1303 /* was last interrupt low to high or high to low */
1305 /* interrupt source */
1306 struct amdgpu_irq_src irq
;
1309 enum amdgpu_clk_action
1315 struct amdgpu_blacklist_clocks
1319 enum amdgpu_clk_action action
;
1322 struct amdgpu_clock_and_voltage_limits
{
1329 struct amdgpu_clock_array
{
1334 struct amdgpu_clock_voltage_dependency_entry
{
1339 struct amdgpu_clock_voltage_dependency_table
{
1341 struct amdgpu_clock_voltage_dependency_entry
*entries
;
1344 union amdgpu_cac_leakage_entry
{
1356 struct amdgpu_cac_leakage_table
{
1358 union amdgpu_cac_leakage_entry
*entries
;
1361 struct amdgpu_phase_shedding_limits_entry
{
1367 struct amdgpu_phase_shedding_limits_table
{
1369 struct amdgpu_phase_shedding_limits_entry
*entries
;
1372 struct amdgpu_uvd_clock_voltage_dependency_entry
{
1378 struct amdgpu_uvd_clock_voltage_dependency_table
{
1380 struct amdgpu_uvd_clock_voltage_dependency_entry
*entries
;
1383 struct amdgpu_vce_clock_voltage_dependency_entry
{
1389 struct amdgpu_vce_clock_voltage_dependency_table
{
1391 struct amdgpu_vce_clock_voltage_dependency_entry
*entries
;
1394 struct amdgpu_ppm_table
{
1396 u16 cpu_core_number
;
1398 u32 small_ac_platform_tdp
;
1400 u32 small_ac_platform_tdc
;
1407 struct amdgpu_cac_tdp_table
{
1409 u16 configurable_tdp
;
1411 u16 battery_power_limit
;
1412 u16 small_power_limit
;
1413 u16 low_cac_leakage
;
1414 u16 high_cac_leakage
;
1415 u16 maximum_power_delivery_limit
;
1418 struct amdgpu_dpm_dynamic_state
{
1419 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk
;
1420 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk
;
1421 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk
;
1422 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk
;
1423 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk
;
1424 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table
;
1425 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table
;
1426 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table
;
1427 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table
;
1428 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk
;
1429 struct amdgpu_clock_array valid_sclk_values
;
1430 struct amdgpu_clock_array valid_mclk_values
;
1431 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc
;
1432 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac
;
1433 u32 mclk_sclk_ratio
;
1434 u32 sclk_mclk_delta
;
1435 u16 vddc_vddci_delta
;
1436 u16 min_vddc_for_pcie_gen2
;
1437 struct amdgpu_cac_leakage_table cac_leakage_table
;
1438 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table
;
1439 struct amdgpu_ppm_table
*ppm_table
;
1440 struct amdgpu_cac_tdp_table
*cac_tdp_table
;
1443 struct amdgpu_dpm_fan
{
1454 u16 default_max_fan_pwm
;
1455 u16 default_fan_output_sensitivity
;
1456 u16 fan_output_sensitivity
;
1457 bool ucode_fan_control
;
1460 enum amdgpu_pcie_gen
{
1461 AMDGPU_PCIE_GEN1
= 0,
1462 AMDGPU_PCIE_GEN2
= 1,
1463 AMDGPU_PCIE_GEN3
= 2,
1464 AMDGPU_PCIE_GEN_INVALID
= 0xffff
1467 enum amdgpu_dpm_forced_level
{
1468 AMDGPU_DPM_FORCED_LEVEL_AUTO
= 0,
1469 AMDGPU_DPM_FORCED_LEVEL_LOW
= 1,
1470 AMDGPU_DPM_FORCED_LEVEL_HIGH
= 2,
1471 AMDGPU_DPM_FORCED_LEVEL_MANUAL
= 3,
1474 struct amdgpu_vce_state
{
1485 struct amdgpu_dpm_funcs
{
1486 int (*get_temperature
)(struct amdgpu_device
*adev
);
1487 int (*pre_set_power_state
)(struct amdgpu_device
*adev
);
1488 int (*set_power_state
)(struct amdgpu_device
*adev
);
1489 void (*post_set_power_state
)(struct amdgpu_device
*adev
);
1490 void (*display_configuration_changed
)(struct amdgpu_device
*adev
);
1491 u32 (*get_sclk
)(struct amdgpu_device
*adev
, bool low
);
1492 u32 (*get_mclk
)(struct amdgpu_device
*adev
, bool low
);
1493 void (*print_power_state
)(struct amdgpu_device
*adev
, struct amdgpu_ps
*ps
);
1494 void (*debugfs_print_current_performance_level
)(struct amdgpu_device
*adev
, struct seq_file
*m
);
1495 int (*force_performance_level
)(struct amdgpu_device
*adev
, enum amdgpu_dpm_forced_level level
);
1496 bool (*vblank_too_short
)(struct amdgpu_device
*adev
);
1497 void (*powergate_uvd
)(struct amdgpu_device
*adev
, bool gate
);
1498 void (*powergate_vce
)(struct amdgpu_device
*adev
, bool gate
);
1499 void (*enable_bapm
)(struct amdgpu_device
*adev
, bool enable
);
1500 void (*set_fan_control_mode
)(struct amdgpu_device
*adev
, u32 mode
);
1501 u32 (*get_fan_control_mode
)(struct amdgpu_device
*adev
);
1502 int (*set_fan_speed_percent
)(struct amdgpu_device
*adev
, u32 speed
);
1503 int (*get_fan_speed_percent
)(struct amdgpu_device
*adev
, u32
*speed
);
1507 struct amdgpu_ps
*ps
;
1508 /* number of valid power states */
1510 /* current power state that is active */
1511 struct amdgpu_ps
*current_ps
;
1512 /* requested power state */
1513 struct amdgpu_ps
*requested_ps
;
1514 /* boot up power state */
1515 struct amdgpu_ps
*boot_ps
;
1516 /* default uvd power state */
1517 struct amdgpu_ps
*uvd_ps
;
1518 /* vce requirements */
1519 struct amdgpu_vce_state vce_states
[AMDGPU_MAX_VCE_LEVELS
];
1520 enum amdgpu_vce_level vce_level
;
1521 enum amd_pm_state_type state
;
1522 enum amd_pm_state_type user_state
;
1524 u32 voltage_response_time
;
1525 u32 backbias_response_time
;
1527 u32 new_active_crtcs
;
1528 int new_active_crtc_count
;
1529 u32 current_active_crtcs
;
1530 int current_active_crtc_count
;
1531 struct amdgpu_dpm_dynamic_state dyn_state
;
1532 struct amdgpu_dpm_fan fan
;
1535 u32 near_tdp_limit_adjusted
;
1536 u32 sq_ramping_threshold
;
1540 u16 load_line_slope
;
1543 /* special states active */
1544 bool thermal_active
;
1547 /* thermal handling */
1548 struct amdgpu_dpm_thermal thermal
;
1550 enum amdgpu_dpm_forced_level forced_level
;
1559 struct amdgpu_i2c_chan
*i2c_bus
;
1560 /* internal thermal controller on rv6xx+ */
1561 enum amdgpu_int_thermal_type int_thermal_type
;
1562 struct device
*int_hwmon_dev
;
1563 /* fan control parameters */
1565 u8 fan_pulses_per_revolution
;
1570 bool sysfs_initialized
;
1571 struct amdgpu_dpm dpm
;
1572 const struct firmware
*fw
; /* SMC firmware */
1573 uint32_t fw_version
;
1574 const struct amdgpu_dpm_funcs
*funcs
;
1575 uint32_t pcie_gen_mask
;
1576 uint32_t pcie_mlw_mask
;
1577 struct amd_pp_display_configuration pm_display_cfg
;/* set by DAL */
1580 void amdgpu_get_pcie_info(struct amdgpu_device
*adev
);
1585 #define AMDGPU_MAX_UVD_HANDLES 10
1586 #define AMDGPU_UVD_STACK_SIZE (1024*1024)
1587 #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1588 #define AMDGPU_UVD_FIRMWARE_OFFSET 256
1591 struct amdgpu_bo
*vcpu_bo
;
1594 unsigned fw_version
;
1596 atomic_t handles
[AMDGPU_MAX_UVD_HANDLES
];
1597 struct drm_file
*filp
[AMDGPU_MAX_UVD_HANDLES
];
1598 struct delayed_work idle_work
;
1599 const struct firmware
*fw
; /* UVD firmware */
1600 struct amdgpu_ring ring
;
1601 struct amdgpu_irq_src irq
;
1602 bool address_64_bit
;
1603 struct amd_sched_entity entity
;
1609 #define AMDGPU_MAX_VCE_HANDLES 16
1610 #define AMDGPU_VCE_FIRMWARE_OFFSET 256
1612 #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1613 #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1616 struct amdgpu_bo
*vcpu_bo
;
1618 unsigned fw_version
;
1619 unsigned fb_version
;
1620 atomic_t handles
[AMDGPU_MAX_VCE_HANDLES
];
1621 struct drm_file
*filp
[AMDGPU_MAX_VCE_HANDLES
];
1622 uint32_t img_size
[AMDGPU_MAX_VCE_HANDLES
];
1623 struct delayed_work idle_work
;
1624 const struct firmware
*fw
; /* VCE firmware */
1625 struct amdgpu_ring ring
[AMDGPU_MAX_VCE_RINGS
];
1626 struct amdgpu_irq_src irq
;
1627 unsigned harvest_config
;
1628 struct amd_sched_entity entity
;
1634 struct amdgpu_sdma_instance
{
1636 const struct firmware
*fw
;
1637 uint32_t fw_version
;
1638 uint32_t feature_version
;
1640 struct amdgpu_ring ring
;
1644 struct amdgpu_sdma
{
1645 struct amdgpu_sdma_instance instance
[AMDGPU_MAX_SDMA_INSTANCES
];
1646 struct amdgpu_irq_src trap_irq
;
1647 struct amdgpu_irq_src illegal_inst_irq
;
1654 struct amdgpu_firmware
{
1655 struct amdgpu_firmware_info ucode
[AMDGPU_UCODE_ID_MAXIMUM
];
1657 struct amdgpu_bo
*fw_buf
;
1658 unsigned int fw_size
;
1664 void amdgpu_benchmark(struct amdgpu_device
*adev
, int test_number
);
1670 void amdgpu_test_moves(struct amdgpu_device
*adev
);
1671 void amdgpu_test_ring_sync(struct amdgpu_device
*adev
,
1672 struct amdgpu_ring
*cpA
,
1673 struct amdgpu_ring
*cpB
);
1674 void amdgpu_test_syncing(struct amdgpu_device
*adev
);
1679 #if defined(CONFIG_MMU_NOTIFIER)
1680 int amdgpu_mn_register(struct amdgpu_bo
*bo
, unsigned long addr
);
1681 void amdgpu_mn_unregister(struct amdgpu_bo
*bo
);
1683 static inline int amdgpu_mn_register(struct amdgpu_bo
*bo
, unsigned long addr
)
1687 static inline void amdgpu_mn_unregister(struct amdgpu_bo
*bo
) {}
1693 struct amdgpu_debugfs
{
1694 struct drm_info_list
*files
;
1698 int amdgpu_debugfs_add_files(struct amdgpu_device
*adev
,
1699 struct drm_info_list
*files
,
1701 int amdgpu_debugfs_fence_init(struct amdgpu_device
*adev
);
1703 #if defined(CONFIG_DEBUG_FS)
1704 int amdgpu_debugfs_init(struct drm_minor
*minor
);
1705 void amdgpu_debugfs_cleanup(struct drm_minor
*minor
);
1709 * amdgpu smumgr functions
1711 struct amdgpu_smumgr_funcs
{
1712 int (*check_fw_load_finish
)(struct amdgpu_device
*adev
, uint32_t fwtype
);
1713 int (*request_smu_load_fw
)(struct amdgpu_device
*adev
);
1714 int (*request_smu_specific_fw
)(struct amdgpu_device
*adev
, uint32_t fwtype
);
1720 struct amdgpu_smumgr
{
1721 struct amdgpu_bo
*toc_buf
;
1722 struct amdgpu_bo
*smu_buf
;
1723 /* asic priv smu data */
1725 spinlock_t smu_lock
;
1726 /* smumgr functions */
1727 const struct amdgpu_smumgr_funcs
*smumgr_funcs
;
1728 /* ucode loading complete flag */
1733 * ASIC specific register table accessible by UMD
1735 struct amdgpu_allowed_register_entry
{
1736 uint32_t reg_offset
;
1741 struct amdgpu_cu_info
{
1742 uint32_t number
; /* total active CU number */
1743 uint32_t ao_cu_mask
;
1744 uint32_t bitmap
[4][4];
1749 * ASIC specific functions.
1751 struct amdgpu_asic_funcs
{
1752 bool (*read_disabled_bios
)(struct amdgpu_device
*adev
);
1753 bool (*read_bios_from_rom
)(struct amdgpu_device
*adev
,
1754 u8
*bios
, u32 length_bytes
);
1755 int (*read_register
)(struct amdgpu_device
*adev
, u32 se_num
,
1756 u32 sh_num
, u32 reg_offset
, u32
*value
);
1757 void (*set_vga_state
)(struct amdgpu_device
*adev
, bool state
);
1758 int (*reset
)(struct amdgpu_device
*adev
);
1759 /* wait for mc_idle */
1760 int (*wait_for_mc_idle
)(struct amdgpu_device
*adev
);
1761 /* get the reference clock */
1762 u32 (*get_xclk
)(struct amdgpu_device
*adev
);
1763 /* get the gpu clock counter */
1764 uint64_t (*get_gpu_clock_counter
)(struct amdgpu_device
*adev
);
1765 int (*get_cu_info
)(struct amdgpu_device
*adev
, struct amdgpu_cu_info
*info
);
1766 /* MM block clocks */
1767 int (*set_uvd_clocks
)(struct amdgpu_device
*adev
, u32 vclk
, u32 dclk
);
1768 int (*set_vce_clocks
)(struct amdgpu_device
*adev
, u32 evclk
, u32 ecclk
);
1774 int amdgpu_gem_create_ioctl(struct drm_device
*dev
, void *data
,
1775 struct drm_file
*filp
);
1776 int amdgpu_bo_list_ioctl(struct drm_device
*dev
, void *data
,
1777 struct drm_file
*filp
);
1779 int amdgpu_gem_info_ioctl(struct drm_device
*dev
, void *data
,
1780 struct drm_file
*filp
);
1781 int amdgpu_gem_userptr_ioctl(struct drm_device
*dev
, void *data
,
1782 struct drm_file
*filp
);
1783 int amdgpu_gem_mmap_ioctl(struct drm_device
*dev
, void *data
,
1784 struct drm_file
*filp
);
1785 int amdgpu_gem_wait_idle_ioctl(struct drm_device
*dev
, void *data
,
1786 struct drm_file
*filp
);
1787 int amdgpu_gem_va_ioctl(struct drm_device
*dev
, void *data
,
1788 struct drm_file
*filp
);
1789 int amdgpu_gem_op_ioctl(struct drm_device
*dev
, void *data
,
1790 struct drm_file
*filp
);
1791 int amdgpu_cs_ioctl(struct drm_device
*dev
, void *data
, struct drm_file
*filp
);
1792 int amdgpu_cs_wait_ioctl(struct drm_device
*dev
, void *data
, struct drm_file
*filp
);
1794 int amdgpu_gem_metadata_ioctl(struct drm_device
*dev
, void *data
,
1795 struct drm_file
*filp
);
1797 /* VRAM scratch page for HDP bug, default vram page */
1798 struct amdgpu_vram_scratch
{
1799 struct amdgpu_bo
*robj
;
1800 volatile uint32_t *ptr
;
1807 struct amdgpu_atif_notification_cfg
{
1812 struct amdgpu_atif_notifications
{
1813 bool display_switch
;
1814 bool expansion_mode_change
;
1816 bool forced_power_state
;
1817 bool system_power_state
;
1818 bool display_conf_change
;
1820 bool brightness_change
;
1821 bool dgpu_display_event
;
1824 struct amdgpu_atif_functions
{
1826 bool sbios_requests
;
1827 bool select_active_disp
;
1829 bool get_tv_standard
;
1830 bool set_tv_standard
;
1831 bool get_panel_expansion_mode
;
1832 bool set_panel_expansion_mode
;
1833 bool temperature_change
;
1834 bool graphics_device_types
;
1837 struct amdgpu_atif
{
1838 struct amdgpu_atif_notifications notifications
;
1839 struct amdgpu_atif_functions functions
;
1840 struct amdgpu_atif_notification_cfg notification_cfg
;
1841 struct amdgpu_encoder
*encoder_for_bl
;
1844 struct amdgpu_atcs_functions
{
1848 bool pcie_bus_width
;
1851 struct amdgpu_atcs
{
1852 struct amdgpu_atcs_functions functions
;
1858 void *amdgpu_cgs_create_device(struct amdgpu_device
*adev
);
1859 void amdgpu_cgs_destroy_device(void *cgs_device
);
1865 void *amdgpu_cgs_create_device(struct amdgpu_device
*adev
);
1866 void amdgpu_cgs_destroy_device(void *cgs_device
);
1869 /* GPU virtualization */
1870 struct amdgpu_virtualization
{
1871 bool supports_sr_iov
;
1875 * Core structure, functions and helpers.
1877 typedef uint32_t (*amdgpu_rreg_t
)(struct amdgpu_device
*, uint32_t);
1878 typedef void (*amdgpu_wreg_t
)(struct amdgpu_device
*, uint32_t, uint32_t);
1880 typedef uint32_t (*amdgpu_block_rreg_t
)(struct amdgpu_device
*, uint32_t, uint32_t);
1881 typedef void (*amdgpu_block_wreg_t
)(struct amdgpu_device
*, uint32_t, uint32_t, uint32_t);
1883 struct amdgpu_ip_block_status
{
1889 struct amdgpu_device
{
1891 struct drm_device
*ddev
;
1892 struct pci_dev
*pdev
;
1894 #ifdef CONFIG_DRM_AMD_ACP
1895 struct amdgpu_acp acp
;
1899 enum amd_asic_type asic_type
;
1902 uint32_t external_rev_id
;
1903 unsigned long flags
;
1905 const struct amdgpu_asic_funcs
*asic_funcs
;
1910 struct work_struct reset_work
;
1911 struct notifier_block acpi_nb
;
1912 struct amdgpu_i2c_chan
*i2c_bus
[AMDGPU_MAX_I2C_BUS
];
1913 struct amdgpu_debugfs debugfs
[AMDGPU_DEBUGFS_MAX_COMPONENTS
];
1914 unsigned debugfs_count
;
1915 #if defined(CONFIG_DEBUG_FS)
1916 struct dentry
*debugfs_regs
;
1918 struct amdgpu_atif atif
;
1919 struct amdgpu_atcs atcs
;
1920 struct mutex srbm_mutex
;
1921 /* GRBM index mutex. Protects concurrent access to GRBM index */
1922 struct mutex grbm_idx_mutex
;
1923 struct dev_pm_domain vga_pm_domain
;
1924 bool have_disp_power_ref
;
1929 uint16_t bios_header_start
;
1930 struct amdgpu_bo
*stollen_vga_memory
;
1931 uint32_t bios_scratch
[AMDGPU_BIOS_NUM_SCRATCH
];
1933 /* Register/doorbell mmio */
1934 resource_size_t rmmio_base
;
1935 resource_size_t rmmio_size
;
1936 void __iomem
*rmmio
;
1937 /* protects concurrent MM_INDEX/DATA based register access */
1938 spinlock_t mmio_idx_lock
;
1939 /* protects concurrent SMC based register access */
1940 spinlock_t smc_idx_lock
;
1941 amdgpu_rreg_t smc_rreg
;
1942 amdgpu_wreg_t smc_wreg
;
1943 /* protects concurrent PCIE register access */
1944 spinlock_t pcie_idx_lock
;
1945 amdgpu_rreg_t pcie_rreg
;
1946 amdgpu_wreg_t pcie_wreg
;
1947 /* protects concurrent UVD register access */
1948 spinlock_t uvd_ctx_idx_lock
;
1949 amdgpu_rreg_t uvd_ctx_rreg
;
1950 amdgpu_wreg_t uvd_ctx_wreg
;
1951 /* protects concurrent DIDT register access */
1952 spinlock_t didt_idx_lock
;
1953 amdgpu_rreg_t didt_rreg
;
1954 amdgpu_wreg_t didt_wreg
;
1955 /* protects concurrent ENDPOINT (audio) register access */
1956 spinlock_t audio_endpt_idx_lock
;
1957 amdgpu_block_rreg_t audio_endpt_rreg
;
1958 amdgpu_block_wreg_t audio_endpt_wreg
;
1959 void __iomem
*rio_mem
;
1960 resource_size_t rio_mem_size
;
1961 struct amdgpu_doorbell doorbell
;
1963 /* clock/pll info */
1964 struct amdgpu_clock clock
;
1967 struct amdgpu_mc mc
;
1968 struct amdgpu_gart gart
;
1969 struct amdgpu_dummy_page dummy_page
;
1970 struct amdgpu_vm_manager vm_manager
;
1972 /* memory management */
1973 struct amdgpu_mman mman
;
1974 struct amdgpu_vram_scratch vram_scratch
;
1975 struct amdgpu_wb wb
;
1976 atomic64_t vram_usage
;
1977 atomic64_t vram_vis_usage
;
1978 atomic64_t gtt_usage
;
1979 atomic64_t num_bytes_moved
;
1980 atomic_t gpu_reset_counter
;
1983 struct amdgpu_mode_info mode_info
;
1984 struct work_struct hotplug_work
;
1985 struct amdgpu_irq_src crtc_irq
;
1986 struct amdgpu_irq_src pageflip_irq
;
1987 struct amdgpu_irq_src hpd_irq
;
1990 unsigned fence_context
;
1992 struct amdgpu_ring
*rings
[AMDGPU_MAX_RINGS
];
1994 struct amdgpu_sa_manager ring_tmp_bo
;
1997 struct amdgpu_irq irq
;
2000 struct amd_powerplay powerplay
;
2002 bool pp_force_state_enabled
;
2005 struct amdgpu_pm pm
;
2010 struct amdgpu_smumgr smu
;
2013 struct amdgpu_gfx gfx
;
2016 struct amdgpu_sdma sdma
;
2019 struct amdgpu_uvd uvd
;
2022 struct amdgpu_vce vce
;
2025 struct amdgpu_firmware firmware
;
2028 struct amdgpu_gds gds
;
2030 const struct amdgpu_ip_block_version
*ip_blocks
;
2032 struct amdgpu_ip_block_status
*ip_block_status
;
2033 struct mutex mn_lock
;
2034 DECLARE_HASHTABLE(mn_hash
, 7);
2036 /* tracking pinned memory */
2038 u64 invisible_pin_size
;
2041 /* amdkfd interface */
2042 struct kfd_dev
*kfd
;
2044 struct amdgpu_virtualization virtualization
;
2047 bool amdgpu_device_is_px(struct drm_device
*dev
);
2048 int amdgpu_device_init(struct amdgpu_device
*adev
,
2049 struct drm_device
*ddev
,
2050 struct pci_dev
*pdev
,
2052 void amdgpu_device_fini(struct amdgpu_device
*adev
);
2053 int amdgpu_gpu_wait_for_idle(struct amdgpu_device
*adev
);
2055 uint32_t amdgpu_mm_rreg(struct amdgpu_device
*adev
, uint32_t reg
,
2056 bool always_indirect
);
2057 void amdgpu_mm_wreg(struct amdgpu_device
*adev
, uint32_t reg
, uint32_t v
,
2058 bool always_indirect
);
2059 u32
amdgpu_io_rreg(struct amdgpu_device
*adev
, u32 reg
);
2060 void amdgpu_io_wreg(struct amdgpu_device
*adev
, u32 reg
, u32 v
);
2062 u32
amdgpu_mm_rdoorbell(struct amdgpu_device
*adev
, u32 index
);
2063 void amdgpu_mm_wdoorbell(struct amdgpu_device
*adev
, u32 index
, u32 v
);
2066 * Registers read & write functions.
2068 #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2069 #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2070 #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2071 #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2072 #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2073 #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2074 #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2075 #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2076 #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2077 #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2078 #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2079 #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2080 #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2081 #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2082 #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2083 #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2084 #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2085 #define WREG32_P(reg, val, mask) \
2087 uint32_t tmp_ = RREG32(reg); \
2089 tmp_ |= ((val) & ~(mask)); \
2090 WREG32(reg, tmp_); \
2092 #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2093 #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2094 #define WREG32_PLL_P(reg, val, mask) \
2096 uint32_t tmp_ = RREG32_PLL(reg); \
2098 tmp_ |= ((val) & ~(mask)); \
2099 WREG32_PLL(reg, tmp_); \
2101 #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2102 #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2103 #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2105 #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2106 #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2108 #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2109 #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2111 #define REG_SET_FIELD(orig_val, reg, field, field_val) \
2112 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2113 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2115 #define REG_GET_FIELD(value, reg, field) \
2116 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2121 #define RBIOS8(i) (adev->bios[i])
2122 #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2123 #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2128 static inline void amdgpu_ring_write(struct amdgpu_ring
*ring
, uint32_t v
)
2130 if (ring
->count_dw
<= 0)
2131 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
2132 ring
->ring
[ring
->wptr
++] = v
;
2133 ring
->wptr
&= ring
->ptr_mask
;
2137 static inline struct amdgpu_sdma_instance
*
2138 amdgpu_get_sdma_instance(struct amdgpu_ring
*ring
)
2140 struct amdgpu_device
*adev
= ring
->adev
;
2143 for (i
= 0; i
< adev
->sdma
.num_instances
; i
++)
2144 if (&adev
->sdma
.instance
[i
].ring
== ring
)
2147 if (i
< AMDGPU_MAX_SDMA_INSTANCES
)
2148 return &adev
->sdma
.instance
[i
];
2156 #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2157 #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2158 #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2159 #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2160 #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2161 #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2162 #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2163 #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
2164 #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
2165 #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2166 #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2167 #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2168 #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2169 #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2170 #define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
2171 #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2172 #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2173 #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2174 #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
2175 #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2176 #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2177 #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2178 #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2179 #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
2180 #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
2181 #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
2182 #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
2183 #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
2184 #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
2185 #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
2186 #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2187 #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2188 #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2189 #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2190 #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2191 #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2192 #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2193 #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2194 #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2195 #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2196 #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2197 #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2198 #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2199 #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2200 #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2201 #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2202 #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2203 #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2204 #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
2205 #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
2206 #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
2207 #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2208 #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2209 #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2210 #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
2211 #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
2212 #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
2213 #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
2215 #define amdgpu_dpm_get_temperature(adev) \
2216 ((adev)->pp_enabled ? \
2217 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
2218 (adev)->pm.funcs->get_temperature((adev)))
2220 #define amdgpu_dpm_set_fan_control_mode(adev, m) \
2221 ((adev)->pp_enabled ? \
2222 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
2223 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
2225 #define amdgpu_dpm_get_fan_control_mode(adev) \
2226 ((adev)->pp_enabled ? \
2227 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
2228 (adev)->pm.funcs->get_fan_control_mode((adev)))
2230 #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
2231 ((adev)->pp_enabled ? \
2232 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
2233 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
2235 #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
2236 ((adev)->pp_enabled ? \
2237 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
2238 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
2240 #define amdgpu_dpm_get_sclk(adev, l) \
2241 ((adev)->pp_enabled ? \
2242 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
2243 (adev)->pm.funcs->get_sclk((adev), (l)))
2245 #define amdgpu_dpm_get_mclk(adev, l) \
2246 ((adev)->pp_enabled ? \
2247 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
2248 (adev)->pm.funcs->get_mclk((adev), (l)))
2251 #define amdgpu_dpm_force_performance_level(adev, l) \
2252 ((adev)->pp_enabled ? \
2253 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
2254 (adev)->pm.funcs->force_performance_level((adev), (l)))
2256 #define amdgpu_dpm_powergate_uvd(adev, g) \
2257 ((adev)->pp_enabled ? \
2258 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
2259 (adev)->pm.funcs->powergate_uvd((adev), (g)))
2261 #define amdgpu_dpm_powergate_vce(adev, g) \
2262 ((adev)->pp_enabled ? \
2263 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
2264 (adev)->pm.funcs->powergate_vce((adev), (g)))
2266 #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
2267 ((adev)->pp_enabled ? \
2268 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
2269 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
2271 #define amdgpu_dpm_get_current_power_state(adev) \
2272 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
2274 #define amdgpu_dpm_get_performance_level(adev) \
2275 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
2277 #define amdgpu_dpm_get_pp_num_states(adev, data) \
2278 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2280 #define amdgpu_dpm_get_pp_table(adev, table) \
2281 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2283 #define amdgpu_dpm_set_pp_table(adev, buf, size) \
2284 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2286 #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2287 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2289 #define amdgpu_dpm_force_clock_level(adev, type, level) \
2290 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2292 #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
2293 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
2295 #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2297 /* Common functions */
2298 int amdgpu_gpu_reset(struct amdgpu_device
*adev
);
2299 void amdgpu_pci_config_reset(struct amdgpu_device
*adev
);
2300 bool amdgpu_card_posted(struct amdgpu_device
*adev
);
2301 void amdgpu_update_display_priority(struct amdgpu_device
*adev
);
2303 int amdgpu_cs_parser_init(struct amdgpu_cs_parser
*p
, void *data
);
2304 int amdgpu_cs_get_ring(struct amdgpu_device
*adev
, u32 ip_type
,
2305 u32 ip_instance
, u32 ring
,
2306 struct amdgpu_ring
**out_ring
);
2307 void amdgpu_ttm_placement_from_domain(struct amdgpu_bo
*rbo
, u32 domain
);
2308 bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object
*bo
);
2309 int amdgpu_ttm_tt_get_user_pages(struct ttm_tt
*ttm
, struct page
**pages
);
2310 int amdgpu_ttm_tt_set_userptr(struct ttm_tt
*ttm
, uint64_t addr
,
2312 bool amdgpu_ttm_tt_has_userptr(struct ttm_tt
*ttm
);
2313 struct mm_struct
*amdgpu_ttm_tt_get_usermm(struct ttm_tt
*ttm
);
2314 bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt
*ttm
, unsigned long start
,
2316 bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt
*ttm
,
2317 int *last_invalidated
);
2318 bool amdgpu_ttm_tt_is_readonly(struct ttm_tt
*ttm
);
2319 uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device
*adev
, struct ttm_tt
*ttm
,
2320 struct ttm_mem_reg
*mem
);
2321 void amdgpu_vram_location(struct amdgpu_device
*adev
, struct amdgpu_mc
*mc
, u64 base
);
2322 void amdgpu_gtt_location(struct amdgpu_device
*adev
, struct amdgpu_mc
*mc
);
2323 void amdgpu_ttm_set_active_vram_size(struct amdgpu_device
*adev
, u64 size
);
2324 void amdgpu_program_register_sequence(struct amdgpu_device
*adev
,
2325 const u32
*registers
,
2326 const u32 array_size
);
2328 bool amdgpu_device_is_px(struct drm_device
*dev
);
2330 #if defined(CONFIG_VGA_SWITCHEROO)
2331 void amdgpu_register_atpx_handler(void);
2332 void amdgpu_unregister_atpx_handler(void);
2334 static inline void amdgpu_register_atpx_handler(void) {}
2335 static inline void amdgpu_unregister_atpx_handler(void) {}
2341 extern const struct drm_ioctl_desc amdgpu_ioctls_kms
[];
2342 extern int amdgpu_max_kms_ioctl
;
2344 int amdgpu_driver_load_kms(struct drm_device
*dev
, unsigned long flags
);
2345 int amdgpu_driver_unload_kms(struct drm_device
*dev
);
2346 void amdgpu_driver_lastclose_kms(struct drm_device
*dev
);
2347 int amdgpu_driver_open_kms(struct drm_device
*dev
, struct drm_file
*file_priv
);
2348 void amdgpu_driver_postclose_kms(struct drm_device
*dev
,
2349 struct drm_file
*file_priv
);
2350 void amdgpu_driver_preclose_kms(struct drm_device
*dev
,
2351 struct drm_file
*file_priv
);
2352 int amdgpu_suspend_kms(struct drm_device
*dev
, bool suspend
, bool fbcon
);
2353 int amdgpu_resume_kms(struct drm_device
*dev
, bool resume
, bool fbcon
);
2354 u32
amdgpu_get_vblank_counter_kms(struct drm_device
*dev
, unsigned int pipe
);
2355 int amdgpu_enable_vblank_kms(struct drm_device
*dev
, unsigned int pipe
);
2356 void amdgpu_disable_vblank_kms(struct drm_device
*dev
, unsigned int pipe
);
2357 int amdgpu_get_vblank_timestamp_kms(struct drm_device
*dev
, unsigned int pipe
,
2359 struct timeval
*vblank_time
,
2361 long amdgpu_kms_compat_ioctl(struct file
*filp
, unsigned int cmd
,
2365 * functions used by amdgpu_encoder.c
2367 struct amdgpu_afmt_acr
{
2381 struct amdgpu_afmt_acr
amdgpu_afmt_acr(uint32_t clock
);
2384 #if defined(CONFIG_ACPI)
2385 int amdgpu_acpi_init(struct amdgpu_device
*adev
);
2386 void amdgpu_acpi_fini(struct amdgpu_device
*adev
);
2387 bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device
*adev
);
2388 int amdgpu_acpi_pcie_performance_request(struct amdgpu_device
*adev
,
2389 u8 perf_req
, bool advertise
);
2390 int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device
*adev
);
2392 static inline int amdgpu_acpi_init(struct amdgpu_device
*adev
) { return 0; }
2393 static inline void amdgpu_acpi_fini(struct amdgpu_device
*adev
) { }
2396 struct amdgpu_bo_va_mapping
*
2397 amdgpu_cs_find_mapping(struct amdgpu_cs_parser
*parser
,
2398 uint64_t addr
, struct amdgpu_bo
**bo
);
2400 #include "amdgpu_object.h"