2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
31 #include <linux/atomic.h>
32 #include <linux/wait.h>
33 #include <linux/list.h>
34 #include <linux/kref.h>
35 #include <linux/interval_tree.h>
36 #include <linux/hashtable.h>
37 #include <linux/fence.h>
39 #include <ttm/ttm_bo_api.h>
40 #include <ttm/ttm_bo_driver.h>
41 #include <ttm/ttm_placement.h>
42 #include <ttm/ttm_module.h>
43 #include <ttm/ttm_execbuf_util.h>
46 #include <drm/drm_gem.h>
47 #include <drm/amdgpu_drm.h>
49 #include "amd_shared.h"
50 #include "amdgpu_mode.h"
51 #include "amdgpu_ih.h"
52 #include "amdgpu_irq.h"
53 #include "amdgpu_ucode.h"
54 #include "amdgpu_gds.h"
56 #include "gpu_scheduler.h"
61 extern int amdgpu_modeset
;
62 extern int amdgpu_vram_limit
;
63 extern int amdgpu_gart_size
;
64 extern int amdgpu_benchmarking
;
65 extern int amdgpu_testing
;
66 extern int amdgpu_audio
;
67 extern int amdgpu_disp_priority
;
68 extern int amdgpu_hw_i2c
;
69 extern int amdgpu_pcie_gen2
;
70 extern int amdgpu_msi
;
71 extern int amdgpu_lockup_timeout
;
72 extern int amdgpu_dpm
;
73 extern int amdgpu_smc_load_fw
;
74 extern int amdgpu_aspm
;
75 extern int amdgpu_runtime_pm
;
76 extern int amdgpu_hard_reset
;
77 extern unsigned amdgpu_ip_block_mask
;
78 extern int amdgpu_bapm
;
79 extern int amdgpu_deep_color
;
80 extern int amdgpu_vm_size
;
81 extern int amdgpu_vm_block_size
;
82 extern int amdgpu_vm_fault_stop
;
83 extern int amdgpu_vm_debug
;
84 extern int amdgpu_enable_scheduler
;
85 extern int amdgpu_sched_jobs
;
86 extern int amdgpu_sched_hw_submission
;
87 extern int amdgpu_enable_semaphores
;
89 #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
90 #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
91 #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
92 /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
93 #define AMDGPU_IB_POOL_SIZE 16
94 #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
95 #define AMDGPUFB_CONN_LIMIT 4
96 #define AMDGPU_BIOS_NUM_SCRATCH 8
98 /* max number of rings */
99 #define AMDGPU_MAX_RINGS 16
100 #define AMDGPU_MAX_GFX_RINGS 1
101 #define AMDGPU_MAX_COMPUTE_RINGS 8
102 #define AMDGPU_MAX_VCE_RINGS 2
104 /* max number of IP instances */
105 #define AMDGPU_MAX_SDMA_INSTANCES 2
107 /* number of hw syncs before falling back on blocking */
108 #define AMDGPU_NUM_SYNCS 4
110 /* hardcode that limit for now */
111 #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
113 /* hard reset data */
114 #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
117 #define AMDGPU_RESET_GFX (1 << 0)
118 #define AMDGPU_RESET_COMPUTE (1 << 1)
119 #define AMDGPU_RESET_DMA (1 << 2)
120 #define AMDGPU_RESET_CP (1 << 3)
121 #define AMDGPU_RESET_GRBM (1 << 4)
122 #define AMDGPU_RESET_DMA1 (1 << 5)
123 #define AMDGPU_RESET_RLC (1 << 6)
124 #define AMDGPU_RESET_SEM (1 << 7)
125 #define AMDGPU_RESET_IH (1 << 8)
126 #define AMDGPU_RESET_VMC (1 << 9)
127 #define AMDGPU_RESET_MC (1 << 10)
128 #define AMDGPU_RESET_DISPLAY (1 << 11)
129 #define AMDGPU_RESET_UVD (1 << 12)
130 #define AMDGPU_RESET_VCE (1 << 13)
131 #define AMDGPU_RESET_VCE1 (1 << 14)
134 #define AMDGPU_CG_BLOCK_GFX (1 << 0)
135 #define AMDGPU_CG_BLOCK_MC (1 << 1)
136 #define AMDGPU_CG_BLOCK_SDMA (1 << 2)
137 #define AMDGPU_CG_BLOCK_UVD (1 << 3)
138 #define AMDGPU_CG_BLOCK_VCE (1 << 4)
139 #define AMDGPU_CG_BLOCK_HDP (1 << 5)
140 #define AMDGPU_CG_BLOCK_BIF (1 << 6)
143 #define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
144 #define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
145 #define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
146 #define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
147 #define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
148 #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
149 #define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
150 #define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
151 #define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
152 #define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
153 #define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
154 #define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
155 #define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
156 #define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
157 #define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
158 #define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
159 #define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
162 #define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
163 #define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
164 #define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
165 #define AMDGPU_PG_SUPPORT_UVD (1 << 3)
166 #define AMDGPU_PG_SUPPORT_VCE (1 << 4)
167 #define AMDGPU_PG_SUPPORT_CP (1 << 5)
168 #define AMDGPU_PG_SUPPORT_GDS (1 << 6)
169 #define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
170 #define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
171 #define AMDGPU_PG_SUPPORT_ACP (1 << 9)
172 #define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
174 /* GFX current status */
175 #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
176 #define AMDGPU_GFX_SAFE_MODE 0x00000001L
177 #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
178 #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
179 #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
181 /* max cursor sizes (in pixels) */
182 #define CIK_CURSOR_WIDTH 128
183 #define CIK_CURSOR_HEIGHT 128
185 struct amdgpu_device
;
190 struct amdgpu_semaphore
;
191 struct amdgpu_cs_parser
;
193 struct amdgpu_irq_src
;
197 AMDGPU_CP_IRQ_GFX_EOP
= 0,
198 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
,
199 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP
,
200 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP
,
201 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP
,
202 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP
,
203 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP
,
204 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP
,
205 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP
,
210 enum amdgpu_sdma_irq
{
211 AMDGPU_SDMA_IRQ_TRAP0
= 0,
212 AMDGPU_SDMA_IRQ_TRAP1
,
217 enum amdgpu_thermal_irq
{
218 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH
= 0,
219 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW
,
221 AMDGPU_THERMAL_IRQ_LAST
224 int amdgpu_set_clockgating_state(struct amdgpu_device
*adev
,
225 enum amd_ip_block_type block_type
,
226 enum amd_clockgating_state state
);
227 int amdgpu_set_powergating_state(struct amdgpu_device
*adev
,
228 enum amd_ip_block_type block_type
,
229 enum amd_powergating_state state
);
231 struct amdgpu_ip_block_version
{
232 enum amd_ip_block_type type
;
236 const struct amd_ip_funcs
*funcs
;
239 int amdgpu_ip_block_version_cmp(struct amdgpu_device
*adev
,
240 enum amd_ip_block_type type
,
241 u32 major
, u32 minor
);
243 const struct amdgpu_ip_block_version
* amdgpu_get_ip_block(
244 struct amdgpu_device
*adev
,
245 enum amd_ip_block_type type
);
247 /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
248 struct amdgpu_buffer_funcs
{
249 /* maximum bytes in a single operation */
250 uint32_t copy_max_bytes
;
252 /* number of dw to reserve per operation */
253 unsigned copy_num_dw
;
255 /* used for buffer migration */
256 void (*emit_copy_buffer
)(struct amdgpu_ib
*ib
,
257 /* src addr in bytes */
259 /* dst addr in bytes */
261 /* number of byte to transfer */
262 uint32_t byte_count
);
264 /* maximum bytes in a single operation */
265 uint32_t fill_max_bytes
;
267 /* number of dw to reserve per operation */
268 unsigned fill_num_dw
;
270 /* used for buffer clearing */
271 void (*emit_fill_buffer
)(struct amdgpu_ib
*ib
,
272 /* value to write to memory */
274 /* dst addr in bytes */
276 /* number of byte to fill */
277 uint32_t byte_count
);
280 /* provided by hw blocks that can write ptes, e.g., sdma */
281 struct amdgpu_vm_pte_funcs
{
282 /* copy pte entries from GART */
283 void (*copy_pte
)(struct amdgpu_ib
*ib
,
284 uint64_t pe
, uint64_t src
,
286 /* write pte one entry at a time with addr mapping */
287 void (*write_pte
)(struct amdgpu_ib
*ib
,
289 uint64_t addr
, unsigned count
,
290 uint32_t incr
, uint32_t flags
);
291 /* for linear pte/pde updates without addr mapping */
292 void (*set_pte_pde
)(struct amdgpu_ib
*ib
,
294 uint64_t addr
, unsigned count
,
295 uint32_t incr
, uint32_t flags
);
296 /* pad the indirect buffer to the necessary number of dw */
297 void (*pad_ib
)(struct amdgpu_ib
*ib
);
300 /* provided by the gmc block */
301 struct amdgpu_gart_funcs
{
302 /* flush the vm tlb via mmio */
303 void (*flush_gpu_tlb
)(struct amdgpu_device
*adev
,
305 /* write pte/pde updates using the cpu */
306 int (*set_pte_pde
)(struct amdgpu_device
*adev
,
307 void *cpu_pt_addr
, /* cpu addr of page table */
308 uint32_t gpu_page_idx
, /* pte/pde to update */
309 uint64_t addr
, /* addr to write into pte/pde */
310 uint32_t flags
); /* access flags */
313 /* provided by the ih block */
314 struct amdgpu_ih_funcs
{
315 /* ring read/write ptr handling, called from interrupt context */
316 u32 (*get_wptr
)(struct amdgpu_device
*adev
);
317 void (*decode_iv
)(struct amdgpu_device
*adev
,
318 struct amdgpu_iv_entry
*entry
);
319 void (*set_rptr
)(struct amdgpu_device
*adev
);
322 /* provided by hw blocks that expose a ring buffer for commands */
323 struct amdgpu_ring_funcs
{
324 /* ring read/write ptr handling */
325 u32 (*get_rptr
)(struct amdgpu_ring
*ring
);
326 u32 (*get_wptr
)(struct amdgpu_ring
*ring
);
327 void (*set_wptr
)(struct amdgpu_ring
*ring
);
328 /* validating and patching of IBs */
329 int (*parse_cs
)(struct amdgpu_cs_parser
*p
, uint32_t ib_idx
);
330 /* command emit functions */
331 void (*emit_ib
)(struct amdgpu_ring
*ring
,
332 struct amdgpu_ib
*ib
);
333 void (*emit_fence
)(struct amdgpu_ring
*ring
, uint64_t addr
,
334 uint64_t seq
, unsigned flags
);
335 bool (*emit_semaphore
)(struct amdgpu_ring
*ring
,
336 struct amdgpu_semaphore
*semaphore
,
338 void (*emit_vm_flush
)(struct amdgpu_ring
*ring
, unsigned vm_id
,
340 void (*emit_hdp_flush
)(struct amdgpu_ring
*ring
);
341 void (*emit_gds_switch
)(struct amdgpu_ring
*ring
, uint32_t vmid
,
342 uint32_t gds_base
, uint32_t gds_size
,
343 uint32_t gws_base
, uint32_t gws_size
,
344 uint32_t oa_base
, uint32_t oa_size
);
345 /* testing functions */
346 int (*test_ring
)(struct amdgpu_ring
*ring
);
347 int (*test_ib
)(struct amdgpu_ring
*ring
);
348 /* insert NOP packets */
349 void (*insert_nop
)(struct amdgpu_ring
*ring
, uint32_t count
);
355 bool amdgpu_get_bios(struct amdgpu_device
*adev
);
356 bool amdgpu_read_bios(struct amdgpu_device
*adev
);
361 struct amdgpu_dummy_page
{
365 int amdgpu_dummy_page_init(struct amdgpu_device
*adev
);
366 void amdgpu_dummy_page_fini(struct amdgpu_device
*adev
);
373 #define AMDGPU_MAX_PPLL 3
375 struct amdgpu_clock
{
376 struct amdgpu_pll ppll
[AMDGPU_MAX_PPLL
];
377 struct amdgpu_pll spll
;
378 struct amdgpu_pll mpll
;
380 uint32_t default_mclk
;
381 uint32_t default_sclk
;
382 uint32_t default_dispclk
;
383 uint32_t current_dispclk
;
385 uint32_t max_pixel_clock
;
391 struct amdgpu_fence_driver
{
392 struct amdgpu_ring
*ring
;
394 volatile uint32_t *cpu_addr
;
395 /* sync_seq is protected by ring emission lock */
396 uint64_t sync_seq
[AMDGPU_MAX_RINGS
];
399 struct amdgpu_irq_src
*irq_src
;
401 struct delayed_work lockup_work
;
402 wait_queue_head_t fence_queue
;
405 /* some special values for the owner field */
406 #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
407 #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
408 #define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
410 #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
411 #define AMDGPU_FENCE_FLAG_INT (1 << 1)
413 struct amdgpu_fence
{
417 struct amdgpu_ring
*ring
;
420 /* filp or special value for fence creator */
423 wait_queue_t fence_wake
;
426 struct amdgpu_user_fence
{
428 struct amdgpu_bo
*bo
;
429 /* write-back address offset to bo start */
433 int amdgpu_fence_driver_init(struct amdgpu_device
*adev
);
434 void amdgpu_fence_driver_fini(struct amdgpu_device
*adev
);
435 void amdgpu_fence_driver_force_completion(struct amdgpu_device
*adev
);
437 int amdgpu_fence_driver_init_ring(struct amdgpu_ring
*ring
);
438 int amdgpu_fence_driver_start_ring(struct amdgpu_ring
*ring
,
439 struct amdgpu_irq_src
*irq_src
,
441 void amdgpu_fence_driver_suspend(struct amdgpu_device
*adev
);
442 void amdgpu_fence_driver_resume(struct amdgpu_device
*adev
);
443 int amdgpu_fence_emit(struct amdgpu_ring
*ring
, void *owner
,
444 struct amdgpu_fence
**fence
);
445 void amdgpu_fence_process(struct amdgpu_ring
*ring
);
446 int amdgpu_fence_wait_next(struct amdgpu_ring
*ring
);
447 int amdgpu_fence_wait_empty(struct amdgpu_ring
*ring
);
448 unsigned amdgpu_fence_count_emitted(struct amdgpu_ring
*ring
);
450 signed long amdgpu_fence_wait_any(struct amdgpu_device
*adev
,
451 struct fence
**array
,
455 struct amdgpu_fence
*amdgpu_fence_ref(struct amdgpu_fence
*fence
);
456 void amdgpu_fence_unref(struct amdgpu_fence
**fence
);
458 bool amdgpu_fence_need_sync(struct amdgpu_fence
*fence
,
459 struct amdgpu_ring
*ring
);
460 void amdgpu_fence_note_sync(struct amdgpu_fence
*fence
,
461 struct amdgpu_ring
*ring
);
463 static inline struct amdgpu_fence
*amdgpu_fence_later(struct amdgpu_fence
*a
,
464 struct amdgpu_fence
*b
)
474 BUG_ON(a
->ring
!= b
->ring
);
476 if (a
->seq
> b
->seq
) {
483 static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence
*a
,
484 struct amdgpu_fence
*b
)
494 BUG_ON(a
->ring
!= b
->ring
);
496 return a
->seq
< b
->seq
;
499 int amdgpu_user_fence_emit(struct amdgpu_ring
*ring
, struct amdgpu_user_fence
*user
,
500 void *owner
, struct amdgpu_fence
**fence
);
506 struct ttm_bo_global_ref bo_global_ref
;
507 struct drm_global_reference mem_global_ref
;
508 struct ttm_bo_device bdev
;
509 bool mem_global_referenced
;
512 #if defined(CONFIG_DEBUG_FS)
517 /* buffer handling */
518 const struct amdgpu_buffer_funcs
*buffer_funcs
;
519 struct amdgpu_ring
*buffer_funcs_ring
;
522 int amdgpu_copy_buffer(struct amdgpu_ring
*ring
,
526 struct reservation_object
*resv
,
527 struct fence
**fence
);
528 int amdgpu_mmap(struct file
*filp
, struct vm_area_struct
*vma
);
530 struct amdgpu_bo_list_entry
{
531 struct amdgpu_bo
*robj
;
532 struct ttm_validate_buffer tv
;
533 struct amdgpu_bo_va
*bo_va
;
534 unsigned prefered_domains
;
535 unsigned allowed_domains
;
539 struct amdgpu_bo_va_mapping
{
540 struct list_head list
;
541 struct interval_tree_node it
;
546 /* bo virtual addresses in a specific vm */
547 struct amdgpu_bo_va
{
548 /* protected by bo being reserved */
549 struct list_head bo_list
;
550 struct fence
*last_pt_update
;
553 /* protected by vm mutex and spinlock */
554 struct list_head vm_status
;
556 /* mappings for this bo_va */
557 struct list_head invalids
;
558 struct list_head valids
;
560 /* constant after initialization */
561 struct amdgpu_vm
*vm
;
562 struct amdgpu_bo
*bo
;
565 #define AMDGPU_GEM_DOMAIN_MAX 0x3
568 /* Protected by gem.mutex */
569 struct list_head list
;
570 /* Protected by tbo.reserved */
572 struct ttm_place placements
[AMDGPU_GEM_DOMAIN_MAX
+ 1];
573 struct ttm_placement placement
;
574 struct ttm_buffer_object tbo
;
575 struct ttm_bo_kmap_obj kmap
;
583 /* list of all virtual address to which this bo
587 /* Constant after initialization */
588 struct amdgpu_device
*adev
;
589 struct drm_gem_object gem_base
;
591 struct ttm_bo_kmap_obj dma_buf_vmap
;
593 struct amdgpu_mn
*mn
;
594 struct list_head mn_list
;
596 #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
598 void amdgpu_gem_object_free(struct drm_gem_object
*obj
);
599 int amdgpu_gem_object_open(struct drm_gem_object
*obj
,
600 struct drm_file
*file_priv
);
601 void amdgpu_gem_object_close(struct drm_gem_object
*obj
,
602 struct drm_file
*file_priv
);
603 unsigned long amdgpu_gem_timeout(uint64_t timeout_ns
);
604 struct sg_table
*amdgpu_gem_prime_get_sg_table(struct drm_gem_object
*obj
);
605 struct drm_gem_object
*amdgpu_gem_prime_import_sg_table(struct drm_device
*dev
,
606 struct dma_buf_attachment
*attach
,
607 struct sg_table
*sg
);
608 struct dma_buf
*amdgpu_gem_prime_export(struct drm_device
*dev
,
609 struct drm_gem_object
*gobj
,
611 int amdgpu_gem_prime_pin(struct drm_gem_object
*obj
);
612 void amdgpu_gem_prime_unpin(struct drm_gem_object
*obj
);
613 struct reservation_object
*amdgpu_gem_prime_res_obj(struct drm_gem_object
*);
614 void *amdgpu_gem_prime_vmap(struct drm_gem_object
*obj
);
615 void amdgpu_gem_prime_vunmap(struct drm_gem_object
*obj
, void *vaddr
);
616 int amdgpu_gem_debugfs_init(struct amdgpu_device
*adev
);
618 /* sub-allocation manager, it has to be protected by another lock.
619 * By conception this is an helper for other part of the driver
620 * like the indirect buffer or semaphore, which both have their
623 * Principe is simple, we keep a list of sub allocation in offset
624 * order (first entry has offset == 0, last entry has the highest
627 * When allocating new object we first check if there is room at
628 * the end total_size - (last_object_offset + last_object_size) >=
629 * alloc_size. If so we allocate new object there.
631 * When there is not enough room at the end, we start waiting for
632 * each sub object until we reach object_offset+object_size >=
633 * alloc_size, this object then become the sub object we return.
635 * Alignment can't be bigger than page size.
637 * Hole are not considered for allocation to keep things simple.
638 * Assumption is that there won't be hole (all object on same
641 struct amdgpu_sa_manager
{
642 wait_queue_head_t wq
;
643 struct amdgpu_bo
*bo
;
644 struct list_head
*hole
;
645 struct list_head flist
[AMDGPU_MAX_RINGS
];
646 struct list_head olist
;
656 /* sub-allocation buffer */
657 struct amdgpu_sa_bo
{
658 struct list_head olist
;
659 struct list_head flist
;
660 struct amdgpu_sa_manager
*manager
;
671 struct list_head objects
;
674 int amdgpu_gem_init(struct amdgpu_device
*adev
);
675 void amdgpu_gem_fini(struct amdgpu_device
*adev
);
676 int amdgpu_gem_object_create(struct amdgpu_device
*adev
, unsigned long size
,
677 int alignment
, u32 initial_domain
,
678 u64 flags
, bool kernel
,
679 struct drm_gem_object
**obj
);
681 int amdgpu_mode_dumb_create(struct drm_file
*file_priv
,
682 struct drm_device
*dev
,
683 struct drm_mode_create_dumb
*args
);
684 int amdgpu_mode_dumb_mmap(struct drm_file
*filp
,
685 struct drm_device
*dev
,
686 uint32_t handle
, uint64_t *offset_p
);
691 struct amdgpu_semaphore
{
692 struct amdgpu_sa_bo
*sa_bo
;
697 int amdgpu_semaphore_create(struct amdgpu_device
*adev
,
698 struct amdgpu_semaphore
**semaphore
);
699 bool amdgpu_semaphore_emit_signal(struct amdgpu_ring
*ring
,
700 struct amdgpu_semaphore
*semaphore
);
701 bool amdgpu_semaphore_emit_wait(struct amdgpu_ring
*ring
,
702 struct amdgpu_semaphore
*semaphore
);
703 void amdgpu_semaphore_free(struct amdgpu_device
*adev
,
704 struct amdgpu_semaphore
**semaphore
,
705 struct fence
*fence
);
711 struct amdgpu_semaphore
*semaphores
[AMDGPU_NUM_SYNCS
];
712 struct amdgpu_fence
*sync_to
[AMDGPU_MAX_RINGS
];
713 DECLARE_HASHTABLE(fences
, 4);
714 struct fence
*last_vm_update
;
717 void amdgpu_sync_create(struct amdgpu_sync
*sync
);
718 int amdgpu_sync_fence(struct amdgpu_device
*adev
, struct amdgpu_sync
*sync
,
720 int amdgpu_sync_resv(struct amdgpu_device
*adev
,
721 struct amdgpu_sync
*sync
,
722 struct reservation_object
*resv
,
724 int amdgpu_sync_rings(struct amdgpu_sync
*sync
,
725 struct amdgpu_ring
*ring
);
726 struct fence
*amdgpu_sync_get_fence(struct amdgpu_sync
*sync
);
727 int amdgpu_sync_wait(struct amdgpu_sync
*sync
);
728 void amdgpu_sync_free(struct amdgpu_device
*adev
, struct amdgpu_sync
*sync
,
729 struct fence
*fence
);
732 * GART structures, functions & helpers
736 #define AMDGPU_GPU_PAGE_SIZE 4096
737 #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
738 #define AMDGPU_GPU_PAGE_SHIFT 12
739 #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
742 dma_addr_t table_addr
;
743 struct amdgpu_bo
*robj
;
745 unsigned num_gpu_pages
;
746 unsigned num_cpu_pages
;
749 dma_addr_t
*pages_addr
;
751 const struct amdgpu_gart_funcs
*gart_funcs
;
754 int amdgpu_gart_table_ram_alloc(struct amdgpu_device
*adev
);
755 void amdgpu_gart_table_ram_free(struct amdgpu_device
*adev
);
756 int amdgpu_gart_table_vram_alloc(struct amdgpu_device
*adev
);
757 void amdgpu_gart_table_vram_free(struct amdgpu_device
*adev
);
758 int amdgpu_gart_table_vram_pin(struct amdgpu_device
*adev
);
759 void amdgpu_gart_table_vram_unpin(struct amdgpu_device
*adev
);
760 int amdgpu_gart_init(struct amdgpu_device
*adev
);
761 void amdgpu_gart_fini(struct amdgpu_device
*adev
);
762 void amdgpu_gart_unbind(struct amdgpu_device
*adev
, unsigned offset
,
764 int amdgpu_gart_bind(struct amdgpu_device
*adev
, unsigned offset
,
765 int pages
, struct page
**pagelist
,
766 dma_addr_t
*dma_addr
, uint32_t flags
);
769 * GPU MC structures, functions & helpers
772 resource_size_t aper_size
;
773 resource_size_t aper_base
;
774 resource_size_t agp_base
;
775 /* for some chips with <= 32MB we need to lie
776 * about vram size near mc fb location */
778 u64 visible_vram_size
;
789 const struct firmware
*fw
; /* MC firmware */
791 struct amdgpu_irq_src vm_fault
;
796 * GPU doorbell structures, functions & helpers
798 typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
800 AMDGPU_DOORBELL_KIQ
= 0x000,
801 AMDGPU_DOORBELL_HIQ
= 0x001,
802 AMDGPU_DOORBELL_DIQ
= 0x002,
803 AMDGPU_DOORBELL_MEC_RING0
= 0x010,
804 AMDGPU_DOORBELL_MEC_RING1
= 0x011,
805 AMDGPU_DOORBELL_MEC_RING2
= 0x012,
806 AMDGPU_DOORBELL_MEC_RING3
= 0x013,
807 AMDGPU_DOORBELL_MEC_RING4
= 0x014,
808 AMDGPU_DOORBELL_MEC_RING5
= 0x015,
809 AMDGPU_DOORBELL_MEC_RING6
= 0x016,
810 AMDGPU_DOORBELL_MEC_RING7
= 0x017,
811 AMDGPU_DOORBELL_GFX_RING0
= 0x020,
812 AMDGPU_DOORBELL_sDMA_ENGINE0
= 0x1E0,
813 AMDGPU_DOORBELL_sDMA_ENGINE1
= 0x1E1,
814 AMDGPU_DOORBELL_IH
= 0x1E8,
815 AMDGPU_DOORBELL_MAX_ASSIGNMENT
= 0x3FF,
816 AMDGPU_DOORBELL_INVALID
= 0xFFFF
817 } AMDGPU_DOORBELL_ASSIGNMENT
;
819 struct amdgpu_doorbell
{
821 resource_size_t base
;
822 resource_size_t size
;
824 u32 num_doorbells
; /* Number of doorbells actually reserved for amdgpu. */
827 void amdgpu_doorbell_get_kfd_info(struct amdgpu_device
*adev
,
828 phys_addr_t
*aperture_base
,
829 size_t *aperture_size
,
830 size_t *start_offset
);
836 struct amdgpu_flip_work
{
837 struct work_struct flip_work
;
838 struct work_struct unpin_work
;
839 struct amdgpu_device
*adev
;
842 struct drm_pending_vblank_event
*event
;
843 struct amdgpu_bo
*old_rbo
;
845 unsigned shared_count
;
846 struct fence
**shared
;
855 struct amdgpu_sa_bo
*sa_bo
;
859 struct amdgpu_ring
*ring
;
860 struct amdgpu_fence
*fence
;
861 struct amdgpu_user_fence
*user
;
862 struct amdgpu_vm
*vm
;
863 struct amdgpu_ctx
*ctx
;
864 struct amdgpu_sync sync
;
865 uint32_t gds_base
, gds_size
;
866 uint32_t gws_base
, gws_size
;
867 uint32_t oa_base
, oa_size
;
869 /* resulting sequence number */
873 enum amdgpu_ring_type
{
874 AMDGPU_RING_TYPE_GFX
,
875 AMDGPU_RING_TYPE_COMPUTE
,
876 AMDGPU_RING_TYPE_SDMA
,
877 AMDGPU_RING_TYPE_UVD
,
881 extern struct amd_sched_backend_ops amdgpu_sched_ops
;
883 int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device
*adev
,
884 struct amdgpu_ring
*ring
,
885 struct amdgpu_ib
*ibs
,
887 int (*free_job
)(struct amdgpu_job
*),
889 struct fence
**fence
);
892 struct amdgpu_device
*adev
;
893 const struct amdgpu_ring_funcs
*funcs
;
894 struct amdgpu_fence_driver fence_drv
;
895 struct amd_gpu_scheduler sched
;
897 spinlock_t fence_lock
;
898 struct mutex
*ring_lock
;
899 struct amdgpu_bo
*ring_obj
;
900 volatile uint32_t *ring
;
902 u64 next_rptr_gpu_addr
;
903 volatile u32
*next_rptr_cpu_addr
;
907 unsigned ring_free_dw
;
915 u64 last_semaphore_signal_addr
;
916 u64 last_semaphore_wait_addr
;
920 struct amdgpu_bo
*mqd_obj
;
924 unsigned next_rptr_offs
;
926 struct amdgpu_ctx
*current_ctx
;
927 enum amdgpu_ring_type type
;
936 /* maximum number of VMIDs */
937 #define AMDGPU_NUM_VM 16
939 /* number of entries in page table */
940 #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
942 /* PTBs (Page Table Blocks) need to be aligned to 32K */
943 #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
944 #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
945 #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
947 #define AMDGPU_PTE_VALID (1 << 0)
948 #define AMDGPU_PTE_SYSTEM (1 << 1)
949 #define AMDGPU_PTE_SNOOPED (1 << 2)
952 #define AMDGPU_PTE_EXECUTABLE (1 << 4)
954 #define AMDGPU_PTE_READABLE (1 << 5)
955 #define AMDGPU_PTE_WRITEABLE (1 << 6)
957 /* PTE (Page Table Entry) fragment field for different page sizes */
958 #define AMDGPU_PTE_FRAG_4KB (0 << 7)
959 #define AMDGPU_PTE_FRAG_64KB (4 << 7)
960 #define AMDGPU_LOG2_PAGES_PER_FRAG 4
962 /* How to programm VM fault handling */
963 #define AMDGPU_VM_FAULT_STOP_NEVER 0
964 #define AMDGPU_VM_FAULT_STOP_FIRST 1
965 #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
967 struct amdgpu_vm_pt
{
968 struct amdgpu_bo
*bo
;
972 struct amdgpu_vm_id
{
974 uint64_t pd_gpu_addr
;
975 /* last flushed PD/PT update */
976 struct fence
*flushed_updates
;
977 /* last use of vmid */
978 struct amdgpu_fence
*last_id_use
;
986 /* protecting invalidated */
987 spinlock_t status_lock
;
989 /* BOs moved, but not yet updated in the PT */
990 struct list_head invalidated
;
992 /* BOs cleared in the PT because of a move */
993 struct list_head cleared
;
995 /* BO mappings freed, but not yet updated in the PT */
996 struct list_head freed
;
998 /* contains the page directory */
999 struct amdgpu_bo
*page_directory
;
1000 unsigned max_pde_used
;
1001 struct fence
*page_directory_fence
;
1003 /* array of page tables, one for each page directory entry */
1004 struct amdgpu_vm_pt
*page_tables
;
1006 /* for id and flush management per ring */
1007 struct amdgpu_vm_id ids
[AMDGPU_MAX_RINGS
];
1010 struct amdgpu_vm_manager
{
1011 struct amdgpu_fence
*active
[AMDGPU_NUM_VM
];
1013 /* number of VMIDs */
1015 /* vram base address for page table entry */
1016 u64 vram_base_offset
;
1017 /* is vm enabled? */
1019 /* for hw to save the PD addr on suspend/resume */
1020 uint32_t saved_table_addr
[AMDGPU_NUM_VM
];
1021 /* vm pte handling */
1022 const struct amdgpu_vm_pte_funcs
*vm_pte_funcs
;
1023 struct amdgpu_ring
*vm_pte_funcs_ring
;
1027 * context related structures
1030 #define AMDGPU_CTX_MAX_CS_PENDING 16
1032 struct amdgpu_ctx_ring
{
1034 struct fence
*fences
[AMDGPU_CTX_MAX_CS_PENDING
];
1035 struct amd_sched_entity entity
;
1039 struct kref refcount
;
1040 struct amdgpu_device
*adev
;
1041 unsigned reset_counter
;
1042 spinlock_t ring_lock
;
1043 struct amdgpu_ctx_ring rings
[AMDGPU_MAX_RINGS
];
1046 struct amdgpu_ctx_mgr
{
1047 struct amdgpu_device
*adev
;
1049 /* protected by lock */
1050 struct idr ctx_handles
;
1053 int amdgpu_ctx_init(struct amdgpu_device
*adev
, bool kernel
,
1054 struct amdgpu_ctx
*ctx
);
1055 void amdgpu_ctx_fini(struct amdgpu_ctx
*ctx
);
1057 struct amdgpu_ctx
*amdgpu_ctx_get(struct amdgpu_fpriv
*fpriv
, uint32_t id
);
1058 int amdgpu_ctx_put(struct amdgpu_ctx
*ctx
);
1060 uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx
*ctx
, struct amdgpu_ring
*ring
,
1061 struct fence
*fence
);
1062 struct fence
*amdgpu_ctx_get_fence(struct amdgpu_ctx
*ctx
,
1063 struct amdgpu_ring
*ring
, uint64_t seq
);
1065 int amdgpu_ctx_ioctl(struct drm_device
*dev
, void *data
,
1066 struct drm_file
*filp
);
1068 void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr
*mgr
);
1069 void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr
*mgr
);
1072 * file private structure
1075 struct amdgpu_fpriv
{
1076 struct amdgpu_vm vm
;
1077 struct mutex bo_list_lock
;
1078 struct idr bo_list_handles
;
1079 struct amdgpu_ctx_mgr ctx_mgr
;
1086 struct amdgpu_bo_list
{
1088 struct amdgpu_bo
*gds_obj
;
1089 struct amdgpu_bo
*gws_obj
;
1090 struct amdgpu_bo
*oa_obj
;
1092 unsigned num_entries
;
1093 struct amdgpu_bo_list_entry
*array
;
1096 struct amdgpu_bo_list
*
1097 amdgpu_bo_list_get(struct amdgpu_fpriv
*fpriv
, int id
);
1098 void amdgpu_bo_list_put(struct amdgpu_bo_list
*list
);
1099 void amdgpu_bo_list_free(struct amdgpu_bo_list
*list
);
1104 #include "clearstate_defs.h"
1107 /* for power gating */
1108 struct amdgpu_bo
*save_restore_obj
;
1109 uint64_t save_restore_gpu_addr
;
1110 volatile uint32_t *sr_ptr
;
1111 const u32
*reg_list
;
1113 /* for clear state */
1114 struct amdgpu_bo
*clear_state_obj
;
1115 uint64_t clear_state_gpu_addr
;
1116 volatile uint32_t *cs_ptr
;
1117 const struct cs_section_def
*cs_data
;
1118 u32 clear_state_size
;
1120 struct amdgpu_bo
*cp_table_obj
;
1121 uint64_t cp_table_gpu_addr
;
1122 volatile uint32_t *cp_table_ptr
;
1127 struct amdgpu_bo
*hpd_eop_obj
;
1128 u64 hpd_eop_gpu_addr
;
1135 * GPU scratch registers structures, functions & helpers
1137 struct amdgpu_scratch
{
1145 * GFX configurations
1147 struct amdgpu_gca_config
{
1148 unsigned max_shader_engines
;
1149 unsigned max_tile_pipes
;
1150 unsigned max_cu_per_sh
;
1151 unsigned max_sh_per_se
;
1152 unsigned max_backends_per_se
;
1153 unsigned max_texture_channel_caches
;
1155 unsigned max_gs_threads
;
1156 unsigned max_hw_contexts
;
1157 unsigned sc_prim_fifo_size_frontend
;
1158 unsigned sc_prim_fifo_size_backend
;
1159 unsigned sc_hiz_tile_fifo_size
;
1160 unsigned sc_earlyz_tile_fifo_size
;
1162 unsigned num_tile_pipes
;
1163 unsigned backend_enable_mask
;
1164 unsigned mem_max_burst_length_bytes
;
1165 unsigned mem_row_size_in_kb
;
1166 unsigned shader_engine_tile_size
;
1168 unsigned multi_gpu_tile_size
;
1169 unsigned mc_arb_ramcfg
;
1170 unsigned gb_addr_config
;
1172 uint32_t tile_mode_array
[32];
1173 uint32_t macrotile_mode_array
[16];
1177 struct mutex gpu_clock_mutex
;
1178 struct amdgpu_gca_config config
;
1179 struct amdgpu_rlc rlc
;
1180 struct amdgpu_mec mec
;
1181 struct amdgpu_scratch scratch
;
1182 const struct firmware
*me_fw
; /* ME firmware */
1183 uint32_t me_fw_version
;
1184 const struct firmware
*pfp_fw
; /* PFP firmware */
1185 uint32_t pfp_fw_version
;
1186 const struct firmware
*ce_fw
; /* CE firmware */
1187 uint32_t ce_fw_version
;
1188 const struct firmware
*rlc_fw
; /* RLC firmware */
1189 uint32_t rlc_fw_version
;
1190 const struct firmware
*mec_fw
; /* MEC firmware */
1191 uint32_t mec_fw_version
;
1192 const struct firmware
*mec2_fw
; /* MEC2 firmware */
1193 uint32_t mec2_fw_version
;
1194 uint32_t me_feature_version
;
1195 uint32_t ce_feature_version
;
1196 uint32_t pfp_feature_version
;
1197 uint32_t rlc_feature_version
;
1198 uint32_t mec_feature_version
;
1199 uint32_t mec2_feature_version
;
1200 struct amdgpu_ring gfx_ring
[AMDGPU_MAX_GFX_RINGS
];
1201 unsigned num_gfx_rings
;
1202 struct amdgpu_ring compute_ring
[AMDGPU_MAX_COMPUTE_RINGS
];
1203 unsigned num_compute_rings
;
1204 struct amdgpu_irq_src eop_irq
;
1205 struct amdgpu_irq_src priv_reg_irq
;
1206 struct amdgpu_irq_src priv_inst_irq
;
1208 uint32_t gfx_current_status
;
1210 unsigned ce_ram_size
;
1213 int amdgpu_ib_get(struct amdgpu_ring
*ring
, struct amdgpu_vm
*vm
,
1214 unsigned size
, struct amdgpu_ib
*ib
);
1215 void amdgpu_ib_free(struct amdgpu_device
*adev
, struct amdgpu_ib
*ib
);
1216 int amdgpu_ib_schedule(struct amdgpu_device
*adev
, unsigned num_ibs
,
1217 struct amdgpu_ib
*ib
, void *owner
);
1218 int amdgpu_ib_pool_init(struct amdgpu_device
*adev
);
1219 void amdgpu_ib_pool_fini(struct amdgpu_device
*adev
);
1220 int amdgpu_ib_ring_tests(struct amdgpu_device
*adev
);
1221 /* Ring access between begin & end cannot sleep */
1222 void amdgpu_ring_free_size(struct amdgpu_ring
*ring
);
1223 int amdgpu_ring_alloc(struct amdgpu_ring
*ring
, unsigned ndw
);
1224 int amdgpu_ring_lock(struct amdgpu_ring
*ring
, unsigned ndw
);
1225 void amdgpu_ring_insert_nop(struct amdgpu_ring
*ring
, uint32_t count
);
1226 void amdgpu_ring_commit(struct amdgpu_ring
*ring
);
1227 void amdgpu_ring_unlock_commit(struct amdgpu_ring
*ring
);
1228 void amdgpu_ring_undo(struct amdgpu_ring
*ring
);
1229 void amdgpu_ring_unlock_undo(struct amdgpu_ring
*ring
);
1230 unsigned amdgpu_ring_backup(struct amdgpu_ring
*ring
,
1232 int amdgpu_ring_restore(struct amdgpu_ring
*ring
,
1233 unsigned size
, uint32_t *data
);
1234 int amdgpu_ring_init(struct amdgpu_device
*adev
, struct amdgpu_ring
*ring
,
1235 unsigned ring_size
, u32 nop
, u32 align_mask
,
1236 struct amdgpu_irq_src
*irq_src
, unsigned irq_type
,
1237 enum amdgpu_ring_type ring_type
);
1238 void amdgpu_ring_fini(struct amdgpu_ring
*ring
);
1243 struct amdgpu_cs_chunk
{
1247 void __user
*user_ptr
;
1250 struct amdgpu_cs_parser
{
1251 struct amdgpu_device
*adev
;
1252 struct drm_file
*filp
;
1253 struct amdgpu_ctx
*ctx
;
1254 struct amdgpu_bo_list
*bo_list
;
1257 struct amdgpu_cs_chunk
*chunks
;
1259 struct amdgpu_bo_list_entry
*vm_bos
;
1260 struct list_head validated
;
1262 struct amdgpu_ib
*ibs
;
1265 struct ww_acquire_ctx ticket
;
1268 struct amdgpu_user_fence uf
;
1272 struct amd_sched_job base
;
1273 struct amdgpu_device
*adev
;
1274 struct amdgpu_ib
*ibs
;
1276 struct mutex job_lock
;
1277 struct amdgpu_user_fence uf
;
1278 int (*free_job
)(struct amdgpu_job
*job
);
1280 #define to_amdgpu_job(sched_job) \
1281 container_of((sched_job), struct amdgpu_job, base)
1283 static inline u32
amdgpu_get_ib_value(struct amdgpu_cs_parser
*p
, uint32_t ib_idx
, int idx
)
1285 return p
->ibs
[ib_idx
].ptr
[idx
];
1291 #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1294 struct amdgpu_bo
*wb_obj
;
1295 volatile uint32_t *wb
;
1297 u32 num_wb
; /* Number of wb slots actually reserved for amdgpu. */
1298 unsigned long used
[DIV_ROUND_UP(AMDGPU_MAX_WB
, BITS_PER_LONG
)];
1301 int amdgpu_wb_get(struct amdgpu_device
*adev
, u32
*wb
);
1302 void amdgpu_wb_free(struct amdgpu_device
*adev
, u32 wb
);
1305 * struct amdgpu_pm - power management datas
1306 * It keeps track of various data needed to take powermanagement decision.
1309 enum amdgpu_pm_state_type
{
1310 /* not used for dpm */
1311 POWER_STATE_TYPE_DEFAULT
,
1312 POWER_STATE_TYPE_POWERSAVE
,
1313 /* user selectable states */
1314 POWER_STATE_TYPE_BATTERY
,
1315 POWER_STATE_TYPE_BALANCED
,
1316 POWER_STATE_TYPE_PERFORMANCE
,
1317 /* internal states */
1318 POWER_STATE_TYPE_INTERNAL_UVD
,
1319 POWER_STATE_TYPE_INTERNAL_UVD_SD
,
1320 POWER_STATE_TYPE_INTERNAL_UVD_HD
,
1321 POWER_STATE_TYPE_INTERNAL_UVD_HD2
,
1322 POWER_STATE_TYPE_INTERNAL_UVD_MVC
,
1323 POWER_STATE_TYPE_INTERNAL_BOOT
,
1324 POWER_STATE_TYPE_INTERNAL_THERMAL
,
1325 POWER_STATE_TYPE_INTERNAL_ACPI
,
1326 POWER_STATE_TYPE_INTERNAL_ULV
,
1327 POWER_STATE_TYPE_INTERNAL_3DPERF
,
1330 enum amdgpu_int_thermal_type
{
1332 THERMAL_TYPE_EXTERNAL
,
1333 THERMAL_TYPE_EXTERNAL_GPIO
,
1336 THERMAL_TYPE_ADT7473_WITH_INTERNAL
,
1337 THERMAL_TYPE_EVERGREEN
,
1341 THERMAL_TYPE_EMC2103_WITH_INTERNAL
,
1346 enum amdgpu_dpm_auto_throttle_src
{
1347 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL
,
1348 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1351 enum amdgpu_dpm_event_src
{
1352 AMDGPU_DPM_EVENT_SRC_ANALOG
= 0,
1353 AMDGPU_DPM_EVENT_SRC_EXTERNAL
= 1,
1354 AMDGPU_DPM_EVENT_SRC_DIGITAL
= 2,
1355 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL
= 3,
1356 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL
= 4
1359 #define AMDGPU_MAX_VCE_LEVELS 6
1361 enum amdgpu_vce_level
{
1362 AMDGPU_VCE_LEVEL_AC_ALL
= 0, /* AC, All cases */
1363 AMDGPU_VCE_LEVEL_DC_EE
= 1, /* DC, entropy encoding */
1364 AMDGPU_VCE_LEVEL_DC_LL_LOW
= 2, /* DC, low latency queue, res <= 720 */
1365 AMDGPU_VCE_LEVEL_DC_LL_HIGH
= 3, /* DC, low latency queue, 1080 >= res > 720 */
1366 AMDGPU_VCE_LEVEL_DC_GP_LOW
= 4, /* DC, general purpose queue, res <= 720 */
1367 AMDGPU_VCE_LEVEL_DC_GP_HIGH
= 5, /* DC, general purpose queue, 1080 >= res > 720 */
1371 u32 caps
; /* vbios flags */
1372 u32
class; /* vbios flags */
1373 u32 class2
; /* vbios flags */
1381 enum amdgpu_vce_level vce_level
;
1386 struct amdgpu_dpm_thermal
{
1387 /* thermal interrupt work */
1388 struct work_struct work
;
1389 /* low temperature threshold */
1391 /* high temperature threshold */
1393 /* was last interrupt low to high or high to low */
1395 /* interrupt source */
1396 struct amdgpu_irq_src irq
;
1399 enum amdgpu_clk_action
1405 struct amdgpu_blacklist_clocks
1409 enum amdgpu_clk_action action
;
1412 struct amdgpu_clock_and_voltage_limits
{
1419 struct amdgpu_clock_array
{
1424 struct amdgpu_clock_voltage_dependency_entry
{
1429 struct amdgpu_clock_voltage_dependency_table
{
1431 struct amdgpu_clock_voltage_dependency_entry
*entries
;
1434 union amdgpu_cac_leakage_entry
{
1446 struct amdgpu_cac_leakage_table
{
1448 union amdgpu_cac_leakage_entry
*entries
;
1451 struct amdgpu_phase_shedding_limits_entry
{
1457 struct amdgpu_phase_shedding_limits_table
{
1459 struct amdgpu_phase_shedding_limits_entry
*entries
;
1462 struct amdgpu_uvd_clock_voltage_dependency_entry
{
1468 struct amdgpu_uvd_clock_voltage_dependency_table
{
1470 struct amdgpu_uvd_clock_voltage_dependency_entry
*entries
;
1473 struct amdgpu_vce_clock_voltage_dependency_entry
{
1479 struct amdgpu_vce_clock_voltage_dependency_table
{
1481 struct amdgpu_vce_clock_voltage_dependency_entry
*entries
;
1484 struct amdgpu_ppm_table
{
1486 u16 cpu_core_number
;
1488 u32 small_ac_platform_tdp
;
1490 u32 small_ac_platform_tdc
;
1497 struct amdgpu_cac_tdp_table
{
1499 u16 configurable_tdp
;
1501 u16 battery_power_limit
;
1502 u16 small_power_limit
;
1503 u16 low_cac_leakage
;
1504 u16 high_cac_leakage
;
1505 u16 maximum_power_delivery_limit
;
1508 struct amdgpu_dpm_dynamic_state
{
1509 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk
;
1510 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk
;
1511 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk
;
1512 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk
;
1513 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk
;
1514 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table
;
1515 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table
;
1516 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table
;
1517 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table
;
1518 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk
;
1519 struct amdgpu_clock_array valid_sclk_values
;
1520 struct amdgpu_clock_array valid_mclk_values
;
1521 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc
;
1522 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac
;
1523 u32 mclk_sclk_ratio
;
1524 u32 sclk_mclk_delta
;
1525 u16 vddc_vddci_delta
;
1526 u16 min_vddc_for_pcie_gen2
;
1527 struct amdgpu_cac_leakage_table cac_leakage_table
;
1528 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table
;
1529 struct amdgpu_ppm_table
*ppm_table
;
1530 struct amdgpu_cac_tdp_table
*cac_tdp_table
;
1533 struct amdgpu_dpm_fan
{
1544 u16 default_max_fan_pwm
;
1545 u16 default_fan_output_sensitivity
;
1546 u16 fan_output_sensitivity
;
1547 bool ucode_fan_control
;
1550 enum amdgpu_pcie_gen
{
1551 AMDGPU_PCIE_GEN1
= 0,
1552 AMDGPU_PCIE_GEN2
= 1,
1553 AMDGPU_PCIE_GEN3
= 2,
1554 AMDGPU_PCIE_GEN_INVALID
= 0xffff
1557 enum amdgpu_dpm_forced_level
{
1558 AMDGPU_DPM_FORCED_LEVEL_AUTO
= 0,
1559 AMDGPU_DPM_FORCED_LEVEL_LOW
= 1,
1560 AMDGPU_DPM_FORCED_LEVEL_HIGH
= 2,
1563 struct amdgpu_vce_state
{
1574 struct amdgpu_dpm_funcs
{
1575 int (*get_temperature
)(struct amdgpu_device
*adev
);
1576 int (*pre_set_power_state
)(struct amdgpu_device
*adev
);
1577 int (*set_power_state
)(struct amdgpu_device
*adev
);
1578 void (*post_set_power_state
)(struct amdgpu_device
*adev
);
1579 void (*display_configuration_changed
)(struct amdgpu_device
*adev
);
1580 u32 (*get_sclk
)(struct amdgpu_device
*adev
, bool low
);
1581 u32 (*get_mclk
)(struct amdgpu_device
*adev
, bool low
);
1582 void (*print_power_state
)(struct amdgpu_device
*adev
, struct amdgpu_ps
*ps
);
1583 void (*debugfs_print_current_performance_level
)(struct amdgpu_device
*adev
, struct seq_file
*m
);
1584 int (*force_performance_level
)(struct amdgpu_device
*adev
, enum amdgpu_dpm_forced_level level
);
1585 bool (*vblank_too_short
)(struct amdgpu_device
*adev
);
1586 void (*powergate_uvd
)(struct amdgpu_device
*adev
, bool gate
);
1587 void (*powergate_vce
)(struct amdgpu_device
*adev
, bool gate
);
1588 void (*enable_bapm
)(struct amdgpu_device
*adev
, bool enable
);
1589 void (*set_fan_control_mode
)(struct amdgpu_device
*adev
, u32 mode
);
1590 u32 (*get_fan_control_mode
)(struct amdgpu_device
*adev
);
1591 int (*set_fan_speed_percent
)(struct amdgpu_device
*adev
, u32 speed
);
1592 int (*get_fan_speed_percent
)(struct amdgpu_device
*adev
, u32
*speed
);
1596 struct amdgpu_ps
*ps
;
1597 /* number of valid power states */
1599 /* current power state that is active */
1600 struct amdgpu_ps
*current_ps
;
1601 /* requested power state */
1602 struct amdgpu_ps
*requested_ps
;
1603 /* boot up power state */
1604 struct amdgpu_ps
*boot_ps
;
1605 /* default uvd power state */
1606 struct amdgpu_ps
*uvd_ps
;
1607 /* vce requirements */
1608 struct amdgpu_vce_state vce_states
[AMDGPU_MAX_VCE_LEVELS
];
1609 enum amdgpu_vce_level vce_level
;
1610 enum amdgpu_pm_state_type state
;
1611 enum amdgpu_pm_state_type user_state
;
1613 u32 voltage_response_time
;
1614 u32 backbias_response_time
;
1616 u32 new_active_crtcs
;
1617 int new_active_crtc_count
;
1618 u32 current_active_crtcs
;
1619 int current_active_crtc_count
;
1620 struct amdgpu_dpm_dynamic_state dyn_state
;
1621 struct amdgpu_dpm_fan fan
;
1624 u32 near_tdp_limit_adjusted
;
1625 u32 sq_ramping_threshold
;
1629 u16 load_line_slope
;
1632 /* special states active */
1633 bool thermal_active
;
1636 /* thermal handling */
1637 struct amdgpu_dpm_thermal thermal
;
1639 enum amdgpu_dpm_forced_level forced_level
;
1648 struct amdgpu_i2c_chan
*i2c_bus
;
1649 /* internal thermal controller on rv6xx+ */
1650 enum amdgpu_int_thermal_type int_thermal_type
;
1651 struct device
*int_hwmon_dev
;
1652 /* fan control parameters */
1654 u8 fan_pulses_per_revolution
;
1659 struct amdgpu_dpm dpm
;
1660 const struct firmware
*fw
; /* SMC firmware */
1661 uint32_t fw_version
;
1662 const struct amdgpu_dpm_funcs
*funcs
;
1668 #define AMDGPU_MAX_UVD_HANDLES 10
1669 #define AMDGPU_UVD_STACK_SIZE (1024*1024)
1670 #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1671 #define AMDGPU_UVD_FIRMWARE_OFFSET 256
1674 struct amdgpu_bo
*vcpu_bo
;
1677 atomic_t handles
[AMDGPU_MAX_UVD_HANDLES
];
1678 struct drm_file
*filp
[AMDGPU_MAX_UVD_HANDLES
];
1679 struct delayed_work idle_work
;
1680 const struct firmware
*fw
; /* UVD firmware */
1681 struct amdgpu_ring ring
;
1682 struct amdgpu_irq_src irq
;
1683 bool address_64_bit
;
1689 #define AMDGPU_MAX_VCE_HANDLES 16
1690 #define AMDGPU_VCE_FIRMWARE_OFFSET 256
1692 #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1693 #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1696 struct amdgpu_bo
*vcpu_bo
;
1698 unsigned fw_version
;
1699 unsigned fb_version
;
1700 atomic_t handles
[AMDGPU_MAX_VCE_HANDLES
];
1701 struct drm_file
*filp
[AMDGPU_MAX_VCE_HANDLES
];
1702 uint32_t img_size
[AMDGPU_MAX_VCE_HANDLES
];
1703 struct delayed_work idle_work
;
1704 const struct firmware
*fw
; /* VCE firmware */
1705 struct amdgpu_ring ring
[AMDGPU_MAX_VCE_RINGS
];
1706 struct amdgpu_irq_src irq
;
1707 unsigned harvest_config
;
1713 struct amdgpu_sdma_instance
{
1715 const struct firmware
*fw
;
1716 uint32_t fw_version
;
1717 uint32_t feature_version
;
1719 struct amdgpu_ring ring
;
1723 struct amdgpu_sdma
{
1724 struct amdgpu_sdma_instance instance
[AMDGPU_MAX_SDMA_INSTANCES
];
1725 struct amdgpu_irq_src trap_irq
;
1726 struct amdgpu_irq_src illegal_inst_irq
;
1733 struct amdgpu_firmware
{
1734 struct amdgpu_firmware_info ucode
[AMDGPU_UCODE_ID_MAXIMUM
];
1736 struct amdgpu_bo
*fw_buf
;
1737 unsigned int fw_size
;
1743 void amdgpu_benchmark(struct amdgpu_device
*adev
, int test_number
);
1749 void amdgpu_test_moves(struct amdgpu_device
*adev
);
1750 void amdgpu_test_ring_sync(struct amdgpu_device
*adev
,
1751 struct amdgpu_ring
*cpA
,
1752 struct amdgpu_ring
*cpB
);
1753 void amdgpu_test_syncing(struct amdgpu_device
*adev
);
1758 #if defined(CONFIG_MMU_NOTIFIER)
1759 int amdgpu_mn_register(struct amdgpu_bo
*bo
, unsigned long addr
);
1760 void amdgpu_mn_unregister(struct amdgpu_bo
*bo
);
1762 static int amdgpu_mn_register(struct amdgpu_bo
*bo
, unsigned long addr
)
1766 static void amdgpu_mn_unregister(struct amdgpu_bo
*bo
) {}
1772 struct amdgpu_debugfs
{
1773 struct drm_info_list
*files
;
1777 int amdgpu_debugfs_add_files(struct amdgpu_device
*adev
,
1778 struct drm_info_list
*files
,
1780 int amdgpu_debugfs_fence_init(struct amdgpu_device
*adev
);
1782 #if defined(CONFIG_DEBUG_FS)
1783 int amdgpu_debugfs_init(struct drm_minor
*minor
);
1784 void amdgpu_debugfs_cleanup(struct drm_minor
*minor
);
1788 * amdgpu smumgr functions
1790 struct amdgpu_smumgr_funcs
{
1791 int (*check_fw_load_finish
)(struct amdgpu_device
*adev
, uint32_t fwtype
);
1792 int (*request_smu_load_fw
)(struct amdgpu_device
*adev
);
1793 int (*request_smu_specific_fw
)(struct amdgpu_device
*adev
, uint32_t fwtype
);
1799 struct amdgpu_smumgr
{
1800 struct amdgpu_bo
*toc_buf
;
1801 struct amdgpu_bo
*smu_buf
;
1802 /* asic priv smu data */
1804 spinlock_t smu_lock
;
1805 /* smumgr functions */
1806 const struct amdgpu_smumgr_funcs
*smumgr_funcs
;
1807 /* ucode loading complete flag */
1812 * ASIC specific register table accessible by UMD
1814 struct amdgpu_allowed_register_entry
{
1815 uint32_t reg_offset
;
1820 struct amdgpu_cu_info
{
1821 uint32_t number
; /* total active CU number */
1822 uint32_t ao_cu_mask
;
1823 uint32_t bitmap
[4][4];
1828 * ASIC specific functions.
1830 struct amdgpu_asic_funcs
{
1831 bool (*read_disabled_bios
)(struct amdgpu_device
*adev
);
1832 int (*read_register
)(struct amdgpu_device
*adev
, u32 se_num
,
1833 u32 sh_num
, u32 reg_offset
, u32
*value
);
1834 void (*set_vga_state
)(struct amdgpu_device
*adev
, bool state
);
1835 int (*reset
)(struct amdgpu_device
*adev
);
1836 /* wait for mc_idle */
1837 int (*wait_for_mc_idle
)(struct amdgpu_device
*adev
);
1838 /* get the reference clock */
1839 u32 (*get_xclk
)(struct amdgpu_device
*adev
);
1840 /* get the gpu clock counter */
1841 uint64_t (*get_gpu_clock_counter
)(struct amdgpu_device
*adev
);
1842 int (*get_cu_info
)(struct amdgpu_device
*adev
, struct amdgpu_cu_info
*info
);
1843 /* MM block clocks */
1844 int (*set_uvd_clocks
)(struct amdgpu_device
*adev
, u32 vclk
, u32 dclk
);
1845 int (*set_vce_clocks
)(struct amdgpu_device
*adev
, u32 evclk
, u32 ecclk
);
1851 int amdgpu_gem_create_ioctl(struct drm_device
*dev
, void *data
,
1852 struct drm_file
*filp
);
1853 int amdgpu_bo_list_ioctl(struct drm_device
*dev
, void *data
,
1854 struct drm_file
*filp
);
1856 int amdgpu_gem_info_ioctl(struct drm_device
*dev
, void *data
,
1857 struct drm_file
*filp
);
1858 int amdgpu_gem_userptr_ioctl(struct drm_device
*dev
, void *data
,
1859 struct drm_file
*filp
);
1860 int amdgpu_gem_mmap_ioctl(struct drm_device
*dev
, void *data
,
1861 struct drm_file
*filp
);
1862 int amdgpu_gem_wait_idle_ioctl(struct drm_device
*dev
, void *data
,
1863 struct drm_file
*filp
);
1864 int amdgpu_gem_va_ioctl(struct drm_device
*dev
, void *data
,
1865 struct drm_file
*filp
);
1866 int amdgpu_gem_op_ioctl(struct drm_device
*dev
, void *data
,
1867 struct drm_file
*filp
);
1868 int amdgpu_cs_ioctl(struct drm_device
*dev
, void *data
, struct drm_file
*filp
);
1869 int amdgpu_cs_wait_ioctl(struct drm_device
*dev
, void *data
, struct drm_file
*filp
);
1871 int amdgpu_gem_metadata_ioctl(struct drm_device
*dev
, void *data
,
1872 struct drm_file
*filp
);
1874 /* VRAM scratch page for HDP bug, default vram page */
1875 struct amdgpu_vram_scratch
{
1876 struct amdgpu_bo
*robj
;
1877 volatile uint32_t *ptr
;
1884 struct amdgpu_atif_notification_cfg
{
1889 struct amdgpu_atif_notifications
{
1890 bool display_switch
;
1891 bool expansion_mode_change
;
1893 bool forced_power_state
;
1894 bool system_power_state
;
1895 bool display_conf_change
;
1897 bool brightness_change
;
1898 bool dgpu_display_event
;
1901 struct amdgpu_atif_functions
{
1903 bool sbios_requests
;
1904 bool select_active_disp
;
1906 bool get_tv_standard
;
1907 bool set_tv_standard
;
1908 bool get_panel_expansion_mode
;
1909 bool set_panel_expansion_mode
;
1910 bool temperature_change
;
1911 bool graphics_device_types
;
1914 struct amdgpu_atif
{
1915 struct amdgpu_atif_notifications notifications
;
1916 struct amdgpu_atif_functions functions
;
1917 struct amdgpu_atif_notification_cfg notification_cfg
;
1918 struct amdgpu_encoder
*encoder_for_bl
;
1921 struct amdgpu_atcs_functions
{
1925 bool pcie_bus_width
;
1928 struct amdgpu_atcs
{
1929 struct amdgpu_atcs_functions functions
;
1935 void *amdgpu_cgs_create_device(struct amdgpu_device
*adev
);
1936 void amdgpu_cgs_destroy_device(void *cgs_device
);
1940 * Core structure, functions and helpers.
1942 typedef uint32_t (*amdgpu_rreg_t
)(struct amdgpu_device
*, uint32_t);
1943 typedef void (*amdgpu_wreg_t
)(struct amdgpu_device
*, uint32_t, uint32_t);
1945 typedef uint32_t (*amdgpu_block_rreg_t
)(struct amdgpu_device
*, uint32_t, uint32_t);
1946 typedef void (*amdgpu_block_wreg_t
)(struct amdgpu_device
*, uint32_t, uint32_t, uint32_t);
1948 struct amdgpu_ip_block_status
{
1954 struct amdgpu_device
{
1956 struct drm_device
*ddev
;
1957 struct pci_dev
*pdev
;
1960 enum amd_asic_type asic_type
;
1963 uint32_t external_rev_id
;
1964 unsigned long flags
;
1966 const struct amdgpu_asic_funcs
*asic_funcs
;
1971 struct work_struct reset_work
;
1972 struct notifier_block acpi_nb
;
1973 struct amdgpu_i2c_chan
*i2c_bus
[AMDGPU_MAX_I2C_BUS
];
1974 struct amdgpu_debugfs debugfs
[AMDGPU_DEBUGFS_MAX_COMPONENTS
];
1975 unsigned debugfs_count
;
1976 #if defined(CONFIG_DEBUG_FS)
1977 struct dentry
*debugfs_regs
;
1979 struct amdgpu_atif atif
;
1980 struct amdgpu_atcs atcs
;
1981 struct mutex srbm_mutex
;
1982 /* GRBM index mutex. Protects concurrent access to GRBM index */
1983 struct mutex grbm_idx_mutex
;
1984 struct dev_pm_domain vga_pm_domain
;
1985 bool have_disp_power_ref
;
1990 uint16_t bios_header_start
;
1991 struct amdgpu_bo
*stollen_vga_memory
;
1992 uint32_t bios_scratch
[AMDGPU_BIOS_NUM_SCRATCH
];
1994 /* Register/doorbell mmio */
1995 resource_size_t rmmio_base
;
1996 resource_size_t rmmio_size
;
1997 void __iomem
*rmmio
;
1998 /* protects concurrent MM_INDEX/DATA based register access */
1999 spinlock_t mmio_idx_lock
;
2000 /* protects concurrent SMC based register access */
2001 spinlock_t smc_idx_lock
;
2002 amdgpu_rreg_t smc_rreg
;
2003 amdgpu_wreg_t smc_wreg
;
2004 /* protects concurrent PCIE register access */
2005 spinlock_t pcie_idx_lock
;
2006 amdgpu_rreg_t pcie_rreg
;
2007 amdgpu_wreg_t pcie_wreg
;
2008 /* protects concurrent UVD register access */
2009 spinlock_t uvd_ctx_idx_lock
;
2010 amdgpu_rreg_t uvd_ctx_rreg
;
2011 amdgpu_wreg_t uvd_ctx_wreg
;
2012 /* protects concurrent DIDT register access */
2013 spinlock_t didt_idx_lock
;
2014 amdgpu_rreg_t didt_rreg
;
2015 amdgpu_wreg_t didt_wreg
;
2016 /* protects concurrent ENDPOINT (audio) register access */
2017 spinlock_t audio_endpt_idx_lock
;
2018 amdgpu_block_rreg_t audio_endpt_rreg
;
2019 amdgpu_block_wreg_t audio_endpt_wreg
;
2020 void __iomem
*rio_mem
;
2021 resource_size_t rio_mem_size
;
2022 struct amdgpu_doorbell doorbell
;
2024 /* clock/pll info */
2025 struct amdgpu_clock clock
;
2028 struct amdgpu_mc mc
;
2029 struct amdgpu_gart gart
;
2030 struct amdgpu_dummy_page dummy_page
;
2031 struct amdgpu_vm_manager vm_manager
;
2033 /* memory management */
2034 struct amdgpu_mman mman
;
2035 struct amdgpu_gem gem
;
2036 struct amdgpu_vram_scratch vram_scratch
;
2037 struct amdgpu_wb wb
;
2038 atomic64_t vram_usage
;
2039 atomic64_t vram_vis_usage
;
2040 atomic64_t gtt_usage
;
2041 atomic64_t num_bytes_moved
;
2042 atomic_t gpu_reset_counter
;
2045 struct amdgpu_mode_info mode_info
;
2046 struct work_struct hotplug_work
;
2047 struct amdgpu_irq_src crtc_irq
;
2048 struct amdgpu_irq_src pageflip_irq
;
2049 struct amdgpu_irq_src hpd_irq
;
2052 unsigned fence_context
;
2053 struct mutex ring_lock
;
2055 struct amdgpu_ring
*rings
[AMDGPU_MAX_RINGS
];
2057 struct amdgpu_sa_manager ring_tmp_bo
;
2060 struct amdgpu_irq irq
;
2063 struct amdgpu_pm pm
;
2068 struct amdgpu_smumgr smu
;
2071 struct amdgpu_gfx gfx
;
2074 struct amdgpu_sdma sdma
;
2078 struct amdgpu_uvd uvd
;
2081 struct amdgpu_vce vce
;
2084 struct amdgpu_firmware firmware
;
2087 struct amdgpu_gds gds
;
2089 const struct amdgpu_ip_block_version
*ip_blocks
;
2091 struct amdgpu_ip_block_status
*ip_block_status
;
2092 struct mutex mn_lock
;
2093 DECLARE_HASHTABLE(mn_hash
, 7);
2095 /* tracking pinned memory */
2099 /* amdkfd interface */
2100 struct kfd_dev
*kfd
;
2102 /* kernel conext for IB submission */
2103 struct amdgpu_ctx kernel_ctx
;
2106 bool amdgpu_device_is_px(struct drm_device
*dev
);
2107 int amdgpu_device_init(struct amdgpu_device
*adev
,
2108 struct drm_device
*ddev
,
2109 struct pci_dev
*pdev
,
2111 void amdgpu_device_fini(struct amdgpu_device
*adev
);
2112 int amdgpu_gpu_wait_for_idle(struct amdgpu_device
*adev
);
2114 uint32_t amdgpu_mm_rreg(struct amdgpu_device
*adev
, uint32_t reg
,
2115 bool always_indirect
);
2116 void amdgpu_mm_wreg(struct amdgpu_device
*adev
, uint32_t reg
, uint32_t v
,
2117 bool always_indirect
);
2118 u32
amdgpu_io_rreg(struct amdgpu_device
*adev
, u32 reg
);
2119 void amdgpu_io_wreg(struct amdgpu_device
*adev
, u32 reg
, u32 v
);
2121 u32
amdgpu_mm_rdoorbell(struct amdgpu_device
*adev
, u32 index
);
2122 void amdgpu_mm_wdoorbell(struct amdgpu_device
*adev
, u32 index
, u32 v
);
2127 extern const struct fence_ops amdgpu_fence_ops
;
2128 static inline struct amdgpu_fence
*to_amdgpu_fence(struct fence
*f
)
2130 struct amdgpu_fence
*__f
= container_of(f
, struct amdgpu_fence
, base
);
2132 if (__f
->base
.ops
== &amdgpu_fence_ops
)
2139 * Registers read & write functions.
2141 #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2142 #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2143 #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2144 #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2145 #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2146 #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2147 #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2148 #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2149 #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2150 #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2151 #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2152 #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2153 #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2154 #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2155 #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2156 #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2157 #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2158 #define WREG32_P(reg, val, mask) \
2160 uint32_t tmp_ = RREG32(reg); \
2162 tmp_ |= ((val) & ~(mask)); \
2163 WREG32(reg, tmp_); \
2165 #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2166 #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2167 #define WREG32_PLL_P(reg, val, mask) \
2169 uint32_t tmp_ = RREG32_PLL(reg); \
2171 tmp_ |= ((val) & ~(mask)); \
2172 WREG32_PLL(reg, tmp_); \
2174 #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2175 #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2176 #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2178 #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2179 #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2181 #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2182 #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2184 #define REG_SET_FIELD(orig_val, reg, field, field_val) \
2185 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2186 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2188 #define REG_GET_FIELD(value, reg, field) \
2189 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2194 #define RBIOS8(i) (adev->bios[i])
2195 #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2196 #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2201 static inline void amdgpu_ring_write(struct amdgpu_ring
*ring
, uint32_t v
)
2203 if (ring
->count_dw
<= 0)
2204 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
2205 ring
->ring
[ring
->wptr
++] = v
;
2206 ring
->wptr
&= ring
->ptr_mask
;
2208 ring
->ring_free_dw
--;
2211 static inline struct amdgpu_sdma_instance
*
2212 amdgpu_get_sdma_instance(struct amdgpu_ring
*ring
)
2214 struct amdgpu_device
*adev
= ring
->adev
;
2217 for (i
= 0; i
< adev
->sdma
.num_instances
; i
++)
2218 if (&adev
->sdma
.instance
[i
].ring
== ring
)
2221 if (i
< AMDGPU_MAX_SDMA_INSTANCES
)
2222 return &adev
->sdma
.instance
[i
];
2230 #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2231 #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2232 #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2233 #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2234 #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2235 #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2236 #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2237 #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
2238 #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2239 #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2240 #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2241 #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2242 #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2243 #define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
2244 #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2245 #define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
2246 #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2247 #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2248 #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
2249 #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2250 #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2251 #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2252 #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2253 #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
2254 #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
2255 #define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
2256 #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
2257 #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
2258 #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2259 #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2260 #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2261 #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2262 #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2263 #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2264 #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2265 #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2266 #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2267 #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2268 #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2269 #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2270 #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2271 #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2272 #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2273 #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2274 #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2275 #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2276 #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
2277 #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
2278 #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
2279 #define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
2280 #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2281 #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2282 #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2283 #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
2284 #define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
2285 #define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
2286 #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
2287 #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
2288 #define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
2289 #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
2290 #define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
2291 #define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
2292 #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
2293 #define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
2294 #define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
2295 #define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
2296 #define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
2298 #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2300 /* Common functions */
2301 int amdgpu_gpu_reset(struct amdgpu_device
*adev
);
2302 void amdgpu_pci_config_reset(struct amdgpu_device
*adev
);
2303 bool amdgpu_card_posted(struct amdgpu_device
*adev
);
2304 void amdgpu_update_display_priority(struct amdgpu_device
*adev
);
2305 bool amdgpu_boot_test_post_card(struct amdgpu_device
*adev
);
2306 struct amdgpu_cs_parser
*amdgpu_cs_parser_create(struct amdgpu_device
*adev
,
2307 struct drm_file
*filp
,
2308 struct amdgpu_ctx
*ctx
,
2309 struct amdgpu_ib
*ibs
,
2312 int amdgpu_cs_parser_init(struct amdgpu_cs_parser
*p
, void *data
);
2313 int amdgpu_cs_get_ring(struct amdgpu_device
*adev
, u32 ip_type
,
2314 u32 ip_instance
, u32 ring
,
2315 struct amdgpu_ring
**out_ring
);
2316 void amdgpu_ttm_placement_from_domain(struct amdgpu_bo
*rbo
, u32 domain
);
2317 bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object
*bo
);
2318 int amdgpu_ttm_tt_set_userptr(struct ttm_tt
*ttm
, uint64_t addr
,
2320 bool amdgpu_ttm_tt_has_userptr(struct ttm_tt
*ttm
);
2321 bool amdgpu_ttm_tt_is_readonly(struct ttm_tt
*ttm
);
2322 uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device
*adev
, struct ttm_tt
*ttm
,
2323 struct ttm_mem_reg
*mem
);
2324 void amdgpu_vram_location(struct amdgpu_device
*adev
, struct amdgpu_mc
*mc
, u64 base
);
2325 void amdgpu_gtt_location(struct amdgpu_device
*adev
, struct amdgpu_mc
*mc
);
2326 void amdgpu_ttm_set_active_vram_size(struct amdgpu_device
*adev
, u64 size
);
2327 void amdgpu_program_register_sequence(struct amdgpu_device
*adev
,
2328 const u32
*registers
,
2329 const u32 array_size
);
2331 bool amdgpu_device_is_px(struct drm_device
*dev
);
2333 #if defined(CONFIG_VGA_SWITCHEROO)
2334 void amdgpu_register_atpx_handler(void);
2335 void amdgpu_unregister_atpx_handler(void);
2337 static inline void amdgpu_register_atpx_handler(void) {}
2338 static inline void amdgpu_unregister_atpx_handler(void) {}
2344 extern const struct drm_ioctl_desc amdgpu_ioctls_kms
[];
2345 extern int amdgpu_max_kms_ioctl
;
2347 int amdgpu_driver_load_kms(struct drm_device
*dev
, unsigned long flags
);
2348 int amdgpu_driver_unload_kms(struct drm_device
*dev
);
2349 void amdgpu_driver_lastclose_kms(struct drm_device
*dev
);
2350 int amdgpu_driver_open_kms(struct drm_device
*dev
, struct drm_file
*file_priv
);
2351 void amdgpu_driver_postclose_kms(struct drm_device
*dev
,
2352 struct drm_file
*file_priv
);
2353 void amdgpu_driver_preclose_kms(struct drm_device
*dev
,
2354 struct drm_file
*file_priv
);
2355 int amdgpu_suspend_kms(struct drm_device
*dev
, bool suspend
, bool fbcon
);
2356 int amdgpu_resume_kms(struct drm_device
*dev
, bool resume
, bool fbcon
);
2357 u32
amdgpu_get_vblank_counter_kms(struct drm_device
*dev
, int crtc
);
2358 int amdgpu_enable_vblank_kms(struct drm_device
*dev
, int crtc
);
2359 void amdgpu_disable_vblank_kms(struct drm_device
*dev
, int crtc
);
2360 int amdgpu_get_vblank_timestamp_kms(struct drm_device
*dev
, int crtc
,
2362 struct timeval
*vblank_time
,
2364 long amdgpu_kms_compat_ioctl(struct file
*filp
, unsigned int cmd
,
2370 int amdgpu_vm_init(struct amdgpu_device
*adev
, struct amdgpu_vm
*vm
);
2371 void amdgpu_vm_fini(struct amdgpu_device
*adev
, struct amdgpu_vm
*vm
);
2372 struct amdgpu_bo_list_entry
*amdgpu_vm_get_bos(struct amdgpu_device
*adev
,
2373 struct amdgpu_vm
*vm
,
2374 struct list_head
*head
);
2375 int amdgpu_vm_grab_id(struct amdgpu_vm
*vm
, struct amdgpu_ring
*ring
,
2376 struct amdgpu_sync
*sync
);
2377 void amdgpu_vm_flush(struct amdgpu_ring
*ring
,
2378 struct amdgpu_vm
*vm
,
2379 struct fence
*updates
);
2380 void amdgpu_vm_fence(struct amdgpu_device
*adev
,
2381 struct amdgpu_vm
*vm
,
2382 struct amdgpu_fence
*fence
);
2383 uint64_t amdgpu_vm_map_gart(struct amdgpu_device
*adev
, uint64_t addr
);
2384 int amdgpu_vm_update_page_directory(struct amdgpu_device
*adev
,
2385 struct amdgpu_vm
*vm
);
2386 int amdgpu_vm_clear_freed(struct amdgpu_device
*adev
,
2387 struct amdgpu_vm
*vm
);
2388 int amdgpu_vm_clear_invalids(struct amdgpu_device
*adev
,
2389 struct amdgpu_vm
*vm
, struct amdgpu_sync
*sync
);
2390 int amdgpu_vm_bo_update(struct amdgpu_device
*adev
,
2391 struct amdgpu_bo_va
*bo_va
,
2392 struct ttm_mem_reg
*mem
);
2393 void amdgpu_vm_bo_invalidate(struct amdgpu_device
*adev
,
2394 struct amdgpu_bo
*bo
);
2395 struct amdgpu_bo_va
*amdgpu_vm_bo_find(struct amdgpu_vm
*vm
,
2396 struct amdgpu_bo
*bo
);
2397 struct amdgpu_bo_va
*amdgpu_vm_bo_add(struct amdgpu_device
*adev
,
2398 struct amdgpu_vm
*vm
,
2399 struct amdgpu_bo
*bo
);
2400 int amdgpu_vm_bo_map(struct amdgpu_device
*adev
,
2401 struct amdgpu_bo_va
*bo_va
,
2402 uint64_t addr
, uint64_t offset
,
2403 uint64_t size
, uint32_t flags
);
2404 int amdgpu_vm_bo_unmap(struct amdgpu_device
*adev
,
2405 struct amdgpu_bo_va
*bo_va
,
2407 void amdgpu_vm_bo_rmv(struct amdgpu_device
*adev
,
2408 struct amdgpu_bo_va
*bo_va
);
2409 int amdgpu_vm_free_job(struct amdgpu_job
*job
);
2411 * functions used by amdgpu_encoder.c
2413 struct amdgpu_afmt_acr
{
2427 struct amdgpu_afmt_acr
amdgpu_afmt_acr(uint32_t clock
);
2430 #if defined(CONFIG_ACPI)
2431 int amdgpu_acpi_init(struct amdgpu_device
*adev
);
2432 void amdgpu_acpi_fini(struct amdgpu_device
*adev
);
2433 bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device
*adev
);
2434 int amdgpu_acpi_pcie_performance_request(struct amdgpu_device
*adev
,
2435 u8 perf_req
, bool advertise
);
2436 int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device
*adev
);
2438 static inline int amdgpu_acpi_init(struct amdgpu_device
*adev
) { return 0; }
2439 static inline void amdgpu_acpi_fini(struct amdgpu_device
*adev
) { }
2442 struct amdgpu_bo_va_mapping
*
2443 amdgpu_cs_find_mapping(struct amdgpu_cs_parser
*parser
,
2444 uint64_t addr
, struct amdgpu_bo
**bo
);
2446 #include "amdgpu_object.h"