Merge remote-tracking branch 'media_tree/vsp1' into generic-zpos-v8
[deliverable/linux.git] / drivers / gpu / drm / amd / amdgpu / gfx_v7_0.c
1 /*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23 #include <linux/firmware.h>
24 #include "drmP.h"
25 #include "amdgpu.h"
26 #include "amdgpu_ih.h"
27 #include "amdgpu_gfx.h"
28 #include "cikd.h"
29 #include "cik.h"
30 #include "atom.h"
31 #include "amdgpu_ucode.h"
32 #include "clearstate_ci.h"
33
34 #include "dce/dce_8_0_d.h"
35 #include "dce/dce_8_0_sh_mask.h"
36
37 #include "bif/bif_4_1_d.h"
38 #include "bif/bif_4_1_sh_mask.h"
39
40 #include "gca/gfx_7_0_d.h"
41 #include "gca/gfx_7_2_enum.h"
42 #include "gca/gfx_7_2_sh_mask.h"
43
44 #include "gmc/gmc_7_0_d.h"
45 #include "gmc/gmc_7_0_sh_mask.h"
46
47 #include "oss/oss_2_0_d.h"
48 #include "oss/oss_2_0_sh_mask.h"
49
50 #define GFX7_NUM_GFX_RINGS 1
51 #define GFX7_NUM_COMPUTE_RINGS 8
52
53 static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev);
54 static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev);
55 static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev);
56
57 MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
58 MODULE_FIRMWARE("radeon/bonaire_me.bin");
59 MODULE_FIRMWARE("radeon/bonaire_ce.bin");
60 MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
61 MODULE_FIRMWARE("radeon/bonaire_mec.bin");
62
63 MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
64 MODULE_FIRMWARE("radeon/hawaii_me.bin");
65 MODULE_FIRMWARE("radeon/hawaii_ce.bin");
66 MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
67 MODULE_FIRMWARE("radeon/hawaii_mec.bin");
68
69 MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
70 MODULE_FIRMWARE("radeon/kaveri_me.bin");
71 MODULE_FIRMWARE("radeon/kaveri_ce.bin");
72 MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
73 MODULE_FIRMWARE("radeon/kaveri_mec.bin");
74 MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
75
76 MODULE_FIRMWARE("radeon/kabini_pfp.bin");
77 MODULE_FIRMWARE("radeon/kabini_me.bin");
78 MODULE_FIRMWARE("radeon/kabini_ce.bin");
79 MODULE_FIRMWARE("radeon/kabini_rlc.bin");
80 MODULE_FIRMWARE("radeon/kabini_mec.bin");
81
82 MODULE_FIRMWARE("radeon/mullins_pfp.bin");
83 MODULE_FIRMWARE("radeon/mullins_me.bin");
84 MODULE_FIRMWARE("radeon/mullins_ce.bin");
85 MODULE_FIRMWARE("radeon/mullins_rlc.bin");
86 MODULE_FIRMWARE("radeon/mullins_mec.bin");
87
88 static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
89 {
90 {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
91 {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
92 {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
93 {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
94 {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
95 {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
96 {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
97 {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
98 {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
99 {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
100 {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
101 {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
102 {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
103 {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
104 {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
105 {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
106 };
107
108 static const u32 spectre_rlc_save_restore_register_list[] =
109 {
110 (0x0e00 << 16) | (0xc12c >> 2),
111 0x00000000,
112 (0x0e00 << 16) | (0xc140 >> 2),
113 0x00000000,
114 (0x0e00 << 16) | (0xc150 >> 2),
115 0x00000000,
116 (0x0e00 << 16) | (0xc15c >> 2),
117 0x00000000,
118 (0x0e00 << 16) | (0xc168 >> 2),
119 0x00000000,
120 (0x0e00 << 16) | (0xc170 >> 2),
121 0x00000000,
122 (0x0e00 << 16) | (0xc178 >> 2),
123 0x00000000,
124 (0x0e00 << 16) | (0xc204 >> 2),
125 0x00000000,
126 (0x0e00 << 16) | (0xc2b4 >> 2),
127 0x00000000,
128 (0x0e00 << 16) | (0xc2b8 >> 2),
129 0x00000000,
130 (0x0e00 << 16) | (0xc2bc >> 2),
131 0x00000000,
132 (0x0e00 << 16) | (0xc2c0 >> 2),
133 0x00000000,
134 (0x0e00 << 16) | (0x8228 >> 2),
135 0x00000000,
136 (0x0e00 << 16) | (0x829c >> 2),
137 0x00000000,
138 (0x0e00 << 16) | (0x869c >> 2),
139 0x00000000,
140 (0x0600 << 16) | (0x98f4 >> 2),
141 0x00000000,
142 (0x0e00 << 16) | (0x98f8 >> 2),
143 0x00000000,
144 (0x0e00 << 16) | (0x9900 >> 2),
145 0x00000000,
146 (0x0e00 << 16) | (0xc260 >> 2),
147 0x00000000,
148 (0x0e00 << 16) | (0x90e8 >> 2),
149 0x00000000,
150 (0x0e00 << 16) | (0x3c000 >> 2),
151 0x00000000,
152 (0x0e00 << 16) | (0x3c00c >> 2),
153 0x00000000,
154 (0x0e00 << 16) | (0x8c1c >> 2),
155 0x00000000,
156 (0x0e00 << 16) | (0x9700 >> 2),
157 0x00000000,
158 (0x0e00 << 16) | (0xcd20 >> 2),
159 0x00000000,
160 (0x4e00 << 16) | (0xcd20 >> 2),
161 0x00000000,
162 (0x5e00 << 16) | (0xcd20 >> 2),
163 0x00000000,
164 (0x6e00 << 16) | (0xcd20 >> 2),
165 0x00000000,
166 (0x7e00 << 16) | (0xcd20 >> 2),
167 0x00000000,
168 (0x8e00 << 16) | (0xcd20 >> 2),
169 0x00000000,
170 (0x9e00 << 16) | (0xcd20 >> 2),
171 0x00000000,
172 (0xae00 << 16) | (0xcd20 >> 2),
173 0x00000000,
174 (0xbe00 << 16) | (0xcd20 >> 2),
175 0x00000000,
176 (0x0e00 << 16) | (0x89bc >> 2),
177 0x00000000,
178 (0x0e00 << 16) | (0x8900 >> 2),
179 0x00000000,
180 0x3,
181 (0x0e00 << 16) | (0xc130 >> 2),
182 0x00000000,
183 (0x0e00 << 16) | (0xc134 >> 2),
184 0x00000000,
185 (0x0e00 << 16) | (0xc1fc >> 2),
186 0x00000000,
187 (0x0e00 << 16) | (0xc208 >> 2),
188 0x00000000,
189 (0x0e00 << 16) | (0xc264 >> 2),
190 0x00000000,
191 (0x0e00 << 16) | (0xc268 >> 2),
192 0x00000000,
193 (0x0e00 << 16) | (0xc26c >> 2),
194 0x00000000,
195 (0x0e00 << 16) | (0xc270 >> 2),
196 0x00000000,
197 (0x0e00 << 16) | (0xc274 >> 2),
198 0x00000000,
199 (0x0e00 << 16) | (0xc278 >> 2),
200 0x00000000,
201 (0x0e00 << 16) | (0xc27c >> 2),
202 0x00000000,
203 (0x0e00 << 16) | (0xc280 >> 2),
204 0x00000000,
205 (0x0e00 << 16) | (0xc284 >> 2),
206 0x00000000,
207 (0x0e00 << 16) | (0xc288 >> 2),
208 0x00000000,
209 (0x0e00 << 16) | (0xc28c >> 2),
210 0x00000000,
211 (0x0e00 << 16) | (0xc290 >> 2),
212 0x00000000,
213 (0x0e00 << 16) | (0xc294 >> 2),
214 0x00000000,
215 (0x0e00 << 16) | (0xc298 >> 2),
216 0x00000000,
217 (0x0e00 << 16) | (0xc29c >> 2),
218 0x00000000,
219 (0x0e00 << 16) | (0xc2a0 >> 2),
220 0x00000000,
221 (0x0e00 << 16) | (0xc2a4 >> 2),
222 0x00000000,
223 (0x0e00 << 16) | (0xc2a8 >> 2),
224 0x00000000,
225 (0x0e00 << 16) | (0xc2ac >> 2),
226 0x00000000,
227 (0x0e00 << 16) | (0xc2b0 >> 2),
228 0x00000000,
229 (0x0e00 << 16) | (0x301d0 >> 2),
230 0x00000000,
231 (0x0e00 << 16) | (0x30238 >> 2),
232 0x00000000,
233 (0x0e00 << 16) | (0x30250 >> 2),
234 0x00000000,
235 (0x0e00 << 16) | (0x30254 >> 2),
236 0x00000000,
237 (0x0e00 << 16) | (0x30258 >> 2),
238 0x00000000,
239 (0x0e00 << 16) | (0x3025c >> 2),
240 0x00000000,
241 (0x4e00 << 16) | (0xc900 >> 2),
242 0x00000000,
243 (0x5e00 << 16) | (0xc900 >> 2),
244 0x00000000,
245 (0x6e00 << 16) | (0xc900 >> 2),
246 0x00000000,
247 (0x7e00 << 16) | (0xc900 >> 2),
248 0x00000000,
249 (0x8e00 << 16) | (0xc900 >> 2),
250 0x00000000,
251 (0x9e00 << 16) | (0xc900 >> 2),
252 0x00000000,
253 (0xae00 << 16) | (0xc900 >> 2),
254 0x00000000,
255 (0xbe00 << 16) | (0xc900 >> 2),
256 0x00000000,
257 (0x4e00 << 16) | (0xc904 >> 2),
258 0x00000000,
259 (0x5e00 << 16) | (0xc904 >> 2),
260 0x00000000,
261 (0x6e00 << 16) | (0xc904 >> 2),
262 0x00000000,
263 (0x7e00 << 16) | (0xc904 >> 2),
264 0x00000000,
265 (0x8e00 << 16) | (0xc904 >> 2),
266 0x00000000,
267 (0x9e00 << 16) | (0xc904 >> 2),
268 0x00000000,
269 (0xae00 << 16) | (0xc904 >> 2),
270 0x00000000,
271 (0xbe00 << 16) | (0xc904 >> 2),
272 0x00000000,
273 (0x4e00 << 16) | (0xc908 >> 2),
274 0x00000000,
275 (0x5e00 << 16) | (0xc908 >> 2),
276 0x00000000,
277 (0x6e00 << 16) | (0xc908 >> 2),
278 0x00000000,
279 (0x7e00 << 16) | (0xc908 >> 2),
280 0x00000000,
281 (0x8e00 << 16) | (0xc908 >> 2),
282 0x00000000,
283 (0x9e00 << 16) | (0xc908 >> 2),
284 0x00000000,
285 (0xae00 << 16) | (0xc908 >> 2),
286 0x00000000,
287 (0xbe00 << 16) | (0xc908 >> 2),
288 0x00000000,
289 (0x4e00 << 16) | (0xc90c >> 2),
290 0x00000000,
291 (0x5e00 << 16) | (0xc90c >> 2),
292 0x00000000,
293 (0x6e00 << 16) | (0xc90c >> 2),
294 0x00000000,
295 (0x7e00 << 16) | (0xc90c >> 2),
296 0x00000000,
297 (0x8e00 << 16) | (0xc90c >> 2),
298 0x00000000,
299 (0x9e00 << 16) | (0xc90c >> 2),
300 0x00000000,
301 (0xae00 << 16) | (0xc90c >> 2),
302 0x00000000,
303 (0xbe00 << 16) | (0xc90c >> 2),
304 0x00000000,
305 (0x4e00 << 16) | (0xc910 >> 2),
306 0x00000000,
307 (0x5e00 << 16) | (0xc910 >> 2),
308 0x00000000,
309 (0x6e00 << 16) | (0xc910 >> 2),
310 0x00000000,
311 (0x7e00 << 16) | (0xc910 >> 2),
312 0x00000000,
313 (0x8e00 << 16) | (0xc910 >> 2),
314 0x00000000,
315 (0x9e00 << 16) | (0xc910 >> 2),
316 0x00000000,
317 (0xae00 << 16) | (0xc910 >> 2),
318 0x00000000,
319 (0xbe00 << 16) | (0xc910 >> 2),
320 0x00000000,
321 (0x0e00 << 16) | (0xc99c >> 2),
322 0x00000000,
323 (0x0e00 << 16) | (0x9834 >> 2),
324 0x00000000,
325 (0x0000 << 16) | (0x30f00 >> 2),
326 0x00000000,
327 (0x0001 << 16) | (0x30f00 >> 2),
328 0x00000000,
329 (0x0000 << 16) | (0x30f04 >> 2),
330 0x00000000,
331 (0x0001 << 16) | (0x30f04 >> 2),
332 0x00000000,
333 (0x0000 << 16) | (0x30f08 >> 2),
334 0x00000000,
335 (0x0001 << 16) | (0x30f08 >> 2),
336 0x00000000,
337 (0x0000 << 16) | (0x30f0c >> 2),
338 0x00000000,
339 (0x0001 << 16) | (0x30f0c >> 2),
340 0x00000000,
341 (0x0600 << 16) | (0x9b7c >> 2),
342 0x00000000,
343 (0x0e00 << 16) | (0x8a14 >> 2),
344 0x00000000,
345 (0x0e00 << 16) | (0x8a18 >> 2),
346 0x00000000,
347 (0x0600 << 16) | (0x30a00 >> 2),
348 0x00000000,
349 (0x0e00 << 16) | (0x8bf0 >> 2),
350 0x00000000,
351 (0x0e00 << 16) | (0x8bcc >> 2),
352 0x00000000,
353 (0x0e00 << 16) | (0x8b24 >> 2),
354 0x00000000,
355 (0x0e00 << 16) | (0x30a04 >> 2),
356 0x00000000,
357 (0x0600 << 16) | (0x30a10 >> 2),
358 0x00000000,
359 (0x0600 << 16) | (0x30a14 >> 2),
360 0x00000000,
361 (0x0600 << 16) | (0x30a18 >> 2),
362 0x00000000,
363 (0x0600 << 16) | (0x30a2c >> 2),
364 0x00000000,
365 (0x0e00 << 16) | (0xc700 >> 2),
366 0x00000000,
367 (0x0e00 << 16) | (0xc704 >> 2),
368 0x00000000,
369 (0x0e00 << 16) | (0xc708 >> 2),
370 0x00000000,
371 (0x0e00 << 16) | (0xc768 >> 2),
372 0x00000000,
373 (0x0400 << 16) | (0xc770 >> 2),
374 0x00000000,
375 (0x0400 << 16) | (0xc774 >> 2),
376 0x00000000,
377 (0x0400 << 16) | (0xc778 >> 2),
378 0x00000000,
379 (0x0400 << 16) | (0xc77c >> 2),
380 0x00000000,
381 (0x0400 << 16) | (0xc780 >> 2),
382 0x00000000,
383 (0x0400 << 16) | (0xc784 >> 2),
384 0x00000000,
385 (0x0400 << 16) | (0xc788 >> 2),
386 0x00000000,
387 (0x0400 << 16) | (0xc78c >> 2),
388 0x00000000,
389 (0x0400 << 16) | (0xc798 >> 2),
390 0x00000000,
391 (0x0400 << 16) | (0xc79c >> 2),
392 0x00000000,
393 (0x0400 << 16) | (0xc7a0 >> 2),
394 0x00000000,
395 (0x0400 << 16) | (0xc7a4 >> 2),
396 0x00000000,
397 (0x0400 << 16) | (0xc7a8 >> 2),
398 0x00000000,
399 (0x0400 << 16) | (0xc7ac >> 2),
400 0x00000000,
401 (0x0400 << 16) | (0xc7b0 >> 2),
402 0x00000000,
403 (0x0400 << 16) | (0xc7b4 >> 2),
404 0x00000000,
405 (0x0e00 << 16) | (0x9100 >> 2),
406 0x00000000,
407 (0x0e00 << 16) | (0x3c010 >> 2),
408 0x00000000,
409 (0x0e00 << 16) | (0x92a8 >> 2),
410 0x00000000,
411 (0x0e00 << 16) | (0x92ac >> 2),
412 0x00000000,
413 (0x0e00 << 16) | (0x92b4 >> 2),
414 0x00000000,
415 (0x0e00 << 16) | (0x92b8 >> 2),
416 0x00000000,
417 (0x0e00 << 16) | (0x92bc >> 2),
418 0x00000000,
419 (0x0e00 << 16) | (0x92c0 >> 2),
420 0x00000000,
421 (0x0e00 << 16) | (0x92c4 >> 2),
422 0x00000000,
423 (0x0e00 << 16) | (0x92c8 >> 2),
424 0x00000000,
425 (0x0e00 << 16) | (0x92cc >> 2),
426 0x00000000,
427 (0x0e00 << 16) | (0x92d0 >> 2),
428 0x00000000,
429 (0x0e00 << 16) | (0x8c00 >> 2),
430 0x00000000,
431 (0x0e00 << 16) | (0x8c04 >> 2),
432 0x00000000,
433 (0x0e00 << 16) | (0x8c20 >> 2),
434 0x00000000,
435 (0x0e00 << 16) | (0x8c38 >> 2),
436 0x00000000,
437 (0x0e00 << 16) | (0x8c3c >> 2),
438 0x00000000,
439 (0x0e00 << 16) | (0xae00 >> 2),
440 0x00000000,
441 (0x0e00 << 16) | (0x9604 >> 2),
442 0x00000000,
443 (0x0e00 << 16) | (0xac08 >> 2),
444 0x00000000,
445 (0x0e00 << 16) | (0xac0c >> 2),
446 0x00000000,
447 (0x0e00 << 16) | (0xac10 >> 2),
448 0x00000000,
449 (0x0e00 << 16) | (0xac14 >> 2),
450 0x00000000,
451 (0x0e00 << 16) | (0xac58 >> 2),
452 0x00000000,
453 (0x0e00 << 16) | (0xac68 >> 2),
454 0x00000000,
455 (0x0e00 << 16) | (0xac6c >> 2),
456 0x00000000,
457 (0x0e00 << 16) | (0xac70 >> 2),
458 0x00000000,
459 (0x0e00 << 16) | (0xac74 >> 2),
460 0x00000000,
461 (0x0e00 << 16) | (0xac78 >> 2),
462 0x00000000,
463 (0x0e00 << 16) | (0xac7c >> 2),
464 0x00000000,
465 (0x0e00 << 16) | (0xac80 >> 2),
466 0x00000000,
467 (0x0e00 << 16) | (0xac84 >> 2),
468 0x00000000,
469 (0x0e00 << 16) | (0xac88 >> 2),
470 0x00000000,
471 (0x0e00 << 16) | (0xac8c >> 2),
472 0x00000000,
473 (0x0e00 << 16) | (0x970c >> 2),
474 0x00000000,
475 (0x0e00 << 16) | (0x9714 >> 2),
476 0x00000000,
477 (0x0e00 << 16) | (0x9718 >> 2),
478 0x00000000,
479 (0x0e00 << 16) | (0x971c >> 2),
480 0x00000000,
481 (0x0e00 << 16) | (0x31068 >> 2),
482 0x00000000,
483 (0x4e00 << 16) | (0x31068 >> 2),
484 0x00000000,
485 (0x5e00 << 16) | (0x31068 >> 2),
486 0x00000000,
487 (0x6e00 << 16) | (0x31068 >> 2),
488 0x00000000,
489 (0x7e00 << 16) | (0x31068 >> 2),
490 0x00000000,
491 (0x8e00 << 16) | (0x31068 >> 2),
492 0x00000000,
493 (0x9e00 << 16) | (0x31068 >> 2),
494 0x00000000,
495 (0xae00 << 16) | (0x31068 >> 2),
496 0x00000000,
497 (0xbe00 << 16) | (0x31068 >> 2),
498 0x00000000,
499 (0x0e00 << 16) | (0xcd10 >> 2),
500 0x00000000,
501 (0x0e00 << 16) | (0xcd14 >> 2),
502 0x00000000,
503 (0x0e00 << 16) | (0x88b0 >> 2),
504 0x00000000,
505 (0x0e00 << 16) | (0x88b4 >> 2),
506 0x00000000,
507 (0x0e00 << 16) | (0x88b8 >> 2),
508 0x00000000,
509 (0x0e00 << 16) | (0x88bc >> 2),
510 0x00000000,
511 (0x0400 << 16) | (0x89c0 >> 2),
512 0x00000000,
513 (0x0e00 << 16) | (0x88c4 >> 2),
514 0x00000000,
515 (0x0e00 << 16) | (0x88c8 >> 2),
516 0x00000000,
517 (0x0e00 << 16) | (0x88d0 >> 2),
518 0x00000000,
519 (0x0e00 << 16) | (0x88d4 >> 2),
520 0x00000000,
521 (0x0e00 << 16) | (0x88d8 >> 2),
522 0x00000000,
523 (0x0e00 << 16) | (0x8980 >> 2),
524 0x00000000,
525 (0x0e00 << 16) | (0x30938 >> 2),
526 0x00000000,
527 (0x0e00 << 16) | (0x3093c >> 2),
528 0x00000000,
529 (0x0e00 << 16) | (0x30940 >> 2),
530 0x00000000,
531 (0x0e00 << 16) | (0x89a0 >> 2),
532 0x00000000,
533 (0x0e00 << 16) | (0x30900 >> 2),
534 0x00000000,
535 (0x0e00 << 16) | (0x30904 >> 2),
536 0x00000000,
537 (0x0e00 << 16) | (0x89b4 >> 2),
538 0x00000000,
539 (0x0e00 << 16) | (0x3c210 >> 2),
540 0x00000000,
541 (0x0e00 << 16) | (0x3c214 >> 2),
542 0x00000000,
543 (0x0e00 << 16) | (0x3c218 >> 2),
544 0x00000000,
545 (0x0e00 << 16) | (0x8904 >> 2),
546 0x00000000,
547 0x5,
548 (0x0e00 << 16) | (0x8c28 >> 2),
549 (0x0e00 << 16) | (0x8c2c >> 2),
550 (0x0e00 << 16) | (0x8c30 >> 2),
551 (0x0e00 << 16) | (0x8c34 >> 2),
552 (0x0e00 << 16) | (0x9600 >> 2),
553 };
554
555 static const u32 kalindi_rlc_save_restore_register_list[] =
556 {
557 (0x0e00 << 16) | (0xc12c >> 2),
558 0x00000000,
559 (0x0e00 << 16) | (0xc140 >> 2),
560 0x00000000,
561 (0x0e00 << 16) | (0xc150 >> 2),
562 0x00000000,
563 (0x0e00 << 16) | (0xc15c >> 2),
564 0x00000000,
565 (0x0e00 << 16) | (0xc168 >> 2),
566 0x00000000,
567 (0x0e00 << 16) | (0xc170 >> 2),
568 0x00000000,
569 (0x0e00 << 16) | (0xc204 >> 2),
570 0x00000000,
571 (0x0e00 << 16) | (0xc2b4 >> 2),
572 0x00000000,
573 (0x0e00 << 16) | (0xc2b8 >> 2),
574 0x00000000,
575 (0x0e00 << 16) | (0xc2bc >> 2),
576 0x00000000,
577 (0x0e00 << 16) | (0xc2c0 >> 2),
578 0x00000000,
579 (0x0e00 << 16) | (0x8228 >> 2),
580 0x00000000,
581 (0x0e00 << 16) | (0x829c >> 2),
582 0x00000000,
583 (0x0e00 << 16) | (0x869c >> 2),
584 0x00000000,
585 (0x0600 << 16) | (0x98f4 >> 2),
586 0x00000000,
587 (0x0e00 << 16) | (0x98f8 >> 2),
588 0x00000000,
589 (0x0e00 << 16) | (0x9900 >> 2),
590 0x00000000,
591 (0x0e00 << 16) | (0xc260 >> 2),
592 0x00000000,
593 (0x0e00 << 16) | (0x90e8 >> 2),
594 0x00000000,
595 (0x0e00 << 16) | (0x3c000 >> 2),
596 0x00000000,
597 (0x0e00 << 16) | (0x3c00c >> 2),
598 0x00000000,
599 (0x0e00 << 16) | (0x8c1c >> 2),
600 0x00000000,
601 (0x0e00 << 16) | (0x9700 >> 2),
602 0x00000000,
603 (0x0e00 << 16) | (0xcd20 >> 2),
604 0x00000000,
605 (0x4e00 << 16) | (0xcd20 >> 2),
606 0x00000000,
607 (0x5e00 << 16) | (0xcd20 >> 2),
608 0x00000000,
609 (0x6e00 << 16) | (0xcd20 >> 2),
610 0x00000000,
611 (0x7e00 << 16) | (0xcd20 >> 2),
612 0x00000000,
613 (0x0e00 << 16) | (0x89bc >> 2),
614 0x00000000,
615 (0x0e00 << 16) | (0x8900 >> 2),
616 0x00000000,
617 0x3,
618 (0x0e00 << 16) | (0xc130 >> 2),
619 0x00000000,
620 (0x0e00 << 16) | (0xc134 >> 2),
621 0x00000000,
622 (0x0e00 << 16) | (0xc1fc >> 2),
623 0x00000000,
624 (0x0e00 << 16) | (0xc208 >> 2),
625 0x00000000,
626 (0x0e00 << 16) | (0xc264 >> 2),
627 0x00000000,
628 (0x0e00 << 16) | (0xc268 >> 2),
629 0x00000000,
630 (0x0e00 << 16) | (0xc26c >> 2),
631 0x00000000,
632 (0x0e00 << 16) | (0xc270 >> 2),
633 0x00000000,
634 (0x0e00 << 16) | (0xc274 >> 2),
635 0x00000000,
636 (0x0e00 << 16) | (0xc28c >> 2),
637 0x00000000,
638 (0x0e00 << 16) | (0xc290 >> 2),
639 0x00000000,
640 (0x0e00 << 16) | (0xc294 >> 2),
641 0x00000000,
642 (0x0e00 << 16) | (0xc298 >> 2),
643 0x00000000,
644 (0x0e00 << 16) | (0xc2a0 >> 2),
645 0x00000000,
646 (0x0e00 << 16) | (0xc2a4 >> 2),
647 0x00000000,
648 (0x0e00 << 16) | (0xc2a8 >> 2),
649 0x00000000,
650 (0x0e00 << 16) | (0xc2ac >> 2),
651 0x00000000,
652 (0x0e00 << 16) | (0x301d0 >> 2),
653 0x00000000,
654 (0x0e00 << 16) | (0x30238 >> 2),
655 0x00000000,
656 (0x0e00 << 16) | (0x30250 >> 2),
657 0x00000000,
658 (0x0e00 << 16) | (0x30254 >> 2),
659 0x00000000,
660 (0x0e00 << 16) | (0x30258 >> 2),
661 0x00000000,
662 (0x0e00 << 16) | (0x3025c >> 2),
663 0x00000000,
664 (0x4e00 << 16) | (0xc900 >> 2),
665 0x00000000,
666 (0x5e00 << 16) | (0xc900 >> 2),
667 0x00000000,
668 (0x6e00 << 16) | (0xc900 >> 2),
669 0x00000000,
670 (0x7e00 << 16) | (0xc900 >> 2),
671 0x00000000,
672 (0x4e00 << 16) | (0xc904 >> 2),
673 0x00000000,
674 (0x5e00 << 16) | (0xc904 >> 2),
675 0x00000000,
676 (0x6e00 << 16) | (0xc904 >> 2),
677 0x00000000,
678 (0x7e00 << 16) | (0xc904 >> 2),
679 0x00000000,
680 (0x4e00 << 16) | (0xc908 >> 2),
681 0x00000000,
682 (0x5e00 << 16) | (0xc908 >> 2),
683 0x00000000,
684 (0x6e00 << 16) | (0xc908 >> 2),
685 0x00000000,
686 (0x7e00 << 16) | (0xc908 >> 2),
687 0x00000000,
688 (0x4e00 << 16) | (0xc90c >> 2),
689 0x00000000,
690 (0x5e00 << 16) | (0xc90c >> 2),
691 0x00000000,
692 (0x6e00 << 16) | (0xc90c >> 2),
693 0x00000000,
694 (0x7e00 << 16) | (0xc90c >> 2),
695 0x00000000,
696 (0x4e00 << 16) | (0xc910 >> 2),
697 0x00000000,
698 (0x5e00 << 16) | (0xc910 >> 2),
699 0x00000000,
700 (0x6e00 << 16) | (0xc910 >> 2),
701 0x00000000,
702 (0x7e00 << 16) | (0xc910 >> 2),
703 0x00000000,
704 (0x0e00 << 16) | (0xc99c >> 2),
705 0x00000000,
706 (0x0e00 << 16) | (0x9834 >> 2),
707 0x00000000,
708 (0x0000 << 16) | (0x30f00 >> 2),
709 0x00000000,
710 (0x0000 << 16) | (0x30f04 >> 2),
711 0x00000000,
712 (0x0000 << 16) | (0x30f08 >> 2),
713 0x00000000,
714 (0x0000 << 16) | (0x30f0c >> 2),
715 0x00000000,
716 (0x0600 << 16) | (0x9b7c >> 2),
717 0x00000000,
718 (0x0e00 << 16) | (0x8a14 >> 2),
719 0x00000000,
720 (0x0e00 << 16) | (0x8a18 >> 2),
721 0x00000000,
722 (0x0600 << 16) | (0x30a00 >> 2),
723 0x00000000,
724 (0x0e00 << 16) | (0x8bf0 >> 2),
725 0x00000000,
726 (0x0e00 << 16) | (0x8bcc >> 2),
727 0x00000000,
728 (0x0e00 << 16) | (0x8b24 >> 2),
729 0x00000000,
730 (0x0e00 << 16) | (0x30a04 >> 2),
731 0x00000000,
732 (0x0600 << 16) | (0x30a10 >> 2),
733 0x00000000,
734 (0x0600 << 16) | (0x30a14 >> 2),
735 0x00000000,
736 (0x0600 << 16) | (0x30a18 >> 2),
737 0x00000000,
738 (0x0600 << 16) | (0x30a2c >> 2),
739 0x00000000,
740 (0x0e00 << 16) | (0xc700 >> 2),
741 0x00000000,
742 (0x0e00 << 16) | (0xc704 >> 2),
743 0x00000000,
744 (0x0e00 << 16) | (0xc708 >> 2),
745 0x00000000,
746 (0x0e00 << 16) | (0xc768 >> 2),
747 0x00000000,
748 (0x0400 << 16) | (0xc770 >> 2),
749 0x00000000,
750 (0x0400 << 16) | (0xc774 >> 2),
751 0x00000000,
752 (0x0400 << 16) | (0xc798 >> 2),
753 0x00000000,
754 (0x0400 << 16) | (0xc79c >> 2),
755 0x00000000,
756 (0x0e00 << 16) | (0x9100 >> 2),
757 0x00000000,
758 (0x0e00 << 16) | (0x3c010 >> 2),
759 0x00000000,
760 (0x0e00 << 16) | (0x8c00 >> 2),
761 0x00000000,
762 (0x0e00 << 16) | (0x8c04 >> 2),
763 0x00000000,
764 (0x0e00 << 16) | (0x8c20 >> 2),
765 0x00000000,
766 (0x0e00 << 16) | (0x8c38 >> 2),
767 0x00000000,
768 (0x0e00 << 16) | (0x8c3c >> 2),
769 0x00000000,
770 (0x0e00 << 16) | (0xae00 >> 2),
771 0x00000000,
772 (0x0e00 << 16) | (0x9604 >> 2),
773 0x00000000,
774 (0x0e00 << 16) | (0xac08 >> 2),
775 0x00000000,
776 (0x0e00 << 16) | (0xac0c >> 2),
777 0x00000000,
778 (0x0e00 << 16) | (0xac10 >> 2),
779 0x00000000,
780 (0x0e00 << 16) | (0xac14 >> 2),
781 0x00000000,
782 (0x0e00 << 16) | (0xac58 >> 2),
783 0x00000000,
784 (0x0e00 << 16) | (0xac68 >> 2),
785 0x00000000,
786 (0x0e00 << 16) | (0xac6c >> 2),
787 0x00000000,
788 (0x0e00 << 16) | (0xac70 >> 2),
789 0x00000000,
790 (0x0e00 << 16) | (0xac74 >> 2),
791 0x00000000,
792 (0x0e00 << 16) | (0xac78 >> 2),
793 0x00000000,
794 (0x0e00 << 16) | (0xac7c >> 2),
795 0x00000000,
796 (0x0e00 << 16) | (0xac80 >> 2),
797 0x00000000,
798 (0x0e00 << 16) | (0xac84 >> 2),
799 0x00000000,
800 (0x0e00 << 16) | (0xac88 >> 2),
801 0x00000000,
802 (0x0e00 << 16) | (0xac8c >> 2),
803 0x00000000,
804 (0x0e00 << 16) | (0x970c >> 2),
805 0x00000000,
806 (0x0e00 << 16) | (0x9714 >> 2),
807 0x00000000,
808 (0x0e00 << 16) | (0x9718 >> 2),
809 0x00000000,
810 (0x0e00 << 16) | (0x971c >> 2),
811 0x00000000,
812 (0x0e00 << 16) | (0x31068 >> 2),
813 0x00000000,
814 (0x4e00 << 16) | (0x31068 >> 2),
815 0x00000000,
816 (0x5e00 << 16) | (0x31068 >> 2),
817 0x00000000,
818 (0x6e00 << 16) | (0x31068 >> 2),
819 0x00000000,
820 (0x7e00 << 16) | (0x31068 >> 2),
821 0x00000000,
822 (0x0e00 << 16) | (0xcd10 >> 2),
823 0x00000000,
824 (0x0e00 << 16) | (0xcd14 >> 2),
825 0x00000000,
826 (0x0e00 << 16) | (0x88b0 >> 2),
827 0x00000000,
828 (0x0e00 << 16) | (0x88b4 >> 2),
829 0x00000000,
830 (0x0e00 << 16) | (0x88b8 >> 2),
831 0x00000000,
832 (0x0e00 << 16) | (0x88bc >> 2),
833 0x00000000,
834 (0x0400 << 16) | (0x89c0 >> 2),
835 0x00000000,
836 (0x0e00 << 16) | (0x88c4 >> 2),
837 0x00000000,
838 (0x0e00 << 16) | (0x88c8 >> 2),
839 0x00000000,
840 (0x0e00 << 16) | (0x88d0 >> 2),
841 0x00000000,
842 (0x0e00 << 16) | (0x88d4 >> 2),
843 0x00000000,
844 (0x0e00 << 16) | (0x88d8 >> 2),
845 0x00000000,
846 (0x0e00 << 16) | (0x8980 >> 2),
847 0x00000000,
848 (0x0e00 << 16) | (0x30938 >> 2),
849 0x00000000,
850 (0x0e00 << 16) | (0x3093c >> 2),
851 0x00000000,
852 (0x0e00 << 16) | (0x30940 >> 2),
853 0x00000000,
854 (0x0e00 << 16) | (0x89a0 >> 2),
855 0x00000000,
856 (0x0e00 << 16) | (0x30900 >> 2),
857 0x00000000,
858 (0x0e00 << 16) | (0x30904 >> 2),
859 0x00000000,
860 (0x0e00 << 16) | (0x89b4 >> 2),
861 0x00000000,
862 (0x0e00 << 16) | (0x3e1fc >> 2),
863 0x00000000,
864 (0x0e00 << 16) | (0x3c210 >> 2),
865 0x00000000,
866 (0x0e00 << 16) | (0x3c214 >> 2),
867 0x00000000,
868 (0x0e00 << 16) | (0x3c218 >> 2),
869 0x00000000,
870 (0x0e00 << 16) | (0x8904 >> 2),
871 0x00000000,
872 0x5,
873 (0x0e00 << 16) | (0x8c28 >> 2),
874 (0x0e00 << 16) | (0x8c2c >> 2),
875 (0x0e00 << 16) | (0x8c30 >> 2),
876 (0x0e00 << 16) | (0x8c34 >> 2),
877 (0x0e00 << 16) | (0x9600 >> 2),
878 };
879
880 static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev);
881 static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
882 static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev);
883 static void gfx_v7_0_init_pg(struct amdgpu_device *adev);
884 static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev);
885
886 /*
887 * Core functions
888 */
889 /**
890 * gfx_v7_0_init_microcode - load ucode images from disk
891 *
892 * @adev: amdgpu_device pointer
893 *
894 * Use the firmware interface to load the ucode images into
895 * the driver (not loaded into hw).
896 * Returns 0 on success, error on failure.
897 */
898 static int gfx_v7_0_init_microcode(struct amdgpu_device *adev)
899 {
900 const char *chip_name;
901 char fw_name[30];
902 int err;
903
904 DRM_DEBUG("\n");
905
906 switch (adev->asic_type) {
907 case CHIP_BONAIRE:
908 chip_name = "bonaire";
909 break;
910 case CHIP_HAWAII:
911 chip_name = "hawaii";
912 break;
913 case CHIP_KAVERI:
914 chip_name = "kaveri";
915 break;
916 case CHIP_KABINI:
917 chip_name = "kabini";
918 break;
919 case CHIP_MULLINS:
920 chip_name = "mullins";
921 break;
922 default: BUG();
923 }
924
925 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
926 err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
927 if (err)
928 goto out;
929 err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
930 if (err)
931 goto out;
932
933 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
934 err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
935 if (err)
936 goto out;
937 err = amdgpu_ucode_validate(adev->gfx.me_fw);
938 if (err)
939 goto out;
940
941 snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
942 err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
943 if (err)
944 goto out;
945 err = amdgpu_ucode_validate(adev->gfx.ce_fw);
946 if (err)
947 goto out;
948
949 snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
950 err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
951 if (err)
952 goto out;
953 err = amdgpu_ucode_validate(adev->gfx.mec_fw);
954 if (err)
955 goto out;
956
957 if (adev->asic_type == CHIP_KAVERI) {
958 snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", chip_name);
959 err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
960 if (err)
961 goto out;
962 err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
963 if (err)
964 goto out;
965 }
966
967 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
968 err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
969 if (err)
970 goto out;
971 err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
972
973 out:
974 if (err) {
975 printk(KERN_ERR
976 "gfx7: Failed to load firmware \"%s\"\n",
977 fw_name);
978 release_firmware(adev->gfx.pfp_fw);
979 adev->gfx.pfp_fw = NULL;
980 release_firmware(adev->gfx.me_fw);
981 adev->gfx.me_fw = NULL;
982 release_firmware(adev->gfx.ce_fw);
983 adev->gfx.ce_fw = NULL;
984 release_firmware(adev->gfx.mec_fw);
985 adev->gfx.mec_fw = NULL;
986 release_firmware(adev->gfx.mec2_fw);
987 adev->gfx.mec2_fw = NULL;
988 release_firmware(adev->gfx.rlc_fw);
989 adev->gfx.rlc_fw = NULL;
990 }
991 return err;
992 }
993
994 static void gfx_v7_0_free_microcode(struct amdgpu_device *adev)
995 {
996 release_firmware(adev->gfx.pfp_fw);
997 adev->gfx.pfp_fw = NULL;
998 release_firmware(adev->gfx.me_fw);
999 adev->gfx.me_fw = NULL;
1000 release_firmware(adev->gfx.ce_fw);
1001 adev->gfx.ce_fw = NULL;
1002 release_firmware(adev->gfx.mec_fw);
1003 adev->gfx.mec_fw = NULL;
1004 release_firmware(adev->gfx.mec2_fw);
1005 adev->gfx.mec2_fw = NULL;
1006 release_firmware(adev->gfx.rlc_fw);
1007 adev->gfx.rlc_fw = NULL;
1008 }
1009
1010 /**
1011 * gfx_v7_0_tiling_mode_table_init - init the hw tiling table
1012 *
1013 * @adev: amdgpu_device pointer
1014 *
1015 * Starting with SI, the tiling setup is done globally in a
1016 * set of 32 tiling modes. Rather than selecting each set of
1017 * parameters per surface as on older asics, we just select
1018 * which index in the tiling table we want to use, and the
1019 * surface uses those parameters (CIK).
1020 */
1021 static void gfx_v7_0_tiling_mode_table_init(struct amdgpu_device *adev)
1022 {
1023 const u32 num_tile_mode_states =
1024 ARRAY_SIZE(adev->gfx.config.tile_mode_array);
1025 const u32 num_secondary_tile_mode_states =
1026 ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
1027 u32 reg_offset, split_equal_to_row_size;
1028 uint32_t *tile, *macrotile;
1029
1030 tile = adev->gfx.config.tile_mode_array;
1031 macrotile = adev->gfx.config.macrotile_mode_array;
1032
1033 switch (adev->gfx.config.mem_row_size_in_kb) {
1034 case 1:
1035 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
1036 break;
1037 case 2:
1038 default:
1039 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
1040 break;
1041 case 4:
1042 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
1043 break;
1044 }
1045
1046 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1047 tile[reg_offset] = 0;
1048 for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
1049 macrotile[reg_offset] = 0;
1050
1051 switch (adev->asic_type) {
1052 case CHIP_BONAIRE:
1053 tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1054 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1055 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
1056 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1057 tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1058 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1059 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
1060 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1061 tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1062 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1063 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1064 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1065 tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1066 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1067 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1068 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1069 tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1070 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1071 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1072 TILE_SPLIT(split_equal_to_row_size));
1073 tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1074 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1075 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1076 tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1077 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1078 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1079 TILE_SPLIT(split_equal_to_row_size));
1080 tile[7] = (TILE_SPLIT(split_equal_to_row_size));
1081 tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
1082 PIPE_CONFIG(ADDR_SURF_P4_16x16));
1083 tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1084 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1085 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
1086 tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1087 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1088 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
1089 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1090 tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1091 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1092 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
1093 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
1094 tile[12] = (TILE_SPLIT(split_equal_to_row_size));
1095 tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1096 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1097 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
1098 tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1099 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1100 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1101 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1102 tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
1103 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1104 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1105 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1106 tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1107 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1108 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1109 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
1110 tile[17] = (TILE_SPLIT(split_equal_to_row_size));
1111 tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
1112 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1113 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1114 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1115 tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
1116 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1117 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
1118 tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
1119 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1120 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1121 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1122 tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
1123 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1124 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1125 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1126 tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
1127 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1128 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1129 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1130 tile[23] = (TILE_SPLIT(split_equal_to_row_size));
1131 tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
1132 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1133 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1134 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1135 tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
1136 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1137 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1138 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1139 tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
1140 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1141 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1142 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1143 tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1144 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1145 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
1146 tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1147 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1148 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
1149 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1150 tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1151 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1152 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
1153 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
1154 tile[30] = (TILE_SPLIT(split_equal_to_row_size));
1155
1156 macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1157 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1158 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1159 NUM_BANKS(ADDR_SURF_16_BANK));
1160 macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1161 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1162 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1163 NUM_BANKS(ADDR_SURF_16_BANK));
1164 macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1165 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1166 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1167 NUM_BANKS(ADDR_SURF_16_BANK));
1168 macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1169 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1170 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1171 NUM_BANKS(ADDR_SURF_16_BANK));
1172 macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1173 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1174 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1175 NUM_BANKS(ADDR_SURF_16_BANK));
1176 macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1177 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1178 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1179 NUM_BANKS(ADDR_SURF_8_BANK));
1180 macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1181 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1182 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1183 NUM_BANKS(ADDR_SURF_4_BANK));
1184 macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
1185 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1186 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1187 NUM_BANKS(ADDR_SURF_16_BANK));
1188 macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
1189 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1190 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1191 NUM_BANKS(ADDR_SURF_16_BANK));
1192 macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1193 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1194 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1195 NUM_BANKS(ADDR_SURF_16_BANK));
1196 macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1197 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1198 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1199 NUM_BANKS(ADDR_SURF_16_BANK));
1200 macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1201 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1202 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1203 NUM_BANKS(ADDR_SURF_16_BANK));
1204 macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1205 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1206 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1207 NUM_BANKS(ADDR_SURF_8_BANK));
1208 macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1209 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1210 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1211 NUM_BANKS(ADDR_SURF_4_BANK));
1212
1213 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1214 WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
1215 for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
1216 if (reg_offset != 7)
1217 WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
1218 break;
1219 case CHIP_HAWAII:
1220 tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1221 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1222 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
1223 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1224 tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1225 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1226 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
1227 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1228 tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1229 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1230 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1231 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1232 tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1233 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1234 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1235 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1236 tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1237 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1238 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1239 TILE_SPLIT(split_equal_to_row_size));
1240 tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1241 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1242 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1243 TILE_SPLIT(split_equal_to_row_size));
1244 tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1245 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1246 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1247 TILE_SPLIT(split_equal_to_row_size));
1248 tile[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1249 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1250 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1251 TILE_SPLIT(split_equal_to_row_size));
1252 tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
1253 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
1254 tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1255 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1256 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
1257 tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1258 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1259 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
1260 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1261 tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1262 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1263 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
1264 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
1265 tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
1266 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1267 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
1268 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
1269 tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1270 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1271 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
1272 tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1273 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1274 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1275 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1276 tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
1277 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1278 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1279 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1280 tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1281 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1282 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1283 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
1284 tile[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1285 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1286 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1287 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
1288 tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
1289 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1290 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1291 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1292 tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
1293 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1294 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
1295 tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
1296 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1297 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
1298 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1299 tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
1300 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1301 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
1302 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1303 tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
1304 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1305 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
1306 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1307 tile[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
1308 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1309 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
1310 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1311 tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
1312 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1313 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1314 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1315 tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
1316 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1317 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
1318 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1319 tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
1320 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1321 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
1322 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1323 tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1324 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1325 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
1326 tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1327 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1328 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
1329 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1330 tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1331 PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
1332 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
1333 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
1334 tile[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1335 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
1336 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
1337 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
1338
1339 macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1340 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1341 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1342 NUM_BANKS(ADDR_SURF_16_BANK));
1343 macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1344 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1345 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1346 NUM_BANKS(ADDR_SURF_16_BANK));
1347 macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1348 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1349 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1350 NUM_BANKS(ADDR_SURF_16_BANK));
1351 macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1352 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1353 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1354 NUM_BANKS(ADDR_SURF_16_BANK));
1355 macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1356 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1357 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1358 NUM_BANKS(ADDR_SURF_8_BANK));
1359 macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1360 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1361 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1362 NUM_BANKS(ADDR_SURF_4_BANK));
1363 macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1364 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1365 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1366 NUM_BANKS(ADDR_SURF_4_BANK));
1367 macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1368 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1369 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1370 NUM_BANKS(ADDR_SURF_16_BANK));
1371 macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1372 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1373 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1374 NUM_BANKS(ADDR_SURF_16_BANK));
1375 macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1376 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1377 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1378 NUM_BANKS(ADDR_SURF_16_BANK));
1379 macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1380 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1381 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1382 NUM_BANKS(ADDR_SURF_8_BANK));
1383 macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1384 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1385 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1386 NUM_BANKS(ADDR_SURF_16_BANK));
1387 macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1388 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1389 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1390 NUM_BANKS(ADDR_SURF_8_BANK));
1391 macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1392 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1393 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1394 NUM_BANKS(ADDR_SURF_4_BANK));
1395
1396 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1397 WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
1398 for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
1399 if (reg_offset != 7)
1400 WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
1401 break;
1402 case CHIP_KABINI:
1403 case CHIP_KAVERI:
1404 case CHIP_MULLINS:
1405 default:
1406 tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1407 PIPE_CONFIG(ADDR_SURF_P2) |
1408 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
1409 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1410 tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1411 PIPE_CONFIG(ADDR_SURF_P2) |
1412 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
1413 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1414 tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1415 PIPE_CONFIG(ADDR_SURF_P2) |
1416 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1417 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1418 tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1419 PIPE_CONFIG(ADDR_SURF_P2) |
1420 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1421 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1422 tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1423 PIPE_CONFIG(ADDR_SURF_P2) |
1424 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1425 TILE_SPLIT(split_equal_to_row_size));
1426 tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1427 PIPE_CONFIG(ADDR_SURF_P2) |
1428 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1429 tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1430 PIPE_CONFIG(ADDR_SURF_P2) |
1431 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1432 TILE_SPLIT(split_equal_to_row_size));
1433 tile[7] = (TILE_SPLIT(split_equal_to_row_size));
1434 tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
1435 PIPE_CONFIG(ADDR_SURF_P2));
1436 tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1437 PIPE_CONFIG(ADDR_SURF_P2) |
1438 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
1439 tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1440 PIPE_CONFIG(ADDR_SURF_P2) |
1441 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
1442 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1443 tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1444 PIPE_CONFIG(ADDR_SURF_P2) |
1445 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
1446 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
1447 tile[12] = (TILE_SPLIT(split_equal_to_row_size));
1448 tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1449 PIPE_CONFIG(ADDR_SURF_P2) |
1450 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
1451 tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1452 PIPE_CONFIG(ADDR_SURF_P2) |
1453 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1454 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1455 tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
1456 PIPE_CONFIG(ADDR_SURF_P2) |
1457 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1458 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1459 tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1460 PIPE_CONFIG(ADDR_SURF_P2) |
1461 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1462 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
1463 tile[17] = (TILE_SPLIT(split_equal_to_row_size));
1464 tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
1465 PIPE_CONFIG(ADDR_SURF_P2) |
1466 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1467 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1468 tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
1469 PIPE_CONFIG(ADDR_SURF_P2) |
1470 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
1471 tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
1472 PIPE_CONFIG(ADDR_SURF_P2) |
1473 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
1474 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1475 tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
1476 PIPE_CONFIG(ADDR_SURF_P2) |
1477 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
1478 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1479 tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
1480 PIPE_CONFIG(ADDR_SURF_P2) |
1481 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
1482 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1483 tile[23] = (TILE_SPLIT(split_equal_to_row_size));
1484 tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
1485 PIPE_CONFIG(ADDR_SURF_P2) |
1486 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1487 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1488 tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
1489 PIPE_CONFIG(ADDR_SURF_P2) |
1490 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
1491 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1492 tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
1493 PIPE_CONFIG(ADDR_SURF_P2) |
1494 MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
1495 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
1496 tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1497 PIPE_CONFIG(ADDR_SURF_P2) |
1498 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
1499 tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1500 PIPE_CONFIG(ADDR_SURF_P2) |
1501 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
1502 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1503 tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1504 PIPE_CONFIG(ADDR_SURF_P2) |
1505 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
1506 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
1507 tile[30] = (TILE_SPLIT(split_equal_to_row_size));
1508
1509 macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1510 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1511 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1512 NUM_BANKS(ADDR_SURF_8_BANK));
1513 macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1514 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1515 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1516 NUM_BANKS(ADDR_SURF_8_BANK));
1517 macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1518 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1519 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1520 NUM_BANKS(ADDR_SURF_8_BANK));
1521 macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1522 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1523 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1524 NUM_BANKS(ADDR_SURF_8_BANK));
1525 macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1526 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1527 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1528 NUM_BANKS(ADDR_SURF_8_BANK));
1529 macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1530 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1531 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1532 NUM_BANKS(ADDR_SURF_8_BANK));
1533 macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1534 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1535 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1536 NUM_BANKS(ADDR_SURF_8_BANK));
1537 macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
1538 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1539 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1540 NUM_BANKS(ADDR_SURF_16_BANK));
1541 macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
1542 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1543 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1544 NUM_BANKS(ADDR_SURF_16_BANK));
1545 macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
1546 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1547 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1548 NUM_BANKS(ADDR_SURF_16_BANK));
1549 macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
1550 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1551 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1552 NUM_BANKS(ADDR_SURF_16_BANK));
1553 macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1554 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1555 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1556 NUM_BANKS(ADDR_SURF_16_BANK));
1557 macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1558 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1559 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1560 NUM_BANKS(ADDR_SURF_16_BANK));
1561 macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1562 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1563 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1564 NUM_BANKS(ADDR_SURF_8_BANK));
1565
1566 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1567 WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
1568 for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
1569 if (reg_offset != 7)
1570 WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
1571 break;
1572 }
1573 }
1574
1575 /**
1576 * gfx_v7_0_select_se_sh - select which SE, SH to address
1577 *
1578 * @adev: amdgpu_device pointer
1579 * @se_num: shader engine to address
1580 * @sh_num: sh block to address
1581 *
1582 * Select which SE, SH combinations to address. Certain
1583 * registers are instanced per SE or SH. 0xffffffff means
1584 * broadcast to all SEs or SHs (CIK).
1585 */
1586 static void gfx_v7_0_select_se_sh(struct amdgpu_device *adev,
1587 u32 se_num, u32 sh_num, u32 instance)
1588 {
1589 u32 data;
1590
1591 if (instance == 0xffffffff)
1592 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
1593 else
1594 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
1595
1596 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
1597 data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
1598 GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
1599 else if (se_num == 0xffffffff)
1600 data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
1601 (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
1602 else if (sh_num == 0xffffffff)
1603 data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
1604 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1605 else
1606 data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
1607 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1608 WREG32(mmGRBM_GFX_INDEX, data);
1609 }
1610
1611 /**
1612 * gfx_v7_0_create_bitmask - create a bitmask
1613 *
1614 * @bit_width: length of the mask
1615 *
1616 * create a variable length bit mask (CIK).
1617 * Returns the bitmask.
1618 */
1619 static u32 gfx_v7_0_create_bitmask(u32 bit_width)
1620 {
1621 return (u32)((1ULL << bit_width) - 1);
1622 }
1623
1624 /**
1625 * gfx_v7_0_get_rb_active_bitmap - computes the mask of enabled RBs
1626 *
1627 * @adev: amdgpu_device pointer
1628 *
1629 * Calculates the bitmask of enabled RBs (CIK).
1630 * Returns the enabled RB bitmask.
1631 */
1632 static u32 gfx_v7_0_get_rb_active_bitmap(struct amdgpu_device *adev)
1633 {
1634 u32 data, mask;
1635
1636 data = RREG32(mmCC_RB_BACKEND_DISABLE);
1637 data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
1638
1639 data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
1640 data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
1641
1642 mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_backends_per_se /
1643 adev->gfx.config.max_sh_per_se);
1644
1645 return (~data) & mask;
1646 }
1647
1648 /**
1649 * gfx_v7_0_setup_rb - setup the RBs on the asic
1650 *
1651 * @adev: amdgpu_device pointer
1652 * @se_num: number of SEs (shader engines) for the asic
1653 * @sh_per_se: number of SH blocks per SE for the asic
1654 *
1655 * Configures per-SE/SH RB registers (CIK).
1656 */
1657 static void gfx_v7_0_setup_rb(struct amdgpu_device *adev)
1658 {
1659 int i, j;
1660 u32 data;
1661 u32 active_rbs = 0;
1662 u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
1663 adev->gfx.config.max_sh_per_se;
1664
1665 mutex_lock(&adev->grbm_idx_mutex);
1666 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1667 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1668 gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
1669 data = gfx_v7_0_get_rb_active_bitmap(adev);
1670 active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
1671 rb_bitmap_width_per_sh);
1672 }
1673 }
1674 gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
1675 mutex_unlock(&adev->grbm_idx_mutex);
1676
1677 adev->gfx.config.backend_enable_mask = active_rbs;
1678 adev->gfx.config.num_rbs = hweight32(active_rbs);
1679 }
1680
1681 /**
1682 * gmc_v7_0_init_compute_vmid - gart enable
1683 *
1684 * @rdev: amdgpu_device pointer
1685 *
1686 * Initialize compute vmid sh_mem registers
1687 *
1688 */
1689 #define DEFAULT_SH_MEM_BASES (0x6000)
1690 #define FIRST_COMPUTE_VMID (8)
1691 #define LAST_COMPUTE_VMID (16)
1692 static void gmc_v7_0_init_compute_vmid(struct amdgpu_device *adev)
1693 {
1694 int i;
1695 uint32_t sh_mem_config;
1696 uint32_t sh_mem_bases;
1697
1698 /*
1699 * Configure apertures:
1700 * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
1701 * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
1702 * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
1703 */
1704 sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
1705 sh_mem_config = SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
1706 SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
1707 sh_mem_config |= MTYPE_NONCACHED << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT;
1708 mutex_lock(&adev->srbm_mutex);
1709 for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
1710 cik_srbm_select(adev, 0, 0, 0, i);
1711 /* CP and shaders */
1712 WREG32(mmSH_MEM_CONFIG, sh_mem_config);
1713 WREG32(mmSH_MEM_APE1_BASE, 1);
1714 WREG32(mmSH_MEM_APE1_LIMIT, 0);
1715 WREG32(mmSH_MEM_BASES, sh_mem_bases);
1716 }
1717 cik_srbm_select(adev, 0, 0, 0, 0);
1718 mutex_unlock(&adev->srbm_mutex);
1719 }
1720
1721 /**
1722 * gfx_v7_0_gpu_init - setup the 3D engine
1723 *
1724 * @adev: amdgpu_device pointer
1725 *
1726 * Configures the 3D engine and tiling configuration
1727 * registers so that the 3D engine is usable.
1728 */
1729 static void gfx_v7_0_gpu_init(struct amdgpu_device *adev)
1730 {
1731 u32 tmp, sh_mem_cfg;
1732 int i;
1733
1734 WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
1735
1736 WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
1737 WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
1738 WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
1739
1740 gfx_v7_0_tiling_mode_table_init(adev);
1741
1742 gfx_v7_0_setup_rb(adev);
1743 gfx_v7_0_get_cu_info(adev);
1744
1745 /* set HW defaults for 3D engine */
1746 WREG32(mmCP_MEQ_THRESHOLDS,
1747 (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
1748 (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
1749
1750 mutex_lock(&adev->grbm_idx_mutex);
1751 /*
1752 * making sure that the following register writes will be broadcasted
1753 * to all the shaders
1754 */
1755 gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
1756
1757 /* XXX SH_MEM regs */
1758 /* where to put LDS, scratch, GPUVM in FSA64 space */
1759 sh_mem_cfg = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
1760 SH_MEM_ALIGNMENT_MODE_UNALIGNED);
1761
1762 mutex_lock(&adev->srbm_mutex);
1763 for (i = 0; i < 16; i++) {
1764 cik_srbm_select(adev, 0, 0, 0, i);
1765 /* CP and shaders */
1766 WREG32(mmSH_MEM_CONFIG, sh_mem_cfg);
1767 WREG32(mmSH_MEM_APE1_BASE, 1);
1768 WREG32(mmSH_MEM_APE1_LIMIT, 0);
1769 WREG32(mmSH_MEM_BASES, 0);
1770 }
1771 cik_srbm_select(adev, 0, 0, 0, 0);
1772 mutex_unlock(&adev->srbm_mutex);
1773
1774 gmc_v7_0_init_compute_vmid(adev);
1775
1776 WREG32(mmSX_DEBUG_1, 0x20);
1777
1778 WREG32(mmTA_CNTL_AUX, 0x00010000);
1779
1780 tmp = RREG32(mmSPI_CONFIG_CNTL);
1781 tmp |= 0x03000000;
1782 WREG32(mmSPI_CONFIG_CNTL, tmp);
1783
1784 WREG32(mmSQ_CONFIG, 1);
1785
1786 WREG32(mmDB_DEBUG, 0);
1787
1788 tmp = RREG32(mmDB_DEBUG2) & ~0xf00fffff;
1789 tmp |= 0x00000400;
1790 WREG32(mmDB_DEBUG2, tmp);
1791
1792 tmp = RREG32(mmDB_DEBUG3) & ~0x0002021c;
1793 tmp |= 0x00020200;
1794 WREG32(mmDB_DEBUG3, tmp);
1795
1796 tmp = RREG32(mmCB_HW_CONTROL) & ~0x00010000;
1797 tmp |= 0x00018208;
1798 WREG32(mmCB_HW_CONTROL, tmp);
1799
1800 WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
1801
1802 WREG32(mmPA_SC_FIFO_SIZE,
1803 ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
1804 (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
1805 (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
1806 (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
1807
1808 WREG32(mmVGT_NUM_INSTANCES, 1);
1809
1810 WREG32(mmCP_PERFMON_CNTL, 0);
1811
1812 WREG32(mmSQ_CONFIG, 0);
1813
1814 WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS,
1815 ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
1816 (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
1817
1818 WREG32(mmVGT_CACHE_INVALIDATION,
1819 (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
1820 (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
1821
1822 WREG32(mmVGT_GS_VERTEX_REUSE, 16);
1823 WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
1824
1825 WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
1826 (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
1827 WREG32(mmPA_SC_ENHANCE, PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK);
1828 mutex_unlock(&adev->grbm_idx_mutex);
1829
1830 udelay(50);
1831 }
1832
1833 /*
1834 * GPU scratch registers helpers function.
1835 */
1836 /**
1837 * gfx_v7_0_scratch_init - setup driver info for CP scratch regs
1838 *
1839 * @adev: amdgpu_device pointer
1840 *
1841 * Set up the number and offset of the CP scratch registers.
1842 * NOTE: use of CP scratch registers is a legacy inferface and
1843 * is not used by default on newer asics (r6xx+). On newer asics,
1844 * memory buffers are used for fences rather than scratch regs.
1845 */
1846 static void gfx_v7_0_scratch_init(struct amdgpu_device *adev)
1847 {
1848 int i;
1849
1850 adev->gfx.scratch.num_reg = 7;
1851 adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
1852 for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
1853 adev->gfx.scratch.free[i] = true;
1854 adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
1855 }
1856 }
1857
1858 /**
1859 * gfx_v7_0_ring_test_ring - basic gfx ring test
1860 *
1861 * @adev: amdgpu_device pointer
1862 * @ring: amdgpu_ring structure holding ring information
1863 *
1864 * Allocate a scratch register and write to it using the gfx ring (CIK).
1865 * Provides a basic gfx ring test to verify that the ring is working.
1866 * Used by gfx_v7_0_cp_gfx_resume();
1867 * Returns 0 on success, error on failure.
1868 */
1869 static int gfx_v7_0_ring_test_ring(struct amdgpu_ring *ring)
1870 {
1871 struct amdgpu_device *adev = ring->adev;
1872 uint32_t scratch;
1873 uint32_t tmp = 0;
1874 unsigned i;
1875 int r;
1876
1877 r = amdgpu_gfx_scratch_get(adev, &scratch);
1878 if (r) {
1879 DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
1880 return r;
1881 }
1882 WREG32(scratch, 0xCAFEDEAD);
1883 r = amdgpu_ring_alloc(ring, 3);
1884 if (r) {
1885 DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
1886 amdgpu_gfx_scratch_free(adev, scratch);
1887 return r;
1888 }
1889 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
1890 amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
1891 amdgpu_ring_write(ring, 0xDEADBEEF);
1892 amdgpu_ring_commit(ring);
1893
1894 for (i = 0; i < adev->usec_timeout; i++) {
1895 tmp = RREG32(scratch);
1896 if (tmp == 0xDEADBEEF)
1897 break;
1898 DRM_UDELAY(1);
1899 }
1900 if (i < adev->usec_timeout) {
1901 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
1902 } else {
1903 DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
1904 ring->idx, scratch, tmp);
1905 r = -EINVAL;
1906 }
1907 amdgpu_gfx_scratch_free(adev, scratch);
1908 return r;
1909 }
1910
1911 /**
1912 * gfx_v7_0_ring_emit_hdp - emit an hdp flush on the cp
1913 *
1914 * @adev: amdgpu_device pointer
1915 * @ridx: amdgpu ring index
1916 *
1917 * Emits an hdp flush on the cp.
1918 */
1919 static void gfx_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
1920 {
1921 u32 ref_and_mask;
1922 int usepfp = ring->type == AMDGPU_RING_TYPE_COMPUTE ? 0 : 1;
1923
1924 if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
1925 switch (ring->me) {
1926 case 1:
1927 ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
1928 break;
1929 case 2:
1930 ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
1931 break;
1932 default:
1933 return;
1934 }
1935 } else {
1936 ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
1937 }
1938
1939 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
1940 amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
1941 WAIT_REG_MEM_FUNCTION(3) | /* == */
1942 WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
1943 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
1944 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
1945 amdgpu_ring_write(ring, ref_and_mask);
1946 amdgpu_ring_write(ring, ref_and_mask);
1947 amdgpu_ring_write(ring, 0x20); /* poll interval */
1948 }
1949
1950 /**
1951 * gfx_v7_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
1952 *
1953 * @adev: amdgpu_device pointer
1954 * @ridx: amdgpu ring index
1955 *
1956 * Emits an hdp invalidate on the cp.
1957 */
1958 static void gfx_v7_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
1959 {
1960 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
1961 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
1962 WRITE_DATA_DST_SEL(0) |
1963 WR_CONFIRM));
1964 amdgpu_ring_write(ring, mmHDP_DEBUG0);
1965 amdgpu_ring_write(ring, 0);
1966 amdgpu_ring_write(ring, 1);
1967 }
1968
1969 /**
1970 * gfx_v7_0_ring_emit_fence_gfx - emit a fence on the gfx ring
1971 *
1972 * @adev: amdgpu_device pointer
1973 * @fence: amdgpu fence object
1974 *
1975 * Emits a fence sequnce number on the gfx ring and flushes
1976 * GPU caches.
1977 */
1978 static void gfx_v7_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
1979 u64 seq, unsigned flags)
1980 {
1981 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
1982 bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
1983 /* Workaround for cache flush problems. First send a dummy EOP
1984 * event down the pipe with seq one below.
1985 */
1986 amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
1987 amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
1988 EOP_TC_ACTION_EN |
1989 EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
1990 EVENT_INDEX(5)));
1991 amdgpu_ring_write(ring, addr & 0xfffffffc);
1992 amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
1993 DATA_SEL(1) | INT_SEL(0));
1994 amdgpu_ring_write(ring, lower_32_bits(seq - 1));
1995 amdgpu_ring_write(ring, upper_32_bits(seq - 1));
1996
1997 /* Then send the real EOP event down the pipe. */
1998 amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
1999 amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
2000 EOP_TC_ACTION_EN |
2001 EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
2002 EVENT_INDEX(5)));
2003 amdgpu_ring_write(ring, addr & 0xfffffffc);
2004 amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
2005 DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
2006 amdgpu_ring_write(ring, lower_32_bits(seq));
2007 amdgpu_ring_write(ring, upper_32_bits(seq));
2008 }
2009
2010 /**
2011 * gfx_v7_0_ring_emit_fence_compute - emit a fence on the compute ring
2012 *
2013 * @adev: amdgpu_device pointer
2014 * @fence: amdgpu fence object
2015 *
2016 * Emits a fence sequnce number on the compute ring and flushes
2017 * GPU caches.
2018 */
2019 static void gfx_v7_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
2020 u64 addr, u64 seq,
2021 unsigned flags)
2022 {
2023 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
2024 bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
2025
2026 /* RELEASE_MEM - flush caches, send int */
2027 amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
2028 amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
2029 EOP_TC_ACTION_EN |
2030 EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
2031 EVENT_INDEX(5)));
2032 amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
2033 amdgpu_ring_write(ring, addr & 0xfffffffc);
2034 amdgpu_ring_write(ring, upper_32_bits(addr));
2035 amdgpu_ring_write(ring, lower_32_bits(seq));
2036 amdgpu_ring_write(ring, upper_32_bits(seq));
2037 }
2038
2039 /*
2040 * IB stuff
2041 */
2042 /**
2043 * gfx_v7_0_ring_emit_ib - emit an IB (Indirect Buffer) on the ring
2044 *
2045 * @ring: amdgpu_ring structure holding ring information
2046 * @ib: amdgpu indirect buffer object
2047 *
2048 * Emits an DE (drawing engine) or CE (constant engine) IB
2049 * on the gfx ring. IBs are usually generated by userspace
2050 * acceleration drivers and submitted to the kernel for
2051 * sheduling on the ring. This function schedules the IB
2052 * on the gfx ring for execution by the GPU.
2053 */
2054 static void gfx_v7_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
2055 struct amdgpu_ib *ib,
2056 unsigned vm_id, bool ctx_switch)
2057 {
2058 u32 header, control = 0;
2059
2060 /* insert SWITCH_BUFFER packet before first IB in the ring frame */
2061 if (ctx_switch) {
2062 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2063 amdgpu_ring_write(ring, 0);
2064 }
2065
2066 if (ib->flags & AMDGPU_IB_FLAG_CE)
2067 header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
2068 else
2069 header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
2070
2071 control |= ib->length_dw | (vm_id << 24);
2072
2073 amdgpu_ring_write(ring, header);
2074 amdgpu_ring_write(ring,
2075 #ifdef __BIG_ENDIAN
2076 (2 << 0) |
2077 #endif
2078 (ib->gpu_addr & 0xFFFFFFFC));
2079 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
2080 amdgpu_ring_write(ring, control);
2081 }
2082
2083 static void gfx_v7_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
2084 struct amdgpu_ib *ib,
2085 unsigned vm_id, bool ctx_switch)
2086 {
2087 u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
2088
2089 amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2090 amdgpu_ring_write(ring,
2091 #ifdef __BIG_ENDIAN
2092 (2 << 0) |
2093 #endif
2094 (ib->gpu_addr & 0xFFFFFFFC));
2095 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
2096 amdgpu_ring_write(ring, control);
2097 }
2098
2099 /**
2100 * gfx_v7_0_ring_test_ib - basic ring IB test
2101 *
2102 * @ring: amdgpu_ring structure holding ring information
2103 *
2104 * Allocate an IB and execute it on the gfx ring (CIK).
2105 * Provides a basic gfx ring test to verify that IBs are working.
2106 * Returns 0 on success, error on failure.
2107 */
2108 static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring)
2109 {
2110 struct amdgpu_device *adev = ring->adev;
2111 struct amdgpu_ib ib;
2112 struct fence *f = NULL;
2113 uint32_t scratch;
2114 uint32_t tmp = 0;
2115 int r;
2116
2117 r = amdgpu_gfx_scratch_get(adev, &scratch);
2118 if (r) {
2119 DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
2120 return r;
2121 }
2122 WREG32(scratch, 0xCAFEDEAD);
2123 memset(&ib, 0, sizeof(ib));
2124 r = amdgpu_ib_get(adev, NULL, 256, &ib);
2125 if (r) {
2126 DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
2127 goto err1;
2128 }
2129 ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
2130 ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
2131 ib.ptr[2] = 0xDEADBEEF;
2132 ib.length_dw = 3;
2133
2134 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
2135 if (r)
2136 goto err2;
2137
2138 r = fence_wait(f, false);
2139 if (r) {
2140 DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
2141 goto err2;
2142 }
2143 tmp = RREG32(scratch);
2144 if (tmp == 0xDEADBEEF) {
2145 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
2146 } else {
2147 DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
2148 scratch, tmp);
2149 r = -EINVAL;
2150 }
2151
2152 err2:
2153 amdgpu_ib_free(adev, &ib, NULL);
2154 fence_put(f);
2155 err1:
2156 amdgpu_gfx_scratch_free(adev, scratch);
2157 return r;
2158 }
2159
2160 /*
2161 * CP.
2162 * On CIK, gfx and compute now have independant command processors.
2163 *
2164 * GFX
2165 * Gfx consists of a single ring and can process both gfx jobs and
2166 * compute jobs. The gfx CP consists of three microengines (ME):
2167 * PFP - Pre-Fetch Parser
2168 * ME - Micro Engine
2169 * CE - Constant Engine
2170 * The PFP and ME make up what is considered the Drawing Engine (DE).
2171 * The CE is an asynchronous engine used for updating buffer desciptors
2172 * used by the DE so that they can be loaded into cache in parallel
2173 * while the DE is processing state update packets.
2174 *
2175 * Compute
2176 * The compute CP consists of two microengines (ME):
2177 * MEC1 - Compute MicroEngine 1
2178 * MEC2 - Compute MicroEngine 2
2179 * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
2180 * The queues are exposed to userspace and are programmed directly
2181 * by the compute runtime.
2182 */
2183 /**
2184 * gfx_v7_0_cp_gfx_enable - enable/disable the gfx CP MEs
2185 *
2186 * @adev: amdgpu_device pointer
2187 * @enable: enable or disable the MEs
2188 *
2189 * Halts or unhalts the gfx MEs.
2190 */
2191 static void gfx_v7_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
2192 {
2193 int i;
2194
2195 if (enable) {
2196 WREG32(mmCP_ME_CNTL, 0);
2197 } else {
2198 WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK));
2199 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
2200 adev->gfx.gfx_ring[i].ready = false;
2201 }
2202 udelay(50);
2203 }
2204
2205 /**
2206 * gfx_v7_0_cp_gfx_load_microcode - load the gfx CP ME ucode
2207 *
2208 * @adev: amdgpu_device pointer
2209 *
2210 * Loads the gfx PFP, ME, and CE ucode.
2211 * Returns 0 for success, -EINVAL if the ucode is not available.
2212 */
2213 static int gfx_v7_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
2214 {
2215 const struct gfx_firmware_header_v1_0 *pfp_hdr;
2216 const struct gfx_firmware_header_v1_0 *ce_hdr;
2217 const struct gfx_firmware_header_v1_0 *me_hdr;
2218 const __le32 *fw_data;
2219 unsigned i, fw_size;
2220
2221 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
2222 return -EINVAL;
2223
2224 pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
2225 ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
2226 me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
2227
2228 amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
2229 amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
2230 amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
2231 adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
2232 adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
2233 adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
2234 adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
2235 adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
2236 adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
2237
2238 gfx_v7_0_cp_gfx_enable(adev, false);
2239
2240 /* PFP */
2241 fw_data = (const __le32 *)
2242 (adev->gfx.pfp_fw->data +
2243 le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
2244 fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
2245 WREG32(mmCP_PFP_UCODE_ADDR, 0);
2246 for (i = 0; i < fw_size; i++)
2247 WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
2248 WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
2249
2250 /* CE */
2251 fw_data = (const __le32 *)
2252 (adev->gfx.ce_fw->data +
2253 le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
2254 fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
2255 WREG32(mmCP_CE_UCODE_ADDR, 0);
2256 for (i = 0; i < fw_size; i++)
2257 WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
2258 WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
2259
2260 /* ME */
2261 fw_data = (const __le32 *)
2262 (adev->gfx.me_fw->data +
2263 le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
2264 fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
2265 WREG32(mmCP_ME_RAM_WADDR, 0);
2266 for (i = 0; i < fw_size; i++)
2267 WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
2268 WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
2269
2270 return 0;
2271 }
2272
2273 /**
2274 * gfx_v7_0_cp_gfx_start - start the gfx ring
2275 *
2276 * @adev: amdgpu_device pointer
2277 *
2278 * Enables the ring and loads the clear state context and other
2279 * packets required to init the ring.
2280 * Returns 0 for success, error for failure.
2281 */
2282 static int gfx_v7_0_cp_gfx_start(struct amdgpu_device *adev)
2283 {
2284 struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
2285 const struct cs_section_def *sect = NULL;
2286 const struct cs_extent_def *ext = NULL;
2287 int r, i;
2288
2289 /* init the CP */
2290 WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
2291 WREG32(mmCP_ENDIAN_SWAP, 0);
2292 WREG32(mmCP_DEVICE_ID, 1);
2293
2294 gfx_v7_0_cp_gfx_enable(adev, true);
2295
2296 r = amdgpu_ring_alloc(ring, gfx_v7_0_get_csb_size(adev) + 8);
2297 if (r) {
2298 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
2299 return r;
2300 }
2301
2302 /* init the CE partitions. CE only used for gfx on CIK */
2303 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
2304 amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
2305 amdgpu_ring_write(ring, 0x8000);
2306 amdgpu_ring_write(ring, 0x8000);
2307
2308 /* clear state buffer */
2309 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2310 amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
2311
2312 amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
2313 amdgpu_ring_write(ring, 0x80000000);
2314 amdgpu_ring_write(ring, 0x80000000);
2315
2316 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2317 for (ext = sect->section; ext->extent != NULL; ++ext) {
2318 if (sect->id == SECT_CONTEXT) {
2319 amdgpu_ring_write(ring,
2320 PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
2321 amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
2322 for (i = 0; i < ext->reg_count; i++)
2323 amdgpu_ring_write(ring, ext->extent[i]);
2324 }
2325 }
2326 }
2327
2328 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
2329 amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
2330 switch (adev->asic_type) {
2331 case CHIP_BONAIRE:
2332 amdgpu_ring_write(ring, 0x16000012);
2333 amdgpu_ring_write(ring, 0x00000000);
2334 break;
2335 case CHIP_KAVERI:
2336 amdgpu_ring_write(ring, 0x00000000); /* XXX */
2337 amdgpu_ring_write(ring, 0x00000000);
2338 break;
2339 case CHIP_KABINI:
2340 case CHIP_MULLINS:
2341 amdgpu_ring_write(ring, 0x00000000); /* XXX */
2342 amdgpu_ring_write(ring, 0x00000000);
2343 break;
2344 case CHIP_HAWAII:
2345 amdgpu_ring_write(ring, 0x3a00161a);
2346 amdgpu_ring_write(ring, 0x0000002e);
2347 break;
2348 default:
2349 amdgpu_ring_write(ring, 0x00000000);
2350 amdgpu_ring_write(ring, 0x00000000);
2351 break;
2352 }
2353
2354 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2355 amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
2356
2357 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
2358 amdgpu_ring_write(ring, 0);
2359
2360 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
2361 amdgpu_ring_write(ring, 0x00000316);
2362 amdgpu_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
2363 amdgpu_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
2364
2365 amdgpu_ring_commit(ring);
2366
2367 return 0;
2368 }
2369
2370 /**
2371 * gfx_v7_0_cp_gfx_resume - setup the gfx ring buffer registers
2372 *
2373 * @adev: amdgpu_device pointer
2374 *
2375 * Program the location and size of the gfx ring buffer
2376 * and test it to make sure it's working.
2377 * Returns 0 for success, error for failure.
2378 */
2379 static int gfx_v7_0_cp_gfx_resume(struct amdgpu_device *adev)
2380 {
2381 struct amdgpu_ring *ring;
2382 u32 tmp;
2383 u32 rb_bufsz;
2384 u64 rb_addr, rptr_addr;
2385 int r;
2386
2387 WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
2388 if (adev->asic_type != CHIP_HAWAII)
2389 WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
2390
2391 /* Set the write pointer delay */
2392 WREG32(mmCP_RB_WPTR_DELAY, 0);
2393
2394 /* set the RB to use vmid 0 */
2395 WREG32(mmCP_RB_VMID, 0);
2396
2397 WREG32(mmSCRATCH_ADDR, 0);
2398
2399 /* ring 0 - compute and gfx */
2400 /* Set ring buffer size */
2401 ring = &adev->gfx.gfx_ring[0];
2402 rb_bufsz = order_base_2(ring->ring_size / 8);
2403 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2404 #ifdef __BIG_ENDIAN
2405 tmp |= 2 << CP_RB0_CNTL__BUF_SWAP__SHIFT;
2406 #endif
2407 WREG32(mmCP_RB0_CNTL, tmp);
2408
2409 /* Initialize the ring buffer's read and write pointers */
2410 WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
2411 ring->wptr = 0;
2412 WREG32(mmCP_RB0_WPTR, ring->wptr);
2413
2414 /* set the wb address wether it's enabled or not */
2415 rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
2416 WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
2417 WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2418
2419 /* scratch register shadowing is no longer supported */
2420 WREG32(mmSCRATCH_UMSK, 0);
2421
2422 mdelay(1);
2423 WREG32(mmCP_RB0_CNTL, tmp);
2424
2425 rb_addr = ring->gpu_addr >> 8;
2426 WREG32(mmCP_RB0_BASE, rb_addr);
2427 WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
2428
2429 /* start the ring */
2430 gfx_v7_0_cp_gfx_start(adev);
2431 ring->ready = true;
2432 r = amdgpu_ring_test_ring(ring);
2433 if (r) {
2434 ring->ready = false;
2435 return r;
2436 }
2437
2438 return 0;
2439 }
2440
2441 static u32 gfx_v7_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
2442 {
2443 return ring->adev->wb.wb[ring->rptr_offs];
2444 }
2445
2446 static u32 gfx_v7_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
2447 {
2448 struct amdgpu_device *adev = ring->adev;
2449
2450 return RREG32(mmCP_RB0_WPTR);
2451 }
2452
2453 static void gfx_v7_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
2454 {
2455 struct amdgpu_device *adev = ring->adev;
2456
2457 WREG32(mmCP_RB0_WPTR, ring->wptr);
2458 (void)RREG32(mmCP_RB0_WPTR);
2459 }
2460
2461 static u32 gfx_v7_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
2462 {
2463 return ring->adev->wb.wb[ring->rptr_offs];
2464 }
2465
2466 static u32 gfx_v7_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
2467 {
2468 /* XXX check if swapping is necessary on BE */
2469 return ring->adev->wb.wb[ring->wptr_offs];
2470 }
2471
2472 static void gfx_v7_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
2473 {
2474 struct amdgpu_device *adev = ring->adev;
2475
2476 /* XXX check if swapping is necessary on BE */
2477 adev->wb.wb[ring->wptr_offs] = ring->wptr;
2478 WDOORBELL32(ring->doorbell_index, ring->wptr);
2479 }
2480
2481 /**
2482 * gfx_v7_0_cp_compute_enable - enable/disable the compute CP MEs
2483 *
2484 * @adev: amdgpu_device pointer
2485 * @enable: enable or disable the MEs
2486 *
2487 * Halts or unhalts the compute MEs.
2488 */
2489 static void gfx_v7_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
2490 {
2491 int i;
2492
2493 if (enable) {
2494 WREG32(mmCP_MEC_CNTL, 0);
2495 } else {
2496 WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
2497 for (i = 0; i < adev->gfx.num_compute_rings; i++)
2498 adev->gfx.compute_ring[i].ready = false;
2499 }
2500 udelay(50);
2501 }
2502
2503 /**
2504 * gfx_v7_0_cp_compute_load_microcode - load the compute CP ME ucode
2505 *
2506 * @adev: amdgpu_device pointer
2507 *
2508 * Loads the compute MEC1&2 ucode.
2509 * Returns 0 for success, -EINVAL if the ucode is not available.
2510 */
2511 static int gfx_v7_0_cp_compute_load_microcode(struct amdgpu_device *adev)
2512 {
2513 const struct gfx_firmware_header_v1_0 *mec_hdr;
2514 const __le32 *fw_data;
2515 unsigned i, fw_size;
2516
2517 if (!adev->gfx.mec_fw)
2518 return -EINVAL;
2519
2520 mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
2521 amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
2522 adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
2523 adev->gfx.mec_feature_version = le32_to_cpu(
2524 mec_hdr->ucode_feature_version);
2525
2526 gfx_v7_0_cp_compute_enable(adev, false);
2527
2528 /* MEC1 */
2529 fw_data = (const __le32 *)
2530 (adev->gfx.mec_fw->data +
2531 le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
2532 fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
2533 WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
2534 for (i = 0; i < fw_size; i++)
2535 WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
2536 WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
2537
2538 if (adev->asic_type == CHIP_KAVERI) {
2539 const struct gfx_firmware_header_v1_0 *mec2_hdr;
2540
2541 if (!adev->gfx.mec2_fw)
2542 return -EINVAL;
2543
2544 mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
2545 amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
2546 adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
2547 adev->gfx.mec2_feature_version = le32_to_cpu(
2548 mec2_hdr->ucode_feature_version);
2549
2550 /* MEC2 */
2551 fw_data = (const __le32 *)
2552 (adev->gfx.mec2_fw->data +
2553 le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
2554 fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
2555 WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
2556 for (i = 0; i < fw_size; i++)
2557 WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
2558 WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
2559 }
2560
2561 return 0;
2562 }
2563
2564 /**
2565 * gfx_v7_0_cp_compute_fini - stop the compute queues
2566 *
2567 * @adev: amdgpu_device pointer
2568 *
2569 * Stop the compute queues and tear down the driver queue
2570 * info.
2571 */
2572 static void gfx_v7_0_cp_compute_fini(struct amdgpu_device *adev)
2573 {
2574 int i, r;
2575
2576 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
2577 struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
2578
2579 if (ring->mqd_obj) {
2580 r = amdgpu_bo_reserve(ring->mqd_obj, false);
2581 if (unlikely(r != 0))
2582 dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
2583
2584 amdgpu_bo_unpin(ring->mqd_obj);
2585 amdgpu_bo_unreserve(ring->mqd_obj);
2586
2587 amdgpu_bo_unref(&ring->mqd_obj);
2588 ring->mqd_obj = NULL;
2589 }
2590 }
2591 }
2592
2593 static void gfx_v7_0_mec_fini(struct amdgpu_device *adev)
2594 {
2595 int r;
2596
2597 if (adev->gfx.mec.hpd_eop_obj) {
2598 r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
2599 if (unlikely(r != 0))
2600 dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
2601 amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
2602 amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
2603
2604 amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
2605 adev->gfx.mec.hpd_eop_obj = NULL;
2606 }
2607 }
2608
2609 #define MEC_HPD_SIZE 2048
2610
2611 static int gfx_v7_0_mec_init(struct amdgpu_device *adev)
2612 {
2613 int r;
2614 u32 *hpd;
2615
2616 /*
2617 * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
2618 * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
2619 * Nonetheless, we assign only 1 pipe because all other pipes will
2620 * be handled by KFD
2621 */
2622 adev->gfx.mec.num_mec = 1;
2623 adev->gfx.mec.num_pipe = 1;
2624 adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
2625
2626 if (adev->gfx.mec.hpd_eop_obj == NULL) {
2627 r = amdgpu_bo_create(adev,
2628 adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
2629 PAGE_SIZE, true,
2630 AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
2631 &adev->gfx.mec.hpd_eop_obj);
2632 if (r) {
2633 dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
2634 return r;
2635 }
2636 }
2637
2638 r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
2639 if (unlikely(r != 0)) {
2640 gfx_v7_0_mec_fini(adev);
2641 return r;
2642 }
2643 r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
2644 &adev->gfx.mec.hpd_eop_gpu_addr);
2645 if (r) {
2646 dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
2647 gfx_v7_0_mec_fini(adev);
2648 return r;
2649 }
2650 r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
2651 if (r) {
2652 dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
2653 gfx_v7_0_mec_fini(adev);
2654 return r;
2655 }
2656
2657 /* clear memory. Not sure if this is required or not */
2658 memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
2659
2660 amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
2661 amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
2662
2663 return 0;
2664 }
2665
2666 struct hqd_registers
2667 {
2668 u32 cp_mqd_base_addr;
2669 u32 cp_mqd_base_addr_hi;
2670 u32 cp_hqd_active;
2671 u32 cp_hqd_vmid;
2672 u32 cp_hqd_persistent_state;
2673 u32 cp_hqd_pipe_priority;
2674 u32 cp_hqd_queue_priority;
2675 u32 cp_hqd_quantum;
2676 u32 cp_hqd_pq_base;
2677 u32 cp_hqd_pq_base_hi;
2678 u32 cp_hqd_pq_rptr;
2679 u32 cp_hqd_pq_rptr_report_addr;
2680 u32 cp_hqd_pq_rptr_report_addr_hi;
2681 u32 cp_hqd_pq_wptr_poll_addr;
2682 u32 cp_hqd_pq_wptr_poll_addr_hi;
2683 u32 cp_hqd_pq_doorbell_control;
2684 u32 cp_hqd_pq_wptr;
2685 u32 cp_hqd_pq_control;
2686 u32 cp_hqd_ib_base_addr;
2687 u32 cp_hqd_ib_base_addr_hi;
2688 u32 cp_hqd_ib_rptr;
2689 u32 cp_hqd_ib_control;
2690 u32 cp_hqd_iq_timer;
2691 u32 cp_hqd_iq_rptr;
2692 u32 cp_hqd_dequeue_request;
2693 u32 cp_hqd_dma_offload;
2694 u32 cp_hqd_sema_cmd;
2695 u32 cp_hqd_msg_type;
2696 u32 cp_hqd_atomic0_preop_lo;
2697 u32 cp_hqd_atomic0_preop_hi;
2698 u32 cp_hqd_atomic1_preop_lo;
2699 u32 cp_hqd_atomic1_preop_hi;
2700 u32 cp_hqd_hq_scheduler0;
2701 u32 cp_hqd_hq_scheduler1;
2702 u32 cp_mqd_control;
2703 };
2704
2705 struct bonaire_mqd
2706 {
2707 u32 header;
2708 u32 dispatch_initiator;
2709 u32 dimensions[3];
2710 u32 start_idx[3];
2711 u32 num_threads[3];
2712 u32 pipeline_stat_enable;
2713 u32 perf_counter_enable;
2714 u32 pgm[2];
2715 u32 tba[2];
2716 u32 tma[2];
2717 u32 pgm_rsrc[2];
2718 u32 vmid;
2719 u32 resource_limits;
2720 u32 static_thread_mgmt01[2];
2721 u32 tmp_ring_size;
2722 u32 static_thread_mgmt23[2];
2723 u32 restart[3];
2724 u32 thread_trace_enable;
2725 u32 reserved1;
2726 u32 user_data[16];
2727 u32 vgtcs_invoke_count[2];
2728 struct hqd_registers queue_state;
2729 u32 dequeue_cntr;
2730 u32 interrupt_queue[64];
2731 };
2732
2733 /**
2734 * gfx_v7_0_cp_compute_resume - setup the compute queue registers
2735 *
2736 * @adev: amdgpu_device pointer
2737 *
2738 * Program the compute queues and test them to make sure they
2739 * are working.
2740 * Returns 0 for success, error for failure.
2741 */
2742 static int gfx_v7_0_cp_compute_resume(struct amdgpu_device *adev)
2743 {
2744 int r, i, j;
2745 u32 tmp;
2746 bool use_doorbell = true;
2747 u64 hqd_gpu_addr;
2748 u64 mqd_gpu_addr;
2749 u64 eop_gpu_addr;
2750 u64 wb_gpu_addr;
2751 u32 *buf;
2752 struct bonaire_mqd *mqd;
2753
2754 gfx_v7_0_cp_compute_enable(adev, true);
2755
2756 /* fix up chicken bits */
2757 tmp = RREG32(mmCP_CPF_DEBUG);
2758 tmp |= (1 << 23);
2759 WREG32(mmCP_CPF_DEBUG, tmp);
2760
2761 /* init the pipes */
2762 mutex_lock(&adev->srbm_mutex);
2763 for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
2764 int me = (i < 4) ? 1 : 2;
2765 int pipe = (i < 4) ? i : (i - 4);
2766
2767 eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
2768
2769 cik_srbm_select(adev, me, pipe, 0, 0);
2770
2771 /* write the EOP addr */
2772 WREG32(mmCP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
2773 WREG32(mmCP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
2774
2775 /* set the VMID assigned */
2776 WREG32(mmCP_HPD_EOP_VMID, 0);
2777
2778 /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
2779 tmp = RREG32(mmCP_HPD_EOP_CONTROL);
2780 tmp &= ~CP_HPD_EOP_CONTROL__EOP_SIZE_MASK;
2781 tmp |= order_base_2(MEC_HPD_SIZE / 8);
2782 WREG32(mmCP_HPD_EOP_CONTROL, tmp);
2783 }
2784 cik_srbm_select(adev, 0, 0, 0, 0);
2785 mutex_unlock(&adev->srbm_mutex);
2786
2787 /* init the queues. Just two for now. */
2788 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
2789 struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
2790
2791 if (ring->mqd_obj == NULL) {
2792 r = amdgpu_bo_create(adev,
2793 sizeof(struct bonaire_mqd),
2794 PAGE_SIZE, true,
2795 AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
2796 &ring->mqd_obj);
2797 if (r) {
2798 dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
2799 return r;
2800 }
2801 }
2802
2803 r = amdgpu_bo_reserve(ring->mqd_obj, false);
2804 if (unlikely(r != 0)) {
2805 gfx_v7_0_cp_compute_fini(adev);
2806 return r;
2807 }
2808 r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
2809 &mqd_gpu_addr);
2810 if (r) {
2811 dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
2812 gfx_v7_0_cp_compute_fini(adev);
2813 return r;
2814 }
2815 r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
2816 if (r) {
2817 dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
2818 gfx_v7_0_cp_compute_fini(adev);
2819 return r;
2820 }
2821
2822 /* init the mqd struct */
2823 memset(buf, 0, sizeof(struct bonaire_mqd));
2824
2825 mqd = (struct bonaire_mqd *)buf;
2826 mqd->header = 0xC0310800;
2827 mqd->static_thread_mgmt01[0] = 0xffffffff;
2828 mqd->static_thread_mgmt01[1] = 0xffffffff;
2829 mqd->static_thread_mgmt23[0] = 0xffffffff;
2830 mqd->static_thread_mgmt23[1] = 0xffffffff;
2831
2832 mutex_lock(&adev->srbm_mutex);
2833 cik_srbm_select(adev, ring->me,
2834 ring->pipe,
2835 ring->queue, 0);
2836
2837 /* disable wptr polling */
2838 tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
2839 tmp &= ~CP_PQ_WPTR_POLL_CNTL__EN_MASK;
2840 WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
2841
2842 /* enable doorbell? */
2843 mqd->queue_state.cp_hqd_pq_doorbell_control =
2844 RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
2845 if (use_doorbell)
2846 mqd->queue_state.cp_hqd_pq_doorbell_control |= CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
2847 else
2848 mqd->queue_state.cp_hqd_pq_doorbell_control &= ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
2849 WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
2850 mqd->queue_state.cp_hqd_pq_doorbell_control);
2851
2852 /* disable the queue if it's active */
2853 mqd->queue_state.cp_hqd_dequeue_request = 0;
2854 mqd->queue_state.cp_hqd_pq_rptr = 0;
2855 mqd->queue_state.cp_hqd_pq_wptr= 0;
2856 if (RREG32(mmCP_HQD_ACTIVE) & 1) {
2857 WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
2858 for (j = 0; j < adev->usec_timeout; j++) {
2859 if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
2860 break;
2861 udelay(1);
2862 }
2863 WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
2864 WREG32(mmCP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
2865 WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
2866 }
2867
2868 /* set the pointer to the MQD */
2869 mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
2870 mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
2871 WREG32(mmCP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
2872 WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
2873 /* set MQD vmid to 0 */
2874 mqd->queue_state.cp_mqd_control = RREG32(mmCP_MQD_CONTROL);
2875 mqd->queue_state.cp_mqd_control &= ~CP_MQD_CONTROL__VMID_MASK;
2876 WREG32(mmCP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
2877
2878 /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
2879 hqd_gpu_addr = ring->gpu_addr >> 8;
2880 mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
2881 mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
2882 WREG32(mmCP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
2883 WREG32(mmCP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
2884
2885 /* set up the HQD, this is similar to CP_RB0_CNTL */
2886 mqd->queue_state.cp_hqd_pq_control = RREG32(mmCP_HQD_PQ_CONTROL);
2887 mqd->queue_state.cp_hqd_pq_control &=
2888 ~(CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK |
2889 CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK);
2890
2891 mqd->queue_state.cp_hqd_pq_control |=
2892 order_base_2(ring->ring_size / 8);
2893 mqd->queue_state.cp_hqd_pq_control |=
2894 (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8);
2895 #ifdef __BIG_ENDIAN
2896 mqd->queue_state.cp_hqd_pq_control |=
2897 2 << CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT;
2898 #endif
2899 mqd->queue_state.cp_hqd_pq_control &=
2900 ~(CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK |
2901 CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK |
2902 CP_HQD_PQ_CONTROL__PQ_VOLATILE_MASK);
2903 mqd->queue_state.cp_hqd_pq_control |=
2904 CP_HQD_PQ_CONTROL__PRIV_STATE_MASK |
2905 CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK; /* assuming kernel queue control */
2906 WREG32(mmCP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
2907
2908 /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
2909 wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
2910 mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
2911 mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
2912 WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
2913 WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
2914 mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
2915
2916 /* set the wb address wether it's enabled or not */
2917 wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
2918 mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
2919 mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
2920 upper_32_bits(wb_gpu_addr) & 0xffff;
2921 WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
2922 mqd->queue_state.cp_hqd_pq_rptr_report_addr);
2923 WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
2924 mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
2925
2926 /* enable the doorbell if requested */
2927 if (use_doorbell) {
2928 mqd->queue_state.cp_hqd_pq_doorbell_control =
2929 RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
2930 mqd->queue_state.cp_hqd_pq_doorbell_control &=
2931 ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK;
2932 mqd->queue_state.cp_hqd_pq_doorbell_control |=
2933 (ring->doorbell_index <<
2934 CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT);
2935 mqd->queue_state.cp_hqd_pq_doorbell_control |=
2936 CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
2937 mqd->queue_state.cp_hqd_pq_doorbell_control &=
2938 ~(CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK |
2939 CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK);
2940
2941 } else {
2942 mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
2943 }
2944 WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
2945 mqd->queue_state.cp_hqd_pq_doorbell_control);
2946
2947 /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
2948 ring->wptr = 0;
2949 mqd->queue_state.cp_hqd_pq_wptr = ring->wptr;
2950 WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
2951 mqd->queue_state.cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
2952
2953 /* set the vmid for the queue */
2954 mqd->queue_state.cp_hqd_vmid = 0;
2955 WREG32(mmCP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
2956
2957 /* activate the queue */
2958 mqd->queue_state.cp_hqd_active = 1;
2959 WREG32(mmCP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
2960
2961 cik_srbm_select(adev, 0, 0, 0, 0);
2962 mutex_unlock(&adev->srbm_mutex);
2963
2964 amdgpu_bo_kunmap(ring->mqd_obj);
2965 amdgpu_bo_unreserve(ring->mqd_obj);
2966
2967 ring->ready = true;
2968 r = amdgpu_ring_test_ring(ring);
2969 if (r)
2970 ring->ready = false;
2971 }
2972
2973 return 0;
2974 }
2975
2976 static void gfx_v7_0_cp_enable(struct amdgpu_device *adev, bool enable)
2977 {
2978 gfx_v7_0_cp_gfx_enable(adev, enable);
2979 gfx_v7_0_cp_compute_enable(adev, enable);
2980 }
2981
2982 static int gfx_v7_0_cp_load_microcode(struct amdgpu_device *adev)
2983 {
2984 int r;
2985
2986 r = gfx_v7_0_cp_gfx_load_microcode(adev);
2987 if (r)
2988 return r;
2989 r = gfx_v7_0_cp_compute_load_microcode(adev);
2990 if (r)
2991 return r;
2992
2993 return 0;
2994 }
2995
2996 static void gfx_v7_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
2997 bool enable)
2998 {
2999 u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
3000
3001 if (enable)
3002 tmp |= (CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
3003 CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
3004 else
3005 tmp &= ~(CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
3006 CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
3007 WREG32(mmCP_INT_CNTL_RING0, tmp);
3008 }
3009
3010 static int gfx_v7_0_cp_resume(struct amdgpu_device *adev)
3011 {
3012 int r;
3013
3014 gfx_v7_0_enable_gui_idle_interrupt(adev, false);
3015
3016 r = gfx_v7_0_cp_load_microcode(adev);
3017 if (r)
3018 return r;
3019
3020 r = gfx_v7_0_cp_gfx_resume(adev);
3021 if (r)
3022 return r;
3023 r = gfx_v7_0_cp_compute_resume(adev);
3024 if (r)
3025 return r;
3026
3027 gfx_v7_0_enable_gui_idle_interrupt(adev, true);
3028
3029 return 0;
3030 }
3031
3032 /**
3033 * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
3034 *
3035 * @ring: the ring to emmit the commands to
3036 *
3037 * Sync the command pipeline with the PFP. E.g. wait for everything
3038 * to be completed.
3039 */
3040 static void gfx_v7_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
3041 {
3042 int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
3043 uint32_t seq = ring->fence_drv.sync_seq;
3044 uint64_t addr = ring->fence_drv.gpu_addr;
3045
3046 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
3047 amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
3048 WAIT_REG_MEM_FUNCTION(3) | /* equal */
3049 WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
3050 amdgpu_ring_write(ring, addr & 0xfffffffc);
3051 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
3052 amdgpu_ring_write(ring, seq);
3053 amdgpu_ring_write(ring, 0xffffffff);
3054 amdgpu_ring_write(ring, 4); /* poll interval */
3055
3056 if (usepfp) {
3057 /* synce CE with ME to prevent CE fetch CEIB before context switch done */
3058 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
3059 amdgpu_ring_write(ring, 0);
3060 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
3061 amdgpu_ring_write(ring, 0);
3062 }
3063 }
3064
3065 /*
3066 * vm
3067 * VMID 0 is the physical GPU addresses as used by the kernel.
3068 * VMIDs 1-15 are used for userspace clients and are handled
3069 * by the amdgpu vm/hsa code.
3070 */
3071 /**
3072 * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
3073 *
3074 * @adev: amdgpu_device pointer
3075 *
3076 * Update the page table base and flush the VM TLB
3077 * using the CP (CIK).
3078 */
3079 static void gfx_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
3080 unsigned vm_id, uint64_t pd_addr)
3081 {
3082 int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
3083
3084 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
3085 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
3086 WRITE_DATA_DST_SEL(0)));
3087 if (vm_id < 8) {
3088 amdgpu_ring_write(ring,
3089 (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
3090 } else {
3091 amdgpu_ring_write(ring,
3092 (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
3093 }
3094 amdgpu_ring_write(ring, 0);
3095 amdgpu_ring_write(ring, pd_addr >> 12);
3096
3097 /* bits 0-15 are the VM contexts0-15 */
3098 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
3099 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
3100 WRITE_DATA_DST_SEL(0)));
3101 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
3102 amdgpu_ring_write(ring, 0);
3103 amdgpu_ring_write(ring, 1 << vm_id);
3104
3105 /* wait for the invalidate to complete */
3106 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
3107 amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
3108 WAIT_REG_MEM_FUNCTION(0) | /* always */
3109 WAIT_REG_MEM_ENGINE(0))); /* me */
3110 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
3111 amdgpu_ring_write(ring, 0);
3112 amdgpu_ring_write(ring, 0); /* ref */
3113 amdgpu_ring_write(ring, 0); /* mask */
3114 amdgpu_ring_write(ring, 0x20); /* poll interval */
3115
3116 /* compute doesn't have PFP */
3117 if (usepfp) {
3118 /* sync PFP to ME, otherwise we might get invalid PFP reads */
3119 amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
3120 amdgpu_ring_write(ring, 0x0);
3121
3122 /* synce CE with ME to prevent CE fetch CEIB before context switch done */
3123 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
3124 amdgpu_ring_write(ring, 0);
3125 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
3126 amdgpu_ring_write(ring, 0);
3127 }
3128 }
3129
3130 /*
3131 * RLC
3132 * The RLC is a multi-purpose microengine that handles a
3133 * variety of functions.
3134 */
3135 static void gfx_v7_0_rlc_fini(struct amdgpu_device *adev)
3136 {
3137 int r;
3138
3139 /* save restore block */
3140 if (adev->gfx.rlc.save_restore_obj) {
3141 r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
3142 if (unlikely(r != 0))
3143 dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
3144 amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
3145 amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
3146
3147 amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
3148 adev->gfx.rlc.save_restore_obj = NULL;
3149 }
3150
3151 /* clear state block */
3152 if (adev->gfx.rlc.clear_state_obj) {
3153 r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
3154 if (unlikely(r != 0))
3155 dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
3156 amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
3157 amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
3158
3159 amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
3160 adev->gfx.rlc.clear_state_obj = NULL;
3161 }
3162
3163 /* clear state block */
3164 if (adev->gfx.rlc.cp_table_obj) {
3165 r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
3166 if (unlikely(r != 0))
3167 dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
3168 amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
3169 amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
3170
3171 amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
3172 adev->gfx.rlc.cp_table_obj = NULL;
3173 }
3174 }
3175
3176 static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)
3177 {
3178 const u32 *src_ptr;
3179 volatile u32 *dst_ptr;
3180 u32 dws, i;
3181 const struct cs_section_def *cs_data;
3182 int r;
3183
3184 /* allocate rlc buffers */
3185 if (adev->flags & AMD_IS_APU) {
3186 if (adev->asic_type == CHIP_KAVERI) {
3187 adev->gfx.rlc.reg_list = spectre_rlc_save_restore_register_list;
3188 adev->gfx.rlc.reg_list_size =
3189 (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
3190 } else {
3191 adev->gfx.rlc.reg_list = kalindi_rlc_save_restore_register_list;
3192 adev->gfx.rlc.reg_list_size =
3193 (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
3194 }
3195 }
3196 adev->gfx.rlc.cs_data = ci_cs_data;
3197 adev->gfx.rlc.cp_table_size = ALIGN(CP_ME_TABLE_SIZE * 5 * 4, 2048); /* CP JT */
3198 adev->gfx.rlc.cp_table_size += 64 * 1024; /* GDS */
3199
3200 src_ptr = adev->gfx.rlc.reg_list;
3201 dws = adev->gfx.rlc.reg_list_size;
3202 dws += (5 * 16) + 48 + 48 + 64;
3203
3204 cs_data = adev->gfx.rlc.cs_data;
3205
3206 if (src_ptr) {
3207 /* save restore block */
3208 if (adev->gfx.rlc.save_restore_obj == NULL) {
3209 r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
3210 AMDGPU_GEM_DOMAIN_VRAM,
3211 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
3212 NULL, NULL,
3213 &adev->gfx.rlc.save_restore_obj);
3214 if (r) {
3215 dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
3216 return r;
3217 }
3218 }
3219
3220 r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
3221 if (unlikely(r != 0)) {
3222 gfx_v7_0_rlc_fini(adev);
3223 return r;
3224 }
3225 r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
3226 &adev->gfx.rlc.save_restore_gpu_addr);
3227 if (r) {
3228 amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
3229 dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
3230 gfx_v7_0_rlc_fini(adev);
3231 return r;
3232 }
3233
3234 r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
3235 if (r) {
3236 dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
3237 gfx_v7_0_rlc_fini(adev);
3238 return r;
3239 }
3240 /* write the sr buffer */
3241 dst_ptr = adev->gfx.rlc.sr_ptr;
3242 for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
3243 dst_ptr[i] = cpu_to_le32(src_ptr[i]);
3244 amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
3245 amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
3246 }
3247
3248 if (cs_data) {
3249 /* clear state block */
3250 adev->gfx.rlc.clear_state_size = dws = gfx_v7_0_get_csb_size(adev);
3251
3252 if (adev->gfx.rlc.clear_state_obj == NULL) {
3253 r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
3254 AMDGPU_GEM_DOMAIN_VRAM,
3255 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
3256 NULL, NULL,
3257 &adev->gfx.rlc.clear_state_obj);
3258 if (r) {
3259 dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
3260 gfx_v7_0_rlc_fini(adev);
3261 return r;
3262 }
3263 }
3264 r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
3265 if (unlikely(r != 0)) {
3266 gfx_v7_0_rlc_fini(adev);
3267 return r;
3268 }
3269 r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
3270 &adev->gfx.rlc.clear_state_gpu_addr);
3271 if (r) {
3272 amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
3273 dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
3274 gfx_v7_0_rlc_fini(adev);
3275 return r;
3276 }
3277
3278 r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
3279 if (r) {
3280 dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
3281 gfx_v7_0_rlc_fini(adev);
3282 return r;
3283 }
3284 /* set up the cs buffer */
3285 dst_ptr = adev->gfx.rlc.cs_ptr;
3286 gfx_v7_0_get_csb_buffer(adev, dst_ptr);
3287 amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
3288 amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
3289 }
3290
3291 if (adev->gfx.rlc.cp_table_size) {
3292 if (adev->gfx.rlc.cp_table_obj == NULL) {
3293 r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
3294 AMDGPU_GEM_DOMAIN_VRAM,
3295 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
3296 NULL, NULL,
3297 &adev->gfx.rlc.cp_table_obj);
3298 if (r) {
3299 dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
3300 gfx_v7_0_rlc_fini(adev);
3301 return r;
3302 }
3303 }
3304
3305 r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
3306 if (unlikely(r != 0)) {
3307 dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
3308 gfx_v7_0_rlc_fini(adev);
3309 return r;
3310 }
3311 r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
3312 &adev->gfx.rlc.cp_table_gpu_addr);
3313 if (r) {
3314 amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
3315 dev_warn(adev->dev, "(%d) pin RLC cp_table bo failed\n", r);
3316 gfx_v7_0_rlc_fini(adev);
3317 return r;
3318 }
3319 r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
3320 if (r) {
3321 dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
3322 gfx_v7_0_rlc_fini(adev);
3323 return r;
3324 }
3325
3326 gfx_v7_0_init_cp_pg_table(adev);
3327
3328 amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
3329 amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
3330
3331 }
3332
3333 return 0;
3334 }
3335
3336 static void gfx_v7_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
3337 {
3338 u32 tmp;
3339
3340 tmp = RREG32(mmRLC_LB_CNTL);
3341 if (enable)
3342 tmp |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
3343 else
3344 tmp &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
3345 WREG32(mmRLC_LB_CNTL, tmp);
3346 }
3347
3348 static void gfx_v7_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
3349 {
3350 u32 i, j, k;
3351 u32 mask;
3352
3353 mutex_lock(&adev->grbm_idx_mutex);
3354 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
3355 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
3356 gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
3357 for (k = 0; k < adev->usec_timeout; k++) {
3358 if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
3359 break;
3360 udelay(1);
3361 }
3362 }
3363 }
3364 gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3365 mutex_unlock(&adev->grbm_idx_mutex);
3366
3367 mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
3368 RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
3369 RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
3370 RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
3371 for (k = 0; k < adev->usec_timeout; k++) {
3372 if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
3373 break;
3374 udelay(1);
3375 }
3376 }
3377
3378 static void gfx_v7_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
3379 {
3380 u32 tmp;
3381
3382 tmp = RREG32(mmRLC_CNTL);
3383 if (tmp != rlc)
3384 WREG32(mmRLC_CNTL, rlc);
3385 }
3386
3387 static u32 gfx_v7_0_halt_rlc(struct amdgpu_device *adev)
3388 {
3389 u32 data, orig;
3390
3391 orig = data = RREG32(mmRLC_CNTL);
3392
3393 if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
3394 u32 i;
3395
3396 data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
3397 WREG32(mmRLC_CNTL, data);
3398
3399 for (i = 0; i < adev->usec_timeout; i++) {
3400 if ((RREG32(mmRLC_GPM_STAT) & RLC_GPM_STAT__RLC_BUSY_MASK) == 0)
3401 break;
3402 udelay(1);
3403 }
3404
3405 gfx_v7_0_wait_for_rlc_serdes(adev);
3406 }
3407
3408 return orig;
3409 }
3410
3411 static void gfx_v7_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
3412 {
3413 u32 tmp, i, mask;
3414
3415 tmp = 0x1 | (1 << 1);
3416 WREG32(mmRLC_GPR_REG2, tmp);
3417
3418 mask = RLC_GPM_STAT__GFX_POWER_STATUS_MASK |
3419 RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK;
3420 for (i = 0; i < adev->usec_timeout; i++) {
3421 if ((RREG32(mmRLC_GPM_STAT) & mask) == mask)
3422 break;
3423 udelay(1);
3424 }
3425
3426 for (i = 0; i < adev->usec_timeout; i++) {
3427 if ((RREG32(mmRLC_GPR_REG2) & 0x1) == 0)
3428 break;
3429 udelay(1);
3430 }
3431 }
3432
3433 static void gfx_v7_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
3434 {
3435 u32 tmp;
3436
3437 tmp = 0x1 | (0 << 1);
3438 WREG32(mmRLC_GPR_REG2, tmp);
3439 }
3440
3441 /**
3442 * gfx_v7_0_rlc_stop - stop the RLC ME
3443 *
3444 * @adev: amdgpu_device pointer
3445 *
3446 * Halt the RLC ME (MicroEngine) (CIK).
3447 */
3448 static void gfx_v7_0_rlc_stop(struct amdgpu_device *adev)
3449 {
3450 WREG32(mmRLC_CNTL, 0);
3451
3452 gfx_v7_0_enable_gui_idle_interrupt(adev, false);
3453
3454 gfx_v7_0_wait_for_rlc_serdes(adev);
3455 }
3456
3457 /**
3458 * gfx_v7_0_rlc_start - start the RLC ME
3459 *
3460 * @adev: amdgpu_device pointer
3461 *
3462 * Unhalt the RLC ME (MicroEngine) (CIK).
3463 */
3464 static void gfx_v7_0_rlc_start(struct amdgpu_device *adev)
3465 {
3466 WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
3467
3468 gfx_v7_0_enable_gui_idle_interrupt(adev, true);
3469
3470 udelay(50);
3471 }
3472
3473 static void gfx_v7_0_rlc_reset(struct amdgpu_device *adev)
3474 {
3475 u32 tmp = RREG32(mmGRBM_SOFT_RESET);
3476
3477 tmp |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
3478 WREG32(mmGRBM_SOFT_RESET, tmp);
3479 udelay(50);
3480 tmp &= ~GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
3481 WREG32(mmGRBM_SOFT_RESET, tmp);
3482 udelay(50);
3483 }
3484
3485 /**
3486 * gfx_v7_0_rlc_resume - setup the RLC hw
3487 *
3488 * @adev: amdgpu_device pointer
3489 *
3490 * Initialize the RLC registers, load the ucode,
3491 * and start the RLC (CIK).
3492 * Returns 0 for success, -EINVAL if the ucode is not available.
3493 */
3494 static int gfx_v7_0_rlc_resume(struct amdgpu_device *adev)
3495 {
3496 const struct rlc_firmware_header_v1_0 *hdr;
3497 const __le32 *fw_data;
3498 unsigned i, fw_size;
3499 u32 tmp;
3500
3501 if (!adev->gfx.rlc_fw)
3502 return -EINVAL;
3503
3504 hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
3505 amdgpu_ucode_print_rlc_hdr(&hdr->header);
3506 adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
3507 adev->gfx.rlc_feature_version = le32_to_cpu(
3508 hdr->ucode_feature_version);
3509
3510 gfx_v7_0_rlc_stop(adev);
3511
3512 /* disable CG */
3513 tmp = RREG32(mmRLC_CGCG_CGLS_CTRL) & 0xfffffffc;
3514 WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
3515
3516 gfx_v7_0_rlc_reset(adev);
3517
3518 gfx_v7_0_init_pg(adev);
3519
3520 WREG32(mmRLC_LB_CNTR_INIT, 0);
3521 WREG32(mmRLC_LB_CNTR_MAX, 0x00008000);
3522
3523 mutex_lock(&adev->grbm_idx_mutex);
3524 gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3525 WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
3526 WREG32(mmRLC_LB_PARAMS, 0x00600408);
3527 WREG32(mmRLC_LB_CNTL, 0x80000004);
3528 mutex_unlock(&adev->grbm_idx_mutex);
3529
3530 WREG32(mmRLC_MC_CNTL, 0);
3531 WREG32(mmRLC_UCODE_CNTL, 0);
3532
3533 fw_data = (const __le32 *)
3534 (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
3535 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
3536 WREG32(mmRLC_GPM_UCODE_ADDR, 0);
3537 for (i = 0; i < fw_size; i++)
3538 WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
3539 WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
3540
3541 /* XXX - find out what chips support lbpw */
3542 gfx_v7_0_enable_lbpw(adev, false);
3543
3544 if (adev->asic_type == CHIP_BONAIRE)
3545 WREG32(mmRLC_DRIVER_CPDMA_STATUS, 0);
3546
3547 gfx_v7_0_rlc_start(adev);
3548
3549 return 0;
3550 }
3551
3552 static void gfx_v7_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
3553 {
3554 u32 data, orig, tmp, tmp2;
3555
3556 orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
3557
3558 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
3559 gfx_v7_0_enable_gui_idle_interrupt(adev, true);
3560
3561 tmp = gfx_v7_0_halt_rlc(adev);
3562
3563 mutex_lock(&adev->grbm_idx_mutex);
3564 gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3565 WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
3566 WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
3567 tmp2 = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
3568 RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_0_MASK |
3569 RLC_SERDES_WR_CTRL__CGLS_ENABLE_MASK;
3570 WREG32(mmRLC_SERDES_WR_CTRL, tmp2);
3571 mutex_unlock(&adev->grbm_idx_mutex);
3572
3573 gfx_v7_0_update_rlc(adev, tmp);
3574
3575 data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
3576 } else {
3577 gfx_v7_0_enable_gui_idle_interrupt(adev, false);
3578
3579 RREG32(mmCB_CGTT_SCLK_CTRL);
3580 RREG32(mmCB_CGTT_SCLK_CTRL);
3581 RREG32(mmCB_CGTT_SCLK_CTRL);
3582 RREG32(mmCB_CGTT_SCLK_CTRL);
3583
3584 data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
3585 }
3586
3587 if (orig != data)
3588 WREG32(mmRLC_CGCG_CGLS_CTRL, data);
3589
3590 }
3591
3592 static void gfx_v7_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
3593 {
3594 u32 data, orig, tmp = 0;
3595
3596 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
3597 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
3598 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
3599 orig = data = RREG32(mmCP_MEM_SLP_CNTL);
3600 data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
3601 if (orig != data)
3602 WREG32(mmCP_MEM_SLP_CNTL, data);
3603 }
3604 }
3605
3606 orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
3607 data |= 0x00000001;
3608 data &= 0xfffffffd;
3609 if (orig != data)
3610 WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
3611
3612 tmp = gfx_v7_0_halt_rlc(adev);
3613
3614 mutex_lock(&adev->grbm_idx_mutex);
3615 gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3616 WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
3617 WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
3618 data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
3619 RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_0_MASK;
3620 WREG32(mmRLC_SERDES_WR_CTRL, data);
3621 mutex_unlock(&adev->grbm_idx_mutex);
3622
3623 gfx_v7_0_update_rlc(adev, tmp);
3624
3625 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
3626 orig = data = RREG32(mmCGTS_SM_CTRL_REG);
3627 data &= ~CGTS_SM_CTRL_REG__SM_MODE_MASK;
3628 data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
3629 data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
3630 data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
3631 if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
3632 (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
3633 data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
3634 data &= ~CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK;
3635 data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
3636 data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
3637 if (orig != data)
3638 WREG32(mmCGTS_SM_CTRL_REG, data);
3639 }
3640 } else {
3641 orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
3642 data |= 0x00000003;
3643 if (orig != data)
3644 WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
3645
3646 data = RREG32(mmRLC_MEM_SLP_CNTL);
3647 if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
3648 data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
3649 WREG32(mmRLC_MEM_SLP_CNTL, data);
3650 }
3651
3652 data = RREG32(mmCP_MEM_SLP_CNTL);
3653 if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
3654 data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
3655 WREG32(mmCP_MEM_SLP_CNTL, data);
3656 }
3657
3658 orig = data = RREG32(mmCGTS_SM_CTRL_REG);
3659 data |= CGTS_SM_CTRL_REG__OVERRIDE_MASK | CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
3660 if (orig != data)
3661 WREG32(mmCGTS_SM_CTRL_REG, data);
3662
3663 tmp = gfx_v7_0_halt_rlc(adev);
3664
3665 mutex_lock(&adev->grbm_idx_mutex);
3666 gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
3667 WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
3668 WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
3669 data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK | RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_1_MASK;
3670 WREG32(mmRLC_SERDES_WR_CTRL, data);
3671 mutex_unlock(&adev->grbm_idx_mutex);
3672
3673 gfx_v7_0_update_rlc(adev, tmp);
3674 }
3675 }
3676
3677 static void gfx_v7_0_update_cg(struct amdgpu_device *adev,
3678 bool enable)
3679 {
3680 gfx_v7_0_enable_gui_idle_interrupt(adev, false);
3681 /* order matters! */
3682 if (enable) {
3683 gfx_v7_0_enable_mgcg(adev, true);
3684 gfx_v7_0_enable_cgcg(adev, true);
3685 } else {
3686 gfx_v7_0_enable_cgcg(adev, false);
3687 gfx_v7_0_enable_mgcg(adev, false);
3688 }
3689 gfx_v7_0_enable_gui_idle_interrupt(adev, true);
3690 }
3691
3692 static void gfx_v7_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
3693 bool enable)
3694 {
3695 u32 data, orig;
3696
3697 orig = data = RREG32(mmRLC_PG_CNTL);
3698 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
3699 data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
3700 else
3701 data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
3702 if (orig != data)
3703 WREG32(mmRLC_PG_CNTL, data);
3704 }
3705
3706 static void gfx_v7_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
3707 bool enable)
3708 {
3709 u32 data, orig;
3710
3711 orig = data = RREG32(mmRLC_PG_CNTL);
3712 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
3713 data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
3714 else
3715 data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
3716 if (orig != data)
3717 WREG32(mmRLC_PG_CNTL, data);
3718 }
3719
3720 static void gfx_v7_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
3721 {
3722 u32 data, orig;
3723
3724 orig = data = RREG32(mmRLC_PG_CNTL);
3725 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
3726 data &= ~0x8000;
3727 else
3728 data |= 0x8000;
3729 if (orig != data)
3730 WREG32(mmRLC_PG_CNTL, data);
3731 }
3732
3733 static void gfx_v7_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
3734 {
3735 u32 data, orig;
3736
3737 orig = data = RREG32(mmRLC_PG_CNTL);
3738 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GDS))
3739 data &= ~0x2000;
3740 else
3741 data |= 0x2000;
3742 if (orig != data)
3743 WREG32(mmRLC_PG_CNTL, data);
3744 }
3745
3746 static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev)
3747 {
3748 const __le32 *fw_data;
3749 volatile u32 *dst_ptr;
3750 int me, i, max_me = 4;
3751 u32 bo_offset = 0;
3752 u32 table_offset, table_size;
3753
3754 if (adev->asic_type == CHIP_KAVERI)
3755 max_me = 5;
3756
3757 if (adev->gfx.rlc.cp_table_ptr == NULL)
3758 return;
3759
3760 /* write the cp table buffer */
3761 dst_ptr = adev->gfx.rlc.cp_table_ptr;
3762 for (me = 0; me < max_me; me++) {
3763 if (me == 0) {
3764 const struct gfx_firmware_header_v1_0 *hdr =
3765 (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
3766 fw_data = (const __le32 *)
3767 (adev->gfx.ce_fw->data +
3768 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
3769 table_offset = le32_to_cpu(hdr->jt_offset);
3770 table_size = le32_to_cpu(hdr->jt_size);
3771 } else if (me == 1) {
3772 const struct gfx_firmware_header_v1_0 *hdr =
3773 (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
3774 fw_data = (const __le32 *)
3775 (adev->gfx.pfp_fw->data +
3776 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
3777 table_offset = le32_to_cpu(hdr->jt_offset);
3778 table_size = le32_to_cpu(hdr->jt_size);
3779 } else if (me == 2) {
3780 const struct gfx_firmware_header_v1_0 *hdr =
3781 (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
3782 fw_data = (const __le32 *)
3783 (adev->gfx.me_fw->data +
3784 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
3785 table_offset = le32_to_cpu(hdr->jt_offset);
3786 table_size = le32_to_cpu(hdr->jt_size);
3787 } else if (me == 3) {
3788 const struct gfx_firmware_header_v1_0 *hdr =
3789 (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
3790 fw_data = (const __le32 *)
3791 (adev->gfx.mec_fw->data +
3792 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
3793 table_offset = le32_to_cpu(hdr->jt_offset);
3794 table_size = le32_to_cpu(hdr->jt_size);
3795 } else {
3796 const struct gfx_firmware_header_v1_0 *hdr =
3797 (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
3798 fw_data = (const __le32 *)
3799 (adev->gfx.mec2_fw->data +
3800 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
3801 table_offset = le32_to_cpu(hdr->jt_offset);
3802 table_size = le32_to_cpu(hdr->jt_size);
3803 }
3804
3805 for (i = 0; i < table_size; i ++) {
3806 dst_ptr[bo_offset + i] =
3807 cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
3808 }
3809
3810 bo_offset += table_size;
3811 }
3812 }
3813
3814 static void gfx_v7_0_enable_gfx_cgpg(struct amdgpu_device *adev,
3815 bool enable)
3816 {
3817 u32 data, orig;
3818
3819 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
3820 orig = data = RREG32(mmRLC_PG_CNTL);
3821 data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
3822 if (orig != data)
3823 WREG32(mmRLC_PG_CNTL, data);
3824
3825 orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
3826 data |= RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
3827 if (orig != data)
3828 WREG32(mmRLC_AUTO_PG_CTRL, data);
3829 } else {
3830 orig = data = RREG32(mmRLC_PG_CNTL);
3831 data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
3832 if (orig != data)
3833 WREG32(mmRLC_PG_CNTL, data);
3834
3835 orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
3836 data &= ~RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
3837 if (orig != data)
3838 WREG32(mmRLC_AUTO_PG_CTRL, data);
3839
3840 data = RREG32(mmDB_RENDER_CONTROL);
3841 }
3842 }
3843
3844 static void gfx_v7_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
3845 u32 bitmap)
3846 {
3847 u32 data;
3848
3849 if (!bitmap)
3850 return;
3851
3852 data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
3853 data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
3854
3855 WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
3856 }
3857
3858 static u32 gfx_v7_0_get_cu_active_bitmap(struct amdgpu_device *adev)
3859 {
3860 u32 data, mask;
3861
3862 data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
3863 data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
3864
3865 data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
3866 data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
3867
3868 mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
3869
3870 return (~data) & mask;
3871 }
3872
3873 static void gfx_v7_0_init_ao_cu_mask(struct amdgpu_device *adev)
3874 {
3875 u32 tmp;
3876
3877 WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
3878
3879 tmp = RREG32(mmRLC_MAX_PG_CU);
3880 tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
3881 tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
3882 WREG32(mmRLC_MAX_PG_CU, tmp);
3883 }
3884
3885 static void gfx_v7_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
3886 bool enable)
3887 {
3888 u32 data, orig;
3889
3890 orig = data = RREG32(mmRLC_PG_CNTL);
3891 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
3892 data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
3893 else
3894 data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
3895 if (orig != data)
3896 WREG32(mmRLC_PG_CNTL, data);
3897 }
3898
3899 static void gfx_v7_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
3900 bool enable)
3901 {
3902 u32 data, orig;
3903
3904 orig = data = RREG32(mmRLC_PG_CNTL);
3905 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
3906 data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
3907 else
3908 data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
3909 if (orig != data)
3910 WREG32(mmRLC_PG_CNTL, data);
3911 }
3912
3913 #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
3914 #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
3915
3916 static void gfx_v7_0_init_gfx_cgpg(struct amdgpu_device *adev)
3917 {
3918 u32 data, orig;
3919 u32 i;
3920
3921 if (adev->gfx.rlc.cs_data) {
3922 WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
3923 WREG32(mmRLC_GPM_SCRATCH_DATA, upper_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
3924 WREG32(mmRLC_GPM_SCRATCH_DATA, lower_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
3925 WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.clear_state_size);
3926 } else {
3927 WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
3928 for (i = 0; i < 3; i++)
3929 WREG32(mmRLC_GPM_SCRATCH_DATA, 0);
3930 }
3931 if (adev->gfx.rlc.reg_list) {
3932 WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
3933 for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
3934 WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.reg_list[i]);
3935 }
3936
3937 orig = data = RREG32(mmRLC_PG_CNTL);
3938 data |= RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK;
3939 if (orig != data)
3940 WREG32(mmRLC_PG_CNTL, data);
3941
3942 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
3943 WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
3944
3945 data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
3946 data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
3947 data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
3948 WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
3949
3950 data = 0x10101010;
3951 WREG32(mmRLC_PG_DELAY, data);
3952
3953 data = RREG32(mmRLC_PG_DELAY_2);
3954 data &= ~0xff;
3955 data |= 0x3;
3956 WREG32(mmRLC_PG_DELAY_2, data);
3957
3958 data = RREG32(mmRLC_AUTO_PG_CTRL);
3959 data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
3960 data |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
3961 WREG32(mmRLC_AUTO_PG_CTRL, data);
3962
3963 }
3964
3965 static void gfx_v7_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
3966 {
3967 gfx_v7_0_enable_gfx_cgpg(adev, enable);
3968 gfx_v7_0_enable_gfx_static_mgpg(adev, enable);
3969 gfx_v7_0_enable_gfx_dynamic_mgpg(adev, enable);
3970 }
3971
3972 static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev)
3973 {
3974 u32 count = 0;
3975 const struct cs_section_def *sect = NULL;
3976 const struct cs_extent_def *ext = NULL;
3977
3978 if (adev->gfx.rlc.cs_data == NULL)
3979 return 0;
3980
3981 /* begin clear state */
3982 count += 2;
3983 /* context control state */
3984 count += 3;
3985
3986 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
3987 for (ext = sect->section; ext->extent != NULL; ++ext) {
3988 if (sect->id == SECT_CONTEXT)
3989 count += 2 + ext->reg_count;
3990 else
3991 return 0;
3992 }
3993 }
3994 /* pa_sc_raster_config/pa_sc_raster_config1 */
3995 count += 4;
3996 /* end clear state */
3997 count += 2;
3998 /* clear state */
3999 count += 2;
4000
4001 return count;
4002 }
4003
4004 static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev,
4005 volatile u32 *buffer)
4006 {
4007 u32 count = 0, i;
4008 const struct cs_section_def *sect = NULL;
4009 const struct cs_extent_def *ext = NULL;
4010
4011 if (adev->gfx.rlc.cs_data == NULL)
4012 return;
4013 if (buffer == NULL)
4014 return;
4015
4016 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
4017 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
4018
4019 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
4020 buffer[count++] = cpu_to_le32(0x80000000);
4021 buffer[count++] = cpu_to_le32(0x80000000);
4022
4023 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
4024 for (ext = sect->section; ext->extent != NULL; ++ext) {
4025 if (sect->id == SECT_CONTEXT) {
4026 buffer[count++] =
4027 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
4028 buffer[count++] = cpu_to_le32(ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
4029 for (i = 0; i < ext->reg_count; i++)
4030 buffer[count++] = cpu_to_le32(ext->extent[i]);
4031 } else {
4032 return;
4033 }
4034 }
4035 }
4036
4037 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
4038 buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
4039 switch (adev->asic_type) {
4040 case CHIP_BONAIRE:
4041 buffer[count++] = cpu_to_le32(0x16000012);
4042 buffer[count++] = cpu_to_le32(0x00000000);
4043 break;
4044 case CHIP_KAVERI:
4045 buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
4046 buffer[count++] = cpu_to_le32(0x00000000);
4047 break;
4048 case CHIP_KABINI:
4049 case CHIP_MULLINS:
4050 buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
4051 buffer[count++] = cpu_to_le32(0x00000000);
4052 break;
4053 case CHIP_HAWAII:
4054 buffer[count++] = cpu_to_le32(0x3a00161a);
4055 buffer[count++] = cpu_to_le32(0x0000002e);
4056 break;
4057 default:
4058 buffer[count++] = cpu_to_le32(0x00000000);
4059 buffer[count++] = cpu_to_le32(0x00000000);
4060 break;
4061 }
4062
4063 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
4064 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
4065
4066 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
4067 buffer[count++] = cpu_to_le32(0);
4068 }
4069
4070 static void gfx_v7_0_init_pg(struct amdgpu_device *adev)
4071 {
4072 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
4073 AMD_PG_SUPPORT_GFX_SMG |
4074 AMD_PG_SUPPORT_GFX_DMG |
4075 AMD_PG_SUPPORT_CP |
4076 AMD_PG_SUPPORT_GDS |
4077 AMD_PG_SUPPORT_RLC_SMU_HS)) {
4078 gfx_v7_0_enable_sclk_slowdown_on_pu(adev, true);
4079 gfx_v7_0_enable_sclk_slowdown_on_pd(adev, true);
4080 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
4081 gfx_v7_0_init_gfx_cgpg(adev);
4082 gfx_v7_0_enable_cp_pg(adev, true);
4083 gfx_v7_0_enable_gds_pg(adev, true);
4084 }
4085 gfx_v7_0_init_ao_cu_mask(adev);
4086 gfx_v7_0_update_gfx_pg(adev, true);
4087 }
4088 }
4089
4090 static void gfx_v7_0_fini_pg(struct amdgpu_device *adev)
4091 {
4092 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
4093 AMD_PG_SUPPORT_GFX_SMG |
4094 AMD_PG_SUPPORT_GFX_DMG |
4095 AMD_PG_SUPPORT_CP |
4096 AMD_PG_SUPPORT_GDS |
4097 AMD_PG_SUPPORT_RLC_SMU_HS)) {
4098 gfx_v7_0_update_gfx_pg(adev, false);
4099 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
4100 gfx_v7_0_enable_cp_pg(adev, false);
4101 gfx_v7_0_enable_gds_pg(adev, false);
4102 }
4103 }
4104 }
4105
4106 /**
4107 * gfx_v7_0_get_gpu_clock_counter - return GPU clock counter snapshot
4108 *
4109 * @adev: amdgpu_device pointer
4110 *
4111 * Fetches a GPU clock counter snapshot (SI).
4112 * Returns the 64 bit clock counter snapshot.
4113 */
4114 static uint64_t gfx_v7_0_get_gpu_clock_counter(struct amdgpu_device *adev)
4115 {
4116 uint64_t clock;
4117
4118 mutex_lock(&adev->gfx.gpu_clock_mutex);
4119 WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4120 clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
4121 ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4122 mutex_unlock(&adev->gfx.gpu_clock_mutex);
4123 return clock;
4124 }
4125
4126 static void gfx_v7_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
4127 uint32_t vmid,
4128 uint32_t gds_base, uint32_t gds_size,
4129 uint32_t gws_base, uint32_t gws_size,
4130 uint32_t oa_base, uint32_t oa_size)
4131 {
4132 gds_base = gds_base >> AMDGPU_GDS_SHIFT;
4133 gds_size = gds_size >> AMDGPU_GDS_SHIFT;
4134
4135 gws_base = gws_base >> AMDGPU_GWS_SHIFT;
4136 gws_size = gws_size >> AMDGPU_GWS_SHIFT;
4137
4138 oa_base = oa_base >> AMDGPU_OA_SHIFT;
4139 oa_size = oa_size >> AMDGPU_OA_SHIFT;
4140
4141 /* GDS Base */
4142 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
4143 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
4144 WRITE_DATA_DST_SEL(0)));
4145 amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
4146 amdgpu_ring_write(ring, 0);
4147 amdgpu_ring_write(ring, gds_base);
4148
4149 /* GDS Size */
4150 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
4151 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
4152 WRITE_DATA_DST_SEL(0)));
4153 amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
4154 amdgpu_ring_write(ring, 0);
4155 amdgpu_ring_write(ring, gds_size);
4156
4157 /* GWS */
4158 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
4159 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
4160 WRITE_DATA_DST_SEL(0)));
4161 amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
4162 amdgpu_ring_write(ring, 0);
4163 amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
4164
4165 /* OA */
4166 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
4167 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
4168 WRITE_DATA_DST_SEL(0)));
4169 amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
4170 amdgpu_ring_write(ring, 0);
4171 amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
4172 }
4173
4174 static const struct amdgpu_gfx_funcs gfx_v7_0_gfx_funcs = {
4175 .get_gpu_clock_counter = &gfx_v7_0_get_gpu_clock_counter,
4176 .select_se_sh = &gfx_v7_0_select_se_sh,
4177 };
4178
4179 static const struct amdgpu_rlc_funcs gfx_v7_0_rlc_funcs = {
4180 .enter_safe_mode = gfx_v7_0_enter_rlc_safe_mode,
4181 .exit_safe_mode = gfx_v7_0_exit_rlc_safe_mode
4182 };
4183
4184 static int gfx_v7_0_early_init(void *handle)
4185 {
4186 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4187
4188 adev->gfx.num_gfx_rings = GFX7_NUM_GFX_RINGS;
4189 adev->gfx.num_compute_rings = GFX7_NUM_COMPUTE_RINGS;
4190 adev->gfx.funcs = &gfx_v7_0_gfx_funcs;
4191 adev->gfx.rlc.funcs = &gfx_v7_0_rlc_funcs;
4192 gfx_v7_0_set_ring_funcs(adev);
4193 gfx_v7_0_set_irq_funcs(adev);
4194 gfx_v7_0_set_gds_init(adev);
4195
4196 return 0;
4197 }
4198
4199 static int gfx_v7_0_late_init(void *handle)
4200 {
4201 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4202 int r;
4203
4204 r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
4205 if (r)
4206 return r;
4207
4208 r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
4209 if (r)
4210 return r;
4211
4212 return 0;
4213 }
4214
4215 static void gfx_v7_0_gpu_early_init(struct amdgpu_device *adev)
4216 {
4217 u32 gb_addr_config;
4218 u32 mc_shared_chmap, mc_arb_ramcfg;
4219 u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
4220 u32 tmp;
4221
4222 switch (adev->asic_type) {
4223 case CHIP_BONAIRE:
4224 adev->gfx.config.max_shader_engines = 2;
4225 adev->gfx.config.max_tile_pipes = 4;
4226 adev->gfx.config.max_cu_per_sh = 7;
4227 adev->gfx.config.max_sh_per_se = 1;
4228 adev->gfx.config.max_backends_per_se = 2;
4229 adev->gfx.config.max_texture_channel_caches = 4;
4230 adev->gfx.config.max_gprs = 256;
4231 adev->gfx.config.max_gs_threads = 32;
4232 adev->gfx.config.max_hw_contexts = 8;
4233
4234 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
4235 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
4236 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
4237 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
4238 gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
4239 break;
4240 case CHIP_HAWAII:
4241 adev->gfx.config.max_shader_engines = 4;
4242 adev->gfx.config.max_tile_pipes = 16;
4243 adev->gfx.config.max_cu_per_sh = 11;
4244 adev->gfx.config.max_sh_per_se = 1;
4245 adev->gfx.config.max_backends_per_se = 4;
4246 adev->gfx.config.max_texture_channel_caches = 16;
4247 adev->gfx.config.max_gprs = 256;
4248 adev->gfx.config.max_gs_threads = 32;
4249 adev->gfx.config.max_hw_contexts = 8;
4250
4251 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
4252 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
4253 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
4254 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
4255 gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
4256 break;
4257 case CHIP_KAVERI:
4258 adev->gfx.config.max_shader_engines = 1;
4259 adev->gfx.config.max_tile_pipes = 4;
4260 if ((adev->pdev->device == 0x1304) ||
4261 (adev->pdev->device == 0x1305) ||
4262 (adev->pdev->device == 0x130C) ||
4263 (adev->pdev->device == 0x130F) ||
4264 (adev->pdev->device == 0x1310) ||
4265 (adev->pdev->device == 0x1311) ||
4266 (adev->pdev->device == 0x131C)) {
4267 adev->gfx.config.max_cu_per_sh = 8;
4268 adev->gfx.config.max_backends_per_se = 2;
4269 } else if ((adev->pdev->device == 0x1309) ||
4270 (adev->pdev->device == 0x130A) ||
4271 (adev->pdev->device == 0x130D) ||
4272 (adev->pdev->device == 0x1313) ||
4273 (adev->pdev->device == 0x131D)) {
4274 adev->gfx.config.max_cu_per_sh = 6;
4275 adev->gfx.config.max_backends_per_se = 2;
4276 } else if ((adev->pdev->device == 0x1306) ||
4277 (adev->pdev->device == 0x1307) ||
4278 (adev->pdev->device == 0x130B) ||
4279 (adev->pdev->device == 0x130E) ||
4280 (adev->pdev->device == 0x1315) ||
4281 (adev->pdev->device == 0x131B)) {
4282 adev->gfx.config.max_cu_per_sh = 4;
4283 adev->gfx.config.max_backends_per_se = 1;
4284 } else {
4285 adev->gfx.config.max_cu_per_sh = 3;
4286 adev->gfx.config.max_backends_per_se = 1;
4287 }
4288 adev->gfx.config.max_sh_per_se = 1;
4289 adev->gfx.config.max_texture_channel_caches = 4;
4290 adev->gfx.config.max_gprs = 256;
4291 adev->gfx.config.max_gs_threads = 16;
4292 adev->gfx.config.max_hw_contexts = 8;
4293
4294 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
4295 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
4296 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
4297 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
4298 gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
4299 break;
4300 case CHIP_KABINI:
4301 case CHIP_MULLINS:
4302 default:
4303 adev->gfx.config.max_shader_engines = 1;
4304 adev->gfx.config.max_tile_pipes = 2;
4305 adev->gfx.config.max_cu_per_sh = 2;
4306 adev->gfx.config.max_sh_per_se = 1;
4307 adev->gfx.config.max_backends_per_se = 1;
4308 adev->gfx.config.max_texture_channel_caches = 2;
4309 adev->gfx.config.max_gprs = 256;
4310 adev->gfx.config.max_gs_threads = 16;
4311 adev->gfx.config.max_hw_contexts = 8;
4312
4313 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
4314 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
4315 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
4316 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
4317 gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
4318 break;
4319 }
4320
4321 mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
4322 adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
4323 mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
4324
4325 adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
4326 adev->gfx.config.mem_max_burst_length_bytes = 256;
4327 if (adev->flags & AMD_IS_APU) {
4328 /* Get memory bank mapping mode. */
4329 tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
4330 dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
4331 dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
4332
4333 tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
4334 dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
4335 dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
4336
4337 /* Validate settings in case only one DIMM installed. */
4338 if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
4339 dimm00_addr_map = 0;
4340 if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
4341 dimm01_addr_map = 0;
4342 if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
4343 dimm10_addr_map = 0;
4344 if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
4345 dimm11_addr_map = 0;
4346
4347 /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
4348 /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
4349 if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
4350 adev->gfx.config.mem_row_size_in_kb = 2;
4351 else
4352 adev->gfx.config.mem_row_size_in_kb = 1;
4353 } else {
4354 tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
4355 adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
4356 if (adev->gfx.config.mem_row_size_in_kb > 4)
4357 adev->gfx.config.mem_row_size_in_kb = 4;
4358 }
4359 /* XXX use MC settings? */
4360 adev->gfx.config.shader_engine_tile_size = 32;
4361 adev->gfx.config.num_gpus = 1;
4362 adev->gfx.config.multi_gpu_tile_size = 64;
4363
4364 /* fix up row size */
4365 gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
4366 switch (adev->gfx.config.mem_row_size_in_kb) {
4367 case 1:
4368 default:
4369 gb_addr_config |= (0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
4370 break;
4371 case 2:
4372 gb_addr_config |= (1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
4373 break;
4374 case 4:
4375 gb_addr_config |= (2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
4376 break;
4377 }
4378 adev->gfx.config.gb_addr_config = gb_addr_config;
4379 }
4380
4381 static int gfx_v7_0_sw_init(void *handle)
4382 {
4383 struct amdgpu_ring *ring;
4384 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4385 int i, r;
4386
4387 /* EOP Event */
4388 r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
4389 if (r)
4390 return r;
4391
4392 /* Privileged reg */
4393 r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
4394 if (r)
4395 return r;
4396
4397 /* Privileged inst */
4398 r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
4399 if (r)
4400 return r;
4401
4402 gfx_v7_0_scratch_init(adev);
4403
4404 r = gfx_v7_0_init_microcode(adev);
4405 if (r) {
4406 DRM_ERROR("Failed to load gfx firmware!\n");
4407 return r;
4408 }
4409
4410 r = gfx_v7_0_rlc_init(adev);
4411 if (r) {
4412 DRM_ERROR("Failed to init rlc BOs!\n");
4413 return r;
4414 }
4415
4416 /* allocate mec buffers */
4417 r = gfx_v7_0_mec_init(adev);
4418 if (r) {
4419 DRM_ERROR("Failed to init MEC BOs!\n");
4420 return r;
4421 }
4422
4423 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
4424 ring = &adev->gfx.gfx_ring[i];
4425 ring->ring_obj = NULL;
4426 sprintf(ring->name, "gfx");
4427 r = amdgpu_ring_init(adev, ring, 1024,
4428 PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
4429 &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
4430 AMDGPU_RING_TYPE_GFX);
4431 if (r)
4432 return r;
4433 }
4434
4435 /* set up the compute queues */
4436 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
4437 unsigned irq_type;
4438
4439 /* max 32 queues per MEC */
4440 if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
4441 DRM_ERROR("Too many (%d) compute rings!\n", i);
4442 break;
4443 }
4444 ring = &adev->gfx.compute_ring[i];
4445 ring->ring_obj = NULL;
4446 ring->use_doorbell = true;
4447 ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
4448 ring->me = 1; /* first MEC */
4449 ring->pipe = i / 8;
4450 ring->queue = i % 8;
4451 sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
4452 irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
4453 /* type-2 packets are deprecated on MEC, use type-3 instead */
4454 r = amdgpu_ring_init(adev, ring, 1024,
4455 PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
4456 &adev->gfx.eop_irq, irq_type,
4457 AMDGPU_RING_TYPE_COMPUTE);
4458 if (r)
4459 return r;
4460 }
4461
4462 /* reserve GDS, GWS and OA resource for gfx */
4463 r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
4464 PAGE_SIZE, true,
4465 AMDGPU_GEM_DOMAIN_GDS, 0,
4466 NULL, NULL, &adev->gds.gds_gfx_bo);
4467 if (r)
4468 return r;
4469
4470 r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
4471 PAGE_SIZE, true,
4472 AMDGPU_GEM_DOMAIN_GWS, 0,
4473 NULL, NULL, &adev->gds.gws_gfx_bo);
4474 if (r)
4475 return r;
4476
4477 r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
4478 PAGE_SIZE, true,
4479 AMDGPU_GEM_DOMAIN_OA, 0,
4480 NULL, NULL, &adev->gds.oa_gfx_bo);
4481 if (r)
4482 return r;
4483
4484 adev->gfx.ce_ram_size = 0x8000;
4485
4486 gfx_v7_0_gpu_early_init(adev);
4487
4488 return r;
4489 }
4490
4491 static int gfx_v7_0_sw_fini(void *handle)
4492 {
4493 int i;
4494 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4495
4496 amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
4497 amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
4498 amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
4499
4500 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
4501 amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
4502 for (i = 0; i < adev->gfx.num_compute_rings; i++)
4503 amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
4504
4505 gfx_v7_0_cp_compute_fini(adev);
4506 gfx_v7_0_rlc_fini(adev);
4507 gfx_v7_0_mec_fini(adev);
4508 gfx_v7_0_free_microcode(adev);
4509
4510 return 0;
4511 }
4512
4513 static int gfx_v7_0_hw_init(void *handle)
4514 {
4515 int r;
4516 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4517
4518 gfx_v7_0_gpu_init(adev);
4519
4520 /* init rlc */
4521 r = gfx_v7_0_rlc_resume(adev);
4522 if (r)
4523 return r;
4524
4525 r = gfx_v7_0_cp_resume(adev);
4526 if (r)
4527 return r;
4528
4529 return r;
4530 }
4531
4532 static int gfx_v7_0_hw_fini(void *handle)
4533 {
4534 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4535
4536 amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
4537 amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
4538 gfx_v7_0_cp_enable(adev, false);
4539 gfx_v7_0_rlc_stop(adev);
4540 gfx_v7_0_fini_pg(adev);
4541
4542 return 0;
4543 }
4544
4545 static int gfx_v7_0_suspend(void *handle)
4546 {
4547 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4548
4549 return gfx_v7_0_hw_fini(adev);
4550 }
4551
4552 static int gfx_v7_0_resume(void *handle)
4553 {
4554 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4555
4556 return gfx_v7_0_hw_init(adev);
4557 }
4558
4559 static bool gfx_v7_0_is_idle(void *handle)
4560 {
4561 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4562
4563 if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
4564 return false;
4565 else
4566 return true;
4567 }
4568
4569 static int gfx_v7_0_wait_for_idle(void *handle)
4570 {
4571 unsigned i;
4572 u32 tmp;
4573 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4574
4575 for (i = 0; i < adev->usec_timeout; i++) {
4576 /* read MC_STATUS */
4577 tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
4578
4579 if (!tmp)
4580 return 0;
4581 udelay(1);
4582 }
4583 return -ETIMEDOUT;
4584 }
4585
4586 static int gfx_v7_0_soft_reset(void *handle)
4587 {
4588 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
4589 u32 tmp;
4590 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4591
4592 /* GRBM_STATUS */
4593 tmp = RREG32(mmGRBM_STATUS);
4594 if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
4595 GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
4596 GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
4597 GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
4598 GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
4599 GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
4600 grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK |
4601 GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK;
4602
4603 if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
4604 grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK;
4605 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
4606 }
4607
4608 /* GRBM_STATUS2 */
4609 tmp = RREG32(mmGRBM_STATUS2);
4610 if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
4611 grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
4612
4613 /* SRBM_STATUS */
4614 tmp = RREG32(mmSRBM_STATUS);
4615 if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
4616 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
4617
4618 if (grbm_soft_reset || srbm_soft_reset) {
4619 /* disable CG/PG */
4620 gfx_v7_0_fini_pg(adev);
4621 gfx_v7_0_update_cg(adev, false);
4622
4623 /* stop the rlc */
4624 gfx_v7_0_rlc_stop(adev);
4625
4626 /* Disable GFX parsing/prefetching */
4627 WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
4628
4629 /* Disable MEC parsing/prefetching */
4630 WREG32(mmCP_MEC_CNTL, CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
4631
4632 if (grbm_soft_reset) {
4633 tmp = RREG32(mmGRBM_SOFT_RESET);
4634 tmp |= grbm_soft_reset;
4635 dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
4636 WREG32(mmGRBM_SOFT_RESET, tmp);
4637 tmp = RREG32(mmGRBM_SOFT_RESET);
4638
4639 udelay(50);
4640
4641 tmp &= ~grbm_soft_reset;
4642 WREG32(mmGRBM_SOFT_RESET, tmp);
4643 tmp = RREG32(mmGRBM_SOFT_RESET);
4644 }
4645
4646 if (srbm_soft_reset) {
4647 tmp = RREG32(mmSRBM_SOFT_RESET);
4648 tmp |= srbm_soft_reset;
4649 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
4650 WREG32(mmSRBM_SOFT_RESET, tmp);
4651 tmp = RREG32(mmSRBM_SOFT_RESET);
4652
4653 udelay(50);
4654
4655 tmp &= ~srbm_soft_reset;
4656 WREG32(mmSRBM_SOFT_RESET, tmp);
4657 tmp = RREG32(mmSRBM_SOFT_RESET);
4658 }
4659 /* Wait a little for things to settle down */
4660 udelay(50);
4661 }
4662 return 0;
4663 }
4664
4665 static void gfx_v7_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
4666 enum amdgpu_interrupt_state state)
4667 {
4668 u32 cp_int_cntl;
4669
4670 switch (state) {
4671 case AMDGPU_IRQ_STATE_DISABLE:
4672 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
4673 cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
4674 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
4675 break;
4676 case AMDGPU_IRQ_STATE_ENABLE:
4677 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
4678 cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
4679 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
4680 break;
4681 default:
4682 break;
4683 }
4684 }
4685
4686 static void gfx_v7_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
4687 int me, int pipe,
4688 enum amdgpu_interrupt_state state)
4689 {
4690 u32 mec_int_cntl, mec_int_cntl_reg;
4691
4692 /*
4693 * amdgpu controls only pipe 0 of MEC1. That's why this function only
4694 * handles the setting of interrupts for this specific pipe. All other
4695 * pipes' interrupts are set by amdkfd.
4696 */
4697
4698 if (me == 1) {
4699 switch (pipe) {
4700 case 0:
4701 mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
4702 break;
4703 default:
4704 DRM_DEBUG("invalid pipe %d\n", pipe);
4705 return;
4706 }
4707 } else {
4708 DRM_DEBUG("invalid me %d\n", me);
4709 return;
4710 }
4711
4712 switch (state) {
4713 case AMDGPU_IRQ_STATE_DISABLE:
4714 mec_int_cntl = RREG32(mec_int_cntl_reg);
4715 mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
4716 WREG32(mec_int_cntl_reg, mec_int_cntl);
4717 break;
4718 case AMDGPU_IRQ_STATE_ENABLE:
4719 mec_int_cntl = RREG32(mec_int_cntl_reg);
4720 mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
4721 WREG32(mec_int_cntl_reg, mec_int_cntl);
4722 break;
4723 default:
4724 break;
4725 }
4726 }
4727
4728 static int gfx_v7_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
4729 struct amdgpu_irq_src *src,
4730 unsigned type,
4731 enum amdgpu_interrupt_state state)
4732 {
4733 u32 cp_int_cntl;
4734
4735 switch (state) {
4736 case AMDGPU_IRQ_STATE_DISABLE:
4737 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
4738 cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
4739 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
4740 break;
4741 case AMDGPU_IRQ_STATE_ENABLE:
4742 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
4743 cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
4744 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
4745 break;
4746 default:
4747 break;
4748 }
4749
4750 return 0;
4751 }
4752
4753 static int gfx_v7_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
4754 struct amdgpu_irq_src *src,
4755 unsigned type,
4756 enum amdgpu_interrupt_state state)
4757 {
4758 u32 cp_int_cntl;
4759
4760 switch (state) {
4761 case AMDGPU_IRQ_STATE_DISABLE:
4762 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
4763 cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
4764 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
4765 break;
4766 case AMDGPU_IRQ_STATE_ENABLE:
4767 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
4768 cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
4769 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
4770 break;
4771 default:
4772 break;
4773 }
4774
4775 return 0;
4776 }
4777
4778 static int gfx_v7_0_set_eop_interrupt_state(struct amdgpu_device *adev,
4779 struct amdgpu_irq_src *src,
4780 unsigned type,
4781 enum amdgpu_interrupt_state state)
4782 {
4783 switch (type) {
4784 case AMDGPU_CP_IRQ_GFX_EOP:
4785 gfx_v7_0_set_gfx_eop_interrupt_state(adev, state);
4786 break;
4787 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
4788 gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
4789 break;
4790 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
4791 gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
4792 break;
4793 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
4794 gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
4795 break;
4796 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
4797 gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
4798 break;
4799 case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
4800 gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
4801 break;
4802 case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
4803 gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
4804 break;
4805 case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
4806 gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
4807 break;
4808 case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
4809 gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
4810 break;
4811 default:
4812 break;
4813 }
4814 return 0;
4815 }
4816
4817 static int gfx_v7_0_eop_irq(struct amdgpu_device *adev,
4818 struct amdgpu_irq_src *source,
4819 struct amdgpu_iv_entry *entry)
4820 {
4821 u8 me_id, pipe_id;
4822 struct amdgpu_ring *ring;
4823 int i;
4824
4825 DRM_DEBUG("IH: CP EOP\n");
4826 me_id = (entry->ring_id & 0x0c) >> 2;
4827 pipe_id = (entry->ring_id & 0x03) >> 0;
4828 switch (me_id) {
4829 case 0:
4830 amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
4831 break;
4832 case 1:
4833 case 2:
4834 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
4835 ring = &adev->gfx.compute_ring[i];
4836 if ((ring->me == me_id) && (ring->pipe == pipe_id))
4837 amdgpu_fence_process(ring);
4838 }
4839 break;
4840 }
4841 return 0;
4842 }
4843
4844 static int gfx_v7_0_priv_reg_irq(struct amdgpu_device *adev,
4845 struct amdgpu_irq_src *source,
4846 struct amdgpu_iv_entry *entry)
4847 {
4848 DRM_ERROR("Illegal register access in command stream\n");
4849 schedule_work(&adev->reset_work);
4850 return 0;
4851 }
4852
4853 static int gfx_v7_0_priv_inst_irq(struct amdgpu_device *adev,
4854 struct amdgpu_irq_src *source,
4855 struct amdgpu_iv_entry *entry)
4856 {
4857 DRM_ERROR("Illegal instruction in command stream\n");
4858 // XXX soft reset the gfx block only
4859 schedule_work(&adev->reset_work);
4860 return 0;
4861 }
4862
4863 static int gfx_v7_0_set_clockgating_state(void *handle,
4864 enum amd_clockgating_state state)
4865 {
4866 bool gate = false;
4867 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4868
4869 if (state == AMD_CG_STATE_GATE)
4870 gate = true;
4871
4872 gfx_v7_0_enable_gui_idle_interrupt(adev, false);
4873 /* order matters! */
4874 if (gate) {
4875 gfx_v7_0_enable_mgcg(adev, true);
4876 gfx_v7_0_enable_cgcg(adev, true);
4877 } else {
4878 gfx_v7_0_enable_cgcg(adev, false);
4879 gfx_v7_0_enable_mgcg(adev, false);
4880 }
4881 gfx_v7_0_enable_gui_idle_interrupt(adev, true);
4882
4883 return 0;
4884 }
4885
4886 static int gfx_v7_0_set_powergating_state(void *handle,
4887 enum amd_powergating_state state)
4888 {
4889 bool gate = false;
4890 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4891
4892 if (state == AMD_PG_STATE_GATE)
4893 gate = true;
4894
4895 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
4896 AMD_PG_SUPPORT_GFX_SMG |
4897 AMD_PG_SUPPORT_GFX_DMG |
4898 AMD_PG_SUPPORT_CP |
4899 AMD_PG_SUPPORT_GDS |
4900 AMD_PG_SUPPORT_RLC_SMU_HS)) {
4901 gfx_v7_0_update_gfx_pg(adev, gate);
4902 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
4903 gfx_v7_0_enable_cp_pg(adev, gate);
4904 gfx_v7_0_enable_gds_pg(adev, gate);
4905 }
4906 }
4907
4908 return 0;
4909 }
4910
4911 const struct amd_ip_funcs gfx_v7_0_ip_funcs = {
4912 .name = "gfx_v7_0",
4913 .early_init = gfx_v7_0_early_init,
4914 .late_init = gfx_v7_0_late_init,
4915 .sw_init = gfx_v7_0_sw_init,
4916 .sw_fini = gfx_v7_0_sw_fini,
4917 .hw_init = gfx_v7_0_hw_init,
4918 .hw_fini = gfx_v7_0_hw_fini,
4919 .suspend = gfx_v7_0_suspend,
4920 .resume = gfx_v7_0_resume,
4921 .is_idle = gfx_v7_0_is_idle,
4922 .wait_for_idle = gfx_v7_0_wait_for_idle,
4923 .soft_reset = gfx_v7_0_soft_reset,
4924 .set_clockgating_state = gfx_v7_0_set_clockgating_state,
4925 .set_powergating_state = gfx_v7_0_set_powergating_state,
4926 };
4927
4928 static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_gfx = {
4929 .get_rptr = gfx_v7_0_ring_get_rptr_gfx,
4930 .get_wptr = gfx_v7_0_ring_get_wptr_gfx,
4931 .set_wptr = gfx_v7_0_ring_set_wptr_gfx,
4932 .parse_cs = NULL,
4933 .emit_ib = gfx_v7_0_ring_emit_ib_gfx,
4934 .emit_fence = gfx_v7_0_ring_emit_fence_gfx,
4935 .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
4936 .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
4937 .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
4938 .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
4939 .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
4940 .test_ring = gfx_v7_0_ring_test_ring,
4941 .test_ib = gfx_v7_0_ring_test_ib,
4942 .insert_nop = amdgpu_ring_insert_nop,
4943 .pad_ib = amdgpu_ring_generic_pad_ib,
4944 };
4945
4946 static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = {
4947 .get_rptr = gfx_v7_0_ring_get_rptr_compute,
4948 .get_wptr = gfx_v7_0_ring_get_wptr_compute,
4949 .set_wptr = gfx_v7_0_ring_set_wptr_compute,
4950 .parse_cs = NULL,
4951 .emit_ib = gfx_v7_0_ring_emit_ib_compute,
4952 .emit_fence = gfx_v7_0_ring_emit_fence_compute,
4953 .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
4954 .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
4955 .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
4956 .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
4957 .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
4958 .test_ring = gfx_v7_0_ring_test_ring,
4959 .test_ib = gfx_v7_0_ring_test_ib,
4960 .insert_nop = amdgpu_ring_insert_nop,
4961 .pad_ib = amdgpu_ring_generic_pad_ib,
4962 };
4963
4964 static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev)
4965 {
4966 int i;
4967
4968 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
4969 adev->gfx.gfx_ring[i].funcs = &gfx_v7_0_ring_funcs_gfx;
4970 for (i = 0; i < adev->gfx.num_compute_rings; i++)
4971 adev->gfx.compute_ring[i].funcs = &gfx_v7_0_ring_funcs_compute;
4972 }
4973
4974 static const struct amdgpu_irq_src_funcs gfx_v7_0_eop_irq_funcs = {
4975 .set = gfx_v7_0_set_eop_interrupt_state,
4976 .process = gfx_v7_0_eop_irq,
4977 };
4978
4979 static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_reg_irq_funcs = {
4980 .set = gfx_v7_0_set_priv_reg_fault_state,
4981 .process = gfx_v7_0_priv_reg_irq,
4982 };
4983
4984 static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_inst_irq_funcs = {
4985 .set = gfx_v7_0_set_priv_inst_fault_state,
4986 .process = gfx_v7_0_priv_inst_irq,
4987 };
4988
4989 static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev)
4990 {
4991 adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
4992 adev->gfx.eop_irq.funcs = &gfx_v7_0_eop_irq_funcs;
4993
4994 adev->gfx.priv_reg_irq.num_types = 1;
4995 adev->gfx.priv_reg_irq.funcs = &gfx_v7_0_priv_reg_irq_funcs;
4996
4997 adev->gfx.priv_inst_irq.num_types = 1;
4998 adev->gfx.priv_inst_irq.funcs = &gfx_v7_0_priv_inst_irq_funcs;
4999 }
5000
5001 static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev)
5002 {
5003 /* init asci gds info */
5004 adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
5005 adev->gds.gws.total_size = 64;
5006 adev->gds.oa.total_size = 16;
5007
5008 if (adev->gds.mem.total_size == 64 * 1024) {
5009 adev->gds.mem.gfx_partition_size = 4096;
5010 adev->gds.mem.cs_partition_size = 4096;
5011
5012 adev->gds.gws.gfx_partition_size = 4;
5013 adev->gds.gws.cs_partition_size = 4;
5014
5015 adev->gds.oa.gfx_partition_size = 4;
5016 adev->gds.oa.cs_partition_size = 1;
5017 } else {
5018 adev->gds.mem.gfx_partition_size = 1024;
5019 adev->gds.mem.cs_partition_size = 1024;
5020
5021 adev->gds.gws.gfx_partition_size = 16;
5022 adev->gds.gws.cs_partition_size = 16;
5023
5024 adev->gds.oa.gfx_partition_size = 4;
5025 adev->gds.oa.cs_partition_size = 4;
5026 }
5027 }
5028
5029
5030 static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev)
5031 {
5032 int i, j, k, counter, active_cu_number = 0;
5033 u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
5034 struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
5035 unsigned disable_masks[4 * 2];
5036
5037 memset(cu_info, 0, sizeof(*cu_info));
5038
5039 amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
5040
5041 mutex_lock(&adev->grbm_idx_mutex);
5042 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
5043 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
5044 mask = 1;
5045 ao_bitmap = 0;
5046 counter = 0;
5047 gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
5048 if (i < 4 && j < 2)
5049 gfx_v7_0_set_user_cu_inactive_bitmap(
5050 adev, disable_masks[i * 2 + j]);
5051 bitmap = gfx_v7_0_get_cu_active_bitmap(adev);
5052 cu_info->bitmap[i][j] = bitmap;
5053
5054 for (k = 0; k < 16; k ++) {
5055 if (bitmap & mask) {
5056 if (counter < 2)
5057 ao_bitmap |= mask;
5058 counter ++;
5059 }
5060 mask <<= 1;
5061 }
5062 active_cu_number += counter;
5063 ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
5064 }
5065 }
5066 gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
5067 mutex_unlock(&adev->grbm_idx_mutex);
5068
5069 cu_info->number = active_cu_number;
5070 cu_info->ao_cu_mask = ao_cu_mask;
5071 }
This page took 0.197641 seconds and 5 git commands to generate.