2 * Copyright © 2008 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
29 #include <linux/seq_file.h>
30 #include <linux/circ_buf.h>
31 #include <linux/ctype.h>
32 #include <linux/debugfs.h>
33 #include <linux/slab.h>
34 #include <linux/export.h>
35 #include <linux/list_sort.h>
36 #include <asm/msr-index.h>
38 #include "intel_drv.h"
39 #include "intel_ringbuffer.h"
40 #include <drm/i915_drm.h>
49 /* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
52 drm_add_fake_info_node(struct drm_minor
*minor
,
56 struct drm_info_node
*node
;
58 node
= kmalloc(sizeof(*node
), GFP_KERNEL
);
66 node
->info_ent
= (void *) key
;
68 mutex_lock(&minor
->debugfs_lock
);
69 list_add(&node
->list
, &minor
->debugfs_list
);
70 mutex_unlock(&minor
->debugfs_lock
);
75 static int i915_capabilities(struct seq_file
*m
, void *data
)
77 struct drm_info_node
*node
= m
->private;
78 struct drm_device
*dev
= node
->minor
->dev
;
79 const struct intel_device_info
*info
= INTEL_INFO(dev
);
81 seq_printf(m
, "gen: %d\n", info
->gen
);
82 seq_printf(m
, "pch: %d\n", INTEL_PCH_TYPE(dev
));
83 #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84 #define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG
, SEP_SEMICOLON
);
92 static char get_active_flag(struct drm_i915_gem_object
*obj
)
94 return obj
->active
? '*' : ' ';
97 static char get_pin_flag(struct drm_i915_gem_object
*obj
)
99 return obj
->pin_display
? 'p' : ' ';
102 static char get_tiling_flag(struct drm_i915_gem_object
*obj
)
104 switch (obj
->tiling_mode
) {
106 case I915_TILING_NONE
: return ' ';
107 case I915_TILING_X
: return 'X';
108 case I915_TILING_Y
: return 'Y';
112 static char get_global_flag(struct drm_i915_gem_object
*obj
)
114 return i915_gem_obj_to_ggtt(obj
) ? 'g' : ' ';
117 static char get_pin_mapped_flag(struct drm_i915_gem_object
*obj
)
119 return obj
->mapping
? 'M' : ' ';
122 static u64
i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object
*obj
)
125 struct i915_vma
*vma
;
127 list_for_each_entry(vma
, &obj
->vma_list
, obj_link
) {
128 if (vma
->is_ggtt
&& drm_mm_node_allocated(&vma
->node
))
129 size
+= vma
->node
.size
;
136 describe_obj(struct seq_file
*m
, struct drm_i915_gem_object
*obj
)
138 struct drm_i915_private
*dev_priv
= to_i915(obj
->base
.dev
);
139 struct intel_engine_cs
*engine
;
140 struct i915_vma
*vma
;
142 enum intel_engine_id id
;
144 lockdep_assert_held(&obj
->base
.dev
->struct_mutex
);
146 seq_printf(m
, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
148 get_active_flag(obj
),
150 get_tiling_flag(obj
),
151 get_global_flag(obj
),
152 get_pin_mapped_flag(obj
),
153 obj
->base
.size
/ 1024,
154 obj
->base
.read_domains
,
155 obj
->base
.write_domain
);
156 for_each_engine_id(engine
, dev_priv
, id
)
158 i915_gem_request_get_seqno(obj
->last_read_req
[id
]));
159 seq_printf(m
, "] %x %x%s%s%s",
160 i915_gem_request_get_seqno(obj
->last_write_req
),
161 i915_gem_request_get_seqno(obj
->last_fenced_req
),
162 i915_cache_level_str(to_i915(obj
->base
.dev
), obj
->cache_level
),
163 obj
->dirty
? " dirty" : "",
164 obj
->madv
== I915_MADV_DONTNEED
? " purgeable" : "");
166 seq_printf(m
, " (name: %d)", obj
->base
.name
);
167 list_for_each_entry(vma
, &obj
->vma_list
, obj_link
) {
168 if (vma
->pin_count
> 0)
171 seq_printf(m
, " (pinned x %d)", pin_count
);
172 if (obj
->pin_display
)
173 seq_printf(m
, " (display)");
174 if (obj
->fence_reg
!= I915_FENCE_REG_NONE
)
175 seq_printf(m
, " (fence: %d)", obj
->fence_reg
);
176 list_for_each_entry(vma
, &obj
->vma_list
, obj_link
) {
177 seq_printf(m
, " (%sgtt offset: %08llx, size: %08llx",
178 vma
->is_ggtt
? "g" : "pp",
179 vma
->node
.start
, vma
->node
.size
);
181 seq_printf(m
, ", type: %u", vma
->ggtt_view
.type
);
185 seq_printf(m
, " (stolen: %08llx)", obj
->stolen
->start
);
186 if (obj
->pin_display
|| obj
->fault_mappable
) {
188 if (obj
->pin_display
)
190 if (obj
->fault_mappable
)
193 seq_printf(m
, " (%s mappable)", s
);
195 if (obj
->last_write_req
!= NULL
)
196 seq_printf(m
, " (%s)",
197 i915_gem_request_get_engine(obj
->last_write_req
)->name
);
198 if (obj
->frontbuffer_bits
)
199 seq_printf(m
, " (frontbuffer: 0x%03x)", obj
->frontbuffer_bits
);
202 static int i915_gem_object_list_info(struct seq_file
*m
, void *data
)
204 struct drm_info_node
*node
= m
->private;
205 uintptr_t list
= (uintptr_t) node
->info_ent
->data
;
206 struct list_head
*head
;
207 struct drm_device
*dev
= node
->minor
->dev
;
208 struct drm_i915_private
*dev_priv
= to_i915(dev
);
209 struct i915_ggtt
*ggtt
= &dev_priv
->ggtt
;
210 struct i915_vma
*vma
;
211 u64 total_obj_size
, total_gtt_size
;
214 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
218 /* FIXME: the user of this interface might want more than just GGTT */
221 seq_puts(m
, "Active:\n");
222 head
= &ggtt
->base
.active_list
;
225 seq_puts(m
, "Inactive:\n");
226 head
= &ggtt
->base
.inactive_list
;
229 mutex_unlock(&dev
->struct_mutex
);
233 total_obj_size
= total_gtt_size
= count
= 0;
234 list_for_each_entry(vma
, head
, vm_link
) {
236 describe_obj(m
, vma
->obj
);
238 total_obj_size
+= vma
->obj
->base
.size
;
239 total_gtt_size
+= vma
->node
.size
;
242 mutex_unlock(&dev
->struct_mutex
);
244 seq_printf(m
, "Total %d objects, %llu bytes, %llu GTT size\n",
245 count
, total_obj_size
, total_gtt_size
);
249 static int obj_rank_by_stolen(void *priv
,
250 struct list_head
*A
, struct list_head
*B
)
252 struct drm_i915_gem_object
*a
=
253 container_of(A
, struct drm_i915_gem_object
, obj_exec_link
);
254 struct drm_i915_gem_object
*b
=
255 container_of(B
, struct drm_i915_gem_object
, obj_exec_link
);
257 if (a
->stolen
->start
< b
->stolen
->start
)
259 if (a
->stolen
->start
> b
->stolen
->start
)
264 static int i915_gem_stolen_list_info(struct seq_file
*m
, void *data
)
266 struct drm_info_node
*node
= m
->private;
267 struct drm_device
*dev
= node
->minor
->dev
;
268 struct drm_i915_private
*dev_priv
= to_i915(dev
);
269 struct drm_i915_gem_object
*obj
;
270 u64 total_obj_size
, total_gtt_size
;
274 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
278 total_obj_size
= total_gtt_size
= count
= 0;
279 list_for_each_entry(obj
, &dev_priv
->mm
.bound_list
, global_list
) {
280 if (obj
->stolen
== NULL
)
283 list_add(&obj
->obj_exec_link
, &stolen
);
285 total_obj_size
+= obj
->base
.size
;
286 total_gtt_size
+= i915_gem_obj_total_ggtt_size(obj
);
289 list_for_each_entry(obj
, &dev_priv
->mm
.unbound_list
, global_list
) {
290 if (obj
->stolen
== NULL
)
293 list_add(&obj
->obj_exec_link
, &stolen
);
295 total_obj_size
+= obj
->base
.size
;
298 list_sort(NULL
, &stolen
, obj_rank_by_stolen
);
299 seq_puts(m
, "Stolen:\n");
300 while (!list_empty(&stolen
)) {
301 obj
= list_first_entry(&stolen
, typeof(*obj
), obj_exec_link
);
303 describe_obj(m
, obj
);
305 list_del_init(&obj
->obj_exec_link
);
307 mutex_unlock(&dev
->struct_mutex
);
309 seq_printf(m
, "Total %d objects, %llu bytes, %llu GTT size\n",
310 count
, total_obj_size
, total_gtt_size
);
314 #define count_objects(list, member) do { \
315 list_for_each_entry(obj, list, member) { \
316 size += i915_gem_obj_total_ggtt_size(obj); \
318 if (obj->map_and_fenceable) { \
319 mappable_size += i915_gem_obj_ggtt_size(obj); \
326 struct drm_i915_file_private
*file_priv
;
330 u64 active
, inactive
;
333 static int per_file_stats(int id
, void *ptr
, void *data
)
335 struct drm_i915_gem_object
*obj
= ptr
;
336 struct file_stats
*stats
= data
;
337 struct i915_vma
*vma
;
340 stats
->total
+= obj
->base
.size
;
342 if (obj
->base
.name
|| obj
->base
.dma_buf
)
343 stats
->shared
+= obj
->base
.size
;
345 if (USES_FULL_PPGTT(obj
->base
.dev
)) {
346 list_for_each_entry(vma
, &obj
->vma_list
, obj_link
) {
347 struct i915_hw_ppgtt
*ppgtt
;
349 if (!drm_mm_node_allocated(&vma
->node
))
353 stats
->global
+= obj
->base
.size
;
357 ppgtt
= container_of(vma
->vm
, struct i915_hw_ppgtt
, base
);
358 if (ppgtt
->file_priv
!= stats
->file_priv
)
361 if (obj
->active
) /* XXX per-vma statistic */
362 stats
->active
+= obj
->base
.size
;
364 stats
->inactive
+= obj
->base
.size
;
369 if (i915_gem_obj_ggtt_bound(obj
)) {
370 stats
->global
+= obj
->base
.size
;
372 stats
->active
+= obj
->base
.size
;
374 stats
->inactive
+= obj
->base
.size
;
379 if (!list_empty(&obj
->global_list
))
380 stats
->unbound
+= obj
->base
.size
;
385 #define print_file_stats(m, name, stats) do { \
387 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
398 static void print_batch_pool_stats(struct seq_file
*m
,
399 struct drm_i915_private
*dev_priv
)
401 struct drm_i915_gem_object
*obj
;
402 struct file_stats stats
;
403 struct intel_engine_cs
*engine
;
406 memset(&stats
, 0, sizeof(stats
));
408 for_each_engine(engine
, dev_priv
) {
409 for (j
= 0; j
< ARRAY_SIZE(engine
->batch_pool
.cache_list
); j
++) {
410 list_for_each_entry(obj
,
411 &engine
->batch_pool
.cache_list
[j
],
413 per_file_stats(0, obj
, &stats
);
417 print_file_stats(m
, "[k]batch pool", stats
);
420 static int per_file_ctx_stats(int id
, void *ptr
, void *data
)
422 struct i915_gem_context
*ctx
= ptr
;
425 for (n
= 0; n
< ARRAY_SIZE(ctx
->engine
); n
++) {
426 if (ctx
->engine
[n
].state
)
427 per_file_stats(0, ctx
->engine
[n
].state
, data
);
428 if (ctx
->engine
[n
].ringbuf
)
429 per_file_stats(0, ctx
->engine
[n
].ringbuf
->obj
, data
);
435 static void print_context_stats(struct seq_file
*m
,
436 struct drm_i915_private
*dev_priv
)
438 struct file_stats stats
;
439 struct drm_file
*file
;
441 memset(&stats
, 0, sizeof(stats
));
443 mutex_lock(&dev_priv
->drm
.struct_mutex
);
444 if (dev_priv
->kernel_context
)
445 per_file_ctx_stats(0, dev_priv
->kernel_context
, &stats
);
447 list_for_each_entry(file
, &dev_priv
->drm
.filelist
, lhead
) {
448 struct drm_i915_file_private
*fpriv
= file
->driver_priv
;
449 idr_for_each(&fpriv
->context_idr
, per_file_ctx_stats
, &stats
);
451 mutex_unlock(&dev_priv
->drm
.struct_mutex
);
453 print_file_stats(m
, "[k]contexts", stats
);
456 #define count_vmas(list, member) do { \
457 list_for_each_entry(vma, list, member) { \
458 size += i915_gem_obj_total_ggtt_size(vma->obj); \
460 if (vma->obj->map_and_fenceable) { \
461 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
467 static int i915_gem_object_info(struct seq_file
*m
, void* data
)
469 struct drm_info_node
*node
= m
->private;
470 struct drm_device
*dev
= node
->minor
->dev
;
471 struct drm_i915_private
*dev_priv
= to_i915(dev
);
472 struct i915_ggtt
*ggtt
= &dev_priv
->ggtt
;
473 u32 count
, mappable_count
, purgeable_count
;
474 u64 size
, mappable_size
, purgeable_size
;
475 unsigned long pin_mapped_count
= 0, pin_mapped_purgeable_count
= 0;
476 u64 pin_mapped_size
= 0, pin_mapped_purgeable_size
= 0;
477 struct drm_i915_gem_object
*obj
;
478 struct drm_file
*file
;
479 struct i915_vma
*vma
;
482 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
486 seq_printf(m
, "%u objects, %zu bytes\n",
487 dev_priv
->mm
.object_count
,
488 dev_priv
->mm
.object_memory
);
490 size
= count
= mappable_size
= mappable_count
= 0;
491 count_objects(&dev_priv
->mm
.bound_list
, global_list
);
492 seq_printf(m
, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
493 count
, mappable_count
, size
, mappable_size
);
495 size
= count
= mappable_size
= mappable_count
= 0;
496 count_vmas(&ggtt
->base
.active_list
, vm_link
);
497 seq_printf(m
, " %u [%u] active objects, %llu [%llu] bytes\n",
498 count
, mappable_count
, size
, mappable_size
);
500 size
= count
= mappable_size
= mappable_count
= 0;
501 count_vmas(&ggtt
->base
.inactive_list
, vm_link
);
502 seq_printf(m
, " %u [%u] inactive objects, %llu [%llu] bytes\n",
503 count
, mappable_count
, size
, mappable_size
);
505 size
= count
= purgeable_size
= purgeable_count
= 0;
506 list_for_each_entry(obj
, &dev_priv
->mm
.unbound_list
, global_list
) {
507 size
+= obj
->base
.size
, ++count
;
508 if (obj
->madv
== I915_MADV_DONTNEED
)
509 purgeable_size
+= obj
->base
.size
, ++purgeable_count
;
512 pin_mapped_size
+= obj
->base
.size
;
513 if (obj
->pages_pin_count
== 0) {
514 pin_mapped_purgeable_count
++;
515 pin_mapped_purgeable_size
+= obj
->base
.size
;
519 seq_printf(m
, "%u unbound objects, %llu bytes\n", count
, size
);
521 size
= count
= mappable_size
= mappable_count
= 0;
522 list_for_each_entry(obj
, &dev_priv
->mm
.bound_list
, global_list
) {
523 if (obj
->fault_mappable
) {
524 size
+= i915_gem_obj_ggtt_size(obj
);
527 if (obj
->pin_display
) {
528 mappable_size
+= i915_gem_obj_ggtt_size(obj
);
531 if (obj
->madv
== I915_MADV_DONTNEED
) {
532 purgeable_size
+= obj
->base
.size
;
537 pin_mapped_size
+= obj
->base
.size
;
538 if (obj
->pages_pin_count
== 0) {
539 pin_mapped_purgeable_count
++;
540 pin_mapped_purgeable_size
+= obj
->base
.size
;
544 seq_printf(m
, "%u purgeable objects, %llu bytes\n",
545 purgeable_count
, purgeable_size
);
546 seq_printf(m
, "%u pinned mappable objects, %llu bytes\n",
547 mappable_count
, mappable_size
);
548 seq_printf(m
, "%u fault mappable objects, %llu bytes\n",
551 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
552 pin_mapped_count
, pin_mapped_purgeable_count
,
553 pin_mapped_size
, pin_mapped_purgeable_size
);
555 seq_printf(m
, "%llu [%llu] gtt total\n",
556 ggtt
->base
.total
, ggtt
->mappable_end
- ggtt
->base
.start
);
559 print_batch_pool_stats(m
, dev_priv
);
560 mutex_unlock(&dev
->struct_mutex
);
562 mutex_lock(&dev
->filelist_mutex
);
563 print_context_stats(m
, dev_priv
);
564 list_for_each_entry_reverse(file
, &dev
->filelist
, lhead
) {
565 struct file_stats stats
;
566 struct task_struct
*task
;
568 memset(&stats
, 0, sizeof(stats
));
569 stats
.file_priv
= file
->driver_priv
;
570 spin_lock(&file
->table_lock
);
571 idr_for_each(&file
->object_idr
, per_file_stats
, &stats
);
572 spin_unlock(&file
->table_lock
);
574 * Although we have a valid reference on file->pid, that does
575 * not guarantee that the task_struct who called get_pid() is
576 * still alive (e.g. get_pid(current) => fork() => exit()).
577 * Therefore, we need to protect this ->comm access using RCU.
580 task
= pid_task(file
->pid
, PIDTYPE_PID
);
581 print_file_stats(m
, task
? task
->comm
: "<unknown>", stats
);
584 mutex_unlock(&dev
->filelist_mutex
);
589 static int i915_gem_gtt_info(struct seq_file
*m
, void *data
)
591 struct drm_info_node
*node
= m
->private;
592 struct drm_device
*dev
= node
->minor
->dev
;
593 uintptr_t list
= (uintptr_t) node
->info_ent
->data
;
594 struct drm_i915_private
*dev_priv
= to_i915(dev
);
595 struct drm_i915_gem_object
*obj
;
596 u64 total_obj_size
, total_gtt_size
;
599 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
603 total_obj_size
= total_gtt_size
= count
= 0;
604 list_for_each_entry(obj
, &dev_priv
->mm
.bound_list
, global_list
) {
605 if (list
== PINNED_LIST
&& !i915_gem_obj_is_pinned(obj
))
609 describe_obj(m
, obj
);
611 total_obj_size
+= obj
->base
.size
;
612 total_gtt_size
+= i915_gem_obj_total_ggtt_size(obj
);
616 mutex_unlock(&dev
->struct_mutex
);
618 seq_printf(m
, "Total %d objects, %llu bytes, %llu GTT size\n",
619 count
, total_obj_size
, total_gtt_size
);
624 static int i915_gem_pageflip_info(struct seq_file
*m
, void *data
)
626 struct drm_info_node
*node
= m
->private;
627 struct drm_device
*dev
= node
->minor
->dev
;
628 struct drm_i915_private
*dev_priv
= to_i915(dev
);
629 struct intel_crtc
*crtc
;
632 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
636 for_each_intel_crtc(dev
, crtc
) {
637 const char pipe
= pipe_name(crtc
->pipe
);
638 const char plane
= plane_name(crtc
->plane
);
639 struct intel_flip_work
*work
;
641 spin_lock_irq(&dev
->event_lock
);
642 work
= crtc
->flip_work
;
644 seq_printf(m
, "No flip due on pipe %c (plane %c)\n",
650 pending
= atomic_read(&work
->pending
);
652 seq_printf(m
, "Flip ioctl preparing on pipe %c (plane %c)\n",
655 seq_printf(m
, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
658 if (work
->flip_queued_req
) {
659 struct intel_engine_cs
*engine
= i915_gem_request_get_engine(work
->flip_queued_req
);
661 seq_printf(m
, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
663 i915_gem_request_get_seqno(work
->flip_queued_req
),
664 dev_priv
->next_seqno
,
665 intel_engine_get_seqno(engine
),
666 i915_gem_request_completed(work
->flip_queued_req
));
668 seq_printf(m
, "Flip not associated with any ring\n");
669 seq_printf(m
, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
670 work
->flip_queued_vblank
,
671 work
->flip_ready_vblank
,
672 intel_crtc_get_vblank_counter(crtc
));
673 seq_printf(m
, "%d prepares\n", atomic_read(&work
->pending
));
675 if (INTEL_INFO(dev
)->gen
>= 4)
676 addr
= I915_HI_DISPBASE(I915_READ(DSPSURF(crtc
->plane
)));
678 addr
= I915_READ(DSPADDR(crtc
->plane
));
679 seq_printf(m
, "Current scanout address 0x%08x\n", addr
);
681 if (work
->pending_flip_obj
) {
682 seq_printf(m
, "New framebuffer address 0x%08lx\n", (long)work
->gtt_offset
);
683 seq_printf(m
, "MMIO update completed? %d\n", addr
== work
->gtt_offset
);
686 spin_unlock_irq(&dev
->event_lock
);
689 mutex_unlock(&dev
->struct_mutex
);
694 static int i915_gem_batch_pool_info(struct seq_file
*m
, void *data
)
696 struct drm_info_node
*node
= m
->private;
697 struct drm_device
*dev
= node
->minor
->dev
;
698 struct drm_i915_private
*dev_priv
= to_i915(dev
);
699 struct drm_i915_gem_object
*obj
;
700 struct intel_engine_cs
*engine
;
704 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
708 for_each_engine(engine
, dev_priv
) {
709 for (j
= 0; j
< ARRAY_SIZE(engine
->batch_pool
.cache_list
); j
++) {
713 list_for_each_entry(obj
,
714 &engine
->batch_pool
.cache_list
[j
],
717 seq_printf(m
, "%s cache[%d]: %d objects\n",
718 engine
->name
, j
, count
);
720 list_for_each_entry(obj
,
721 &engine
->batch_pool
.cache_list
[j
],
724 describe_obj(m
, obj
);
732 seq_printf(m
, "total: %d\n", total
);
734 mutex_unlock(&dev
->struct_mutex
);
739 static int i915_gem_request_info(struct seq_file
*m
, void *data
)
741 struct drm_info_node
*node
= m
->private;
742 struct drm_device
*dev
= node
->minor
->dev
;
743 struct drm_i915_private
*dev_priv
= to_i915(dev
);
744 struct intel_engine_cs
*engine
;
745 struct drm_i915_gem_request
*req
;
748 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
753 for_each_engine(engine
, dev_priv
) {
757 list_for_each_entry(req
, &engine
->request_list
, list
)
762 seq_printf(m
, "%s requests: %d\n", engine
->name
, count
);
763 list_for_each_entry(req
, &engine
->request_list
, list
) {
764 struct task_struct
*task
;
769 task
= pid_task(req
->pid
, PIDTYPE_PID
);
770 seq_printf(m
, " %x @ %d: %s [%d]\n",
772 (int) (jiffies
- req
->emitted_jiffies
),
773 task
? task
->comm
: "<unknown>",
774 task
? task
->pid
: -1);
780 mutex_unlock(&dev
->struct_mutex
);
783 seq_puts(m
, "No requests\n");
788 static void i915_ring_seqno_info(struct seq_file
*m
,
789 struct intel_engine_cs
*engine
)
791 struct intel_breadcrumbs
*b
= &engine
->breadcrumbs
;
794 seq_printf(m
, "Current sequence (%s): %x\n",
795 engine
->name
, intel_engine_get_seqno(engine
));
796 seq_printf(m
, "Current user interrupts (%s): %lx\n",
797 engine
->name
, READ_ONCE(engine
->breadcrumbs
.irq_wakeups
));
800 for (rb
= rb_first(&b
->waiters
); rb
; rb
= rb_next(rb
)) {
801 struct intel_wait
*w
= container_of(rb
, typeof(*w
), node
);
803 seq_printf(m
, "Waiting (%s): %s [%d] on %x\n",
804 engine
->name
, w
->tsk
->comm
, w
->tsk
->pid
, w
->seqno
);
806 spin_unlock(&b
->lock
);
809 static int i915_gem_seqno_info(struct seq_file
*m
, void *data
)
811 struct drm_info_node
*node
= m
->private;
812 struct drm_device
*dev
= node
->minor
->dev
;
813 struct drm_i915_private
*dev_priv
= to_i915(dev
);
814 struct intel_engine_cs
*engine
;
817 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
820 intel_runtime_pm_get(dev_priv
);
822 for_each_engine(engine
, dev_priv
)
823 i915_ring_seqno_info(m
, engine
);
825 intel_runtime_pm_put(dev_priv
);
826 mutex_unlock(&dev
->struct_mutex
);
832 static int i915_interrupt_info(struct seq_file
*m
, void *data
)
834 struct drm_info_node
*node
= m
->private;
835 struct drm_device
*dev
= node
->minor
->dev
;
836 struct drm_i915_private
*dev_priv
= to_i915(dev
);
837 struct intel_engine_cs
*engine
;
840 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
843 intel_runtime_pm_get(dev_priv
);
845 if (IS_CHERRYVIEW(dev
)) {
846 seq_printf(m
, "Master Interrupt Control:\t%08x\n",
847 I915_READ(GEN8_MASTER_IRQ
));
849 seq_printf(m
, "Display IER:\t%08x\n",
851 seq_printf(m
, "Display IIR:\t%08x\n",
853 seq_printf(m
, "Display IIR_RW:\t%08x\n",
854 I915_READ(VLV_IIR_RW
));
855 seq_printf(m
, "Display IMR:\t%08x\n",
857 for_each_pipe(dev_priv
, pipe
)
858 seq_printf(m
, "Pipe %c stat:\t%08x\n",
860 I915_READ(PIPESTAT(pipe
)));
862 seq_printf(m
, "Port hotplug:\t%08x\n",
863 I915_READ(PORT_HOTPLUG_EN
));
864 seq_printf(m
, "DPFLIPSTAT:\t%08x\n",
865 I915_READ(VLV_DPFLIPSTAT
));
866 seq_printf(m
, "DPINVGTT:\t%08x\n",
867 I915_READ(DPINVGTT
));
869 for (i
= 0; i
< 4; i
++) {
870 seq_printf(m
, "GT Interrupt IMR %d:\t%08x\n",
871 i
, I915_READ(GEN8_GT_IMR(i
)));
872 seq_printf(m
, "GT Interrupt IIR %d:\t%08x\n",
873 i
, I915_READ(GEN8_GT_IIR(i
)));
874 seq_printf(m
, "GT Interrupt IER %d:\t%08x\n",
875 i
, I915_READ(GEN8_GT_IER(i
)));
878 seq_printf(m
, "PCU interrupt mask:\t%08x\n",
879 I915_READ(GEN8_PCU_IMR
));
880 seq_printf(m
, "PCU interrupt identity:\t%08x\n",
881 I915_READ(GEN8_PCU_IIR
));
882 seq_printf(m
, "PCU interrupt enable:\t%08x\n",
883 I915_READ(GEN8_PCU_IER
));
884 } else if (INTEL_INFO(dev
)->gen
>= 8) {
885 seq_printf(m
, "Master Interrupt Control:\t%08x\n",
886 I915_READ(GEN8_MASTER_IRQ
));
888 for (i
= 0; i
< 4; i
++) {
889 seq_printf(m
, "GT Interrupt IMR %d:\t%08x\n",
890 i
, I915_READ(GEN8_GT_IMR(i
)));
891 seq_printf(m
, "GT Interrupt IIR %d:\t%08x\n",
892 i
, I915_READ(GEN8_GT_IIR(i
)));
893 seq_printf(m
, "GT Interrupt IER %d:\t%08x\n",
894 i
, I915_READ(GEN8_GT_IER(i
)));
897 for_each_pipe(dev_priv
, pipe
) {
898 enum intel_display_power_domain power_domain
;
900 power_domain
= POWER_DOMAIN_PIPE(pipe
);
901 if (!intel_display_power_get_if_enabled(dev_priv
,
903 seq_printf(m
, "Pipe %c power disabled\n",
907 seq_printf(m
, "Pipe %c IMR:\t%08x\n",
909 I915_READ(GEN8_DE_PIPE_IMR(pipe
)));
910 seq_printf(m
, "Pipe %c IIR:\t%08x\n",
912 I915_READ(GEN8_DE_PIPE_IIR(pipe
)));
913 seq_printf(m
, "Pipe %c IER:\t%08x\n",
915 I915_READ(GEN8_DE_PIPE_IER(pipe
)));
917 intel_display_power_put(dev_priv
, power_domain
);
920 seq_printf(m
, "Display Engine port interrupt mask:\t%08x\n",
921 I915_READ(GEN8_DE_PORT_IMR
));
922 seq_printf(m
, "Display Engine port interrupt identity:\t%08x\n",
923 I915_READ(GEN8_DE_PORT_IIR
));
924 seq_printf(m
, "Display Engine port interrupt enable:\t%08x\n",
925 I915_READ(GEN8_DE_PORT_IER
));
927 seq_printf(m
, "Display Engine misc interrupt mask:\t%08x\n",
928 I915_READ(GEN8_DE_MISC_IMR
));
929 seq_printf(m
, "Display Engine misc interrupt identity:\t%08x\n",
930 I915_READ(GEN8_DE_MISC_IIR
));
931 seq_printf(m
, "Display Engine misc interrupt enable:\t%08x\n",
932 I915_READ(GEN8_DE_MISC_IER
));
934 seq_printf(m
, "PCU interrupt mask:\t%08x\n",
935 I915_READ(GEN8_PCU_IMR
));
936 seq_printf(m
, "PCU interrupt identity:\t%08x\n",
937 I915_READ(GEN8_PCU_IIR
));
938 seq_printf(m
, "PCU interrupt enable:\t%08x\n",
939 I915_READ(GEN8_PCU_IER
));
940 } else if (IS_VALLEYVIEW(dev
)) {
941 seq_printf(m
, "Display IER:\t%08x\n",
943 seq_printf(m
, "Display IIR:\t%08x\n",
945 seq_printf(m
, "Display IIR_RW:\t%08x\n",
946 I915_READ(VLV_IIR_RW
));
947 seq_printf(m
, "Display IMR:\t%08x\n",
949 for_each_pipe(dev_priv
, pipe
)
950 seq_printf(m
, "Pipe %c stat:\t%08x\n",
952 I915_READ(PIPESTAT(pipe
)));
954 seq_printf(m
, "Master IER:\t%08x\n",
955 I915_READ(VLV_MASTER_IER
));
957 seq_printf(m
, "Render IER:\t%08x\n",
959 seq_printf(m
, "Render IIR:\t%08x\n",
961 seq_printf(m
, "Render IMR:\t%08x\n",
964 seq_printf(m
, "PM IER:\t\t%08x\n",
965 I915_READ(GEN6_PMIER
));
966 seq_printf(m
, "PM IIR:\t\t%08x\n",
967 I915_READ(GEN6_PMIIR
));
968 seq_printf(m
, "PM IMR:\t\t%08x\n",
969 I915_READ(GEN6_PMIMR
));
971 seq_printf(m
, "Port hotplug:\t%08x\n",
972 I915_READ(PORT_HOTPLUG_EN
));
973 seq_printf(m
, "DPFLIPSTAT:\t%08x\n",
974 I915_READ(VLV_DPFLIPSTAT
));
975 seq_printf(m
, "DPINVGTT:\t%08x\n",
976 I915_READ(DPINVGTT
));
978 } else if (!HAS_PCH_SPLIT(dev
)) {
979 seq_printf(m
, "Interrupt enable: %08x\n",
981 seq_printf(m
, "Interrupt identity: %08x\n",
983 seq_printf(m
, "Interrupt mask: %08x\n",
985 for_each_pipe(dev_priv
, pipe
)
986 seq_printf(m
, "Pipe %c stat: %08x\n",
988 I915_READ(PIPESTAT(pipe
)));
990 seq_printf(m
, "North Display Interrupt enable: %08x\n",
992 seq_printf(m
, "North Display Interrupt identity: %08x\n",
994 seq_printf(m
, "North Display Interrupt mask: %08x\n",
996 seq_printf(m
, "South Display Interrupt enable: %08x\n",
998 seq_printf(m
, "South Display Interrupt identity: %08x\n",
1000 seq_printf(m
, "South Display Interrupt mask: %08x\n",
1002 seq_printf(m
, "Graphics Interrupt enable: %08x\n",
1004 seq_printf(m
, "Graphics Interrupt identity: %08x\n",
1006 seq_printf(m
, "Graphics Interrupt mask: %08x\n",
1009 for_each_engine(engine
, dev_priv
) {
1010 if (INTEL_INFO(dev
)->gen
>= 6) {
1012 "Graphics Interrupt mask (%s): %08x\n",
1013 engine
->name
, I915_READ_IMR(engine
));
1015 i915_ring_seqno_info(m
, engine
);
1017 intel_runtime_pm_put(dev_priv
);
1018 mutex_unlock(&dev
->struct_mutex
);
1023 static int i915_gem_fence_regs_info(struct seq_file
*m
, void *data
)
1025 struct drm_info_node
*node
= m
->private;
1026 struct drm_device
*dev
= node
->minor
->dev
;
1027 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1030 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
1034 seq_printf(m
, "Total fences = %d\n", dev_priv
->num_fence_regs
);
1035 for (i
= 0; i
< dev_priv
->num_fence_regs
; i
++) {
1036 struct drm_i915_gem_object
*obj
= dev_priv
->fence_regs
[i
].obj
;
1038 seq_printf(m
, "Fence %d, pin count = %d, object = ",
1039 i
, dev_priv
->fence_regs
[i
].pin_count
);
1041 seq_puts(m
, "unused");
1043 describe_obj(m
, obj
);
1047 mutex_unlock(&dev
->struct_mutex
);
1051 static int i915_hws_info(struct seq_file
*m
, void *data
)
1053 struct drm_info_node
*node
= m
->private;
1054 struct drm_device
*dev
= node
->minor
->dev
;
1055 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1056 struct intel_engine_cs
*engine
;
1060 engine
= &dev_priv
->engine
[(uintptr_t)node
->info_ent
->data
];
1061 hws
= engine
->status_page
.page_addr
;
1065 for (i
= 0; i
< 4096 / sizeof(u32
) / 4; i
+= 4) {
1066 seq_printf(m
, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1068 hws
[i
], hws
[i
+ 1], hws
[i
+ 2], hws
[i
+ 3]);
1074 i915_error_state_write(struct file
*filp
,
1075 const char __user
*ubuf
,
1079 struct i915_error_state_file_priv
*error_priv
= filp
->private_data
;
1080 struct drm_device
*dev
= error_priv
->dev
;
1083 DRM_DEBUG_DRIVER("Resetting error state\n");
1085 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
1089 i915_destroy_error_state(dev
);
1090 mutex_unlock(&dev
->struct_mutex
);
1095 static int i915_error_state_open(struct inode
*inode
, struct file
*file
)
1097 struct drm_device
*dev
= inode
->i_private
;
1098 struct i915_error_state_file_priv
*error_priv
;
1100 error_priv
= kzalloc(sizeof(*error_priv
), GFP_KERNEL
);
1104 error_priv
->dev
= dev
;
1106 i915_error_state_get(dev
, error_priv
);
1108 file
->private_data
= error_priv
;
1113 static int i915_error_state_release(struct inode
*inode
, struct file
*file
)
1115 struct i915_error_state_file_priv
*error_priv
= file
->private_data
;
1117 i915_error_state_put(error_priv
);
1123 static ssize_t
i915_error_state_read(struct file
*file
, char __user
*userbuf
,
1124 size_t count
, loff_t
*pos
)
1126 struct i915_error_state_file_priv
*error_priv
= file
->private_data
;
1127 struct drm_i915_error_state_buf error_str
;
1129 ssize_t ret_count
= 0;
1132 ret
= i915_error_state_buf_init(&error_str
, to_i915(error_priv
->dev
), count
, *pos
);
1136 ret
= i915_error_state_to_str(&error_str
, error_priv
);
1140 ret_count
= simple_read_from_buffer(userbuf
, count
, &tmp_pos
,
1147 *pos
= error_str
.start
+ ret_count
;
1149 i915_error_state_buf_release(&error_str
);
1150 return ret
?: ret_count
;
1153 static const struct file_operations i915_error_state_fops
= {
1154 .owner
= THIS_MODULE
,
1155 .open
= i915_error_state_open
,
1156 .read
= i915_error_state_read
,
1157 .write
= i915_error_state_write
,
1158 .llseek
= default_llseek
,
1159 .release
= i915_error_state_release
,
1163 i915_next_seqno_get(void *data
, u64
*val
)
1165 struct drm_device
*dev
= data
;
1166 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1169 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
1173 *val
= dev_priv
->next_seqno
;
1174 mutex_unlock(&dev
->struct_mutex
);
1180 i915_next_seqno_set(void *data
, u64 val
)
1182 struct drm_device
*dev
= data
;
1185 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
1189 ret
= i915_gem_set_seqno(dev
, val
);
1190 mutex_unlock(&dev
->struct_mutex
);
1195 DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops
,
1196 i915_next_seqno_get
, i915_next_seqno_set
,
1199 static int i915_frequency_info(struct seq_file
*m
, void *unused
)
1201 struct drm_info_node
*node
= m
->private;
1202 struct drm_device
*dev
= node
->minor
->dev
;
1203 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1206 intel_runtime_pm_get(dev_priv
);
1209 u16 rgvswctl
= I915_READ16(MEMSWCTL
);
1210 u16 rgvstat
= I915_READ16(MEMSTAT_ILK
);
1212 seq_printf(m
, "Requested P-state: %d\n", (rgvswctl
>> 8) & 0xf);
1213 seq_printf(m
, "Requested VID: %d\n", rgvswctl
& 0x3f);
1214 seq_printf(m
, "Current VID: %d\n", (rgvstat
& MEMSTAT_VID_MASK
) >>
1216 seq_printf(m
, "Current P-state: %d\n",
1217 (rgvstat
& MEMSTAT_PSTATE_MASK
) >> MEMSTAT_PSTATE_SHIFT
);
1218 } else if (IS_VALLEYVIEW(dev
) || IS_CHERRYVIEW(dev
)) {
1221 mutex_lock(&dev_priv
->rps
.hw_lock
);
1222 freq_sts
= vlv_punit_read(dev_priv
, PUNIT_REG_GPU_FREQ_STS
);
1223 seq_printf(m
, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts
);
1224 seq_printf(m
, "DDR freq: %d MHz\n", dev_priv
->mem_freq
);
1226 seq_printf(m
, "actual GPU freq: %d MHz\n",
1227 intel_gpu_freq(dev_priv
, (freq_sts
>> 8) & 0xff));
1229 seq_printf(m
, "current GPU freq: %d MHz\n",
1230 intel_gpu_freq(dev_priv
, dev_priv
->rps
.cur_freq
));
1232 seq_printf(m
, "max GPU freq: %d MHz\n",
1233 intel_gpu_freq(dev_priv
, dev_priv
->rps
.max_freq
));
1235 seq_printf(m
, "min GPU freq: %d MHz\n",
1236 intel_gpu_freq(dev_priv
, dev_priv
->rps
.min_freq
));
1238 seq_printf(m
, "idle GPU freq: %d MHz\n",
1239 intel_gpu_freq(dev_priv
, dev_priv
->rps
.idle_freq
));
1242 "efficient (RPe) frequency: %d MHz\n",
1243 intel_gpu_freq(dev_priv
, dev_priv
->rps
.efficient_freq
));
1244 mutex_unlock(&dev_priv
->rps
.hw_lock
);
1245 } else if (INTEL_INFO(dev
)->gen
>= 6) {
1246 u32 rp_state_limits
;
1249 u32 rpmodectl
, rpinclimit
, rpdeclimit
;
1250 u32 rpstat
, cagf
, reqf
;
1251 u32 rpupei
, rpcurup
, rpprevup
;
1252 u32 rpdownei
, rpcurdown
, rpprevdown
;
1253 u32 pm_ier
, pm_imr
, pm_isr
, pm_iir
, pm_mask
;
1256 rp_state_limits
= I915_READ(GEN6_RP_STATE_LIMITS
);
1257 if (IS_BROXTON(dev
)) {
1258 rp_state_cap
= I915_READ(BXT_RP_STATE_CAP
);
1259 gt_perf_status
= I915_READ(BXT_GT_PERF_STATUS
);
1261 rp_state_cap
= I915_READ(GEN6_RP_STATE_CAP
);
1262 gt_perf_status
= I915_READ(GEN6_GT_PERF_STATUS
);
1265 /* RPSTAT1 is in the GT power well */
1266 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
1270 intel_uncore_forcewake_get(dev_priv
, FORCEWAKE_ALL
);
1272 reqf
= I915_READ(GEN6_RPNSWREQ
);
1276 reqf
&= ~GEN6_TURBO_DISABLE
;
1277 if (IS_HASWELL(dev
) || IS_BROADWELL(dev
))
1282 reqf
= intel_gpu_freq(dev_priv
, reqf
);
1284 rpmodectl
= I915_READ(GEN6_RP_CONTROL
);
1285 rpinclimit
= I915_READ(GEN6_RP_UP_THRESHOLD
);
1286 rpdeclimit
= I915_READ(GEN6_RP_DOWN_THRESHOLD
);
1288 rpstat
= I915_READ(GEN6_RPSTAT1
);
1289 rpupei
= I915_READ(GEN6_RP_CUR_UP_EI
) & GEN6_CURICONT_MASK
;
1290 rpcurup
= I915_READ(GEN6_RP_CUR_UP
) & GEN6_CURBSYTAVG_MASK
;
1291 rpprevup
= I915_READ(GEN6_RP_PREV_UP
) & GEN6_CURBSYTAVG_MASK
;
1292 rpdownei
= I915_READ(GEN6_RP_CUR_DOWN_EI
) & GEN6_CURIAVG_MASK
;
1293 rpcurdown
= I915_READ(GEN6_RP_CUR_DOWN
) & GEN6_CURBSYTAVG_MASK
;
1294 rpprevdown
= I915_READ(GEN6_RP_PREV_DOWN
) & GEN6_CURBSYTAVG_MASK
;
1296 cagf
= (rpstat
& GEN9_CAGF_MASK
) >> GEN9_CAGF_SHIFT
;
1297 else if (IS_HASWELL(dev
) || IS_BROADWELL(dev
))
1298 cagf
= (rpstat
& HSW_CAGF_MASK
) >> HSW_CAGF_SHIFT
;
1300 cagf
= (rpstat
& GEN6_CAGF_MASK
) >> GEN6_CAGF_SHIFT
;
1301 cagf
= intel_gpu_freq(dev_priv
, cagf
);
1303 intel_uncore_forcewake_put(dev_priv
, FORCEWAKE_ALL
);
1304 mutex_unlock(&dev
->struct_mutex
);
1306 if (IS_GEN6(dev
) || IS_GEN7(dev
)) {
1307 pm_ier
= I915_READ(GEN6_PMIER
);
1308 pm_imr
= I915_READ(GEN6_PMIMR
);
1309 pm_isr
= I915_READ(GEN6_PMISR
);
1310 pm_iir
= I915_READ(GEN6_PMIIR
);
1311 pm_mask
= I915_READ(GEN6_PMINTRMSK
);
1313 pm_ier
= I915_READ(GEN8_GT_IER(2));
1314 pm_imr
= I915_READ(GEN8_GT_IMR(2));
1315 pm_isr
= I915_READ(GEN8_GT_ISR(2));
1316 pm_iir
= I915_READ(GEN8_GT_IIR(2));
1317 pm_mask
= I915_READ(GEN6_PMINTRMSK
);
1319 seq_printf(m
, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1320 pm_ier
, pm_imr
, pm_isr
, pm_iir
, pm_mask
);
1321 seq_printf(m
, "pm_intr_keep: 0x%08x\n", dev_priv
->rps
.pm_intr_keep
);
1322 seq_printf(m
, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status
);
1323 seq_printf(m
, "Render p-state ratio: %d\n",
1324 (gt_perf_status
& (IS_GEN9(dev
) ? 0x1ff00 : 0xff00)) >> 8);
1325 seq_printf(m
, "Render p-state VID: %d\n",
1326 gt_perf_status
& 0xff);
1327 seq_printf(m
, "Render p-state limit: %d\n",
1328 rp_state_limits
& 0xff);
1329 seq_printf(m
, "RPSTAT1: 0x%08x\n", rpstat
);
1330 seq_printf(m
, "RPMODECTL: 0x%08x\n", rpmodectl
);
1331 seq_printf(m
, "RPINCLIMIT: 0x%08x\n", rpinclimit
);
1332 seq_printf(m
, "RPDECLIMIT: 0x%08x\n", rpdeclimit
);
1333 seq_printf(m
, "RPNSWREQ: %dMHz\n", reqf
);
1334 seq_printf(m
, "CAGF: %dMHz\n", cagf
);
1335 seq_printf(m
, "RP CUR UP EI: %d (%dus)\n",
1336 rpupei
, GT_PM_INTERVAL_TO_US(dev_priv
, rpupei
));
1337 seq_printf(m
, "RP CUR UP: %d (%dus)\n",
1338 rpcurup
, GT_PM_INTERVAL_TO_US(dev_priv
, rpcurup
));
1339 seq_printf(m
, "RP PREV UP: %d (%dus)\n",
1340 rpprevup
, GT_PM_INTERVAL_TO_US(dev_priv
, rpprevup
));
1341 seq_printf(m
, "Up threshold: %d%%\n",
1342 dev_priv
->rps
.up_threshold
);
1344 seq_printf(m
, "RP CUR DOWN EI: %d (%dus)\n",
1345 rpdownei
, GT_PM_INTERVAL_TO_US(dev_priv
, rpdownei
));
1346 seq_printf(m
, "RP CUR DOWN: %d (%dus)\n",
1347 rpcurdown
, GT_PM_INTERVAL_TO_US(dev_priv
, rpcurdown
));
1348 seq_printf(m
, "RP PREV DOWN: %d (%dus)\n",
1349 rpprevdown
, GT_PM_INTERVAL_TO_US(dev_priv
, rpprevdown
));
1350 seq_printf(m
, "Down threshold: %d%%\n",
1351 dev_priv
->rps
.down_threshold
);
1353 max_freq
= (IS_BROXTON(dev
) ? rp_state_cap
>> 0 :
1354 rp_state_cap
>> 16) & 0xff;
1355 max_freq
*= (IS_SKYLAKE(dev
) || IS_KABYLAKE(dev
) ?
1356 GEN9_FREQ_SCALER
: 1);
1357 seq_printf(m
, "Lowest (RPN) frequency: %dMHz\n",
1358 intel_gpu_freq(dev_priv
, max_freq
));
1360 max_freq
= (rp_state_cap
& 0xff00) >> 8;
1361 max_freq
*= (IS_SKYLAKE(dev
) || IS_KABYLAKE(dev
) ?
1362 GEN9_FREQ_SCALER
: 1);
1363 seq_printf(m
, "Nominal (RP1) frequency: %dMHz\n",
1364 intel_gpu_freq(dev_priv
, max_freq
));
1366 max_freq
= (IS_BROXTON(dev
) ? rp_state_cap
>> 16 :
1367 rp_state_cap
>> 0) & 0xff;
1368 max_freq
*= (IS_SKYLAKE(dev
) || IS_KABYLAKE(dev
) ?
1369 GEN9_FREQ_SCALER
: 1);
1370 seq_printf(m
, "Max non-overclocked (RP0) frequency: %dMHz\n",
1371 intel_gpu_freq(dev_priv
, max_freq
));
1372 seq_printf(m
, "Max overclocked frequency: %dMHz\n",
1373 intel_gpu_freq(dev_priv
, dev_priv
->rps
.max_freq
));
1375 seq_printf(m
, "Current freq: %d MHz\n",
1376 intel_gpu_freq(dev_priv
, dev_priv
->rps
.cur_freq
));
1377 seq_printf(m
, "Actual freq: %d MHz\n", cagf
);
1378 seq_printf(m
, "Idle freq: %d MHz\n",
1379 intel_gpu_freq(dev_priv
, dev_priv
->rps
.idle_freq
));
1380 seq_printf(m
, "Min freq: %d MHz\n",
1381 intel_gpu_freq(dev_priv
, dev_priv
->rps
.min_freq
));
1382 seq_printf(m
, "Boost freq: %d MHz\n",
1383 intel_gpu_freq(dev_priv
, dev_priv
->rps
.boost_freq
));
1384 seq_printf(m
, "Max freq: %d MHz\n",
1385 intel_gpu_freq(dev_priv
, dev_priv
->rps
.max_freq
));
1387 "efficient (RPe) frequency: %d MHz\n",
1388 intel_gpu_freq(dev_priv
, dev_priv
->rps
.efficient_freq
));
1390 seq_puts(m
, "no P-state info available\n");
1393 seq_printf(m
, "Current CD clock frequency: %d kHz\n", dev_priv
->cdclk_freq
);
1394 seq_printf(m
, "Max CD clock frequency: %d kHz\n", dev_priv
->max_cdclk_freq
);
1395 seq_printf(m
, "Max pixel clock frequency: %d kHz\n", dev_priv
->max_dotclk_freq
);
1398 intel_runtime_pm_put(dev_priv
);
1402 static int i915_hangcheck_info(struct seq_file
*m
, void *unused
)
1404 struct drm_info_node
*node
= m
->private;
1405 struct drm_device
*dev
= node
->minor
->dev
;
1406 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1407 struct intel_engine_cs
*engine
;
1408 u64 acthd
[I915_NUM_ENGINES
];
1409 u32 seqno
[I915_NUM_ENGINES
];
1410 u32 instdone
[I915_NUM_INSTDONE_REG
];
1411 enum intel_engine_id id
;
1414 if (!i915
.enable_hangcheck
) {
1415 seq_printf(m
, "Hangcheck disabled\n");
1419 intel_runtime_pm_get(dev_priv
);
1421 for_each_engine_id(engine
, dev_priv
, id
) {
1422 acthd
[id
] = intel_ring_get_active_head(engine
);
1423 seqno
[id
] = intel_engine_get_seqno(engine
);
1426 i915_get_extra_instdone(dev_priv
, instdone
);
1428 intel_runtime_pm_put(dev_priv
);
1430 if (delayed_work_pending(&dev_priv
->gpu_error
.hangcheck_work
)) {
1431 seq_printf(m
, "Hangcheck active, fires in %dms\n",
1432 jiffies_to_msecs(dev_priv
->gpu_error
.hangcheck_work
.timer
.expires
-
1435 seq_printf(m
, "Hangcheck inactive\n");
1437 for_each_engine_id(engine
, dev_priv
, id
) {
1438 seq_printf(m
, "%s:\n", engine
->name
);
1439 seq_printf(m
, "\tseqno = %x [current %x, last %x]\n",
1440 engine
->hangcheck
.seqno
,
1442 engine
->last_submitted_seqno
);
1443 seq_printf(m
, "\twaiters? %d\n",
1444 intel_engine_has_waiter(engine
));
1445 seq_printf(m
, "\tuser interrupts = %lx [current %lx]\n",
1446 engine
->hangcheck
.user_interrupts
,
1447 READ_ONCE(engine
->breadcrumbs
.irq_wakeups
));
1448 seq_printf(m
, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1449 (long long)engine
->hangcheck
.acthd
,
1450 (long long)acthd
[id
]);
1451 seq_printf(m
, "\tscore = %d\n", engine
->hangcheck
.score
);
1452 seq_printf(m
, "\taction = %d\n", engine
->hangcheck
.action
);
1454 if (engine
->id
== RCS
) {
1455 seq_puts(m
, "\tinstdone read =");
1457 for (j
= 0; j
< I915_NUM_INSTDONE_REG
; j
++)
1458 seq_printf(m
, " 0x%08x", instdone
[j
]);
1460 seq_puts(m
, "\n\tinstdone accu =");
1462 for (j
= 0; j
< I915_NUM_INSTDONE_REG
; j
++)
1463 seq_printf(m
, " 0x%08x",
1464 engine
->hangcheck
.instdone
[j
]);
1473 static int ironlake_drpc_info(struct seq_file
*m
)
1475 struct drm_info_node
*node
= m
->private;
1476 struct drm_device
*dev
= node
->minor
->dev
;
1477 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1478 u32 rgvmodectl
, rstdbyctl
;
1482 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
1485 intel_runtime_pm_get(dev_priv
);
1487 rgvmodectl
= I915_READ(MEMMODECTL
);
1488 rstdbyctl
= I915_READ(RSTDBYCTL
);
1489 crstandvid
= I915_READ16(CRSTANDVID
);
1491 intel_runtime_pm_put(dev_priv
);
1492 mutex_unlock(&dev
->struct_mutex
);
1494 seq_printf(m
, "HD boost: %s\n", yesno(rgvmodectl
& MEMMODE_BOOST_EN
));
1495 seq_printf(m
, "Boost freq: %d\n",
1496 (rgvmodectl
& MEMMODE_BOOST_FREQ_MASK
) >>
1497 MEMMODE_BOOST_FREQ_SHIFT
);
1498 seq_printf(m
, "HW control enabled: %s\n",
1499 yesno(rgvmodectl
& MEMMODE_HWIDLE_EN
));
1500 seq_printf(m
, "SW control enabled: %s\n",
1501 yesno(rgvmodectl
& MEMMODE_SWMODE_EN
));
1502 seq_printf(m
, "Gated voltage change: %s\n",
1503 yesno(rgvmodectl
& MEMMODE_RCLK_GATE
));
1504 seq_printf(m
, "Starting frequency: P%d\n",
1505 (rgvmodectl
& MEMMODE_FSTART_MASK
) >> MEMMODE_FSTART_SHIFT
);
1506 seq_printf(m
, "Max P-state: P%d\n",
1507 (rgvmodectl
& MEMMODE_FMAX_MASK
) >> MEMMODE_FMAX_SHIFT
);
1508 seq_printf(m
, "Min P-state: P%d\n", (rgvmodectl
& MEMMODE_FMIN_MASK
));
1509 seq_printf(m
, "RS1 VID: %d\n", (crstandvid
& 0x3f));
1510 seq_printf(m
, "RS2 VID: %d\n", ((crstandvid
>> 8) & 0x3f));
1511 seq_printf(m
, "Render standby enabled: %s\n",
1512 yesno(!(rstdbyctl
& RCX_SW_EXIT
)));
1513 seq_puts(m
, "Current RS state: ");
1514 switch (rstdbyctl
& RSX_STATUS_MASK
) {
1516 seq_puts(m
, "on\n");
1518 case RSX_STATUS_RC1
:
1519 seq_puts(m
, "RC1\n");
1521 case RSX_STATUS_RC1E
:
1522 seq_puts(m
, "RC1E\n");
1524 case RSX_STATUS_RS1
:
1525 seq_puts(m
, "RS1\n");
1527 case RSX_STATUS_RS2
:
1528 seq_puts(m
, "RS2 (RC6)\n");
1530 case RSX_STATUS_RS3
:
1531 seq_puts(m
, "RC3 (RC6+)\n");
1534 seq_puts(m
, "unknown\n");
1541 static int i915_forcewake_domains(struct seq_file
*m
, void *data
)
1543 struct drm_info_node
*node
= m
->private;
1544 struct drm_device
*dev
= node
->minor
->dev
;
1545 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1546 struct intel_uncore_forcewake_domain
*fw_domain
;
1548 spin_lock_irq(&dev_priv
->uncore
.lock
);
1549 for_each_fw_domain(fw_domain
, dev_priv
) {
1550 seq_printf(m
, "%s.wake_count = %u\n",
1551 intel_uncore_forcewake_domain_to_str(fw_domain
->id
),
1552 fw_domain
->wake_count
);
1554 spin_unlock_irq(&dev_priv
->uncore
.lock
);
1559 static int vlv_drpc_info(struct seq_file
*m
)
1561 struct drm_info_node
*node
= m
->private;
1562 struct drm_device
*dev
= node
->minor
->dev
;
1563 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1564 u32 rpmodectl1
, rcctl1
, pw_status
;
1566 intel_runtime_pm_get(dev_priv
);
1568 pw_status
= I915_READ(VLV_GTLC_PW_STATUS
);
1569 rpmodectl1
= I915_READ(GEN6_RP_CONTROL
);
1570 rcctl1
= I915_READ(GEN6_RC_CONTROL
);
1572 intel_runtime_pm_put(dev_priv
);
1574 seq_printf(m
, "Video Turbo Mode: %s\n",
1575 yesno(rpmodectl1
& GEN6_RP_MEDIA_TURBO
));
1576 seq_printf(m
, "Turbo enabled: %s\n",
1577 yesno(rpmodectl1
& GEN6_RP_ENABLE
));
1578 seq_printf(m
, "HW control enabled: %s\n",
1579 yesno(rpmodectl1
& GEN6_RP_ENABLE
));
1580 seq_printf(m
, "SW control enabled: %s\n",
1581 yesno((rpmodectl1
& GEN6_RP_MEDIA_MODE_MASK
) ==
1582 GEN6_RP_MEDIA_SW_MODE
));
1583 seq_printf(m
, "RC6 Enabled: %s\n",
1584 yesno(rcctl1
& (GEN7_RC_CTL_TO_MODE
|
1585 GEN6_RC_CTL_EI_MODE(1))));
1586 seq_printf(m
, "Render Power Well: %s\n",
1587 (pw_status
& VLV_GTLC_PW_RENDER_STATUS_MASK
) ? "Up" : "Down");
1588 seq_printf(m
, "Media Power Well: %s\n",
1589 (pw_status
& VLV_GTLC_PW_MEDIA_STATUS_MASK
) ? "Up" : "Down");
1591 seq_printf(m
, "Render RC6 residency since boot: %u\n",
1592 I915_READ(VLV_GT_RENDER_RC6
));
1593 seq_printf(m
, "Media RC6 residency since boot: %u\n",
1594 I915_READ(VLV_GT_MEDIA_RC6
));
1596 return i915_forcewake_domains(m
, NULL
);
1599 static int gen6_drpc_info(struct seq_file
*m
)
1601 struct drm_info_node
*node
= m
->private;
1602 struct drm_device
*dev
= node
->minor
->dev
;
1603 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1604 u32 rpmodectl1
, gt_core_status
, rcctl1
, rc6vids
= 0;
1605 unsigned forcewake_count
;
1608 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
1611 intel_runtime_pm_get(dev_priv
);
1613 spin_lock_irq(&dev_priv
->uncore
.lock
);
1614 forcewake_count
= dev_priv
->uncore
.fw_domain
[FW_DOMAIN_ID_RENDER
].wake_count
;
1615 spin_unlock_irq(&dev_priv
->uncore
.lock
);
1617 if (forcewake_count
) {
1618 seq_puts(m
, "RC information inaccurate because somebody "
1619 "holds a forcewake reference \n");
1621 /* NB: we cannot use forcewake, else we read the wrong values */
1622 while (count
++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK
) & 1))
1624 seq_printf(m
, "RC information accurate: %s\n", yesno(count
< 51));
1627 gt_core_status
= I915_READ_FW(GEN6_GT_CORE_STATUS
);
1628 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS
, gt_core_status
, 4, true);
1630 rpmodectl1
= I915_READ(GEN6_RP_CONTROL
);
1631 rcctl1
= I915_READ(GEN6_RC_CONTROL
);
1632 mutex_unlock(&dev
->struct_mutex
);
1633 mutex_lock(&dev_priv
->rps
.hw_lock
);
1634 sandybridge_pcode_read(dev_priv
, GEN6_PCODE_READ_RC6VIDS
, &rc6vids
);
1635 mutex_unlock(&dev_priv
->rps
.hw_lock
);
1637 intel_runtime_pm_put(dev_priv
);
1639 seq_printf(m
, "Video Turbo Mode: %s\n",
1640 yesno(rpmodectl1
& GEN6_RP_MEDIA_TURBO
));
1641 seq_printf(m
, "HW control enabled: %s\n",
1642 yesno(rpmodectl1
& GEN6_RP_ENABLE
));
1643 seq_printf(m
, "SW control enabled: %s\n",
1644 yesno((rpmodectl1
& GEN6_RP_MEDIA_MODE_MASK
) ==
1645 GEN6_RP_MEDIA_SW_MODE
));
1646 seq_printf(m
, "RC1e Enabled: %s\n",
1647 yesno(rcctl1
& GEN6_RC_CTL_RC1e_ENABLE
));
1648 seq_printf(m
, "RC6 Enabled: %s\n",
1649 yesno(rcctl1
& GEN6_RC_CTL_RC6_ENABLE
));
1650 seq_printf(m
, "Deep RC6 Enabled: %s\n",
1651 yesno(rcctl1
& GEN6_RC_CTL_RC6p_ENABLE
));
1652 seq_printf(m
, "Deepest RC6 Enabled: %s\n",
1653 yesno(rcctl1
& GEN6_RC_CTL_RC6pp_ENABLE
));
1654 seq_puts(m
, "Current RC state: ");
1655 switch (gt_core_status
& GEN6_RCn_MASK
) {
1657 if (gt_core_status
& GEN6_CORE_CPD_STATE_MASK
)
1658 seq_puts(m
, "Core Power Down\n");
1660 seq_puts(m
, "on\n");
1663 seq_puts(m
, "RC3\n");
1666 seq_puts(m
, "RC6\n");
1669 seq_puts(m
, "RC7\n");
1672 seq_puts(m
, "Unknown\n");
1676 seq_printf(m
, "Core Power Down: %s\n",
1677 yesno(gt_core_status
& GEN6_CORE_CPD_STATE_MASK
));
1679 /* Not exactly sure what this is */
1680 seq_printf(m
, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1681 I915_READ(GEN6_GT_GFX_RC6_LOCKED
));
1682 seq_printf(m
, "RC6 residency since boot: %u\n",
1683 I915_READ(GEN6_GT_GFX_RC6
));
1684 seq_printf(m
, "RC6+ residency since boot: %u\n",
1685 I915_READ(GEN6_GT_GFX_RC6p
));
1686 seq_printf(m
, "RC6++ residency since boot: %u\n",
1687 I915_READ(GEN6_GT_GFX_RC6pp
));
1689 seq_printf(m
, "RC6 voltage: %dmV\n",
1690 GEN6_DECODE_RC6_VID(((rc6vids
>> 0) & 0xff)));
1691 seq_printf(m
, "RC6+ voltage: %dmV\n",
1692 GEN6_DECODE_RC6_VID(((rc6vids
>> 8) & 0xff)));
1693 seq_printf(m
, "RC6++ voltage: %dmV\n",
1694 GEN6_DECODE_RC6_VID(((rc6vids
>> 16) & 0xff)));
1698 static int i915_drpc_info(struct seq_file
*m
, void *unused
)
1700 struct drm_info_node
*node
= m
->private;
1701 struct drm_device
*dev
= node
->minor
->dev
;
1703 if (IS_VALLEYVIEW(dev
) || IS_CHERRYVIEW(dev
))
1704 return vlv_drpc_info(m
);
1705 else if (INTEL_INFO(dev
)->gen
>= 6)
1706 return gen6_drpc_info(m
);
1708 return ironlake_drpc_info(m
);
1711 static int i915_frontbuffer_tracking(struct seq_file
*m
, void *unused
)
1713 struct drm_info_node
*node
= m
->private;
1714 struct drm_device
*dev
= node
->minor
->dev
;
1715 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1717 seq_printf(m
, "FB tracking busy bits: 0x%08x\n",
1718 dev_priv
->fb_tracking
.busy_bits
);
1720 seq_printf(m
, "FB tracking flip bits: 0x%08x\n",
1721 dev_priv
->fb_tracking
.flip_bits
);
1726 static int i915_fbc_status(struct seq_file
*m
, void *unused
)
1728 struct drm_info_node
*node
= m
->private;
1729 struct drm_device
*dev
= node
->minor
->dev
;
1730 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1732 if (!HAS_FBC(dev
)) {
1733 seq_puts(m
, "FBC unsupported on this chipset\n");
1737 intel_runtime_pm_get(dev_priv
);
1738 mutex_lock(&dev_priv
->fbc
.lock
);
1740 if (intel_fbc_is_active(dev_priv
))
1741 seq_puts(m
, "FBC enabled\n");
1743 seq_printf(m
, "FBC disabled: %s\n",
1744 dev_priv
->fbc
.no_fbc_reason
);
1746 if (INTEL_INFO(dev_priv
)->gen
>= 7)
1747 seq_printf(m
, "Compressing: %s\n",
1748 yesno(I915_READ(FBC_STATUS2
) &
1749 FBC_COMPRESSION_MASK
));
1751 mutex_unlock(&dev_priv
->fbc
.lock
);
1752 intel_runtime_pm_put(dev_priv
);
1757 static int i915_fbc_fc_get(void *data
, u64
*val
)
1759 struct drm_device
*dev
= data
;
1760 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1762 if (INTEL_INFO(dev
)->gen
< 7 || !HAS_FBC(dev
))
1765 *val
= dev_priv
->fbc
.false_color
;
1770 static int i915_fbc_fc_set(void *data
, u64 val
)
1772 struct drm_device
*dev
= data
;
1773 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1776 if (INTEL_INFO(dev
)->gen
< 7 || !HAS_FBC(dev
))
1779 mutex_lock(&dev_priv
->fbc
.lock
);
1781 reg
= I915_READ(ILK_DPFC_CONTROL
);
1782 dev_priv
->fbc
.false_color
= val
;
1784 I915_WRITE(ILK_DPFC_CONTROL
, val
?
1785 (reg
| FBC_CTL_FALSE_COLOR
) :
1786 (reg
& ~FBC_CTL_FALSE_COLOR
));
1788 mutex_unlock(&dev_priv
->fbc
.lock
);
1792 DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops
,
1793 i915_fbc_fc_get
, i915_fbc_fc_set
,
1796 static int i915_ips_status(struct seq_file
*m
, void *unused
)
1798 struct drm_info_node
*node
= m
->private;
1799 struct drm_device
*dev
= node
->minor
->dev
;
1800 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1802 if (!HAS_IPS(dev
)) {
1803 seq_puts(m
, "not supported\n");
1807 intel_runtime_pm_get(dev_priv
);
1809 seq_printf(m
, "Enabled by kernel parameter: %s\n",
1810 yesno(i915
.enable_ips
));
1812 if (INTEL_INFO(dev
)->gen
>= 8) {
1813 seq_puts(m
, "Currently: unknown\n");
1815 if (I915_READ(IPS_CTL
) & IPS_ENABLE
)
1816 seq_puts(m
, "Currently: enabled\n");
1818 seq_puts(m
, "Currently: disabled\n");
1821 intel_runtime_pm_put(dev_priv
);
1826 static int i915_sr_status(struct seq_file
*m
, void *unused
)
1828 struct drm_info_node
*node
= m
->private;
1829 struct drm_device
*dev
= node
->minor
->dev
;
1830 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1831 bool sr_enabled
= false;
1833 intel_runtime_pm_get(dev_priv
);
1835 if (HAS_PCH_SPLIT(dev
))
1836 sr_enabled
= I915_READ(WM1_LP_ILK
) & WM1_LP_SR_EN
;
1837 else if (IS_CRESTLINE(dev
) || IS_G4X(dev
) ||
1838 IS_I945G(dev
) || IS_I945GM(dev
))
1839 sr_enabled
= I915_READ(FW_BLC_SELF
) & FW_BLC_SELF_EN
;
1840 else if (IS_I915GM(dev
))
1841 sr_enabled
= I915_READ(INSTPM
) & INSTPM_SELF_EN
;
1842 else if (IS_PINEVIEW(dev
))
1843 sr_enabled
= I915_READ(DSPFW3
) & PINEVIEW_SELF_REFRESH_EN
;
1844 else if (IS_VALLEYVIEW(dev
) || IS_CHERRYVIEW(dev
))
1845 sr_enabled
= I915_READ(FW_BLC_SELF_VLV
) & FW_CSPWRDWNEN
;
1847 intel_runtime_pm_put(dev_priv
);
1849 seq_printf(m
, "self-refresh: %s\n",
1850 sr_enabled
? "enabled" : "disabled");
1855 static int i915_emon_status(struct seq_file
*m
, void *unused
)
1857 struct drm_info_node
*node
= m
->private;
1858 struct drm_device
*dev
= node
->minor
->dev
;
1859 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1860 unsigned long temp
, chipset
, gfx
;
1866 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
1870 temp
= i915_mch_val(dev_priv
);
1871 chipset
= i915_chipset_val(dev_priv
);
1872 gfx
= i915_gfx_val(dev_priv
);
1873 mutex_unlock(&dev
->struct_mutex
);
1875 seq_printf(m
, "GMCH temp: %ld\n", temp
);
1876 seq_printf(m
, "Chipset power: %ld\n", chipset
);
1877 seq_printf(m
, "GFX power: %ld\n", gfx
);
1878 seq_printf(m
, "Total power: %ld\n", chipset
+ gfx
);
1883 static int i915_ring_freq_table(struct seq_file
*m
, void *unused
)
1885 struct drm_info_node
*node
= m
->private;
1886 struct drm_device
*dev
= node
->minor
->dev
;
1887 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1889 int gpu_freq
, ia_freq
;
1890 unsigned int max_gpu_freq
, min_gpu_freq
;
1892 if (!HAS_CORE_RING_FREQ(dev
)) {
1893 seq_puts(m
, "unsupported on this chipset\n");
1897 intel_runtime_pm_get(dev_priv
);
1899 ret
= mutex_lock_interruptible(&dev_priv
->rps
.hw_lock
);
1903 if (IS_SKYLAKE(dev
) || IS_KABYLAKE(dev
)) {
1904 /* Convert GT frequency to 50 HZ units */
1906 dev_priv
->rps
.min_freq_softlimit
/ GEN9_FREQ_SCALER
;
1908 dev_priv
->rps
.max_freq_softlimit
/ GEN9_FREQ_SCALER
;
1910 min_gpu_freq
= dev_priv
->rps
.min_freq_softlimit
;
1911 max_gpu_freq
= dev_priv
->rps
.max_freq_softlimit
;
1914 seq_puts(m
, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1916 for (gpu_freq
= min_gpu_freq
; gpu_freq
<= max_gpu_freq
; gpu_freq
++) {
1918 sandybridge_pcode_read(dev_priv
,
1919 GEN6_PCODE_READ_MIN_FREQ_TABLE
,
1921 seq_printf(m
, "%d\t\t%d\t\t\t\t%d\n",
1922 intel_gpu_freq(dev_priv
, (gpu_freq
*
1923 (IS_SKYLAKE(dev
) || IS_KABYLAKE(dev
) ?
1924 GEN9_FREQ_SCALER
: 1))),
1925 ((ia_freq
>> 0) & 0xff) * 100,
1926 ((ia_freq
>> 8) & 0xff) * 100);
1929 mutex_unlock(&dev_priv
->rps
.hw_lock
);
1932 intel_runtime_pm_put(dev_priv
);
1936 static int i915_opregion(struct seq_file
*m
, void *unused
)
1938 struct drm_info_node
*node
= m
->private;
1939 struct drm_device
*dev
= node
->minor
->dev
;
1940 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1941 struct intel_opregion
*opregion
= &dev_priv
->opregion
;
1944 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
1948 if (opregion
->header
)
1949 seq_write(m
, opregion
->header
, OPREGION_SIZE
);
1951 mutex_unlock(&dev
->struct_mutex
);
1957 static int i915_vbt(struct seq_file
*m
, void *unused
)
1959 struct drm_info_node
*node
= m
->private;
1960 struct drm_device
*dev
= node
->minor
->dev
;
1961 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1962 struct intel_opregion
*opregion
= &dev_priv
->opregion
;
1965 seq_write(m
, opregion
->vbt
, opregion
->vbt_size
);
1970 static int i915_gem_framebuffer_info(struct seq_file
*m
, void *data
)
1972 struct drm_info_node
*node
= m
->private;
1973 struct drm_device
*dev
= node
->minor
->dev
;
1974 struct intel_framebuffer
*fbdev_fb
= NULL
;
1975 struct drm_framebuffer
*drm_fb
;
1978 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
1982 #ifdef CONFIG_DRM_FBDEV_EMULATION
1983 if (to_i915(dev
)->fbdev
) {
1984 fbdev_fb
= to_intel_framebuffer(to_i915(dev
)->fbdev
->helper
.fb
);
1986 seq_printf(m
, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1987 fbdev_fb
->base
.width
,
1988 fbdev_fb
->base
.height
,
1989 fbdev_fb
->base
.depth
,
1990 fbdev_fb
->base
.bits_per_pixel
,
1991 fbdev_fb
->base
.modifier
[0],
1992 drm_framebuffer_read_refcount(&fbdev_fb
->base
));
1993 describe_obj(m
, fbdev_fb
->obj
);
1998 mutex_lock(&dev
->mode_config
.fb_lock
);
1999 drm_for_each_fb(drm_fb
, dev
) {
2000 struct intel_framebuffer
*fb
= to_intel_framebuffer(drm_fb
);
2004 seq_printf(m
, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
2008 fb
->base
.bits_per_pixel
,
2009 fb
->base
.modifier
[0],
2010 drm_framebuffer_read_refcount(&fb
->base
));
2011 describe_obj(m
, fb
->obj
);
2014 mutex_unlock(&dev
->mode_config
.fb_lock
);
2015 mutex_unlock(&dev
->struct_mutex
);
2020 static void describe_ctx_ringbuf(struct seq_file
*m
,
2021 struct intel_ringbuffer
*ringbuf
)
2023 seq_printf(m
, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
2024 ringbuf
->space
, ringbuf
->head
, ringbuf
->tail
,
2025 ringbuf
->last_retired_head
);
2028 static int i915_context_status(struct seq_file
*m
, void *unused
)
2030 struct drm_info_node
*node
= m
->private;
2031 struct drm_device
*dev
= node
->minor
->dev
;
2032 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2033 struct intel_engine_cs
*engine
;
2034 struct i915_gem_context
*ctx
;
2037 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
2041 list_for_each_entry(ctx
, &dev_priv
->context_list
, link
) {
2042 seq_printf(m
, "HW context %u ", ctx
->hw_id
);
2043 if (IS_ERR(ctx
->file_priv
)) {
2044 seq_puts(m
, "(deleted) ");
2045 } else if (ctx
->file_priv
) {
2046 struct pid
*pid
= ctx
->file_priv
->file
->pid
;
2047 struct task_struct
*task
;
2049 task
= get_pid_task(pid
, PIDTYPE_PID
);
2051 seq_printf(m
, "(%s [%d]) ",
2052 task
->comm
, task
->pid
);
2053 put_task_struct(task
);
2056 seq_puts(m
, "(kernel) ");
2059 seq_putc(m
, ctx
->remap_slice
? 'R' : 'r');
2062 for_each_engine(engine
, dev_priv
) {
2063 struct intel_context
*ce
= &ctx
->engine
[engine
->id
];
2065 seq_printf(m
, "%s: ", engine
->name
);
2066 seq_putc(m
, ce
->initialised
? 'I' : 'i');
2068 describe_obj(m
, ce
->state
);
2070 describe_ctx_ringbuf(m
, ce
->ringbuf
);
2077 mutex_unlock(&dev
->struct_mutex
);
2082 static void i915_dump_lrc_obj(struct seq_file
*m
,
2083 struct i915_gem_context
*ctx
,
2084 struct intel_engine_cs
*engine
)
2086 struct drm_i915_gem_object
*ctx_obj
= ctx
->engine
[engine
->id
].state
;
2088 uint32_t *reg_state
;
2090 unsigned long ggtt_offset
= 0;
2092 seq_printf(m
, "CONTEXT: %s %u\n", engine
->name
, ctx
->hw_id
);
2094 if (ctx_obj
== NULL
) {
2095 seq_puts(m
, "\tNot allocated\n");
2099 if (!i915_gem_obj_ggtt_bound(ctx_obj
))
2100 seq_puts(m
, "\tNot bound in GGTT\n");
2102 ggtt_offset
= i915_gem_obj_ggtt_offset(ctx_obj
);
2104 if (i915_gem_object_get_pages(ctx_obj
)) {
2105 seq_puts(m
, "\tFailed to get pages for context object\n");
2109 page
= i915_gem_object_get_page(ctx_obj
, LRC_STATE_PN
);
2110 if (!WARN_ON(page
== NULL
)) {
2111 reg_state
= kmap_atomic(page
);
2113 for (j
= 0; j
< 0x600 / sizeof(u32
) / 4; j
+= 4) {
2114 seq_printf(m
, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2115 ggtt_offset
+ 4096 + (j
* 4),
2116 reg_state
[j
], reg_state
[j
+ 1],
2117 reg_state
[j
+ 2], reg_state
[j
+ 3]);
2119 kunmap_atomic(reg_state
);
2125 static int i915_dump_lrc(struct seq_file
*m
, void *unused
)
2127 struct drm_info_node
*node
= (struct drm_info_node
*) m
->private;
2128 struct drm_device
*dev
= node
->minor
->dev
;
2129 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2130 struct intel_engine_cs
*engine
;
2131 struct i915_gem_context
*ctx
;
2134 if (!i915
.enable_execlists
) {
2135 seq_printf(m
, "Logical Ring Contexts are disabled\n");
2139 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
2143 list_for_each_entry(ctx
, &dev_priv
->context_list
, link
)
2144 for_each_engine(engine
, dev_priv
)
2145 i915_dump_lrc_obj(m
, ctx
, engine
);
2147 mutex_unlock(&dev
->struct_mutex
);
2152 static int i915_execlists(struct seq_file
*m
, void *data
)
2154 struct drm_info_node
*node
= (struct drm_info_node
*)m
->private;
2155 struct drm_device
*dev
= node
->minor
->dev
;
2156 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2157 struct intel_engine_cs
*engine
;
2163 struct list_head
*cursor
;
2166 if (!i915
.enable_execlists
) {
2167 seq_puts(m
, "Logical Ring Contexts are disabled\n");
2171 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
2175 intel_runtime_pm_get(dev_priv
);
2177 for_each_engine(engine
, dev_priv
) {
2178 struct drm_i915_gem_request
*head_req
= NULL
;
2181 seq_printf(m
, "%s\n", engine
->name
);
2183 status
= I915_READ(RING_EXECLIST_STATUS_LO(engine
));
2184 ctx_id
= I915_READ(RING_EXECLIST_STATUS_HI(engine
));
2185 seq_printf(m
, "\tExeclist status: 0x%08X, context: %u\n",
2188 status_pointer
= I915_READ(RING_CONTEXT_STATUS_PTR(engine
));
2189 seq_printf(m
, "\tStatus pointer: 0x%08X\n", status_pointer
);
2191 read_pointer
= engine
->next_context_status_buffer
;
2192 write_pointer
= GEN8_CSB_WRITE_PTR(status_pointer
);
2193 if (read_pointer
> write_pointer
)
2194 write_pointer
+= GEN8_CSB_ENTRIES
;
2195 seq_printf(m
, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2196 read_pointer
, write_pointer
);
2198 for (i
= 0; i
< GEN8_CSB_ENTRIES
; i
++) {
2199 status
= I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine
, i
));
2200 ctx_id
= I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine
, i
));
2202 seq_printf(m
, "\tStatus buffer %d: 0x%08X, context: %u\n",
2206 spin_lock_bh(&engine
->execlist_lock
);
2207 list_for_each(cursor
, &engine
->execlist_queue
)
2209 head_req
= list_first_entry_or_null(&engine
->execlist_queue
,
2210 struct drm_i915_gem_request
,
2212 spin_unlock_bh(&engine
->execlist_lock
);
2214 seq_printf(m
, "\t%d requests in queue\n", count
);
2216 seq_printf(m
, "\tHead request context: %u\n",
2217 head_req
->ctx
->hw_id
);
2218 seq_printf(m
, "\tHead request tail: %u\n",
2225 intel_runtime_pm_put(dev_priv
);
2226 mutex_unlock(&dev
->struct_mutex
);
2231 static const char *swizzle_string(unsigned swizzle
)
2234 case I915_BIT_6_SWIZZLE_NONE
:
2236 case I915_BIT_6_SWIZZLE_9
:
2238 case I915_BIT_6_SWIZZLE_9_10
:
2239 return "bit9/bit10";
2240 case I915_BIT_6_SWIZZLE_9_11
:
2241 return "bit9/bit11";
2242 case I915_BIT_6_SWIZZLE_9_10_11
:
2243 return "bit9/bit10/bit11";
2244 case I915_BIT_6_SWIZZLE_9_17
:
2245 return "bit9/bit17";
2246 case I915_BIT_6_SWIZZLE_9_10_17
:
2247 return "bit9/bit10/bit17";
2248 case I915_BIT_6_SWIZZLE_UNKNOWN
:
2255 static int i915_swizzle_info(struct seq_file
*m
, void *data
)
2257 struct drm_info_node
*node
= m
->private;
2258 struct drm_device
*dev
= node
->minor
->dev
;
2259 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2262 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
2265 intel_runtime_pm_get(dev_priv
);
2267 seq_printf(m
, "bit6 swizzle for X-tiling = %s\n",
2268 swizzle_string(dev_priv
->mm
.bit_6_swizzle_x
));
2269 seq_printf(m
, "bit6 swizzle for Y-tiling = %s\n",
2270 swizzle_string(dev_priv
->mm
.bit_6_swizzle_y
));
2272 if (IS_GEN3(dev
) || IS_GEN4(dev
)) {
2273 seq_printf(m
, "DDC = 0x%08x\n",
2275 seq_printf(m
, "DDC2 = 0x%08x\n",
2277 seq_printf(m
, "C0DRB3 = 0x%04x\n",
2278 I915_READ16(C0DRB3
));
2279 seq_printf(m
, "C1DRB3 = 0x%04x\n",
2280 I915_READ16(C1DRB3
));
2281 } else if (INTEL_INFO(dev
)->gen
>= 6) {
2282 seq_printf(m
, "MAD_DIMM_C0 = 0x%08x\n",
2283 I915_READ(MAD_DIMM_C0
));
2284 seq_printf(m
, "MAD_DIMM_C1 = 0x%08x\n",
2285 I915_READ(MAD_DIMM_C1
));
2286 seq_printf(m
, "MAD_DIMM_C2 = 0x%08x\n",
2287 I915_READ(MAD_DIMM_C2
));
2288 seq_printf(m
, "TILECTL = 0x%08x\n",
2289 I915_READ(TILECTL
));
2290 if (INTEL_INFO(dev
)->gen
>= 8)
2291 seq_printf(m
, "GAMTARBMODE = 0x%08x\n",
2292 I915_READ(GAMTARBMODE
));
2294 seq_printf(m
, "ARB_MODE = 0x%08x\n",
2295 I915_READ(ARB_MODE
));
2296 seq_printf(m
, "DISP_ARB_CTL = 0x%08x\n",
2297 I915_READ(DISP_ARB_CTL
));
2300 if (dev_priv
->quirks
& QUIRK_PIN_SWIZZLED_PAGES
)
2301 seq_puts(m
, "L-shaped memory detected\n");
2303 intel_runtime_pm_put(dev_priv
);
2304 mutex_unlock(&dev
->struct_mutex
);
2309 static int per_file_ctx(int id
, void *ptr
, void *data
)
2311 struct i915_gem_context
*ctx
= ptr
;
2312 struct seq_file
*m
= data
;
2313 struct i915_hw_ppgtt
*ppgtt
= ctx
->ppgtt
;
2316 seq_printf(m
, " no ppgtt for context %d\n",
2321 if (i915_gem_context_is_default(ctx
))
2322 seq_puts(m
, " default context:\n");
2324 seq_printf(m
, " context %d:\n", ctx
->user_handle
);
2325 ppgtt
->debug_dump(ppgtt
, m
);
2330 static void gen8_ppgtt_info(struct seq_file
*m
, struct drm_device
*dev
)
2332 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2333 struct intel_engine_cs
*engine
;
2334 struct i915_hw_ppgtt
*ppgtt
= dev_priv
->mm
.aliasing_ppgtt
;
2340 for_each_engine(engine
, dev_priv
) {
2341 seq_printf(m
, "%s\n", engine
->name
);
2342 for (i
= 0; i
< 4; i
++) {
2343 u64 pdp
= I915_READ(GEN8_RING_PDP_UDW(engine
, i
));
2345 pdp
|= I915_READ(GEN8_RING_PDP_LDW(engine
, i
));
2346 seq_printf(m
, "\tPDP%d 0x%016llx\n", i
, pdp
);
2351 static void gen6_ppgtt_info(struct seq_file
*m
, struct drm_device
*dev
)
2353 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2354 struct intel_engine_cs
*engine
;
2356 if (IS_GEN6(dev_priv
))
2357 seq_printf(m
, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE
));
2359 for_each_engine(engine
, dev_priv
) {
2360 seq_printf(m
, "%s\n", engine
->name
);
2361 if (IS_GEN7(dev_priv
))
2362 seq_printf(m
, "GFX_MODE: 0x%08x\n",
2363 I915_READ(RING_MODE_GEN7(engine
)));
2364 seq_printf(m
, "PP_DIR_BASE: 0x%08x\n",
2365 I915_READ(RING_PP_DIR_BASE(engine
)));
2366 seq_printf(m
, "PP_DIR_BASE_READ: 0x%08x\n",
2367 I915_READ(RING_PP_DIR_BASE_READ(engine
)));
2368 seq_printf(m
, "PP_DIR_DCLV: 0x%08x\n",
2369 I915_READ(RING_PP_DIR_DCLV(engine
)));
2371 if (dev_priv
->mm
.aliasing_ppgtt
) {
2372 struct i915_hw_ppgtt
*ppgtt
= dev_priv
->mm
.aliasing_ppgtt
;
2374 seq_puts(m
, "aliasing PPGTT:\n");
2375 seq_printf(m
, "pd gtt offset: 0x%08x\n", ppgtt
->pd
.base
.ggtt_offset
);
2377 ppgtt
->debug_dump(ppgtt
, m
);
2380 seq_printf(m
, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK
));
2383 static int i915_ppgtt_info(struct seq_file
*m
, void *data
)
2385 struct drm_info_node
*node
= m
->private;
2386 struct drm_device
*dev
= node
->minor
->dev
;
2387 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2388 struct drm_file
*file
;
2390 int ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
2393 intel_runtime_pm_get(dev_priv
);
2395 if (INTEL_INFO(dev
)->gen
>= 8)
2396 gen8_ppgtt_info(m
, dev
);
2397 else if (INTEL_INFO(dev
)->gen
>= 6)
2398 gen6_ppgtt_info(m
, dev
);
2400 mutex_lock(&dev
->filelist_mutex
);
2401 list_for_each_entry_reverse(file
, &dev
->filelist
, lhead
) {
2402 struct drm_i915_file_private
*file_priv
= file
->driver_priv
;
2403 struct task_struct
*task
;
2405 task
= get_pid_task(file
->pid
, PIDTYPE_PID
);
2410 seq_printf(m
, "\nproc: %s\n", task
->comm
);
2411 put_task_struct(task
);
2412 idr_for_each(&file_priv
->context_idr
, per_file_ctx
,
2413 (void *)(unsigned long)m
);
2416 mutex_unlock(&dev
->filelist_mutex
);
2418 intel_runtime_pm_put(dev_priv
);
2419 mutex_unlock(&dev
->struct_mutex
);
2424 static int count_irq_waiters(struct drm_i915_private
*i915
)
2426 struct intel_engine_cs
*engine
;
2429 for_each_engine(engine
, i915
)
2430 count
+= intel_engine_has_waiter(engine
);
2435 static int i915_rps_boost_info(struct seq_file
*m
, void *data
)
2437 struct drm_info_node
*node
= m
->private;
2438 struct drm_device
*dev
= node
->minor
->dev
;
2439 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2440 struct drm_file
*file
;
2442 seq_printf(m
, "RPS enabled? %d\n", dev_priv
->rps
.enabled
);
2443 seq_printf(m
, "GPU busy? %s [%x]\n",
2444 yesno(dev_priv
->gt
.awake
), dev_priv
->gt
.active_engines
);
2445 seq_printf(m
, "CPU waiting? %d\n", count_irq_waiters(dev_priv
));
2446 seq_printf(m
, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2447 intel_gpu_freq(dev_priv
, dev_priv
->rps
.cur_freq
),
2448 intel_gpu_freq(dev_priv
, dev_priv
->rps
.min_freq
),
2449 intel_gpu_freq(dev_priv
, dev_priv
->rps
.min_freq_softlimit
),
2450 intel_gpu_freq(dev_priv
, dev_priv
->rps
.max_freq_softlimit
),
2451 intel_gpu_freq(dev_priv
, dev_priv
->rps
.max_freq
));
2453 mutex_lock(&dev
->filelist_mutex
);
2454 spin_lock(&dev_priv
->rps
.client_lock
);
2455 list_for_each_entry_reverse(file
, &dev
->filelist
, lhead
) {
2456 struct drm_i915_file_private
*file_priv
= file
->driver_priv
;
2457 struct task_struct
*task
;
2460 task
= pid_task(file
->pid
, PIDTYPE_PID
);
2461 seq_printf(m
, "%s [%d]: %d boosts%s\n",
2462 task
? task
->comm
: "<unknown>",
2463 task
? task
->pid
: -1,
2464 file_priv
->rps
.boosts
,
2465 list_empty(&file_priv
->rps
.link
) ? "" : ", active");
2468 seq_printf(m
, "Semaphore boosts: %d%s\n",
2469 dev_priv
->rps
.semaphores
.boosts
,
2470 list_empty(&dev_priv
->rps
.semaphores
.link
) ? "" : ", active");
2471 seq_printf(m
, "MMIO flip boosts: %d%s\n",
2472 dev_priv
->rps
.mmioflips
.boosts
,
2473 list_empty(&dev_priv
->rps
.mmioflips
.link
) ? "" : ", active");
2474 seq_printf(m
, "Kernel boosts: %d\n", dev_priv
->rps
.boosts
);
2475 spin_unlock(&dev_priv
->rps
.client_lock
);
2476 mutex_unlock(&dev
->filelist_mutex
);
2481 static int i915_llc(struct seq_file
*m
, void *data
)
2483 struct drm_info_node
*node
= m
->private;
2484 struct drm_device
*dev
= node
->minor
->dev
;
2485 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2486 const bool edram
= INTEL_GEN(dev_priv
) > 8;
2488 seq_printf(m
, "LLC: %s\n", yesno(HAS_LLC(dev
)));
2489 seq_printf(m
, "%s: %lluMB\n", edram
? "eDRAM" : "eLLC",
2490 intel_uncore_edram_size(dev_priv
)/1024/1024);
2495 static int i915_guc_load_status_info(struct seq_file
*m
, void *data
)
2497 struct drm_info_node
*node
= m
->private;
2498 struct drm_i915_private
*dev_priv
= to_i915(node
->minor
->dev
);
2499 struct intel_guc_fw
*guc_fw
= &dev_priv
->guc
.guc_fw
;
2502 if (!HAS_GUC_UCODE(dev_priv
))
2505 seq_printf(m
, "GuC firmware status:\n");
2506 seq_printf(m
, "\tpath: %s\n",
2507 guc_fw
->guc_fw_path
);
2508 seq_printf(m
, "\tfetch: %s\n",
2509 intel_guc_fw_status_repr(guc_fw
->guc_fw_fetch_status
));
2510 seq_printf(m
, "\tload: %s\n",
2511 intel_guc_fw_status_repr(guc_fw
->guc_fw_load_status
));
2512 seq_printf(m
, "\tversion wanted: %d.%d\n",
2513 guc_fw
->guc_fw_major_wanted
, guc_fw
->guc_fw_minor_wanted
);
2514 seq_printf(m
, "\tversion found: %d.%d\n",
2515 guc_fw
->guc_fw_major_found
, guc_fw
->guc_fw_minor_found
);
2516 seq_printf(m
, "\theader: offset is %d; size = %d\n",
2517 guc_fw
->header_offset
, guc_fw
->header_size
);
2518 seq_printf(m
, "\tuCode: offset is %d; size = %d\n",
2519 guc_fw
->ucode_offset
, guc_fw
->ucode_size
);
2520 seq_printf(m
, "\tRSA: offset is %d; size = %d\n",
2521 guc_fw
->rsa_offset
, guc_fw
->rsa_size
);
2523 tmp
= I915_READ(GUC_STATUS
);
2525 seq_printf(m
, "\nGuC status 0x%08x:\n", tmp
);
2526 seq_printf(m
, "\tBootrom status = 0x%x\n",
2527 (tmp
& GS_BOOTROM_MASK
) >> GS_BOOTROM_SHIFT
);
2528 seq_printf(m
, "\tuKernel status = 0x%x\n",
2529 (tmp
& GS_UKERNEL_MASK
) >> GS_UKERNEL_SHIFT
);
2530 seq_printf(m
, "\tMIA Core status = 0x%x\n",
2531 (tmp
& GS_MIA_MASK
) >> GS_MIA_SHIFT
);
2532 seq_puts(m
, "\nScratch registers:\n");
2533 for (i
= 0; i
< 16; i
++)
2534 seq_printf(m
, "\t%2d: \t0x%x\n", i
, I915_READ(SOFT_SCRATCH(i
)));
2539 static void i915_guc_client_info(struct seq_file
*m
,
2540 struct drm_i915_private
*dev_priv
,
2541 struct i915_guc_client
*client
)
2543 struct intel_engine_cs
*engine
;
2546 seq_printf(m
, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2547 client
->priority
, client
->ctx_index
, client
->proc_desc_offset
);
2548 seq_printf(m
, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2549 client
->doorbell_id
, client
->doorbell_offset
, client
->cookie
);
2550 seq_printf(m
, "\tWQ size %d, offset: 0x%x, tail %d\n",
2551 client
->wq_size
, client
->wq_offset
, client
->wq_tail
);
2553 seq_printf(m
, "\tWork queue full: %u\n", client
->no_wq_space
);
2554 seq_printf(m
, "\tFailed to queue: %u\n", client
->q_fail
);
2555 seq_printf(m
, "\tFailed doorbell: %u\n", client
->b_fail
);
2556 seq_printf(m
, "\tLast submission result: %d\n", client
->retcode
);
2558 for_each_engine(engine
, dev_priv
) {
2559 seq_printf(m
, "\tSubmissions: %llu %s\n",
2560 client
->submissions
[engine
->id
],
2562 tot
+= client
->submissions
[engine
->id
];
2564 seq_printf(m
, "\tTotal: %llu\n", tot
);
2567 static int i915_guc_info(struct seq_file
*m
, void *data
)
2569 struct drm_info_node
*node
= m
->private;
2570 struct drm_device
*dev
= node
->minor
->dev
;
2571 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2572 struct intel_guc guc
;
2573 struct i915_guc_client client
= {};
2574 struct intel_engine_cs
*engine
;
2577 if (!HAS_GUC_SCHED(dev_priv
))
2580 if (mutex_lock_interruptible(&dev
->struct_mutex
))
2583 /* Take a local copy of the GuC data, so we can dump it at leisure */
2584 guc
= dev_priv
->guc
;
2585 if (guc
.execbuf_client
)
2586 client
= *guc
.execbuf_client
;
2588 mutex_unlock(&dev
->struct_mutex
);
2590 seq_printf(m
, "Doorbell map:\n");
2591 seq_printf(m
, "\t%*pb\n", GUC_MAX_DOORBELLS
, guc
.doorbell_bitmap
);
2592 seq_printf(m
, "Doorbell next cacheline: 0x%x\n\n", guc
.db_cacheline
);
2594 seq_printf(m
, "GuC total action count: %llu\n", guc
.action_count
);
2595 seq_printf(m
, "GuC action failure count: %u\n", guc
.action_fail
);
2596 seq_printf(m
, "GuC last action command: 0x%x\n", guc
.action_cmd
);
2597 seq_printf(m
, "GuC last action status: 0x%x\n", guc
.action_status
);
2598 seq_printf(m
, "GuC last action error code: %d\n", guc
.action_err
);
2600 seq_printf(m
, "\nGuC submissions:\n");
2601 for_each_engine(engine
, dev_priv
) {
2602 seq_printf(m
, "\t%-24s: %10llu, last seqno 0x%08x\n",
2603 engine
->name
, guc
.submissions
[engine
->id
],
2604 guc
.last_seqno
[engine
->id
]);
2605 total
+= guc
.submissions
[engine
->id
];
2607 seq_printf(m
, "\t%s: %llu\n", "Total", total
);
2609 seq_printf(m
, "\nGuC execbuf client @ %p:\n", guc
.execbuf_client
);
2610 i915_guc_client_info(m
, dev_priv
, &client
);
2612 /* Add more as required ... */
2617 static int i915_guc_log_dump(struct seq_file
*m
, void *data
)
2619 struct drm_info_node
*node
= m
->private;
2620 struct drm_device
*dev
= node
->minor
->dev
;
2621 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2622 struct drm_i915_gem_object
*log_obj
= dev_priv
->guc
.log_obj
;
2629 for (pg
= 0; pg
< log_obj
->base
.size
/ PAGE_SIZE
; pg
++) {
2630 log
= kmap_atomic(i915_gem_object_get_page(log_obj
, pg
));
2632 for (i
= 0; i
< PAGE_SIZE
/ sizeof(u32
); i
+= 4)
2633 seq_printf(m
, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2634 *(log
+ i
), *(log
+ i
+ 1),
2635 *(log
+ i
+ 2), *(log
+ i
+ 3));
2645 static int i915_edp_psr_status(struct seq_file
*m
, void *data
)
2647 struct drm_info_node
*node
= m
->private;
2648 struct drm_device
*dev
= node
->minor
->dev
;
2649 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2653 bool enabled
= false;
2655 if (!HAS_PSR(dev
)) {
2656 seq_puts(m
, "PSR not supported\n");
2660 intel_runtime_pm_get(dev_priv
);
2662 mutex_lock(&dev_priv
->psr
.lock
);
2663 seq_printf(m
, "Sink_Support: %s\n", yesno(dev_priv
->psr
.sink_support
));
2664 seq_printf(m
, "Source_OK: %s\n", yesno(dev_priv
->psr
.source_ok
));
2665 seq_printf(m
, "Enabled: %s\n", yesno((bool)dev_priv
->psr
.enabled
));
2666 seq_printf(m
, "Active: %s\n", yesno(dev_priv
->psr
.active
));
2667 seq_printf(m
, "Busy frontbuffer bits: 0x%03x\n",
2668 dev_priv
->psr
.busy_frontbuffer_bits
);
2669 seq_printf(m
, "Re-enable work scheduled: %s\n",
2670 yesno(work_busy(&dev_priv
->psr
.work
.work
)));
2673 enabled
= I915_READ(EDP_PSR_CTL
) & EDP_PSR_ENABLE
;
2675 for_each_pipe(dev_priv
, pipe
) {
2676 stat
[pipe
] = I915_READ(VLV_PSRSTAT(pipe
)) &
2677 VLV_EDP_PSR_CURR_STATE_MASK
;
2678 if ((stat
[pipe
] == VLV_EDP_PSR_ACTIVE_NORFB_UP
) ||
2679 (stat
[pipe
] == VLV_EDP_PSR_ACTIVE_SF_UPDATE
))
2684 seq_printf(m
, "Main link in standby mode: %s\n",
2685 yesno(dev_priv
->psr
.link_standby
));
2687 seq_printf(m
, "HW Enabled & Active bit: %s", yesno(enabled
));
2690 for_each_pipe(dev_priv
, pipe
) {
2691 if ((stat
[pipe
] == VLV_EDP_PSR_ACTIVE_NORFB_UP
) ||
2692 (stat
[pipe
] == VLV_EDP_PSR_ACTIVE_SF_UPDATE
))
2693 seq_printf(m
, " pipe %c", pipe_name(pipe
));
2698 * VLV/CHV PSR has no kind of performance counter
2699 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2701 if (IS_HASWELL(dev
) || IS_BROADWELL(dev
)) {
2702 psrperf
= I915_READ(EDP_PSR_PERF_CNT
) &
2703 EDP_PSR_PERF_CNT_MASK
;
2705 seq_printf(m
, "Performance_Counter: %u\n", psrperf
);
2707 mutex_unlock(&dev_priv
->psr
.lock
);
2709 intel_runtime_pm_put(dev_priv
);
2713 static int i915_sink_crc(struct seq_file
*m
, void *data
)
2715 struct drm_info_node
*node
= m
->private;
2716 struct drm_device
*dev
= node
->minor
->dev
;
2717 struct intel_connector
*connector
;
2718 struct intel_dp
*intel_dp
= NULL
;
2722 drm_modeset_lock_all(dev
);
2723 for_each_intel_connector(dev
, connector
) {
2724 struct drm_crtc
*crtc
;
2726 if (!connector
->base
.state
->best_encoder
)
2729 crtc
= connector
->base
.state
->crtc
;
2730 if (!crtc
->state
->active
)
2733 if (connector
->base
.connector_type
!= DRM_MODE_CONNECTOR_eDP
)
2736 intel_dp
= enc_to_intel_dp(connector
->base
.state
->best_encoder
);
2738 ret
= intel_dp_sink_crc(intel_dp
, crc
);
2742 seq_printf(m
, "%02x%02x%02x%02x%02x%02x\n",
2743 crc
[0], crc
[1], crc
[2],
2744 crc
[3], crc
[4], crc
[5]);
2749 drm_modeset_unlock_all(dev
);
2753 static int i915_energy_uJ(struct seq_file
*m
, void *data
)
2755 struct drm_info_node
*node
= m
->private;
2756 struct drm_device
*dev
= node
->minor
->dev
;
2757 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2761 if (INTEL_INFO(dev
)->gen
< 6)
2764 intel_runtime_pm_get(dev_priv
);
2766 rdmsrl(MSR_RAPL_POWER_UNIT
, power
);
2767 power
= (power
& 0x1f00) >> 8;
2768 units
= 1000000 / (1 << power
); /* convert to uJ */
2769 power
= I915_READ(MCH_SECP_NRG_STTS
);
2772 intel_runtime_pm_put(dev_priv
);
2774 seq_printf(m
, "%llu", (long long unsigned)power
);
2779 static int i915_runtime_pm_status(struct seq_file
*m
, void *unused
)
2781 struct drm_info_node
*node
= m
->private;
2782 struct drm_device
*dev
= node
->minor
->dev
;
2783 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2785 if (!HAS_RUNTIME_PM(dev_priv
))
2786 seq_puts(m
, "Runtime power management not supported\n");
2788 seq_printf(m
, "GPU idle: %s\n", yesno(!dev_priv
->gt
.awake
));
2789 seq_printf(m
, "IRQs disabled: %s\n",
2790 yesno(!intel_irqs_enabled(dev_priv
)));
2792 seq_printf(m
, "Usage count: %d\n",
2793 atomic_read(&dev
->dev
->power
.usage_count
));
2795 seq_printf(m
, "Device Power Management (CONFIG_PM) disabled\n");
2797 seq_printf(m
, "PCI device power state: %s [%d]\n",
2798 pci_power_name(dev_priv
->drm
.pdev
->current_state
),
2799 dev_priv
->drm
.pdev
->current_state
);
2804 static int i915_power_domain_info(struct seq_file
*m
, void *unused
)
2806 struct drm_info_node
*node
= m
->private;
2807 struct drm_device
*dev
= node
->minor
->dev
;
2808 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2809 struct i915_power_domains
*power_domains
= &dev_priv
->power_domains
;
2812 mutex_lock(&power_domains
->lock
);
2814 seq_printf(m
, "%-25s %s\n", "Power well/domain", "Use count");
2815 for (i
= 0; i
< power_domains
->power_well_count
; i
++) {
2816 struct i915_power_well
*power_well
;
2817 enum intel_display_power_domain power_domain
;
2819 power_well
= &power_domains
->power_wells
[i
];
2820 seq_printf(m
, "%-25s %d\n", power_well
->name
,
2823 for (power_domain
= 0; power_domain
< POWER_DOMAIN_NUM
;
2825 if (!(BIT(power_domain
) & power_well
->domains
))
2828 seq_printf(m
, " %-23s %d\n",
2829 intel_display_power_domain_str(power_domain
),
2830 power_domains
->domain_use_count
[power_domain
]);
2834 mutex_unlock(&power_domains
->lock
);
2839 static int i915_dmc_info(struct seq_file
*m
, void *unused
)
2841 struct drm_info_node
*node
= m
->private;
2842 struct drm_device
*dev
= node
->minor
->dev
;
2843 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2844 struct intel_csr
*csr
;
2846 if (!HAS_CSR(dev
)) {
2847 seq_puts(m
, "not supported\n");
2851 csr
= &dev_priv
->csr
;
2853 intel_runtime_pm_get(dev_priv
);
2855 seq_printf(m
, "fw loaded: %s\n", yesno(csr
->dmc_payload
!= NULL
));
2856 seq_printf(m
, "path: %s\n", csr
->fw_path
);
2858 if (!csr
->dmc_payload
)
2861 seq_printf(m
, "version: %d.%d\n", CSR_VERSION_MAJOR(csr
->version
),
2862 CSR_VERSION_MINOR(csr
->version
));
2864 if (IS_SKYLAKE(dev
) && csr
->version
>= CSR_VERSION(1, 6)) {
2865 seq_printf(m
, "DC3 -> DC5 count: %d\n",
2866 I915_READ(SKL_CSR_DC3_DC5_COUNT
));
2867 seq_printf(m
, "DC5 -> DC6 count: %d\n",
2868 I915_READ(SKL_CSR_DC5_DC6_COUNT
));
2869 } else if (IS_BROXTON(dev
) && csr
->version
>= CSR_VERSION(1, 4)) {
2870 seq_printf(m
, "DC3 -> DC5 count: %d\n",
2871 I915_READ(BXT_CSR_DC3_DC5_COUNT
));
2875 seq_printf(m
, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2876 seq_printf(m
, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE
));
2877 seq_printf(m
, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL
));
2879 intel_runtime_pm_put(dev_priv
);
2884 static void intel_seq_print_mode(struct seq_file
*m
, int tabs
,
2885 struct drm_display_mode
*mode
)
2889 for (i
= 0; i
< tabs
; i
++)
2892 seq_printf(m
, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2893 mode
->base
.id
, mode
->name
,
2894 mode
->vrefresh
, mode
->clock
,
2895 mode
->hdisplay
, mode
->hsync_start
,
2896 mode
->hsync_end
, mode
->htotal
,
2897 mode
->vdisplay
, mode
->vsync_start
,
2898 mode
->vsync_end
, mode
->vtotal
,
2899 mode
->type
, mode
->flags
);
2902 static void intel_encoder_info(struct seq_file
*m
,
2903 struct intel_crtc
*intel_crtc
,
2904 struct intel_encoder
*intel_encoder
)
2906 struct drm_info_node
*node
= m
->private;
2907 struct drm_device
*dev
= node
->minor
->dev
;
2908 struct drm_crtc
*crtc
= &intel_crtc
->base
;
2909 struct intel_connector
*intel_connector
;
2910 struct drm_encoder
*encoder
;
2912 encoder
= &intel_encoder
->base
;
2913 seq_printf(m
, "\tencoder %d: type: %s, connectors:\n",
2914 encoder
->base
.id
, encoder
->name
);
2915 for_each_connector_on_encoder(dev
, encoder
, intel_connector
) {
2916 struct drm_connector
*connector
= &intel_connector
->base
;
2917 seq_printf(m
, "\t\tconnector %d: type: %s, status: %s",
2920 drm_get_connector_status_name(connector
->status
));
2921 if (connector
->status
== connector_status_connected
) {
2922 struct drm_display_mode
*mode
= &crtc
->mode
;
2923 seq_printf(m
, ", mode:\n");
2924 intel_seq_print_mode(m
, 2, mode
);
2931 static void intel_crtc_info(struct seq_file
*m
, struct intel_crtc
*intel_crtc
)
2933 struct drm_info_node
*node
= m
->private;
2934 struct drm_device
*dev
= node
->minor
->dev
;
2935 struct drm_crtc
*crtc
= &intel_crtc
->base
;
2936 struct intel_encoder
*intel_encoder
;
2937 struct drm_plane_state
*plane_state
= crtc
->primary
->state
;
2938 struct drm_framebuffer
*fb
= plane_state
->fb
;
2941 seq_printf(m
, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2942 fb
->base
.id
, plane_state
->src_x
>> 16,
2943 plane_state
->src_y
>> 16, fb
->width
, fb
->height
);
2945 seq_puts(m
, "\tprimary plane disabled\n");
2946 for_each_encoder_on_crtc(dev
, crtc
, intel_encoder
)
2947 intel_encoder_info(m
, intel_crtc
, intel_encoder
);
2950 static void intel_panel_info(struct seq_file
*m
, struct intel_panel
*panel
)
2952 struct drm_display_mode
*mode
= panel
->fixed_mode
;
2954 seq_printf(m
, "\tfixed mode:\n");
2955 intel_seq_print_mode(m
, 2, mode
);
2958 static void intel_dp_info(struct seq_file
*m
,
2959 struct intel_connector
*intel_connector
)
2961 struct intel_encoder
*intel_encoder
= intel_connector
->encoder
;
2962 struct intel_dp
*intel_dp
= enc_to_intel_dp(&intel_encoder
->base
);
2964 seq_printf(m
, "\tDPCD rev: %x\n", intel_dp
->dpcd
[DP_DPCD_REV
]);
2965 seq_printf(m
, "\taudio support: %s\n", yesno(intel_dp
->has_audio
));
2966 if (intel_connector
->base
.connector_type
== DRM_MODE_CONNECTOR_eDP
)
2967 intel_panel_info(m
, &intel_connector
->panel
);
2970 static void intel_hdmi_info(struct seq_file
*m
,
2971 struct intel_connector
*intel_connector
)
2973 struct intel_encoder
*intel_encoder
= intel_connector
->encoder
;
2974 struct intel_hdmi
*intel_hdmi
= enc_to_intel_hdmi(&intel_encoder
->base
);
2976 seq_printf(m
, "\taudio support: %s\n", yesno(intel_hdmi
->has_audio
));
2979 static void intel_lvds_info(struct seq_file
*m
,
2980 struct intel_connector
*intel_connector
)
2982 intel_panel_info(m
, &intel_connector
->panel
);
2985 static void intel_connector_info(struct seq_file
*m
,
2986 struct drm_connector
*connector
)
2988 struct intel_connector
*intel_connector
= to_intel_connector(connector
);
2989 struct intel_encoder
*intel_encoder
= intel_connector
->encoder
;
2990 struct drm_display_mode
*mode
;
2992 seq_printf(m
, "connector %d: type %s, status: %s\n",
2993 connector
->base
.id
, connector
->name
,
2994 drm_get_connector_status_name(connector
->status
));
2995 if (connector
->status
== connector_status_connected
) {
2996 seq_printf(m
, "\tname: %s\n", connector
->display_info
.name
);
2997 seq_printf(m
, "\tphysical dimensions: %dx%dmm\n",
2998 connector
->display_info
.width_mm
,
2999 connector
->display_info
.height_mm
);
3000 seq_printf(m
, "\tsubpixel order: %s\n",
3001 drm_get_subpixel_order_name(connector
->display_info
.subpixel_order
));
3002 seq_printf(m
, "\tCEA rev: %d\n",
3003 connector
->display_info
.cea_rev
);
3006 if (!intel_encoder
|| intel_encoder
->type
== INTEL_OUTPUT_DP_MST
)
3009 switch (connector
->connector_type
) {
3010 case DRM_MODE_CONNECTOR_DisplayPort
:
3011 case DRM_MODE_CONNECTOR_eDP
:
3012 intel_dp_info(m
, intel_connector
);
3014 case DRM_MODE_CONNECTOR_LVDS
:
3015 if (intel_encoder
->type
== INTEL_OUTPUT_LVDS
)
3016 intel_lvds_info(m
, intel_connector
);
3018 case DRM_MODE_CONNECTOR_HDMIA
:
3019 if (intel_encoder
->type
== INTEL_OUTPUT_HDMI
||
3020 intel_encoder
->type
== INTEL_OUTPUT_UNKNOWN
)
3021 intel_hdmi_info(m
, intel_connector
);
3027 seq_printf(m
, "\tmodes:\n");
3028 list_for_each_entry(mode
, &connector
->modes
, head
)
3029 intel_seq_print_mode(m
, 2, mode
);
3032 static bool cursor_active(struct drm_device
*dev
, int pipe
)
3034 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3037 if (IS_845G(dev
) || IS_I865G(dev
))
3038 state
= I915_READ(CURCNTR(PIPE_A
)) & CURSOR_ENABLE
;
3040 state
= I915_READ(CURCNTR(pipe
)) & CURSOR_MODE
;
3045 static bool cursor_position(struct drm_device
*dev
, int pipe
, int *x
, int *y
)
3047 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3050 pos
= I915_READ(CURPOS(pipe
));
3052 *x
= (pos
>> CURSOR_X_SHIFT
) & CURSOR_POS_MASK
;
3053 if (pos
& (CURSOR_POS_SIGN
<< CURSOR_X_SHIFT
))
3056 *y
= (pos
>> CURSOR_Y_SHIFT
) & CURSOR_POS_MASK
;
3057 if (pos
& (CURSOR_POS_SIGN
<< CURSOR_Y_SHIFT
))
3060 return cursor_active(dev
, pipe
);
3063 static const char *plane_type(enum drm_plane_type type
)
3066 case DRM_PLANE_TYPE_OVERLAY
:
3068 case DRM_PLANE_TYPE_PRIMARY
:
3070 case DRM_PLANE_TYPE_CURSOR
:
3073 * Deliberately omitting default: to generate compiler warnings
3074 * when a new drm_plane_type gets added.
3081 static const char *plane_rotation(unsigned int rotation
)
3083 static char buf
[48];
3085 * According to doc only one DRM_ROTATE_ is allowed but this
3086 * will print them all to visualize if the values are misused
3088 snprintf(buf
, sizeof(buf
),
3089 "%s%s%s%s%s%s(0x%08x)",
3090 (rotation
& BIT(DRM_ROTATE_0
)) ? "0 " : "",
3091 (rotation
& BIT(DRM_ROTATE_90
)) ? "90 " : "",
3092 (rotation
& BIT(DRM_ROTATE_180
)) ? "180 " : "",
3093 (rotation
& BIT(DRM_ROTATE_270
)) ? "270 " : "",
3094 (rotation
& BIT(DRM_REFLECT_X
)) ? "FLIPX " : "",
3095 (rotation
& BIT(DRM_REFLECT_Y
)) ? "FLIPY " : "",
3101 static void intel_plane_info(struct seq_file
*m
, struct intel_crtc
*intel_crtc
)
3103 struct drm_info_node
*node
= m
->private;
3104 struct drm_device
*dev
= node
->minor
->dev
;
3105 struct intel_plane
*intel_plane
;
3107 for_each_intel_plane_on_crtc(dev
, intel_crtc
, intel_plane
) {
3108 struct drm_plane_state
*state
;
3109 struct drm_plane
*plane
= &intel_plane
->base
;
3111 if (!plane
->state
) {
3112 seq_puts(m
, "plane->state is NULL!\n");
3116 state
= plane
->state
;
3118 seq_printf(m
, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3120 plane_type(intel_plane
->base
.type
),
3121 state
->crtc_x
, state
->crtc_y
,
3122 state
->crtc_w
, state
->crtc_h
,
3123 (state
->src_x
>> 16),
3124 ((state
->src_x
& 0xffff) * 15625) >> 10,
3125 (state
->src_y
>> 16),
3126 ((state
->src_y
& 0xffff) * 15625) >> 10,
3127 (state
->src_w
>> 16),
3128 ((state
->src_w
& 0xffff) * 15625) >> 10,
3129 (state
->src_h
>> 16),
3130 ((state
->src_h
& 0xffff) * 15625) >> 10,
3131 state
->fb
? drm_get_format_name(state
->fb
->pixel_format
) : "N/A",
3132 plane_rotation(state
->rotation
));
3136 static void intel_scaler_info(struct seq_file
*m
, struct intel_crtc
*intel_crtc
)
3138 struct intel_crtc_state
*pipe_config
;
3139 int num_scalers
= intel_crtc
->num_scalers
;
3142 pipe_config
= to_intel_crtc_state(intel_crtc
->base
.state
);
3144 /* Not all platformas have a scaler */
3146 seq_printf(m
, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3148 pipe_config
->scaler_state
.scaler_users
,
3149 pipe_config
->scaler_state
.scaler_id
);
3151 for (i
= 0; i
< SKL_NUM_SCALERS
; i
++) {
3152 struct intel_scaler
*sc
=
3153 &pipe_config
->scaler_state
.scalers
[i
];
3155 seq_printf(m
, ", scalers[%d]: use=%s, mode=%x",
3156 i
, yesno(sc
->in_use
), sc
->mode
);
3160 seq_puts(m
, "\tNo scalers available on this platform\n");
3164 static int i915_display_info(struct seq_file
*m
, void *unused
)
3166 struct drm_info_node
*node
= m
->private;
3167 struct drm_device
*dev
= node
->minor
->dev
;
3168 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3169 struct intel_crtc
*crtc
;
3170 struct drm_connector
*connector
;
3172 intel_runtime_pm_get(dev_priv
);
3173 drm_modeset_lock_all(dev
);
3174 seq_printf(m
, "CRTC info\n");
3175 seq_printf(m
, "---------\n");
3176 for_each_intel_crtc(dev
, crtc
) {
3178 struct intel_crtc_state
*pipe_config
;
3181 pipe_config
= to_intel_crtc_state(crtc
->base
.state
);
3183 seq_printf(m
, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3184 crtc
->base
.base
.id
, pipe_name(crtc
->pipe
),
3185 yesno(pipe_config
->base
.active
),
3186 pipe_config
->pipe_src_w
, pipe_config
->pipe_src_h
,
3187 yesno(pipe_config
->dither
), pipe_config
->pipe_bpp
);
3189 if (pipe_config
->base
.active
) {
3190 intel_crtc_info(m
, crtc
);
3192 active
= cursor_position(dev
, crtc
->pipe
, &x
, &y
);
3193 seq_printf(m
, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3194 yesno(crtc
->cursor_base
),
3195 x
, y
, crtc
->base
.cursor
->state
->crtc_w
,
3196 crtc
->base
.cursor
->state
->crtc_h
,
3197 crtc
->cursor_addr
, yesno(active
));
3198 intel_scaler_info(m
, crtc
);
3199 intel_plane_info(m
, crtc
);
3202 seq_printf(m
, "\tunderrun reporting: cpu=%s pch=%s \n",
3203 yesno(!crtc
->cpu_fifo_underrun_disabled
),
3204 yesno(!crtc
->pch_fifo_underrun_disabled
));
3207 seq_printf(m
, "\n");
3208 seq_printf(m
, "Connector info\n");
3209 seq_printf(m
, "--------------\n");
3210 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
3211 intel_connector_info(m
, connector
);
3213 drm_modeset_unlock_all(dev
);
3214 intel_runtime_pm_put(dev_priv
);
3219 static int i915_semaphore_status(struct seq_file
*m
, void *unused
)
3221 struct drm_info_node
*node
= (struct drm_info_node
*) m
->private;
3222 struct drm_device
*dev
= node
->minor
->dev
;
3223 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3224 struct intel_engine_cs
*engine
;
3225 int num_rings
= hweight32(INTEL_INFO(dev
)->ring_mask
);
3226 enum intel_engine_id id
;
3229 if (!i915_semaphore_is_enabled(dev_priv
)) {
3230 seq_puts(m
, "Semaphores are disabled\n");
3234 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
3237 intel_runtime_pm_get(dev_priv
);
3239 if (IS_BROADWELL(dev
)) {
3243 page
= i915_gem_object_get_page(dev_priv
->semaphore_obj
, 0);
3245 seqno
= (uint64_t *)kmap_atomic(page
);
3246 for_each_engine_id(engine
, dev_priv
, id
) {
3249 seq_printf(m
, "%s\n", engine
->name
);
3251 seq_puts(m
, " Last signal:");
3252 for (j
= 0; j
< num_rings
; j
++) {
3253 offset
= id
* I915_NUM_ENGINES
+ j
;
3254 seq_printf(m
, "0x%08llx (0x%02llx) ",
3255 seqno
[offset
], offset
* 8);
3259 seq_puts(m
, " Last wait: ");
3260 for (j
= 0; j
< num_rings
; j
++) {
3261 offset
= id
+ (j
* I915_NUM_ENGINES
);
3262 seq_printf(m
, "0x%08llx (0x%02llx) ",
3263 seqno
[offset
], offset
* 8);
3268 kunmap_atomic(seqno
);
3270 seq_puts(m
, " Last signal:");
3271 for_each_engine(engine
, dev_priv
)
3272 for (j
= 0; j
< num_rings
; j
++)
3273 seq_printf(m
, "0x%08x\n",
3274 I915_READ(engine
->semaphore
.mbox
.signal
[j
]));
3278 seq_puts(m
, "\nSync seqno:\n");
3279 for_each_engine(engine
, dev_priv
) {
3280 for (j
= 0; j
< num_rings
; j
++)
3281 seq_printf(m
, " 0x%08x ",
3282 engine
->semaphore
.sync_seqno
[j
]);
3287 intel_runtime_pm_put(dev_priv
);
3288 mutex_unlock(&dev
->struct_mutex
);
3292 static int i915_shared_dplls_info(struct seq_file
*m
, void *unused
)
3294 struct drm_info_node
*node
= (struct drm_info_node
*) m
->private;
3295 struct drm_device
*dev
= node
->minor
->dev
;
3296 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3299 drm_modeset_lock_all(dev
);
3300 for (i
= 0; i
< dev_priv
->num_shared_dpll
; i
++) {
3301 struct intel_shared_dpll
*pll
= &dev_priv
->shared_dplls
[i
];
3303 seq_printf(m
, "DPLL%i: %s, id: %i\n", i
, pll
->name
, pll
->id
);
3304 seq_printf(m
, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3305 pll
->config
.crtc_mask
, pll
->active_mask
, yesno(pll
->on
));
3306 seq_printf(m
, " tracked hardware state:\n");
3307 seq_printf(m
, " dpll: 0x%08x\n", pll
->config
.hw_state
.dpll
);
3308 seq_printf(m
, " dpll_md: 0x%08x\n",
3309 pll
->config
.hw_state
.dpll_md
);
3310 seq_printf(m
, " fp0: 0x%08x\n", pll
->config
.hw_state
.fp0
);
3311 seq_printf(m
, " fp1: 0x%08x\n", pll
->config
.hw_state
.fp1
);
3312 seq_printf(m
, " wrpll: 0x%08x\n", pll
->config
.hw_state
.wrpll
);
3314 drm_modeset_unlock_all(dev
);
3319 static int i915_wa_registers(struct seq_file
*m
, void *unused
)
3323 struct intel_engine_cs
*engine
;
3324 struct drm_info_node
*node
= (struct drm_info_node
*) m
->private;
3325 struct drm_device
*dev
= node
->minor
->dev
;
3326 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3327 struct i915_workarounds
*workarounds
= &dev_priv
->workarounds
;
3328 enum intel_engine_id id
;
3330 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
3334 intel_runtime_pm_get(dev_priv
);
3336 seq_printf(m
, "Workarounds applied: %d\n", workarounds
->count
);
3337 for_each_engine_id(engine
, dev_priv
, id
)
3338 seq_printf(m
, "HW whitelist count for %s: %d\n",
3339 engine
->name
, workarounds
->hw_whitelist_count
[id
]);
3340 for (i
= 0; i
< workarounds
->count
; ++i
) {
3342 u32 mask
, value
, read
;
3345 addr
= workarounds
->reg
[i
].addr
;
3346 mask
= workarounds
->reg
[i
].mask
;
3347 value
= workarounds
->reg
[i
].value
;
3348 read
= I915_READ(addr
);
3349 ok
= (value
& mask
) == (read
& mask
);
3350 seq_printf(m
, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3351 i915_mmio_reg_offset(addr
), value
, mask
, read
, ok
? "OK" : "FAIL");
3354 intel_runtime_pm_put(dev_priv
);
3355 mutex_unlock(&dev
->struct_mutex
);
3360 static int i915_ddb_info(struct seq_file
*m
, void *unused
)
3362 struct drm_info_node
*node
= m
->private;
3363 struct drm_device
*dev
= node
->minor
->dev
;
3364 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3365 struct skl_ddb_allocation
*ddb
;
3366 struct skl_ddb_entry
*entry
;
3370 if (INTEL_INFO(dev
)->gen
< 9)
3373 drm_modeset_lock_all(dev
);
3375 ddb
= &dev_priv
->wm
.skl_hw
.ddb
;
3377 seq_printf(m
, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3379 for_each_pipe(dev_priv
, pipe
) {
3380 seq_printf(m
, "Pipe %c\n", pipe_name(pipe
));
3382 for_each_plane(dev_priv
, pipe
, plane
) {
3383 entry
= &ddb
->plane
[pipe
][plane
];
3384 seq_printf(m
, " Plane%-8d%8u%8u%8u\n", plane
+ 1,
3385 entry
->start
, entry
->end
,
3386 skl_ddb_entry_size(entry
));
3389 entry
= &ddb
->plane
[pipe
][PLANE_CURSOR
];
3390 seq_printf(m
, " %-13s%8u%8u%8u\n", "Cursor", entry
->start
,
3391 entry
->end
, skl_ddb_entry_size(entry
));
3394 drm_modeset_unlock_all(dev
);
3399 static void drrs_status_per_crtc(struct seq_file
*m
,
3400 struct drm_device
*dev
, struct intel_crtc
*intel_crtc
)
3402 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3403 struct i915_drrs
*drrs
= &dev_priv
->drrs
;
3405 struct drm_connector
*connector
;
3407 drm_for_each_connector(connector
, dev
) {
3408 if (connector
->state
->crtc
!= &intel_crtc
->base
)
3411 seq_printf(m
, "%s:\n", connector
->name
);
3414 if (dev_priv
->vbt
.drrs_type
== STATIC_DRRS_SUPPORT
)
3415 seq_puts(m
, "\tVBT: DRRS_type: Static");
3416 else if (dev_priv
->vbt
.drrs_type
== SEAMLESS_DRRS_SUPPORT
)
3417 seq_puts(m
, "\tVBT: DRRS_type: Seamless");
3418 else if (dev_priv
->vbt
.drrs_type
== DRRS_NOT_SUPPORTED
)
3419 seq_puts(m
, "\tVBT: DRRS_type: None");
3421 seq_puts(m
, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3423 seq_puts(m
, "\n\n");
3425 if (to_intel_crtc_state(intel_crtc
->base
.state
)->has_drrs
) {
3426 struct intel_panel
*panel
;
3428 mutex_lock(&drrs
->mutex
);
3429 /* DRRS Supported */
3430 seq_puts(m
, "\tDRRS Supported: Yes\n");
3432 /* disable_drrs() will make drrs->dp NULL */
3434 seq_puts(m
, "Idleness DRRS: Disabled");
3435 mutex_unlock(&drrs
->mutex
);
3439 panel
= &drrs
->dp
->attached_connector
->panel
;
3440 seq_printf(m
, "\t\tBusy_frontbuffer_bits: 0x%X",
3441 drrs
->busy_frontbuffer_bits
);
3443 seq_puts(m
, "\n\t\t");
3444 if (drrs
->refresh_rate_type
== DRRS_HIGH_RR
) {
3445 seq_puts(m
, "DRRS_State: DRRS_HIGH_RR\n");
3446 vrefresh
= panel
->fixed_mode
->vrefresh
;
3447 } else if (drrs
->refresh_rate_type
== DRRS_LOW_RR
) {
3448 seq_puts(m
, "DRRS_State: DRRS_LOW_RR\n");
3449 vrefresh
= panel
->downclock_mode
->vrefresh
;
3451 seq_printf(m
, "DRRS_State: Unknown(%d)\n",
3452 drrs
->refresh_rate_type
);
3453 mutex_unlock(&drrs
->mutex
);
3456 seq_printf(m
, "\t\tVrefresh: %d", vrefresh
);
3458 seq_puts(m
, "\n\t\t");
3459 mutex_unlock(&drrs
->mutex
);
3461 /* DRRS not supported. Print the VBT parameter*/
3462 seq_puts(m
, "\tDRRS Supported : No");
3467 static int i915_drrs_status(struct seq_file
*m
, void *unused
)
3469 struct drm_info_node
*node
= m
->private;
3470 struct drm_device
*dev
= node
->minor
->dev
;
3471 struct intel_crtc
*intel_crtc
;
3472 int active_crtc_cnt
= 0;
3474 drm_modeset_lock_all(dev
);
3475 for_each_intel_crtc(dev
, intel_crtc
) {
3476 if (intel_crtc
->base
.state
->active
) {
3478 seq_printf(m
, "\nCRTC %d: ", active_crtc_cnt
);
3480 drrs_status_per_crtc(m
, dev
, intel_crtc
);
3483 drm_modeset_unlock_all(dev
);
3485 if (!active_crtc_cnt
)
3486 seq_puts(m
, "No active crtc found\n");
3491 struct pipe_crc_info
{
3493 struct drm_device
*dev
;
3497 static int i915_dp_mst_info(struct seq_file
*m
, void *unused
)
3499 struct drm_info_node
*node
= (struct drm_info_node
*) m
->private;
3500 struct drm_device
*dev
= node
->minor
->dev
;
3501 struct intel_encoder
*intel_encoder
;
3502 struct intel_digital_port
*intel_dig_port
;
3503 struct drm_connector
*connector
;
3505 drm_modeset_lock_all(dev
);
3506 drm_for_each_connector(connector
, dev
) {
3507 if (connector
->connector_type
!= DRM_MODE_CONNECTOR_DisplayPort
)
3510 intel_encoder
= intel_attached_encoder(connector
);
3511 if (!intel_encoder
|| intel_encoder
->type
== INTEL_OUTPUT_DP_MST
)
3514 intel_dig_port
= enc_to_dig_port(&intel_encoder
->base
);
3515 if (!intel_dig_port
->dp
.can_mst
)
3518 seq_printf(m
, "MST Source Port %c\n",
3519 port_name(intel_dig_port
->port
));
3520 drm_dp_mst_dump_topology(m
, &intel_dig_port
->dp
.mst_mgr
);
3522 drm_modeset_unlock_all(dev
);
3526 static int i915_pipe_crc_open(struct inode
*inode
, struct file
*filep
)
3528 struct pipe_crc_info
*info
= inode
->i_private
;
3529 struct drm_i915_private
*dev_priv
= to_i915(info
->dev
);
3530 struct intel_pipe_crc
*pipe_crc
= &dev_priv
->pipe_crc
[info
->pipe
];
3532 if (info
->pipe
>= INTEL_INFO(info
->dev
)->num_pipes
)
3535 spin_lock_irq(&pipe_crc
->lock
);
3537 if (pipe_crc
->opened
) {
3538 spin_unlock_irq(&pipe_crc
->lock
);
3539 return -EBUSY
; /* already open */
3542 pipe_crc
->opened
= true;
3543 filep
->private_data
= inode
->i_private
;
3545 spin_unlock_irq(&pipe_crc
->lock
);
3550 static int i915_pipe_crc_release(struct inode
*inode
, struct file
*filep
)
3552 struct pipe_crc_info
*info
= inode
->i_private
;
3553 struct drm_i915_private
*dev_priv
= to_i915(info
->dev
);
3554 struct intel_pipe_crc
*pipe_crc
= &dev_priv
->pipe_crc
[info
->pipe
];
3556 spin_lock_irq(&pipe_crc
->lock
);
3557 pipe_crc
->opened
= false;
3558 spin_unlock_irq(&pipe_crc
->lock
);
3563 /* (6 fields, 8 chars each, space separated (5) + '\n') */
3564 #define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3565 /* account for \'0' */
3566 #define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3568 static int pipe_crc_data_count(struct intel_pipe_crc
*pipe_crc
)
3570 assert_spin_locked(&pipe_crc
->lock
);
3571 return CIRC_CNT(pipe_crc
->head
, pipe_crc
->tail
,
3572 INTEL_PIPE_CRC_ENTRIES_NR
);
3576 i915_pipe_crc_read(struct file
*filep
, char __user
*user_buf
, size_t count
,
3579 struct pipe_crc_info
*info
= filep
->private_data
;
3580 struct drm_device
*dev
= info
->dev
;
3581 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3582 struct intel_pipe_crc
*pipe_crc
= &dev_priv
->pipe_crc
[info
->pipe
];
3583 char buf
[PIPE_CRC_BUFFER_LEN
];
3588 * Don't allow user space to provide buffers not big enough to hold
3591 if (count
< PIPE_CRC_LINE_LEN
)
3594 if (pipe_crc
->source
== INTEL_PIPE_CRC_SOURCE_NONE
)
3597 /* nothing to read */
3598 spin_lock_irq(&pipe_crc
->lock
);
3599 while (pipe_crc_data_count(pipe_crc
) == 0) {
3602 if (filep
->f_flags
& O_NONBLOCK
) {
3603 spin_unlock_irq(&pipe_crc
->lock
);
3607 ret
= wait_event_interruptible_lock_irq(pipe_crc
->wq
,
3608 pipe_crc_data_count(pipe_crc
), pipe_crc
->lock
);
3610 spin_unlock_irq(&pipe_crc
->lock
);
3615 /* We now have one or more entries to read */
3616 n_entries
= count
/ PIPE_CRC_LINE_LEN
;
3619 while (n_entries
> 0) {
3620 struct intel_pipe_crc_entry
*entry
=
3621 &pipe_crc
->entries
[pipe_crc
->tail
];
3624 if (CIRC_CNT(pipe_crc
->head
, pipe_crc
->tail
,
3625 INTEL_PIPE_CRC_ENTRIES_NR
) < 1)
3628 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR
);
3629 pipe_crc
->tail
= (pipe_crc
->tail
+ 1) & (INTEL_PIPE_CRC_ENTRIES_NR
- 1);
3631 bytes_read
+= snprintf(buf
, PIPE_CRC_BUFFER_LEN
,
3632 "%8u %8x %8x %8x %8x %8x\n",
3633 entry
->frame
, entry
->crc
[0],
3634 entry
->crc
[1], entry
->crc
[2],
3635 entry
->crc
[3], entry
->crc
[4]);
3637 spin_unlock_irq(&pipe_crc
->lock
);
3639 ret
= copy_to_user(user_buf
, buf
, PIPE_CRC_LINE_LEN
);
3640 if (ret
== PIPE_CRC_LINE_LEN
)
3643 user_buf
+= PIPE_CRC_LINE_LEN
;
3646 spin_lock_irq(&pipe_crc
->lock
);
3649 spin_unlock_irq(&pipe_crc
->lock
);
3654 static const struct file_operations i915_pipe_crc_fops
= {
3655 .owner
= THIS_MODULE
,
3656 .open
= i915_pipe_crc_open
,
3657 .read
= i915_pipe_crc_read
,
3658 .release
= i915_pipe_crc_release
,
3661 static struct pipe_crc_info i915_pipe_crc_data
[I915_MAX_PIPES
] = {
3663 .name
= "i915_pipe_A_crc",
3667 .name
= "i915_pipe_B_crc",
3671 .name
= "i915_pipe_C_crc",
3676 static int i915_pipe_crc_create(struct dentry
*root
, struct drm_minor
*minor
,
3679 struct drm_device
*dev
= minor
->dev
;
3681 struct pipe_crc_info
*info
= &i915_pipe_crc_data
[pipe
];
3684 ent
= debugfs_create_file(info
->name
, S_IRUGO
, root
, info
,
3685 &i915_pipe_crc_fops
);
3689 return drm_add_fake_info_node(minor
, ent
, info
);
3692 static const char * const pipe_crc_sources
[] = {
3705 static const char *pipe_crc_source_name(enum intel_pipe_crc_source source
)
3707 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources
) != INTEL_PIPE_CRC_SOURCE_MAX
);
3708 return pipe_crc_sources
[source
];
3711 static int display_crc_ctl_show(struct seq_file
*m
, void *data
)
3713 struct drm_device
*dev
= m
->private;
3714 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3717 for (i
= 0; i
< I915_MAX_PIPES
; i
++)
3718 seq_printf(m
, "%c %s\n", pipe_name(i
),
3719 pipe_crc_source_name(dev_priv
->pipe_crc
[i
].source
));
3724 static int display_crc_ctl_open(struct inode
*inode
, struct file
*file
)
3726 struct drm_device
*dev
= inode
->i_private
;
3728 return single_open(file
, display_crc_ctl_show
, dev
);
3731 static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source
*source
,
3734 if (*source
== INTEL_PIPE_CRC_SOURCE_AUTO
)
3735 *source
= INTEL_PIPE_CRC_SOURCE_PIPE
;
3738 case INTEL_PIPE_CRC_SOURCE_PIPE
:
3739 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_INCLUDE_BORDER_I8XX
;
3741 case INTEL_PIPE_CRC_SOURCE_NONE
:
3751 static int i9xx_pipe_crc_auto_source(struct drm_device
*dev
, enum pipe pipe
,
3752 enum intel_pipe_crc_source
*source
)
3754 struct intel_encoder
*encoder
;
3755 struct intel_crtc
*crtc
;
3756 struct intel_digital_port
*dig_port
;
3759 *source
= INTEL_PIPE_CRC_SOURCE_PIPE
;
3761 drm_modeset_lock_all(dev
);
3762 for_each_intel_encoder(dev
, encoder
) {
3763 if (!encoder
->base
.crtc
)
3766 crtc
= to_intel_crtc(encoder
->base
.crtc
);
3768 if (crtc
->pipe
!= pipe
)
3771 switch (encoder
->type
) {
3772 case INTEL_OUTPUT_TVOUT
:
3773 *source
= INTEL_PIPE_CRC_SOURCE_TV
;
3775 case INTEL_OUTPUT_DP
:
3776 case INTEL_OUTPUT_EDP
:
3777 dig_port
= enc_to_dig_port(&encoder
->base
);
3778 switch (dig_port
->port
) {
3780 *source
= INTEL_PIPE_CRC_SOURCE_DP_B
;
3783 *source
= INTEL_PIPE_CRC_SOURCE_DP_C
;
3786 *source
= INTEL_PIPE_CRC_SOURCE_DP_D
;
3789 WARN(1, "nonexisting DP port %c\n",
3790 port_name(dig_port
->port
));
3798 drm_modeset_unlock_all(dev
);
3803 static int vlv_pipe_crc_ctl_reg(struct drm_device
*dev
,
3805 enum intel_pipe_crc_source
*source
,
3808 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3809 bool need_stable_symbols
= false;
3811 if (*source
== INTEL_PIPE_CRC_SOURCE_AUTO
) {
3812 int ret
= i9xx_pipe_crc_auto_source(dev
, pipe
, source
);
3818 case INTEL_PIPE_CRC_SOURCE_PIPE
:
3819 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_PIPE_VLV
;
3821 case INTEL_PIPE_CRC_SOURCE_DP_B
:
3822 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_DP_B_VLV
;
3823 need_stable_symbols
= true;
3825 case INTEL_PIPE_CRC_SOURCE_DP_C
:
3826 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_DP_C_VLV
;
3827 need_stable_symbols
= true;
3829 case INTEL_PIPE_CRC_SOURCE_DP_D
:
3830 if (!IS_CHERRYVIEW(dev
))
3832 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_DP_D_VLV
;
3833 need_stable_symbols
= true;
3835 case INTEL_PIPE_CRC_SOURCE_NONE
:
3843 * When the pipe CRC tap point is after the transcoders we need
3844 * to tweak symbol-level features to produce a deterministic series of
3845 * symbols for a given frame. We need to reset those features only once
3846 * a frame (instead of every nth symbol):
3847 * - DC-balance: used to ensure a better clock recovery from the data
3849 * - DisplayPort scrambling: used for EMI reduction
3851 if (need_stable_symbols
) {
3852 uint32_t tmp
= I915_READ(PORT_DFT2_G4X
);
3854 tmp
|= DC_BALANCE_RESET_VLV
;
3857 tmp
|= PIPE_A_SCRAMBLE_RESET
;
3860 tmp
|= PIPE_B_SCRAMBLE_RESET
;
3863 tmp
|= PIPE_C_SCRAMBLE_RESET
;
3868 I915_WRITE(PORT_DFT2_G4X
, tmp
);
3874 static int i9xx_pipe_crc_ctl_reg(struct drm_device
*dev
,
3876 enum intel_pipe_crc_source
*source
,
3879 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3880 bool need_stable_symbols
= false;
3882 if (*source
== INTEL_PIPE_CRC_SOURCE_AUTO
) {
3883 int ret
= i9xx_pipe_crc_auto_source(dev
, pipe
, source
);
3889 case INTEL_PIPE_CRC_SOURCE_PIPE
:
3890 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_PIPE_I9XX
;
3892 case INTEL_PIPE_CRC_SOURCE_TV
:
3893 if (!SUPPORTS_TV(dev
))
3895 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_TV_PRE
;
3897 case INTEL_PIPE_CRC_SOURCE_DP_B
:
3900 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_DP_B_G4X
;
3901 need_stable_symbols
= true;
3903 case INTEL_PIPE_CRC_SOURCE_DP_C
:
3906 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_DP_C_G4X
;
3907 need_stable_symbols
= true;
3909 case INTEL_PIPE_CRC_SOURCE_DP_D
:
3912 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_DP_D_G4X
;
3913 need_stable_symbols
= true;
3915 case INTEL_PIPE_CRC_SOURCE_NONE
:
3923 * When the pipe CRC tap point is after the transcoders we need
3924 * to tweak symbol-level features to produce a deterministic series of
3925 * symbols for a given frame. We need to reset those features only once
3926 * a frame (instead of every nth symbol):
3927 * - DC-balance: used to ensure a better clock recovery from the data
3929 * - DisplayPort scrambling: used for EMI reduction
3931 if (need_stable_symbols
) {
3932 uint32_t tmp
= I915_READ(PORT_DFT2_G4X
);
3934 WARN_ON(!IS_G4X(dev
));
3936 I915_WRITE(PORT_DFT_I9XX
,
3937 I915_READ(PORT_DFT_I9XX
) | DC_BALANCE_RESET
);
3940 tmp
|= PIPE_A_SCRAMBLE_RESET
;
3942 tmp
|= PIPE_B_SCRAMBLE_RESET
;
3944 I915_WRITE(PORT_DFT2_G4X
, tmp
);
3950 static void vlv_undo_pipe_scramble_reset(struct drm_device
*dev
,
3953 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3954 uint32_t tmp
= I915_READ(PORT_DFT2_G4X
);
3958 tmp
&= ~PIPE_A_SCRAMBLE_RESET
;
3961 tmp
&= ~PIPE_B_SCRAMBLE_RESET
;
3964 tmp
&= ~PIPE_C_SCRAMBLE_RESET
;
3969 if (!(tmp
& PIPE_SCRAMBLE_RESET_MASK
))
3970 tmp
&= ~DC_BALANCE_RESET_VLV
;
3971 I915_WRITE(PORT_DFT2_G4X
, tmp
);
3975 static void g4x_undo_pipe_scramble_reset(struct drm_device
*dev
,
3978 struct drm_i915_private
*dev_priv
= to_i915(dev
);
3979 uint32_t tmp
= I915_READ(PORT_DFT2_G4X
);
3982 tmp
&= ~PIPE_A_SCRAMBLE_RESET
;
3984 tmp
&= ~PIPE_B_SCRAMBLE_RESET
;
3985 I915_WRITE(PORT_DFT2_G4X
, tmp
);
3987 if (!(tmp
& PIPE_SCRAMBLE_RESET_MASK
)) {
3988 I915_WRITE(PORT_DFT_I9XX
,
3989 I915_READ(PORT_DFT_I9XX
) & ~DC_BALANCE_RESET
);
3993 static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source
*source
,
3996 if (*source
== INTEL_PIPE_CRC_SOURCE_AUTO
)
3997 *source
= INTEL_PIPE_CRC_SOURCE_PIPE
;
4000 case INTEL_PIPE_CRC_SOURCE_PLANE1
:
4001 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_PRIMARY_ILK
;
4003 case INTEL_PIPE_CRC_SOURCE_PLANE2
:
4004 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_SPRITE_ILK
;
4006 case INTEL_PIPE_CRC_SOURCE_PIPE
:
4007 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_PIPE_ILK
;
4009 case INTEL_PIPE_CRC_SOURCE_NONE
:
4019 static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device
*dev
, bool enable
)
4021 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4022 struct intel_crtc
*crtc
=
4023 to_intel_crtc(dev_priv
->pipe_to_crtc_mapping
[PIPE_A
]);
4024 struct intel_crtc_state
*pipe_config
;
4025 struct drm_atomic_state
*state
;
4028 drm_modeset_lock_all(dev
);
4029 state
= drm_atomic_state_alloc(dev
);
4035 state
->acquire_ctx
= drm_modeset_legacy_acquire_ctx(&crtc
->base
);
4036 pipe_config
= intel_atomic_get_crtc_state(state
, crtc
);
4037 if (IS_ERR(pipe_config
)) {
4038 ret
= PTR_ERR(pipe_config
);
4042 pipe_config
->pch_pfit
.force_thru
= enable
;
4043 if (pipe_config
->cpu_transcoder
== TRANSCODER_EDP
&&
4044 pipe_config
->pch_pfit
.enabled
!= enable
)
4045 pipe_config
->base
.connectors_changed
= true;
4047 ret
= drm_atomic_commit(state
);
4049 drm_modeset_unlock_all(dev
);
4050 WARN(ret
, "Toggling workaround to %i returns %i\n", enable
, ret
);
4052 drm_atomic_state_free(state
);
4055 static int ivb_pipe_crc_ctl_reg(struct drm_device
*dev
,
4057 enum intel_pipe_crc_source
*source
,
4060 if (*source
== INTEL_PIPE_CRC_SOURCE_AUTO
)
4061 *source
= INTEL_PIPE_CRC_SOURCE_PF
;
4064 case INTEL_PIPE_CRC_SOURCE_PLANE1
:
4065 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_PRIMARY_IVB
;
4067 case INTEL_PIPE_CRC_SOURCE_PLANE2
:
4068 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_SPRITE_IVB
;
4070 case INTEL_PIPE_CRC_SOURCE_PF
:
4071 if (IS_HASWELL(dev
) && pipe
== PIPE_A
)
4072 hsw_trans_edp_pipe_A_crc_wa(dev
, true);
4074 *val
= PIPE_CRC_ENABLE
| PIPE_CRC_SOURCE_PF_IVB
;
4076 case INTEL_PIPE_CRC_SOURCE_NONE
:
4086 static int pipe_crc_set_source(struct drm_device
*dev
, enum pipe pipe
,
4087 enum intel_pipe_crc_source source
)
4089 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4090 struct intel_pipe_crc
*pipe_crc
= &dev_priv
->pipe_crc
[pipe
];
4091 struct intel_crtc
*crtc
= to_intel_crtc(intel_get_crtc_for_pipe(dev
,
4093 enum intel_display_power_domain power_domain
;
4094 u32 val
= 0; /* shut up gcc */
4097 if (pipe_crc
->source
== source
)
4100 /* forbid changing the source without going back to 'none' */
4101 if (pipe_crc
->source
&& source
)
4104 power_domain
= POWER_DOMAIN_PIPE(pipe
);
4105 if (!intel_display_power_get_if_enabled(dev_priv
, power_domain
)) {
4106 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4111 ret
= i8xx_pipe_crc_ctl_reg(&source
, &val
);
4112 else if (INTEL_INFO(dev
)->gen
< 5)
4113 ret
= i9xx_pipe_crc_ctl_reg(dev
, pipe
, &source
, &val
);
4114 else if (IS_VALLEYVIEW(dev
) || IS_CHERRYVIEW(dev
))
4115 ret
= vlv_pipe_crc_ctl_reg(dev
, pipe
, &source
, &val
);
4116 else if (IS_GEN5(dev
) || IS_GEN6(dev
))
4117 ret
= ilk_pipe_crc_ctl_reg(&source
, &val
);
4119 ret
= ivb_pipe_crc_ctl_reg(dev
, pipe
, &source
, &val
);
4124 /* none -> real source transition */
4126 struct intel_pipe_crc_entry
*entries
;
4128 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4129 pipe_name(pipe
), pipe_crc_source_name(source
));
4131 entries
= kcalloc(INTEL_PIPE_CRC_ENTRIES_NR
,
4132 sizeof(pipe_crc
->entries
[0]),
4140 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4141 * enabled and disabled dynamically based on package C states,
4142 * user space can't make reliable use of the CRCs, so let's just
4143 * completely disable it.
4145 hsw_disable_ips(crtc
);
4147 spin_lock_irq(&pipe_crc
->lock
);
4148 kfree(pipe_crc
->entries
);
4149 pipe_crc
->entries
= entries
;
4152 spin_unlock_irq(&pipe_crc
->lock
);
4155 pipe_crc
->source
= source
;
4157 I915_WRITE(PIPE_CRC_CTL(pipe
), val
);
4158 POSTING_READ(PIPE_CRC_CTL(pipe
));
4160 /* real source -> none transition */
4161 if (source
== INTEL_PIPE_CRC_SOURCE_NONE
) {
4162 struct intel_pipe_crc_entry
*entries
;
4163 struct intel_crtc
*crtc
=
4164 to_intel_crtc(dev_priv
->pipe_to_crtc_mapping
[pipe
]);
4166 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4169 drm_modeset_lock(&crtc
->base
.mutex
, NULL
);
4170 if (crtc
->base
.state
->active
)
4171 intel_wait_for_vblank(dev
, pipe
);
4172 drm_modeset_unlock(&crtc
->base
.mutex
);
4174 spin_lock_irq(&pipe_crc
->lock
);
4175 entries
= pipe_crc
->entries
;
4176 pipe_crc
->entries
= NULL
;
4179 spin_unlock_irq(&pipe_crc
->lock
);
4184 g4x_undo_pipe_scramble_reset(dev
, pipe
);
4185 else if (IS_VALLEYVIEW(dev
) || IS_CHERRYVIEW(dev
))
4186 vlv_undo_pipe_scramble_reset(dev
, pipe
);
4187 else if (IS_HASWELL(dev
) && pipe
== PIPE_A
)
4188 hsw_trans_edp_pipe_A_crc_wa(dev
, false);
4190 hsw_enable_ips(crtc
);
4196 intel_display_power_put(dev_priv
, power_domain
);
4202 * Parse pipe CRC command strings:
4203 * command: wsp* object wsp+ name wsp+ source wsp*
4206 * source: (none | plane1 | plane2 | pf)
4207 * wsp: (#0x20 | #0x9 | #0xA)+
4210 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4211 * "pipe A none" -> Stop CRC
4213 static int display_crc_ctl_tokenize(char *buf
, char *words
[], int max_words
)
4220 /* skip leading white space */
4221 buf
= skip_spaces(buf
);
4223 break; /* end of buffer */
4225 /* find end of word */
4226 for (end
= buf
; *end
&& !isspace(*end
); end
++)
4229 if (n_words
== max_words
) {
4230 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4232 return -EINVAL
; /* ran out of words[] before bytes */
4237 words
[n_words
++] = buf
;
4244 enum intel_pipe_crc_object
{
4245 PIPE_CRC_OBJECT_PIPE
,
4248 static const char * const pipe_crc_objects
[] = {
4253 display_crc_ctl_parse_object(const char *buf
, enum intel_pipe_crc_object
*o
)
4257 for (i
= 0; i
< ARRAY_SIZE(pipe_crc_objects
); i
++)
4258 if (!strcmp(buf
, pipe_crc_objects
[i
])) {
4266 static int display_crc_ctl_parse_pipe(const char *buf
, enum pipe
*pipe
)
4268 const char name
= buf
[0];
4270 if (name
< 'A' || name
>= pipe_name(I915_MAX_PIPES
))
4279 display_crc_ctl_parse_source(const char *buf
, enum intel_pipe_crc_source
*s
)
4283 for (i
= 0; i
< ARRAY_SIZE(pipe_crc_sources
); i
++)
4284 if (!strcmp(buf
, pipe_crc_sources
[i
])) {
4292 static int display_crc_ctl_parse(struct drm_device
*dev
, char *buf
, size_t len
)
4296 char *words
[N_WORDS
];
4298 enum intel_pipe_crc_object object
;
4299 enum intel_pipe_crc_source source
;
4301 n_words
= display_crc_ctl_tokenize(buf
, words
, N_WORDS
);
4302 if (n_words
!= N_WORDS
) {
4303 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4308 if (display_crc_ctl_parse_object(words
[0], &object
) < 0) {
4309 DRM_DEBUG_DRIVER("unknown object %s\n", words
[0]);
4313 if (display_crc_ctl_parse_pipe(words
[1], &pipe
) < 0) {
4314 DRM_DEBUG_DRIVER("unknown pipe %s\n", words
[1]);
4318 if (display_crc_ctl_parse_source(words
[2], &source
) < 0) {
4319 DRM_DEBUG_DRIVER("unknown source %s\n", words
[2]);
4323 return pipe_crc_set_source(dev
, pipe
, source
);
4326 static ssize_t
display_crc_ctl_write(struct file
*file
, const char __user
*ubuf
,
4327 size_t len
, loff_t
*offp
)
4329 struct seq_file
*m
= file
->private_data
;
4330 struct drm_device
*dev
= m
->private;
4337 if (len
> PAGE_SIZE
- 1) {
4338 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4343 tmpbuf
= kmalloc(len
+ 1, GFP_KERNEL
);
4347 if (copy_from_user(tmpbuf
, ubuf
, len
)) {
4353 ret
= display_crc_ctl_parse(dev
, tmpbuf
, len
);
4364 static const struct file_operations i915_display_crc_ctl_fops
= {
4365 .owner
= THIS_MODULE
,
4366 .open
= display_crc_ctl_open
,
4368 .llseek
= seq_lseek
,
4369 .release
= single_release
,
4370 .write
= display_crc_ctl_write
4373 static ssize_t
i915_displayport_test_active_write(struct file
*file
,
4374 const char __user
*ubuf
,
4375 size_t len
, loff_t
*offp
)
4379 struct drm_device
*dev
;
4380 struct drm_connector
*connector
;
4381 struct list_head
*connector_list
;
4382 struct intel_dp
*intel_dp
;
4385 dev
= ((struct seq_file
*)file
->private_data
)->private;
4387 connector_list
= &dev
->mode_config
.connector_list
;
4392 input_buffer
= kmalloc(len
+ 1, GFP_KERNEL
);
4396 if (copy_from_user(input_buffer
, ubuf
, len
)) {
4401 input_buffer
[len
] = '\0';
4402 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len
);
4404 list_for_each_entry(connector
, connector_list
, head
) {
4406 if (connector
->connector_type
!=
4407 DRM_MODE_CONNECTOR_DisplayPort
)
4410 if (connector
->status
== connector_status_connected
&&
4411 connector
->encoder
!= NULL
) {
4412 intel_dp
= enc_to_intel_dp(connector
->encoder
);
4413 status
= kstrtoint(input_buffer
, 10, &val
);
4416 DRM_DEBUG_DRIVER("Got %d for test active\n", val
);
4417 /* To prevent erroneous activation of the compliance
4418 * testing code, only accept an actual value of 1 here
4421 intel_dp
->compliance_test_active
= 1;
4423 intel_dp
->compliance_test_active
= 0;
4427 kfree(input_buffer
);
4435 static int i915_displayport_test_active_show(struct seq_file
*m
, void *data
)
4437 struct drm_device
*dev
= m
->private;
4438 struct drm_connector
*connector
;
4439 struct list_head
*connector_list
= &dev
->mode_config
.connector_list
;
4440 struct intel_dp
*intel_dp
;
4442 list_for_each_entry(connector
, connector_list
, head
) {
4444 if (connector
->connector_type
!=
4445 DRM_MODE_CONNECTOR_DisplayPort
)
4448 if (connector
->status
== connector_status_connected
&&
4449 connector
->encoder
!= NULL
) {
4450 intel_dp
= enc_to_intel_dp(connector
->encoder
);
4451 if (intel_dp
->compliance_test_active
)
4462 static int i915_displayport_test_active_open(struct inode
*inode
,
4465 struct drm_device
*dev
= inode
->i_private
;
4467 return single_open(file
, i915_displayport_test_active_show
, dev
);
4470 static const struct file_operations i915_displayport_test_active_fops
= {
4471 .owner
= THIS_MODULE
,
4472 .open
= i915_displayport_test_active_open
,
4474 .llseek
= seq_lseek
,
4475 .release
= single_release
,
4476 .write
= i915_displayport_test_active_write
4479 static int i915_displayport_test_data_show(struct seq_file
*m
, void *data
)
4481 struct drm_device
*dev
= m
->private;
4482 struct drm_connector
*connector
;
4483 struct list_head
*connector_list
= &dev
->mode_config
.connector_list
;
4484 struct intel_dp
*intel_dp
;
4486 list_for_each_entry(connector
, connector_list
, head
) {
4488 if (connector
->connector_type
!=
4489 DRM_MODE_CONNECTOR_DisplayPort
)
4492 if (connector
->status
== connector_status_connected
&&
4493 connector
->encoder
!= NULL
) {
4494 intel_dp
= enc_to_intel_dp(connector
->encoder
);
4495 seq_printf(m
, "%lx", intel_dp
->compliance_test_data
);
4502 static int i915_displayport_test_data_open(struct inode
*inode
,
4505 struct drm_device
*dev
= inode
->i_private
;
4507 return single_open(file
, i915_displayport_test_data_show
, dev
);
4510 static const struct file_operations i915_displayport_test_data_fops
= {
4511 .owner
= THIS_MODULE
,
4512 .open
= i915_displayport_test_data_open
,
4514 .llseek
= seq_lseek
,
4515 .release
= single_release
4518 static int i915_displayport_test_type_show(struct seq_file
*m
, void *data
)
4520 struct drm_device
*dev
= m
->private;
4521 struct drm_connector
*connector
;
4522 struct list_head
*connector_list
= &dev
->mode_config
.connector_list
;
4523 struct intel_dp
*intel_dp
;
4525 list_for_each_entry(connector
, connector_list
, head
) {
4527 if (connector
->connector_type
!=
4528 DRM_MODE_CONNECTOR_DisplayPort
)
4531 if (connector
->status
== connector_status_connected
&&
4532 connector
->encoder
!= NULL
) {
4533 intel_dp
= enc_to_intel_dp(connector
->encoder
);
4534 seq_printf(m
, "%02lx", intel_dp
->compliance_test_type
);
4542 static int i915_displayport_test_type_open(struct inode
*inode
,
4545 struct drm_device
*dev
= inode
->i_private
;
4547 return single_open(file
, i915_displayport_test_type_show
, dev
);
4550 static const struct file_operations i915_displayport_test_type_fops
= {
4551 .owner
= THIS_MODULE
,
4552 .open
= i915_displayport_test_type_open
,
4554 .llseek
= seq_lseek
,
4555 .release
= single_release
4558 static void wm_latency_show(struct seq_file
*m
, const uint16_t wm
[8])
4560 struct drm_device
*dev
= m
->private;
4564 if (IS_CHERRYVIEW(dev
))
4566 else if (IS_VALLEYVIEW(dev
))
4569 num_levels
= ilk_wm_max_level(dev
) + 1;
4571 drm_modeset_lock_all(dev
);
4573 for (level
= 0; level
< num_levels
; level
++) {
4574 unsigned int latency
= wm
[level
];
4577 * - WM1+ latency values in 0.5us units
4578 * - latencies are in us on gen9/vlv/chv
4580 if (INTEL_INFO(dev
)->gen
>= 9 || IS_VALLEYVIEW(dev
) ||
4586 seq_printf(m
, "WM%d %u (%u.%u usec)\n",
4587 level
, wm
[level
], latency
/ 10, latency
% 10);
4590 drm_modeset_unlock_all(dev
);
4593 static int pri_wm_latency_show(struct seq_file
*m
, void *data
)
4595 struct drm_device
*dev
= m
->private;
4596 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4597 const uint16_t *latencies
;
4599 if (INTEL_INFO(dev
)->gen
>= 9)
4600 latencies
= dev_priv
->wm
.skl_latency
;
4602 latencies
= to_i915(dev
)->wm
.pri_latency
;
4604 wm_latency_show(m
, latencies
);
4609 static int spr_wm_latency_show(struct seq_file
*m
, void *data
)
4611 struct drm_device
*dev
= m
->private;
4612 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4613 const uint16_t *latencies
;
4615 if (INTEL_INFO(dev
)->gen
>= 9)
4616 latencies
= dev_priv
->wm
.skl_latency
;
4618 latencies
= to_i915(dev
)->wm
.spr_latency
;
4620 wm_latency_show(m
, latencies
);
4625 static int cur_wm_latency_show(struct seq_file
*m
, void *data
)
4627 struct drm_device
*dev
= m
->private;
4628 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4629 const uint16_t *latencies
;
4631 if (INTEL_INFO(dev
)->gen
>= 9)
4632 latencies
= dev_priv
->wm
.skl_latency
;
4634 latencies
= to_i915(dev
)->wm
.cur_latency
;
4636 wm_latency_show(m
, latencies
);
4641 static int pri_wm_latency_open(struct inode
*inode
, struct file
*file
)
4643 struct drm_device
*dev
= inode
->i_private
;
4645 if (INTEL_INFO(dev
)->gen
< 5)
4648 return single_open(file
, pri_wm_latency_show
, dev
);
4651 static int spr_wm_latency_open(struct inode
*inode
, struct file
*file
)
4653 struct drm_device
*dev
= inode
->i_private
;
4655 if (HAS_GMCH_DISPLAY(dev
))
4658 return single_open(file
, spr_wm_latency_show
, dev
);
4661 static int cur_wm_latency_open(struct inode
*inode
, struct file
*file
)
4663 struct drm_device
*dev
= inode
->i_private
;
4665 if (HAS_GMCH_DISPLAY(dev
))
4668 return single_open(file
, cur_wm_latency_show
, dev
);
4671 static ssize_t
wm_latency_write(struct file
*file
, const char __user
*ubuf
,
4672 size_t len
, loff_t
*offp
, uint16_t wm
[8])
4674 struct seq_file
*m
= file
->private_data
;
4675 struct drm_device
*dev
= m
->private;
4676 uint16_t new[8] = { 0 };
4682 if (IS_CHERRYVIEW(dev
))
4684 else if (IS_VALLEYVIEW(dev
))
4687 num_levels
= ilk_wm_max_level(dev
) + 1;
4689 if (len
>= sizeof(tmp
))
4692 if (copy_from_user(tmp
, ubuf
, len
))
4697 ret
= sscanf(tmp
, "%hu %hu %hu %hu %hu %hu %hu %hu",
4698 &new[0], &new[1], &new[2], &new[3],
4699 &new[4], &new[5], &new[6], &new[7]);
4700 if (ret
!= num_levels
)
4703 drm_modeset_lock_all(dev
);
4705 for (level
= 0; level
< num_levels
; level
++)
4706 wm
[level
] = new[level
];
4708 drm_modeset_unlock_all(dev
);
4714 static ssize_t
pri_wm_latency_write(struct file
*file
, const char __user
*ubuf
,
4715 size_t len
, loff_t
*offp
)
4717 struct seq_file
*m
= file
->private_data
;
4718 struct drm_device
*dev
= m
->private;
4719 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4720 uint16_t *latencies
;
4722 if (INTEL_INFO(dev
)->gen
>= 9)
4723 latencies
= dev_priv
->wm
.skl_latency
;
4725 latencies
= to_i915(dev
)->wm
.pri_latency
;
4727 return wm_latency_write(file
, ubuf
, len
, offp
, latencies
);
4730 static ssize_t
spr_wm_latency_write(struct file
*file
, const char __user
*ubuf
,
4731 size_t len
, loff_t
*offp
)
4733 struct seq_file
*m
= file
->private_data
;
4734 struct drm_device
*dev
= m
->private;
4735 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4736 uint16_t *latencies
;
4738 if (INTEL_INFO(dev
)->gen
>= 9)
4739 latencies
= dev_priv
->wm
.skl_latency
;
4741 latencies
= to_i915(dev
)->wm
.spr_latency
;
4743 return wm_latency_write(file
, ubuf
, len
, offp
, latencies
);
4746 static ssize_t
cur_wm_latency_write(struct file
*file
, const char __user
*ubuf
,
4747 size_t len
, loff_t
*offp
)
4749 struct seq_file
*m
= file
->private_data
;
4750 struct drm_device
*dev
= m
->private;
4751 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4752 uint16_t *latencies
;
4754 if (INTEL_INFO(dev
)->gen
>= 9)
4755 latencies
= dev_priv
->wm
.skl_latency
;
4757 latencies
= to_i915(dev
)->wm
.cur_latency
;
4759 return wm_latency_write(file
, ubuf
, len
, offp
, latencies
);
4762 static const struct file_operations i915_pri_wm_latency_fops
= {
4763 .owner
= THIS_MODULE
,
4764 .open
= pri_wm_latency_open
,
4766 .llseek
= seq_lseek
,
4767 .release
= single_release
,
4768 .write
= pri_wm_latency_write
4771 static const struct file_operations i915_spr_wm_latency_fops
= {
4772 .owner
= THIS_MODULE
,
4773 .open
= spr_wm_latency_open
,
4775 .llseek
= seq_lseek
,
4776 .release
= single_release
,
4777 .write
= spr_wm_latency_write
4780 static const struct file_operations i915_cur_wm_latency_fops
= {
4781 .owner
= THIS_MODULE
,
4782 .open
= cur_wm_latency_open
,
4784 .llseek
= seq_lseek
,
4785 .release
= single_release
,
4786 .write
= cur_wm_latency_write
4790 i915_wedged_get(void *data
, u64
*val
)
4792 struct drm_device
*dev
= data
;
4793 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4795 *val
= i915_terminally_wedged(&dev_priv
->gpu_error
);
4801 i915_wedged_set(void *data
, u64 val
)
4803 struct drm_device
*dev
= data
;
4804 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4807 * There is no safeguard against this debugfs entry colliding
4808 * with the hangcheck calling same i915_handle_error() in
4809 * parallel, causing an explosion. For now we assume that the
4810 * test harness is responsible enough not to inject gpu hangs
4811 * while it is writing to 'i915_wedged'
4814 if (i915_reset_in_progress(&dev_priv
->gpu_error
))
4817 intel_runtime_pm_get(dev_priv
);
4819 i915_handle_error(dev_priv
, val
,
4820 "Manually setting wedged to %llu", val
);
4822 intel_runtime_pm_put(dev_priv
);
4827 DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops
,
4828 i915_wedged_get
, i915_wedged_set
,
4832 i915_ring_missed_irq_get(void *data
, u64
*val
)
4834 struct drm_device
*dev
= data
;
4835 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4837 *val
= dev_priv
->gpu_error
.missed_irq_rings
;
4842 i915_ring_missed_irq_set(void *data
, u64 val
)
4844 struct drm_device
*dev
= data
;
4845 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4848 /* Lock against concurrent debugfs callers */
4849 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
4852 dev_priv
->gpu_error
.missed_irq_rings
= val
;
4853 mutex_unlock(&dev
->struct_mutex
);
4858 DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops
,
4859 i915_ring_missed_irq_get
, i915_ring_missed_irq_set
,
4863 i915_ring_test_irq_get(void *data
, u64
*val
)
4865 struct drm_device
*dev
= data
;
4866 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4868 *val
= dev_priv
->gpu_error
.test_irq_rings
;
4874 i915_ring_test_irq_set(void *data
, u64 val
)
4876 struct drm_device
*dev
= data
;
4877 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4879 val
&= INTEL_INFO(dev_priv
)->ring_mask
;
4880 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val
);
4881 dev_priv
->gpu_error
.test_irq_rings
= val
;
4886 DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops
,
4887 i915_ring_test_irq_get
, i915_ring_test_irq_set
,
4890 #define DROP_UNBOUND 0x1
4891 #define DROP_BOUND 0x2
4892 #define DROP_RETIRE 0x4
4893 #define DROP_ACTIVE 0x8
4894 #define DROP_ALL (DROP_UNBOUND | \
4899 i915_drop_caches_get(void *data
, u64
*val
)
4907 i915_drop_caches_set(void *data
, u64 val
)
4909 struct drm_device
*dev
= data
;
4910 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4913 DRM_DEBUG("Dropping caches: 0x%08llx\n", val
);
4915 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4916 * on ioctls on -EAGAIN. */
4917 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
4921 if (val
& DROP_ACTIVE
) {
4922 ret
= i915_gem_wait_for_idle(dev_priv
);
4927 if (val
& (DROP_RETIRE
| DROP_ACTIVE
))
4928 i915_gem_retire_requests(dev_priv
);
4930 if (val
& DROP_BOUND
)
4931 i915_gem_shrink(dev_priv
, LONG_MAX
, I915_SHRINK_BOUND
);
4933 if (val
& DROP_UNBOUND
)
4934 i915_gem_shrink(dev_priv
, LONG_MAX
, I915_SHRINK_UNBOUND
);
4937 mutex_unlock(&dev
->struct_mutex
);
4942 DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops
,
4943 i915_drop_caches_get
, i915_drop_caches_set
,
4947 i915_max_freq_get(void *data
, u64
*val
)
4949 struct drm_device
*dev
= data
;
4950 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4952 if (INTEL_INFO(dev
)->gen
< 6)
4955 *val
= intel_gpu_freq(dev_priv
, dev_priv
->rps
.max_freq_softlimit
);
4960 i915_max_freq_set(void *data
, u64 val
)
4962 struct drm_device
*dev
= data
;
4963 struct drm_i915_private
*dev_priv
= to_i915(dev
);
4967 if (INTEL_INFO(dev
)->gen
< 6)
4970 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val
);
4972 ret
= mutex_lock_interruptible(&dev_priv
->rps
.hw_lock
);
4977 * Turbo will still be enabled, but won't go above the set value.
4979 val
= intel_freq_opcode(dev_priv
, val
);
4981 hw_max
= dev_priv
->rps
.max_freq
;
4982 hw_min
= dev_priv
->rps
.min_freq
;
4984 if (val
< hw_min
|| val
> hw_max
|| val
< dev_priv
->rps
.min_freq_softlimit
) {
4985 mutex_unlock(&dev_priv
->rps
.hw_lock
);
4989 dev_priv
->rps
.max_freq_softlimit
= val
;
4991 intel_set_rps(dev_priv
, val
);
4993 mutex_unlock(&dev_priv
->rps
.hw_lock
);
4998 DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops
,
4999 i915_max_freq_get
, i915_max_freq_set
,
5003 i915_min_freq_get(void *data
, u64
*val
)
5005 struct drm_device
*dev
= data
;
5006 struct drm_i915_private
*dev_priv
= to_i915(dev
);
5008 if (INTEL_GEN(dev_priv
) < 6)
5011 *val
= intel_gpu_freq(dev_priv
, dev_priv
->rps
.min_freq_softlimit
);
5016 i915_min_freq_set(void *data
, u64 val
)
5018 struct drm_device
*dev
= data
;
5019 struct drm_i915_private
*dev_priv
= to_i915(dev
);
5023 if (INTEL_GEN(dev_priv
) < 6)
5026 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val
);
5028 ret
= mutex_lock_interruptible(&dev_priv
->rps
.hw_lock
);
5033 * Turbo will still be enabled, but won't go below the set value.
5035 val
= intel_freq_opcode(dev_priv
, val
);
5037 hw_max
= dev_priv
->rps
.max_freq
;
5038 hw_min
= dev_priv
->rps
.min_freq
;
5040 if (val
< hw_min
|| val
> hw_max
|| val
> dev_priv
->rps
.max_freq_softlimit
) {
5041 mutex_unlock(&dev_priv
->rps
.hw_lock
);
5045 dev_priv
->rps
.min_freq_softlimit
= val
;
5047 intel_set_rps(dev_priv
, val
);
5049 mutex_unlock(&dev_priv
->rps
.hw_lock
);
5054 DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops
,
5055 i915_min_freq_get
, i915_min_freq_set
,
5059 i915_cache_sharing_get(void *data
, u64
*val
)
5061 struct drm_device
*dev
= data
;
5062 struct drm_i915_private
*dev_priv
= to_i915(dev
);
5066 if (!(IS_GEN6(dev
) || IS_GEN7(dev
)))
5069 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
5072 intel_runtime_pm_get(dev_priv
);
5074 snpcr
= I915_READ(GEN6_MBCUNIT_SNPCR
);
5076 intel_runtime_pm_put(dev_priv
);
5077 mutex_unlock(&dev_priv
->drm
.struct_mutex
);
5079 *val
= (snpcr
& GEN6_MBC_SNPCR_MASK
) >> GEN6_MBC_SNPCR_SHIFT
;
5085 i915_cache_sharing_set(void *data
, u64 val
)
5087 struct drm_device
*dev
= data
;
5088 struct drm_i915_private
*dev_priv
= to_i915(dev
);
5091 if (!(IS_GEN6(dev
) || IS_GEN7(dev
)))
5097 intel_runtime_pm_get(dev_priv
);
5098 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val
);
5100 /* Update the cache sharing policy here as well */
5101 snpcr
= I915_READ(GEN6_MBCUNIT_SNPCR
);
5102 snpcr
&= ~GEN6_MBC_SNPCR_MASK
;
5103 snpcr
|= (val
<< GEN6_MBC_SNPCR_SHIFT
);
5104 I915_WRITE(GEN6_MBCUNIT_SNPCR
, snpcr
);
5106 intel_runtime_pm_put(dev_priv
);
5110 DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops
,
5111 i915_cache_sharing_get
, i915_cache_sharing_set
,
5114 struct sseu_dev_status
{
5115 unsigned int slice_total
;
5116 unsigned int subslice_total
;
5117 unsigned int subslice_per_slice
;
5118 unsigned int eu_total
;
5119 unsigned int eu_per_subslice
;
5122 static void cherryview_sseu_device_status(struct drm_device
*dev
,
5123 struct sseu_dev_status
*stat
)
5125 struct drm_i915_private
*dev_priv
= to_i915(dev
);
5128 u32 sig1
[ss_max
], sig2
[ss_max
];
5130 sig1
[0] = I915_READ(CHV_POWER_SS0_SIG1
);
5131 sig1
[1] = I915_READ(CHV_POWER_SS1_SIG1
);
5132 sig2
[0] = I915_READ(CHV_POWER_SS0_SIG2
);
5133 sig2
[1] = I915_READ(CHV_POWER_SS1_SIG2
);
5135 for (ss
= 0; ss
< ss_max
; ss
++) {
5136 unsigned int eu_cnt
;
5138 if (sig1
[ss
] & CHV_SS_PG_ENABLE
)
5139 /* skip disabled subslice */
5142 stat
->slice_total
= 1;
5143 stat
->subslice_per_slice
++;
5144 eu_cnt
= ((sig1
[ss
] & CHV_EU08_PG_ENABLE
) ? 0 : 2) +
5145 ((sig1
[ss
] & CHV_EU19_PG_ENABLE
) ? 0 : 2) +
5146 ((sig1
[ss
] & CHV_EU210_PG_ENABLE
) ? 0 : 2) +
5147 ((sig2
[ss
] & CHV_EU311_PG_ENABLE
) ? 0 : 2);
5148 stat
->eu_total
+= eu_cnt
;
5149 stat
->eu_per_subslice
= max(stat
->eu_per_subslice
, eu_cnt
);
5151 stat
->subslice_total
= stat
->subslice_per_slice
;
5154 static void gen9_sseu_device_status(struct drm_device
*dev
,
5155 struct sseu_dev_status
*stat
)
5157 struct drm_i915_private
*dev_priv
= to_i915(dev
);
5158 int s_max
= 3, ss_max
= 4;
5160 u32 s_reg
[s_max
], eu_reg
[2*s_max
], eu_mask
[2];
5162 /* BXT has a single slice and at most 3 subslices. */
5163 if (IS_BROXTON(dev
)) {
5168 for (s
= 0; s
< s_max
; s
++) {
5169 s_reg
[s
] = I915_READ(GEN9_SLICE_PGCTL_ACK(s
));
5170 eu_reg
[2*s
] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s
));
5171 eu_reg
[2*s
+ 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s
));
5174 eu_mask
[0] = GEN9_PGCTL_SSA_EU08_ACK
|
5175 GEN9_PGCTL_SSA_EU19_ACK
|
5176 GEN9_PGCTL_SSA_EU210_ACK
|
5177 GEN9_PGCTL_SSA_EU311_ACK
;
5178 eu_mask
[1] = GEN9_PGCTL_SSB_EU08_ACK
|
5179 GEN9_PGCTL_SSB_EU19_ACK
|
5180 GEN9_PGCTL_SSB_EU210_ACK
|
5181 GEN9_PGCTL_SSB_EU311_ACK
;
5183 for (s
= 0; s
< s_max
; s
++) {
5184 unsigned int ss_cnt
= 0;
5186 if ((s_reg
[s
] & GEN9_PGCTL_SLICE_ACK
) == 0)
5187 /* skip disabled slice */
5190 stat
->slice_total
++;
5192 if (IS_SKYLAKE(dev
) || IS_KABYLAKE(dev
))
5193 ss_cnt
= INTEL_INFO(dev
)->subslice_per_slice
;
5195 for (ss
= 0; ss
< ss_max
; ss
++) {
5196 unsigned int eu_cnt
;
5198 if (IS_BROXTON(dev
) &&
5199 !(s_reg
[s
] & (GEN9_PGCTL_SS_ACK(ss
))))
5200 /* skip disabled subslice */
5203 if (IS_BROXTON(dev
))
5206 eu_cnt
= 2 * hweight32(eu_reg
[2*s
+ ss
/2] &
5208 stat
->eu_total
+= eu_cnt
;
5209 stat
->eu_per_subslice
= max(stat
->eu_per_subslice
,
5213 stat
->subslice_total
+= ss_cnt
;
5214 stat
->subslice_per_slice
= max(stat
->subslice_per_slice
,
5219 static void broadwell_sseu_device_status(struct drm_device
*dev
,
5220 struct sseu_dev_status
*stat
)
5222 struct drm_i915_private
*dev_priv
= to_i915(dev
);
5224 u32 slice_info
= I915_READ(GEN8_GT_SLICE_INFO
);
5226 stat
->slice_total
= hweight32(slice_info
& GEN8_LSLICESTAT_MASK
);
5228 if (stat
->slice_total
) {
5229 stat
->subslice_per_slice
= INTEL_INFO(dev
)->subslice_per_slice
;
5230 stat
->subslice_total
= stat
->slice_total
*
5231 stat
->subslice_per_slice
;
5232 stat
->eu_per_subslice
= INTEL_INFO(dev
)->eu_per_subslice
;
5233 stat
->eu_total
= stat
->eu_per_subslice
* stat
->subslice_total
;
5235 /* subtract fused off EU(s) from enabled slice(s) */
5236 for (s
= 0; s
< stat
->slice_total
; s
++) {
5237 u8 subslice_7eu
= INTEL_INFO(dev
)->subslice_7eu
[s
];
5239 stat
->eu_total
-= hweight8(subslice_7eu
);
5244 static int i915_sseu_status(struct seq_file
*m
, void *unused
)
5246 struct drm_info_node
*node
= (struct drm_info_node
*) m
->private;
5247 struct drm_device
*dev
= node
->minor
->dev
;
5248 struct sseu_dev_status stat
;
5250 if (INTEL_INFO(dev
)->gen
< 8)
5253 seq_puts(m
, "SSEU Device Info\n");
5254 seq_printf(m
, " Available Slice Total: %u\n",
5255 INTEL_INFO(dev
)->slice_total
);
5256 seq_printf(m
, " Available Subslice Total: %u\n",
5257 INTEL_INFO(dev
)->subslice_total
);
5258 seq_printf(m
, " Available Subslice Per Slice: %u\n",
5259 INTEL_INFO(dev
)->subslice_per_slice
);
5260 seq_printf(m
, " Available EU Total: %u\n",
5261 INTEL_INFO(dev
)->eu_total
);
5262 seq_printf(m
, " Available EU Per Subslice: %u\n",
5263 INTEL_INFO(dev
)->eu_per_subslice
);
5264 seq_printf(m
, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev
)));
5265 if (HAS_POOLED_EU(dev
))
5266 seq_printf(m
, " Min EU in pool: %u\n",
5267 INTEL_INFO(dev
)->min_eu_in_pool
);
5268 seq_printf(m
, " Has Slice Power Gating: %s\n",
5269 yesno(INTEL_INFO(dev
)->has_slice_pg
));
5270 seq_printf(m
, " Has Subslice Power Gating: %s\n",
5271 yesno(INTEL_INFO(dev
)->has_subslice_pg
));
5272 seq_printf(m
, " Has EU Power Gating: %s\n",
5273 yesno(INTEL_INFO(dev
)->has_eu_pg
));
5275 seq_puts(m
, "SSEU Device Status\n");
5276 memset(&stat
, 0, sizeof(stat
));
5277 if (IS_CHERRYVIEW(dev
)) {
5278 cherryview_sseu_device_status(dev
, &stat
);
5279 } else if (IS_BROADWELL(dev
)) {
5280 broadwell_sseu_device_status(dev
, &stat
);
5281 } else if (INTEL_INFO(dev
)->gen
>= 9) {
5282 gen9_sseu_device_status(dev
, &stat
);
5284 seq_printf(m
, " Enabled Slice Total: %u\n",
5286 seq_printf(m
, " Enabled Subslice Total: %u\n",
5287 stat
.subslice_total
);
5288 seq_printf(m
, " Enabled Subslice Per Slice: %u\n",
5289 stat
.subslice_per_slice
);
5290 seq_printf(m
, " Enabled EU Total: %u\n",
5292 seq_printf(m
, " Enabled EU Per Subslice: %u\n",
5293 stat
.eu_per_subslice
);
5298 static int i915_forcewake_open(struct inode
*inode
, struct file
*file
)
5300 struct drm_device
*dev
= inode
->i_private
;
5301 struct drm_i915_private
*dev_priv
= to_i915(dev
);
5303 if (INTEL_INFO(dev
)->gen
< 6)
5306 intel_runtime_pm_get(dev_priv
);
5307 intel_uncore_forcewake_get(dev_priv
, FORCEWAKE_ALL
);
5312 static int i915_forcewake_release(struct inode
*inode
, struct file
*file
)
5314 struct drm_device
*dev
= inode
->i_private
;
5315 struct drm_i915_private
*dev_priv
= to_i915(dev
);
5317 if (INTEL_INFO(dev
)->gen
< 6)
5320 intel_uncore_forcewake_put(dev_priv
, FORCEWAKE_ALL
);
5321 intel_runtime_pm_put(dev_priv
);
5326 static const struct file_operations i915_forcewake_fops
= {
5327 .owner
= THIS_MODULE
,
5328 .open
= i915_forcewake_open
,
5329 .release
= i915_forcewake_release
,
5332 static int i915_forcewake_create(struct dentry
*root
, struct drm_minor
*minor
)
5334 struct drm_device
*dev
= minor
->dev
;
5337 ent
= debugfs_create_file("i915_forcewake_user",
5340 &i915_forcewake_fops
);
5344 return drm_add_fake_info_node(minor
, ent
, &i915_forcewake_fops
);
5347 static int i915_debugfs_create(struct dentry
*root
,
5348 struct drm_minor
*minor
,
5350 const struct file_operations
*fops
)
5352 struct drm_device
*dev
= minor
->dev
;
5355 ent
= debugfs_create_file(name
,
5362 return drm_add_fake_info_node(minor
, ent
, fops
);
5365 static const struct drm_info_list i915_debugfs_list
[] = {
5366 {"i915_capabilities", i915_capabilities
, 0},
5367 {"i915_gem_objects", i915_gem_object_info
, 0},
5368 {"i915_gem_gtt", i915_gem_gtt_info
, 0},
5369 {"i915_gem_pinned", i915_gem_gtt_info
, 0, (void *) PINNED_LIST
},
5370 {"i915_gem_active", i915_gem_object_list_info
, 0, (void *) ACTIVE_LIST
},
5371 {"i915_gem_inactive", i915_gem_object_list_info
, 0, (void *) INACTIVE_LIST
},
5372 {"i915_gem_stolen", i915_gem_stolen_list_info
},
5373 {"i915_gem_pageflip", i915_gem_pageflip_info
, 0},
5374 {"i915_gem_request", i915_gem_request_info
, 0},
5375 {"i915_gem_seqno", i915_gem_seqno_info
, 0},
5376 {"i915_gem_fence_regs", i915_gem_fence_regs_info
, 0},
5377 {"i915_gem_interrupt", i915_interrupt_info
, 0},
5378 {"i915_gem_hws", i915_hws_info
, 0, (void *)RCS
},
5379 {"i915_gem_hws_blt", i915_hws_info
, 0, (void *)BCS
},
5380 {"i915_gem_hws_bsd", i915_hws_info
, 0, (void *)VCS
},
5381 {"i915_gem_hws_vebox", i915_hws_info
, 0, (void *)VECS
},
5382 {"i915_gem_batch_pool", i915_gem_batch_pool_info
, 0},
5383 {"i915_guc_info", i915_guc_info
, 0},
5384 {"i915_guc_load_status", i915_guc_load_status_info
, 0},
5385 {"i915_guc_log_dump", i915_guc_log_dump
, 0},
5386 {"i915_frequency_info", i915_frequency_info
, 0},
5387 {"i915_hangcheck_info", i915_hangcheck_info
, 0},
5388 {"i915_drpc_info", i915_drpc_info
, 0},
5389 {"i915_emon_status", i915_emon_status
, 0},
5390 {"i915_ring_freq_table", i915_ring_freq_table
, 0},
5391 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking
, 0},
5392 {"i915_fbc_status", i915_fbc_status
, 0},
5393 {"i915_ips_status", i915_ips_status
, 0},
5394 {"i915_sr_status", i915_sr_status
, 0},
5395 {"i915_opregion", i915_opregion
, 0},
5396 {"i915_vbt", i915_vbt
, 0},
5397 {"i915_gem_framebuffer", i915_gem_framebuffer_info
, 0},
5398 {"i915_context_status", i915_context_status
, 0},
5399 {"i915_dump_lrc", i915_dump_lrc
, 0},
5400 {"i915_execlists", i915_execlists
, 0},
5401 {"i915_forcewake_domains", i915_forcewake_domains
, 0},
5402 {"i915_swizzle_info", i915_swizzle_info
, 0},
5403 {"i915_ppgtt_info", i915_ppgtt_info
, 0},
5404 {"i915_llc", i915_llc
, 0},
5405 {"i915_edp_psr_status", i915_edp_psr_status
, 0},
5406 {"i915_sink_crc_eDP1", i915_sink_crc
, 0},
5407 {"i915_energy_uJ", i915_energy_uJ
, 0},
5408 {"i915_runtime_pm_status", i915_runtime_pm_status
, 0},
5409 {"i915_power_domain_info", i915_power_domain_info
, 0},
5410 {"i915_dmc_info", i915_dmc_info
, 0},
5411 {"i915_display_info", i915_display_info
, 0},
5412 {"i915_semaphore_status", i915_semaphore_status
, 0},
5413 {"i915_shared_dplls_info", i915_shared_dplls_info
, 0},
5414 {"i915_dp_mst_info", i915_dp_mst_info
, 0},
5415 {"i915_wa_registers", i915_wa_registers
, 0},
5416 {"i915_ddb_info", i915_ddb_info
, 0},
5417 {"i915_sseu_status", i915_sseu_status
, 0},
5418 {"i915_drrs_status", i915_drrs_status
, 0},
5419 {"i915_rps_boost_info", i915_rps_boost_info
, 0},
5421 #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5423 static const struct i915_debugfs_files
{
5425 const struct file_operations
*fops
;
5426 } i915_debugfs_files
[] = {
5427 {"i915_wedged", &i915_wedged_fops
},
5428 {"i915_max_freq", &i915_max_freq_fops
},
5429 {"i915_min_freq", &i915_min_freq_fops
},
5430 {"i915_cache_sharing", &i915_cache_sharing_fops
},
5431 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops
},
5432 {"i915_ring_test_irq", &i915_ring_test_irq_fops
},
5433 {"i915_gem_drop_caches", &i915_drop_caches_fops
},
5434 {"i915_error_state", &i915_error_state_fops
},
5435 {"i915_next_seqno", &i915_next_seqno_fops
},
5436 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops
},
5437 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops
},
5438 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops
},
5439 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops
},
5440 {"i915_fbc_false_color", &i915_fbc_fc_fops
},
5441 {"i915_dp_test_data", &i915_displayport_test_data_fops
},
5442 {"i915_dp_test_type", &i915_displayport_test_type_fops
},
5443 {"i915_dp_test_active", &i915_displayport_test_active_fops
}
5446 void intel_display_crc_init(struct drm_device
*dev
)
5448 struct drm_i915_private
*dev_priv
= to_i915(dev
);
5451 for_each_pipe(dev_priv
, pipe
) {
5452 struct intel_pipe_crc
*pipe_crc
= &dev_priv
->pipe_crc
[pipe
];
5454 pipe_crc
->opened
= false;
5455 spin_lock_init(&pipe_crc
->lock
);
5456 init_waitqueue_head(&pipe_crc
->wq
);
5460 int i915_debugfs_register(struct drm_i915_private
*dev_priv
)
5462 struct drm_minor
*minor
= dev_priv
->drm
.primary
;
5465 ret
= i915_forcewake_create(minor
->debugfs_root
, minor
);
5469 for (i
= 0; i
< ARRAY_SIZE(i915_pipe_crc_data
); i
++) {
5470 ret
= i915_pipe_crc_create(minor
->debugfs_root
, minor
, i
);
5475 for (i
= 0; i
< ARRAY_SIZE(i915_debugfs_files
); i
++) {
5476 ret
= i915_debugfs_create(minor
->debugfs_root
, minor
,
5477 i915_debugfs_files
[i
].name
,
5478 i915_debugfs_files
[i
].fops
);
5483 return drm_debugfs_create_files(i915_debugfs_list
,
5484 I915_DEBUGFS_ENTRIES
,
5485 minor
->debugfs_root
, minor
);
5488 void i915_debugfs_unregister(struct drm_i915_private
*dev_priv
)
5490 struct drm_minor
*minor
= dev_priv
->drm
.primary
;
5493 drm_debugfs_remove_files(i915_debugfs_list
,
5494 I915_DEBUGFS_ENTRIES
, minor
);
5496 drm_debugfs_remove_files((struct drm_info_list
*) &i915_forcewake_fops
,
5499 for (i
= 0; i
< ARRAY_SIZE(i915_pipe_crc_data
); i
++) {
5500 struct drm_info_list
*info_list
=
5501 (struct drm_info_list
*)&i915_pipe_crc_data
[i
];
5503 drm_debugfs_remove_files(info_list
, 1, minor
);
5506 for (i
= 0; i
< ARRAY_SIZE(i915_debugfs_files
); i
++) {
5507 struct drm_info_list
*info_list
=
5508 (struct drm_info_list
*) i915_debugfs_files
[i
].fops
;
5510 drm_debugfs_remove_files(info_list
, 1, minor
);
5515 /* DPCD dump start address. */
5516 unsigned int offset
;
5517 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5519 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5521 /* Only valid for eDP. */
5525 static const struct dpcd_block i915_dpcd_debug
[] = {
5526 { .offset
= DP_DPCD_REV
, .size
= DP_RECEIVER_CAP_SIZE
},
5527 { .offset
= DP_PSR_SUPPORT
, .end
= DP_PSR_CAPS
},
5528 { .offset
= DP_DOWNSTREAM_PORT_0
, .size
= 16 },
5529 { .offset
= DP_LINK_BW_SET
, .end
= DP_EDP_CONFIGURATION_SET
},
5530 { .offset
= DP_SINK_COUNT
, .end
= DP_ADJUST_REQUEST_LANE2_3
},
5531 { .offset
= DP_SET_POWER
},
5532 { .offset
= DP_EDP_DPCD_REV
},
5533 { .offset
= DP_EDP_GENERAL_CAP_1
, .end
= DP_EDP_GENERAL_CAP_3
},
5534 { .offset
= DP_EDP_DISPLAY_CONTROL_REGISTER
, .end
= DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB
},
5535 { .offset
= DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET
, .end
= DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET
},
5538 static int i915_dpcd_show(struct seq_file
*m
, void *data
)
5540 struct drm_connector
*connector
= m
->private;
5541 struct intel_dp
*intel_dp
=
5542 enc_to_intel_dp(&intel_attached_encoder(connector
)->base
);
5547 if (connector
->status
!= connector_status_connected
)
5550 for (i
= 0; i
< ARRAY_SIZE(i915_dpcd_debug
); i
++) {
5551 const struct dpcd_block
*b
= &i915_dpcd_debug
[i
];
5552 size_t size
= b
->end
? b
->end
- b
->offset
+ 1 : (b
->size
?: 1);
5555 connector
->connector_type
!= DRM_MODE_CONNECTOR_eDP
)
5558 /* low tech for now */
5559 if (WARN_ON(size
> sizeof(buf
)))
5562 err
= drm_dp_dpcd_read(&intel_dp
->aux
, b
->offset
, buf
, size
);
5564 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5565 size
, b
->offset
, err
);
5569 seq_printf(m
, "%04x: %*ph\n", b
->offset
, (int) size
, buf
);
5575 static int i915_dpcd_open(struct inode
*inode
, struct file
*file
)
5577 return single_open(file
, i915_dpcd_show
, inode
->i_private
);
5580 static const struct file_operations i915_dpcd_fops
= {
5581 .owner
= THIS_MODULE
,
5582 .open
= i915_dpcd_open
,
5584 .llseek
= seq_lseek
,
5585 .release
= single_release
,
5589 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5590 * @connector: pointer to a registered drm_connector
5592 * Cleanup will be done by drm_connector_unregister() through a call to
5593 * drm_debugfs_connector_remove().
5595 * Returns 0 on success, negative error codes on error.
5597 int i915_debugfs_connector_add(struct drm_connector
*connector
)
5599 struct dentry
*root
= connector
->debugfs_entry
;
5601 /* The connector must have been registered beforehands. */
5605 if (connector
->connector_type
== DRM_MODE_CONNECTOR_DisplayPort
||
5606 connector
->connector_type
== DRM_MODE_CONNECTOR_eDP
)
5607 debugfs_create_file("i915_dpcd", S_IRUGO
, root
, connector
,