1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
30 #include <linux/device.h>
32 #include <drm/i915_drm.h>
34 #include "i915_trace.h"
35 #include "intel_drv.h"
37 #include <linux/console.h>
38 #include <linux/module.h>
39 #include <drm/drm_crtc_helper.h>
41 static int i915_modeset __read_mostly
= -1;
42 module_param_named(modeset
, i915_modeset
, int, 0400);
43 MODULE_PARM_DESC(modeset
,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
47 unsigned int i915_fbpercrtc __always_unused
= 0;
48 module_param_named(fbpercrtc
, i915_fbpercrtc
, int, 0400);
50 int i915_panel_ignore_lid __read_mostly
= 1;
51 module_param_named(panel_ignore_lid
, i915_panel_ignore_lid
, int, 0600);
52 MODULE_PARM_DESC(panel_ignore_lid
,
53 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
56 unsigned int i915_powersave __read_mostly
= 1;
57 module_param_named(powersave
, i915_powersave
, int, 0600);
58 MODULE_PARM_DESC(powersave
,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
61 int i915_semaphores __read_mostly
= -1;
62 module_param_named(semaphores
, i915_semaphores
, int, 0600);
63 MODULE_PARM_DESC(semaphores
,
64 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
66 int i915_enable_rc6 __read_mostly
= -1;
67 module_param_named(i915_enable_rc6
, i915_enable_rc6
, int, 0400);
68 MODULE_PARM_DESC(i915_enable_rc6
,
69 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
75 int i915_enable_fbc __read_mostly
= -1;
76 module_param_named(i915_enable_fbc
, i915_enable_fbc
, int, 0600);
77 MODULE_PARM_DESC(i915_enable_fbc
,
78 "Enable frame buffer compression for power savings "
79 "(default: -1 (use per-chip default))");
81 unsigned int i915_lvds_downclock __read_mostly
= 0;
82 module_param_named(lvds_downclock
, i915_lvds_downclock
, int, 0400);
83 MODULE_PARM_DESC(lvds_downclock
,
84 "Use panel (LVDS/eDP) downclocking for power savings "
87 int i915_lvds_channel_mode __read_mostly
;
88 module_param_named(lvds_channel_mode
, i915_lvds_channel_mode
, int, 0600);
89 MODULE_PARM_DESC(lvds_channel_mode
,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
93 int i915_panel_use_ssc __read_mostly
= -1;
94 module_param_named(lvds_use_ssc
, i915_panel_use_ssc
, int, 0600);
95 MODULE_PARM_DESC(lvds_use_ssc
,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
97 "(default: auto from VBT)");
99 int i915_vbt_sdvo_panel_type __read_mostly
= -1;
100 module_param_named(vbt_sdvo_panel_type
, i915_vbt_sdvo_panel_type
, int, 0600);
101 MODULE_PARM_DESC(vbt_sdvo_panel_type
,
102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
105 static bool i915_try_reset __read_mostly
= true;
106 module_param_named(reset
, i915_try_reset
, bool, 0600);
107 MODULE_PARM_DESC(reset
, "Attempt GPU resets (default: true)");
109 bool i915_enable_hangcheck __read_mostly
= true;
110 module_param_named(enable_hangcheck
, i915_enable_hangcheck
, bool, 0644);
111 MODULE_PARM_DESC(enable_hangcheck
,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
116 int i915_enable_ppgtt __read_mostly
= -1;
117 module_param_named(i915_enable_ppgtt
, i915_enable_ppgtt
, int, 0600);
118 MODULE_PARM_DESC(i915_enable_ppgtt
,
119 "Enable PPGTT (default: true)");
121 unsigned int i915_preliminary_hw_support __read_mostly
= 0;
122 module_param_named(preliminary_hw_support
, i915_preliminary_hw_support
, int, 0600);
123 MODULE_PARM_DESC(preliminary_hw_support
,
124 "Enable preliminary hardware support. (default: false)");
126 int i915_disable_power_well __read_mostly
= 0;
127 module_param_named(disable_power_well
, i915_disable_power_well
, int, 0600);
128 MODULE_PARM_DESC(disable_power_well
,
129 "Disable the power well when possible (default: false)");
131 static struct drm_driver driver
;
132 extern int intel_agp_enabled
;
134 #define INTEL_VGA_DEVICE(id, info) { \
135 .class = PCI_BASE_CLASS_DISPLAY << 16, \
136 .class_mask = 0xff0000, \
139 .subvendor = PCI_ANY_ID, \
140 .subdevice = PCI_ANY_ID, \
141 .driver_data = (unsigned long) info }
143 static const struct intel_device_info intel_i830_info
= {
144 .gen
= 2, .is_mobile
= 1, .cursor_needs_physical
= 1, .num_pipes
= 2,
145 .has_overlay
= 1, .overlay_needs_physical
= 1,
148 static const struct intel_device_info intel_845g_info
= {
149 .gen
= 2, .num_pipes
= 1,
150 .has_overlay
= 1, .overlay_needs_physical
= 1,
153 static const struct intel_device_info intel_i85x_info
= {
154 .gen
= 2, .is_i85x
= 1, .is_mobile
= 1, .num_pipes
= 2,
155 .cursor_needs_physical
= 1,
156 .has_overlay
= 1, .overlay_needs_physical
= 1,
159 static const struct intel_device_info intel_i865g_info
= {
160 .gen
= 2, .num_pipes
= 1,
161 .has_overlay
= 1, .overlay_needs_physical
= 1,
164 static const struct intel_device_info intel_i915g_info
= {
165 .gen
= 3, .is_i915g
= 1, .cursor_needs_physical
= 1, .num_pipes
= 2,
166 .has_overlay
= 1, .overlay_needs_physical
= 1,
168 static const struct intel_device_info intel_i915gm_info
= {
169 .gen
= 3, .is_mobile
= 1, .num_pipes
= 2,
170 .cursor_needs_physical
= 1,
171 .has_overlay
= 1, .overlay_needs_physical
= 1,
174 static const struct intel_device_info intel_i945g_info
= {
175 .gen
= 3, .has_hotplug
= 1, .cursor_needs_physical
= 1, .num_pipes
= 2,
176 .has_overlay
= 1, .overlay_needs_physical
= 1,
178 static const struct intel_device_info intel_i945gm_info
= {
179 .gen
= 3, .is_i945gm
= 1, .is_mobile
= 1, .num_pipes
= 2,
180 .has_hotplug
= 1, .cursor_needs_physical
= 1,
181 .has_overlay
= 1, .overlay_needs_physical
= 1,
185 static const struct intel_device_info intel_i965g_info
= {
186 .gen
= 4, .is_broadwater
= 1, .num_pipes
= 2,
191 static const struct intel_device_info intel_i965gm_info
= {
192 .gen
= 4, .is_crestline
= 1, .num_pipes
= 2,
193 .is_mobile
= 1, .has_fbc
= 1, .has_hotplug
= 1,
198 static const struct intel_device_info intel_g33_info
= {
199 .gen
= 3, .is_g33
= 1, .num_pipes
= 2,
200 .need_gfx_hws
= 1, .has_hotplug
= 1,
204 static const struct intel_device_info intel_g45_info
= {
205 .gen
= 4, .is_g4x
= 1, .need_gfx_hws
= 1, .num_pipes
= 2,
206 .has_pipe_cxsr
= 1, .has_hotplug
= 1,
210 static const struct intel_device_info intel_gm45_info
= {
211 .gen
= 4, .is_g4x
= 1, .num_pipes
= 2,
212 .is_mobile
= 1, .need_gfx_hws
= 1, .has_fbc
= 1,
213 .has_pipe_cxsr
= 1, .has_hotplug
= 1,
218 static const struct intel_device_info intel_pineview_info
= {
219 .gen
= 3, .is_g33
= 1, .is_pineview
= 1, .is_mobile
= 1, .num_pipes
= 2,
220 .need_gfx_hws
= 1, .has_hotplug
= 1,
224 static const struct intel_device_info intel_ironlake_d_info
= {
225 .gen
= 5, .num_pipes
= 2,
226 .need_gfx_hws
= 1, .has_hotplug
= 1,
230 static const struct intel_device_info intel_ironlake_m_info
= {
231 .gen
= 5, .is_mobile
= 1, .num_pipes
= 2,
232 .need_gfx_hws
= 1, .has_hotplug
= 1,
237 static const struct intel_device_info intel_sandybridge_d_info
= {
238 .gen
= 6, .num_pipes
= 2,
239 .need_gfx_hws
= 1, .has_hotplug
= 1,
246 static const struct intel_device_info intel_sandybridge_m_info
= {
247 .gen
= 6, .is_mobile
= 1, .num_pipes
= 2,
248 .need_gfx_hws
= 1, .has_hotplug
= 1,
256 #define GEN7_FEATURES \
257 .gen = 7, .num_pipes = 3, \
258 .need_gfx_hws = 1, .has_hotplug = 1, \
264 static const struct intel_device_info intel_ivybridge_d_info
= {
269 static const struct intel_device_info intel_ivybridge_m_info
= {
275 static const struct intel_device_info intel_valleyview_m_info
= {
280 .display_mmio_offset
= VLV_DISPLAY_BASE
,
283 static const struct intel_device_info intel_valleyview_d_info
= {
287 .display_mmio_offset
= VLV_DISPLAY_BASE
,
290 static const struct intel_device_info intel_haswell_d_info
= {
295 static const struct intel_device_info intel_haswell_m_info
= {
301 static const struct pci_device_id pciidlist
[] = { /* aka */
302 INTEL_VGA_DEVICE(0x3577, &intel_i830_info
), /* I830_M */
303 INTEL_VGA_DEVICE(0x2562, &intel_845g_info
), /* 845_G */
304 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info
), /* I855_GM */
305 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info
),
306 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info
), /* I865_G */
307 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info
), /* I915_G */
308 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info
), /* E7221_G */
309 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info
), /* I915_GM */
310 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info
), /* I945_G */
311 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info
), /* I945_GM */
312 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info
), /* I945_GME */
313 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info
), /* I946_GZ */
314 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info
), /* G35_G */
315 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info
), /* I965_Q */
316 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info
), /* I965_G */
317 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info
), /* Q35_G */
318 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info
), /* G33_G */
319 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info
), /* Q33_G */
320 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info
), /* I965_GM */
321 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info
), /* I965_GME */
322 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info
), /* GM45_G */
323 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info
), /* IGD_E_G */
324 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info
), /* Q45_G */
325 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info
), /* G45_G */
326 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info
), /* G41_G */
327 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info
), /* B43_G */
328 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info
), /* B43_G.1 */
329 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info
),
330 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info
),
331 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info
),
332 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info
),
333 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info
),
334 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info
),
335 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info
),
336 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info
),
337 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info
),
338 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info
),
339 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info
),
340 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info
), /* GT1 mobile */
341 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info
), /* GT2 mobile */
342 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info
), /* GT1 desktop */
343 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info
), /* GT2 desktop */
344 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info
), /* GT1 server */
345 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info
), /* GT2 server */
346 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info
), /* GT1 desktop */
347 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info
), /* GT2 desktop */
348 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info
), /* GT2 desktop */
349 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info
), /* GT1 server */
350 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info
), /* GT2 server */
351 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info
), /* GT2 server */
352 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info
), /* GT1 mobile */
353 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info
), /* GT2 mobile */
354 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info
), /* GT2 mobile */
355 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info
), /* SDV GT1 desktop */
356 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info
), /* SDV GT2 desktop */
357 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info
), /* SDV GT2 desktop */
358 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info
), /* SDV GT1 server */
359 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info
), /* SDV GT2 server */
360 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info
), /* SDV GT2 server */
361 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info
), /* SDV GT1 mobile */
362 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info
), /* SDV GT2 mobile */
363 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info
), /* SDV GT2 mobile */
364 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info
), /* ULT GT1 desktop */
365 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info
), /* ULT GT2 desktop */
366 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info
), /* ULT GT2 desktop */
367 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info
), /* ULT GT1 server */
368 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info
), /* ULT GT2 server */
369 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info
), /* ULT GT2 server */
370 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info
), /* ULT GT1 mobile */
371 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info
), /* ULT GT2 mobile */
372 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info
), /* ULT GT2 mobile */
373 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info
), /* CRW GT1 desktop */
374 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info
), /* CRW GT2 desktop */
375 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info
), /* CRW GT2 desktop */
376 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info
), /* CRW GT1 server */
377 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info
), /* CRW GT2 server */
378 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info
), /* CRW GT2 server */
379 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info
), /* CRW GT1 mobile */
380 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info
), /* CRW GT2 mobile */
381 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info
), /* CRW GT2 mobile */
382 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info
),
383 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info
),
384 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info
),
385 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info
),
386 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info
),
387 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info
),
391 #if defined(CONFIG_DRM_I915_KMS)
392 MODULE_DEVICE_TABLE(pci
, pciidlist
);
395 void intel_detect_pch(struct drm_device
*dev
)
397 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
400 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
401 * (which really amounts to a PCH but no South Display).
403 if (INTEL_INFO(dev
)->num_pipes
== 0) {
404 dev_priv
->pch_type
= PCH_NOP
;
405 dev_priv
->num_pch_pll
= 0;
410 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
411 * make graphics device passthrough work easy for VMM, that only
412 * need to expose ISA bridge to let driver know the real hardware
413 * underneath. This is a requirement from virtualization team.
415 pch
= pci_get_class(PCI_CLASS_BRIDGE_ISA
<< 8, NULL
);
417 if (pch
->vendor
== PCI_VENDOR_ID_INTEL
) {
419 id
= pch
->device
& INTEL_PCH_DEVICE_ID_MASK
;
420 dev_priv
->pch_id
= id
;
422 if (id
== INTEL_PCH_IBX_DEVICE_ID_TYPE
) {
423 dev_priv
->pch_type
= PCH_IBX
;
424 dev_priv
->num_pch_pll
= 2;
425 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
426 WARN_ON(!IS_GEN5(dev
));
427 } else if (id
== INTEL_PCH_CPT_DEVICE_ID_TYPE
) {
428 dev_priv
->pch_type
= PCH_CPT
;
429 dev_priv
->num_pch_pll
= 2;
430 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
431 WARN_ON(!(IS_GEN6(dev
) || IS_IVYBRIDGE(dev
)));
432 } else if (id
== INTEL_PCH_PPT_DEVICE_ID_TYPE
) {
433 /* PantherPoint is CPT compatible */
434 dev_priv
->pch_type
= PCH_CPT
;
435 dev_priv
->num_pch_pll
= 2;
436 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
437 WARN_ON(!(IS_GEN6(dev
) || IS_IVYBRIDGE(dev
)));
438 } else if (id
== INTEL_PCH_LPT_DEVICE_ID_TYPE
) {
439 dev_priv
->pch_type
= PCH_LPT
;
440 dev_priv
->num_pch_pll
= 0;
441 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
442 WARN_ON(!IS_HASWELL(dev
));
443 } else if (id
== INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
) {
444 dev_priv
->pch_type
= PCH_LPT
;
445 dev_priv
->num_pch_pll
= 0;
446 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
447 WARN_ON(!IS_HASWELL(dev
));
449 BUG_ON(dev_priv
->num_pch_pll
> I915_NUM_PLLS
);
455 bool i915_semaphore_is_enabled(struct drm_device
*dev
)
457 if (INTEL_INFO(dev
)->gen
< 6)
460 if (i915_semaphores
>= 0)
461 return i915_semaphores
;
463 #ifdef CONFIG_INTEL_IOMMU
464 /* Enable semaphores on SNB when IO remapping is off */
465 if (INTEL_INFO(dev
)->gen
== 6 && intel_iommu_gfx_mapped
)
472 static int i915_drm_freeze(struct drm_device
*dev
)
474 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
475 struct drm_crtc
*crtc
;
477 /* ignore lid events during suspend */
478 mutex_lock(&dev_priv
->modeset_restore_lock
);
479 dev_priv
->modeset_restore
= MODESET_SUSPENDED
;
480 mutex_unlock(&dev_priv
->modeset_restore_lock
);
482 intel_set_power_well(dev
, true);
484 drm_kms_helper_poll_disable(dev
);
486 pci_save_state(dev
->pdev
);
488 /* If KMS is active, we do the leavevt stuff here */
489 if (drm_core_check_feature(dev
, DRIVER_MODESET
)) {
490 int error
= i915_gem_idle(dev
);
492 dev_err(&dev
->pdev
->dev
,
493 "GEM idle failed, resume might fail\n");
497 cancel_delayed_work_sync(&dev_priv
->rps
.delayed_resume_work
);
499 drm_irq_uninstall(dev
);
500 dev_priv
->enable_hotplug_processing
= false;
502 * Disable CRTCs directly since we want to preserve sw state
505 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, head
)
506 dev_priv
->display
.crtc_disable(crtc
);
509 i915_save_state(dev
);
511 intel_opregion_fini(dev
);
514 intel_fbdev_set_suspend(dev
, 1);
520 int i915_suspend(struct drm_device
*dev
, pm_message_t state
)
524 if (!dev
|| !dev
->dev_private
) {
525 DRM_ERROR("dev: %p\n", dev
);
526 DRM_ERROR("DRM not initialized, aborting suspend.\n");
530 if (state
.event
== PM_EVENT_PRETHAW
)
534 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
537 error
= i915_drm_freeze(dev
);
541 if (state
.event
== PM_EVENT_SUSPEND
) {
542 /* Shut down the device */
543 pci_disable_device(dev
->pdev
);
544 pci_set_power_state(dev
->pdev
, PCI_D3hot
);
550 void intel_console_resume(struct work_struct
*work
)
552 struct drm_i915_private
*dev_priv
=
553 container_of(work
, struct drm_i915_private
,
554 console_resume_work
);
555 struct drm_device
*dev
= dev_priv
->dev
;
558 intel_fbdev_set_suspend(dev
, 0);
562 static void intel_resume_hotplug(struct drm_device
*dev
)
564 struct drm_mode_config
*mode_config
= &dev
->mode_config
;
565 struct intel_encoder
*encoder
;
567 mutex_lock(&mode_config
->mutex
);
568 DRM_DEBUG_KMS("running encoder hotplug functions\n");
570 list_for_each_entry(encoder
, &mode_config
->encoder_list
, base
.head
)
571 if (encoder
->hot_plug
)
572 encoder
->hot_plug(encoder
);
574 mutex_unlock(&mode_config
->mutex
);
576 /* Just fire off a uevent and let userspace tell us what to do */
577 drm_helper_hpd_irq_event(dev
);
580 static int __i915_drm_thaw(struct drm_device
*dev
)
582 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
585 i915_restore_state(dev
);
586 intel_opregion_setup(dev
);
588 /* KMS EnterVT equivalent */
589 if (drm_core_check_feature(dev
, DRIVER_MODESET
)) {
590 intel_init_pch_refclk(dev
);
592 mutex_lock(&dev
->struct_mutex
);
593 dev_priv
->mm
.suspended
= 0;
595 error
= i915_gem_init_hw(dev
);
596 mutex_unlock(&dev
->struct_mutex
);
598 /* We need working interrupts for modeset enabling ... */
599 drm_irq_install(dev
);
601 intel_modeset_init_hw(dev
);
603 drm_modeset_lock_all(dev
);
604 intel_modeset_setup_hw_state(dev
, true);
605 drm_modeset_unlock_all(dev
);
608 * ... but also need to make sure that hotplug processing
609 * doesn't cause havoc. Like in the driver load code we don't
610 * bother with the tiny race here where we might loose hotplug
614 dev_priv
->enable_hotplug_processing
= true;
615 /* Config may have changed between suspend and resume */
616 intel_resume_hotplug(dev
);
619 intel_opregion_init(dev
);
622 * The console lock can be pretty contented on resume due
623 * to all the printk activity. Try to keep it out of the hot
624 * path of resume if possible.
626 if (console_trylock()) {
627 intel_fbdev_set_suspend(dev
, 0);
630 schedule_work(&dev_priv
->console_resume_work
);
633 mutex_lock(&dev_priv
->modeset_restore_lock
);
634 dev_priv
->modeset_restore
= MODESET_DONE
;
635 mutex_unlock(&dev_priv
->modeset_restore_lock
);
639 static int i915_drm_thaw(struct drm_device
*dev
)
645 if (drm_core_check_feature(dev
, DRIVER_MODESET
)) {
646 mutex_lock(&dev
->struct_mutex
);
647 i915_gem_restore_gtt_mappings(dev
);
648 mutex_unlock(&dev
->struct_mutex
);
651 __i915_drm_thaw(dev
);
656 int i915_resume(struct drm_device
*dev
)
658 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
661 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
664 if (pci_enable_device(dev
->pdev
))
667 pci_set_master(dev
->pdev
);
672 * Platforms with opregion should have sane BIOS, older ones (gen3 and
673 * earlier) need this since the BIOS might clear all our scratch PTEs.
675 if (drm_core_check_feature(dev
, DRIVER_MODESET
) &&
676 !dev_priv
->opregion
.header
) {
677 mutex_lock(&dev
->struct_mutex
);
678 i915_gem_restore_gtt_mappings(dev
);
679 mutex_unlock(&dev
->struct_mutex
);
682 ret
= __i915_drm_thaw(dev
);
686 drm_kms_helper_poll_enable(dev
);
690 static int i8xx_do_reset(struct drm_device
*dev
)
692 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
697 I915_WRITE(D_STATE
, I915_READ(D_STATE
) | DSTATE_GFX_RESET_I830
);
698 POSTING_READ(D_STATE
);
700 if (IS_I830(dev
) || IS_845G(dev
)) {
701 I915_WRITE(DEBUG_RESET_I830
,
702 DEBUG_RESET_DISPLAY
|
705 POSTING_READ(DEBUG_RESET_I830
);
708 I915_WRITE(DEBUG_RESET_I830
, 0);
709 POSTING_READ(DEBUG_RESET_I830
);
714 I915_WRITE(D_STATE
, I915_READ(D_STATE
) & ~DSTATE_GFX_RESET_I830
);
715 POSTING_READ(D_STATE
);
720 static int i965_reset_complete(struct drm_device
*dev
)
723 pci_read_config_byte(dev
->pdev
, I965_GDRST
, &gdrst
);
724 return (gdrst
& GRDOM_RESET_ENABLE
) == 0;
727 static int i965_do_reset(struct drm_device
*dev
)
733 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
734 * well as the reset bit (GR/bit 0). Setting the GR bit
735 * triggers the reset; when done, the hardware will clear it.
737 pci_read_config_byte(dev
->pdev
, I965_GDRST
, &gdrst
);
738 pci_write_config_byte(dev
->pdev
, I965_GDRST
,
739 gdrst
| GRDOM_RENDER
|
741 ret
= wait_for(i965_reset_complete(dev
), 500);
745 /* We can't reset render&media without also resetting display ... */
746 pci_read_config_byte(dev
->pdev
, I965_GDRST
, &gdrst
);
747 pci_write_config_byte(dev
->pdev
, I965_GDRST
,
748 gdrst
| GRDOM_MEDIA
|
751 return wait_for(i965_reset_complete(dev
), 500);
754 static int ironlake_do_reset(struct drm_device
*dev
)
756 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
760 gdrst
= I915_READ(MCHBAR_MIRROR_BASE
+ ILK_GDSR
);
761 gdrst
&= ~GRDOM_MASK
;
762 I915_WRITE(MCHBAR_MIRROR_BASE
+ ILK_GDSR
,
763 gdrst
| GRDOM_RENDER
| GRDOM_RESET_ENABLE
);
764 ret
= wait_for(I915_READ(MCHBAR_MIRROR_BASE
+ ILK_GDSR
) & 0x1, 500);
768 /* We can't reset render&media without also resetting display ... */
769 gdrst
= I915_READ(MCHBAR_MIRROR_BASE
+ ILK_GDSR
);
770 gdrst
&= ~GRDOM_MASK
;
771 I915_WRITE(MCHBAR_MIRROR_BASE
+ ILK_GDSR
,
772 gdrst
| GRDOM_MEDIA
| GRDOM_RESET_ENABLE
);
773 return wait_for(I915_READ(MCHBAR_MIRROR_BASE
+ ILK_GDSR
) & 0x1, 500);
776 static int gen6_do_reset(struct drm_device
*dev
)
778 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
780 unsigned long irqflags
;
782 /* Hold gt_lock across reset to prevent any register access
783 * with forcewake not set correctly
785 spin_lock_irqsave(&dev_priv
->gt_lock
, irqflags
);
789 /* GEN6_GDRST is not in the gt power well, no need to check
790 * for fifo space for the write or forcewake the chip for
793 I915_WRITE_NOTRACE(GEN6_GDRST
, GEN6_GRDOM_FULL
);
795 /* Spin waiting for the device to ack the reset request */
796 ret
= wait_for((I915_READ_NOTRACE(GEN6_GDRST
) & GEN6_GRDOM_FULL
) == 0, 500);
798 /* If reset with a user forcewake, try to restore, otherwise turn it off */
799 if (dev_priv
->forcewake_count
)
800 dev_priv
->gt
.force_wake_get(dev_priv
);
802 dev_priv
->gt
.force_wake_put(dev_priv
);
804 /* Restore fifo count */
805 dev_priv
->gt_fifo_count
= I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES
);
807 spin_unlock_irqrestore(&dev_priv
->gt_lock
, irqflags
);
811 int intel_gpu_reset(struct drm_device
*dev
)
813 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
816 switch (INTEL_INFO(dev
)->gen
) {
819 ret
= gen6_do_reset(dev
);
822 ret
= ironlake_do_reset(dev
);
825 ret
= i965_do_reset(dev
);
828 ret
= i8xx_do_reset(dev
);
832 /* Also reset the gpu hangman. */
833 if (dev_priv
->gpu_error
.stop_rings
) {
834 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
835 dev_priv
->gpu_error
.stop_rings
= 0;
836 if (ret
== -ENODEV
) {
837 DRM_ERROR("Reset not implemented, but ignoring "
838 "error for simulated gpu hangs\n");
847 * i915_reset - reset chip after a hang
848 * @dev: drm device to reset
850 * Reset the chip. Useful if a hang is detected. Returns zero on successful
851 * reset or otherwise an error code.
853 * Procedure is fairly simple:
854 * - reset the chip using the reset reg
855 * - re-init context state
856 * - re-init hardware status page
857 * - re-init ring buffer
858 * - re-init interrupt state
861 int i915_reset(struct drm_device
*dev
)
863 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
869 mutex_lock(&dev
->struct_mutex
);
874 if (get_seconds() - dev_priv
->gpu_error
.last_reset
< 5)
875 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
877 ret
= intel_gpu_reset(dev
);
879 dev_priv
->gpu_error
.last_reset
= get_seconds();
881 DRM_ERROR("Failed to reset chip.\n");
882 mutex_unlock(&dev
->struct_mutex
);
886 /* Ok, now get things going again... */
889 * Everything depends on having the GTT running, so we need to start
890 * there. Fortunately we don't need to do this unless we reset the
891 * chip at a PCI level.
893 * Next we need to restore the context, but we don't use those
896 * Ring buffer needs to be re-initialized in the KMS case, or if X
897 * was running at the time of the reset (i.e. we weren't VT
900 if (drm_core_check_feature(dev
, DRIVER_MODESET
) ||
901 !dev_priv
->mm
.suspended
) {
902 struct intel_ring_buffer
*ring
;
905 dev_priv
->mm
.suspended
= 0;
907 i915_gem_init_swizzling(dev
);
909 for_each_ring(ring
, dev_priv
, i
)
912 i915_gem_context_init(dev
);
913 i915_gem_init_ppgtt(dev
);
916 * It would make sense to re-init all the other hw state, at
917 * least the rps/rc6/emon init done within modeset_init_hw. For
918 * some unknown reason, this blows up my ilk, so don't.
921 mutex_unlock(&dev
->struct_mutex
);
923 drm_irq_uninstall(dev
);
924 drm_irq_install(dev
);
927 mutex_unlock(&dev
->struct_mutex
);
933 static int i915_pci_probe(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
935 struct intel_device_info
*intel_info
=
936 (struct intel_device_info
*) ent
->driver_data
;
938 if (intel_info
->is_valleyview
)
939 if(!i915_preliminary_hw_support
) {
940 DRM_ERROR("Preliminary hardware support disabled\n");
944 /* Only bind to function 0 of the device. Early generations
945 * used function 1 as a placeholder for multi-head. This causes
946 * us confusion instead, especially on the systems where both
947 * functions have the same PCI-ID!
949 if (PCI_FUNC(pdev
->devfn
))
952 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
953 * implementation for gen3 (and only gen3) that used legacy drm maps
954 * (gasp!) to share buffers between X and the client. Hence we need to
955 * keep around the fake agp stuff for gen3, even when kms is enabled. */
956 if (intel_info
->gen
!= 3) {
957 driver
.driver_features
&=
958 ~(DRIVER_USE_AGP
| DRIVER_REQUIRE_AGP
);
959 } else if (!intel_agp_enabled
) {
960 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
964 return drm_get_pci_dev(pdev
, ent
, &driver
);
968 i915_pci_remove(struct pci_dev
*pdev
)
970 struct drm_device
*dev
= pci_get_drvdata(pdev
);
975 static int i915_pm_suspend(struct device
*dev
)
977 struct pci_dev
*pdev
= to_pci_dev(dev
);
978 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
981 if (!drm_dev
|| !drm_dev
->dev_private
) {
982 dev_err(dev
, "DRM not initialized, aborting suspend.\n");
986 if (drm_dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
989 error
= i915_drm_freeze(drm_dev
);
993 pci_disable_device(pdev
);
994 pci_set_power_state(pdev
, PCI_D3hot
);
999 static int i915_pm_resume(struct device
*dev
)
1001 struct pci_dev
*pdev
= to_pci_dev(dev
);
1002 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
1004 return i915_resume(drm_dev
);
1007 static int i915_pm_freeze(struct device
*dev
)
1009 struct pci_dev
*pdev
= to_pci_dev(dev
);
1010 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
1012 if (!drm_dev
|| !drm_dev
->dev_private
) {
1013 dev_err(dev
, "DRM not initialized, aborting suspend.\n");
1017 return i915_drm_freeze(drm_dev
);
1020 static int i915_pm_thaw(struct device
*dev
)
1022 struct pci_dev
*pdev
= to_pci_dev(dev
);
1023 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
1025 return i915_drm_thaw(drm_dev
);
1028 static int i915_pm_poweroff(struct device
*dev
)
1030 struct pci_dev
*pdev
= to_pci_dev(dev
);
1031 struct drm_device
*drm_dev
= pci_get_drvdata(pdev
);
1033 return i915_drm_freeze(drm_dev
);
1036 static const struct dev_pm_ops i915_pm_ops
= {
1037 .suspend
= i915_pm_suspend
,
1038 .resume
= i915_pm_resume
,
1039 .freeze
= i915_pm_freeze
,
1040 .thaw
= i915_pm_thaw
,
1041 .poweroff
= i915_pm_poweroff
,
1042 .restore
= i915_pm_resume
,
1045 static const struct vm_operations_struct i915_gem_vm_ops
= {
1046 .fault
= i915_gem_fault
,
1047 .open
= drm_gem_vm_open
,
1048 .close
= drm_gem_vm_close
,
1051 static const struct file_operations i915_driver_fops
= {
1052 .owner
= THIS_MODULE
,
1054 .release
= drm_release
,
1055 .unlocked_ioctl
= drm_ioctl
,
1056 .mmap
= drm_gem_mmap
,
1058 .fasync
= drm_fasync
,
1060 #ifdef CONFIG_COMPAT
1061 .compat_ioctl
= i915_compat_ioctl
,
1063 .llseek
= noop_llseek
,
1066 static struct drm_driver driver
= {
1067 /* Don't use MTRRs here; the Xserver or userspace app should
1068 * deal with them for Intel hardware.
1071 DRIVER_USE_AGP
| DRIVER_REQUIRE_AGP
| /* DRIVER_USE_MTRR |*/
1072 DRIVER_HAVE_IRQ
| DRIVER_IRQ_SHARED
| DRIVER_GEM
| DRIVER_PRIME
,
1073 .load
= i915_driver_load
,
1074 .unload
= i915_driver_unload
,
1075 .open
= i915_driver_open
,
1076 .lastclose
= i915_driver_lastclose
,
1077 .preclose
= i915_driver_preclose
,
1078 .postclose
= i915_driver_postclose
,
1080 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1081 .suspend
= i915_suspend
,
1082 .resume
= i915_resume
,
1084 .device_is_agp
= i915_driver_device_is_agp
,
1085 .master_create
= i915_master_create
,
1086 .master_destroy
= i915_master_destroy
,
1087 #if defined(CONFIG_DEBUG_FS)
1088 .debugfs_init
= i915_debugfs_init
,
1089 .debugfs_cleanup
= i915_debugfs_cleanup
,
1091 .gem_init_object
= i915_gem_init_object
,
1092 .gem_free_object
= i915_gem_free_object
,
1093 .gem_vm_ops
= &i915_gem_vm_ops
,
1095 .prime_handle_to_fd
= drm_gem_prime_handle_to_fd
,
1096 .prime_fd_to_handle
= drm_gem_prime_fd_to_handle
,
1097 .gem_prime_export
= i915_gem_prime_export
,
1098 .gem_prime_import
= i915_gem_prime_import
,
1100 .dumb_create
= i915_gem_dumb_create
,
1101 .dumb_map_offset
= i915_gem_mmap_gtt
,
1102 .dumb_destroy
= i915_gem_dumb_destroy
,
1103 .ioctls
= i915_ioctls
,
1104 .fops
= &i915_driver_fops
,
1105 .name
= DRIVER_NAME
,
1106 .desc
= DRIVER_DESC
,
1107 .date
= DRIVER_DATE
,
1108 .major
= DRIVER_MAJOR
,
1109 .minor
= DRIVER_MINOR
,
1110 .patchlevel
= DRIVER_PATCHLEVEL
,
1113 static struct pci_driver i915_pci_driver
= {
1114 .name
= DRIVER_NAME
,
1115 .id_table
= pciidlist
,
1116 .probe
= i915_pci_probe
,
1117 .remove
= i915_pci_remove
,
1118 .driver
.pm
= &i915_pm_ops
,
1121 static int __init
i915_init(void)
1123 driver
.num_ioctls
= i915_max_ioctl
;
1126 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1127 * explicitly disabled with the module pararmeter.
1129 * Otherwise, just follow the parameter (defaulting to off).
1131 * Allow optional vga_text_mode_force boot option to override
1132 * the default behavior.
1134 #if defined(CONFIG_DRM_I915_KMS)
1135 if (i915_modeset
!= 0)
1136 driver
.driver_features
|= DRIVER_MODESET
;
1138 if (i915_modeset
== 1)
1139 driver
.driver_features
|= DRIVER_MODESET
;
1141 #ifdef CONFIG_VGA_CONSOLE
1142 if (vgacon_text_force() && i915_modeset
== -1)
1143 driver
.driver_features
&= ~DRIVER_MODESET
;
1146 if (!(driver
.driver_features
& DRIVER_MODESET
))
1147 driver
.get_vblank_timestamp
= NULL
;
1149 return drm_pci_init(&driver
, &i915_pci_driver
);
1152 static void __exit
i915_exit(void)
1154 drm_pci_exit(&driver
, &i915_pci_driver
);
1157 module_init(i915_init
);
1158 module_exit(i915_exit
);
1160 MODULE_AUTHOR(DRIVER_AUTHOR
);
1161 MODULE_DESCRIPTION(DRIVER_DESC
);
1162 MODULE_LICENSE("GPL and additional rights");
1164 /* We give fast paths for the really cool registers */
1165 #define NEEDS_FORCE_WAKE(dev_priv, reg) \
1166 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1167 ((reg) < 0x40000) && \
1168 ((reg) != FORCEWAKE))
1170 ilk_dummy_write(struct drm_i915_private
*dev_priv
)
1172 /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
1173 * chip from rc6 before touching it for real. MI_MODE is masked, hence
1174 * harmless to write 0 into. */
1175 I915_WRITE_NOTRACE(MI_MODE
, 0);
1179 hsw_unclaimed_reg_clear(struct drm_i915_private
*dev_priv
, u32 reg
)
1181 if (IS_HASWELL(dev_priv
->dev
) &&
1182 (I915_READ_NOTRACE(FPGA_DBG
) & FPGA_DBG_RM_NOCLAIM
)) {
1183 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
1185 I915_WRITE_NOTRACE(FPGA_DBG
, FPGA_DBG_RM_NOCLAIM
);
1190 hsw_unclaimed_reg_check(struct drm_i915_private
*dev_priv
, u32 reg
)
1192 if (IS_HASWELL(dev_priv
->dev
) &&
1193 (I915_READ_NOTRACE(FPGA_DBG
) & FPGA_DBG_RM_NOCLAIM
)) {
1194 DRM_ERROR("Unclaimed write to %x\n", reg
);
1195 I915_WRITE_NOTRACE(FPGA_DBG
, FPGA_DBG_RM_NOCLAIM
);
1199 #define __i915_read(x, y) \
1200 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1202 if (IS_GEN5(dev_priv->dev)) \
1203 ilk_dummy_write(dev_priv); \
1204 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1205 unsigned long irqflags; \
1206 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1207 if (dev_priv->forcewake_count == 0) \
1208 dev_priv->gt.force_wake_get(dev_priv); \
1209 val = read##y(dev_priv->regs + reg); \
1210 if (dev_priv->forcewake_count == 0) \
1211 dev_priv->gt.force_wake_put(dev_priv); \
1212 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
1214 val = read##y(dev_priv->regs + reg); \
1216 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1226 #define __i915_write(x, y) \
1227 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1228 u32 __fifo_ret = 0; \
1229 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1230 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1231 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
1233 if (IS_GEN5(dev_priv->dev)) \
1234 ilk_dummy_write(dev_priv); \
1235 hsw_unclaimed_reg_clear(dev_priv, reg); \
1236 write##y(val, dev_priv->regs + reg); \
1237 if (unlikely(__fifo_ret)) { \
1238 gen6_gt_check_fifodbg(dev_priv); \
1240 hsw_unclaimed_reg_check(dev_priv, reg); \
1248 static const struct register_whitelist
{
1251 uint32_t gen_bitmask
; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1253 { RING_TIMESTAMP(RENDER_RING_BASE
), 8, 0xF0 },
1256 int i915_reg_read_ioctl(struct drm_device
*dev
,
1257 void *data
, struct drm_file
*file
)
1259 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1260 struct drm_i915_reg_read
*reg
= data
;
1261 struct register_whitelist
const *entry
= whitelist
;
1264 for (i
= 0; i
< ARRAY_SIZE(whitelist
); i
++, entry
++) {
1265 if (entry
->offset
== reg
->offset
&&
1266 (1 << INTEL_INFO(dev
)->gen
& entry
->gen_bitmask
))
1270 if (i
== ARRAY_SIZE(whitelist
))
1273 switch (entry
->size
) {
1275 reg
->val
= I915_READ64(reg
->offset
);
1278 reg
->val
= I915_READ(reg
->offset
);
1281 reg
->val
= I915_READ16(reg
->offset
);
1284 reg
->val
= I915_READ8(reg
->offset
);