drm/i915: Fix VLV DP RBR/HDMI/DAC PLL LPF coefficients
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #include <linux/device.h>
31 #include <drm/drmP.h>
32 #include <drm/i915_drm.h>
33 #include "i915_drv.h"
34 #include "i915_trace.h"
35 #include "intel_drv.h"
36
37 #include <linux/console.h>
38 #include <linux/module.h>
39 #include <drm/drm_crtc_helper.h>
40
41 static int i915_modeset __read_mostly = -1;
42 module_param_named(modeset, i915_modeset, int, 0400);
43 MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
46
47 unsigned int i915_fbpercrtc __always_unused = 0;
48 module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
49
50 int i915_panel_ignore_lid __read_mostly = 1;
51 module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
52 MODULE_PARM_DESC(panel_ignore_lid,
53 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
55
56 unsigned int i915_powersave __read_mostly = 1;
57 module_param_named(powersave, i915_powersave, int, 0600);
58 MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
60
61 int i915_semaphores __read_mostly = -1;
62 module_param_named(semaphores, i915_semaphores, int, 0600);
63 MODULE_PARM_DESC(semaphores,
64 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
65
66 int i915_enable_rc6 __read_mostly = -1;
67 module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
68 MODULE_PARM_DESC(i915_enable_rc6,
69 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
74
75 int i915_enable_fbc __read_mostly = -1;
76 module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
77 MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
79 "(default: -1 (use per-chip default))");
80
81 unsigned int i915_lvds_downclock __read_mostly = 0;
82 module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
83 MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
86
87 int i915_lvds_channel_mode __read_mostly;
88 module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89 MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
93 int i915_panel_use_ssc __read_mostly = -1;
94 module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
95 MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
97 "(default: auto from VBT)");
98
99 int i915_vbt_sdvo_panel_type __read_mostly = -1;
100 module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
101 MODULE_PARM_DESC(vbt_sdvo_panel_type,
102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
104
105 static bool i915_try_reset __read_mostly = true;
106 module_param_named(reset, i915_try_reset, bool, 0600);
107 MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
108
109 bool i915_enable_hangcheck __read_mostly = true;
110 module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
111 MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
115
116 int i915_enable_ppgtt __read_mostly = -1;
117 module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
118 MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
121 unsigned int i915_preliminary_hw_support __read_mostly = 0;
122 module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
123 MODULE_PARM_DESC(preliminary_hw_support,
124 "Enable preliminary hardware support. (default: false)");
125
126 int i915_disable_power_well __read_mostly = 0;
127 module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
128 MODULE_PARM_DESC(disable_power_well,
129 "Disable the power well when possible (default: false)");
130
131 int i915_enable_ips __read_mostly = 1;
132 module_param_named(enable_ips, i915_enable_ips, int, 0600);
133 MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
134
135 bool i915_fastboot __read_mostly = 0;
136 module_param_named(fastboot, i915_fastboot, bool, 0600);
137 MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
138 "(default: false)");
139
140 static struct drm_driver driver;
141 extern int intel_agp_enabled;
142
143 #define INTEL_VGA_DEVICE(id, info) { \
144 .class = PCI_BASE_CLASS_DISPLAY << 16, \
145 .class_mask = 0xff0000, \
146 .vendor = 0x8086, \
147 .device = id, \
148 .subvendor = PCI_ANY_ID, \
149 .subdevice = PCI_ANY_ID, \
150 .driver_data = (unsigned long) info }
151
152 #define INTEL_QUANTA_VGA_DEVICE(info) { \
153 .class = PCI_BASE_CLASS_DISPLAY << 16, \
154 .class_mask = 0xff0000, \
155 .vendor = 0x8086, \
156 .device = 0x16a, \
157 .subvendor = 0x152d, \
158 .subdevice = 0x8990, \
159 .driver_data = (unsigned long) info }
160
161
162 static const struct intel_device_info intel_i830_info = {
163 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
164 .has_overlay = 1, .overlay_needs_physical = 1,
165 };
166
167 static const struct intel_device_info intel_845g_info = {
168 .gen = 2, .num_pipes = 1,
169 .has_overlay = 1, .overlay_needs_physical = 1,
170 };
171
172 static const struct intel_device_info intel_i85x_info = {
173 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
174 .cursor_needs_physical = 1,
175 .has_overlay = 1, .overlay_needs_physical = 1,
176 };
177
178 static const struct intel_device_info intel_i865g_info = {
179 .gen = 2, .num_pipes = 1,
180 .has_overlay = 1, .overlay_needs_physical = 1,
181 };
182
183 static const struct intel_device_info intel_i915g_info = {
184 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
185 .has_overlay = 1, .overlay_needs_physical = 1,
186 };
187 static const struct intel_device_info intel_i915gm_info = {
188 .gen = 3, .is_mobile = 1, .num_pipes = 2,
189 .cursor_needs_physical = 1,
190 .has_overlay = 1, .overlay_needs_physical = 1,
191 .supports_tv = 1,
192 };
193 static const struct intel_device_info intel_i945g_info = {
194 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
195 .has_overlay = 1, .overlay_needs_physical = 1,
196 };
197 static const struct intel_device_info intel_i945gm_info = {
198 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
199 .has_hotplug = 1, .cursor_needs_physical = 1,
200 .has_overlay = 1, .overlay_needs_physical = 1,
201 .supports_tv = 1,
202 };
203
204 static const struct intel_device_info intel_i965g_info = {
205 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
206 .has_hotplug = 1,
207 .has_overlay = 1,
208 };
209
210 static const struct intel_device_info intel_i965gm_info = {
211 .gen = 4, .is_crestline = 1, .num_pipes = 2,
212 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
213 .has_overlay = 1,
214 .supports_tv = 1,
215 };
216
217 static const struct intel_device_info intel_g33_info = {
218 .gen = 3, .is_g33 = 1, .num_pipes = 2,
219 .need_gfx_hws = 1, .has_hotplug = 1,
220 .has_overlay = 1,
221 };
222
223 static const struct intel_device_info intel_g45_info = {
224 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
225 .has_pipe_cxsr = 1, .has_hotplug = 1,
226 .has_bsd_ring = 1,
227 };
228
229 static const struct intel_device_info intel_gm45_info = {
230 .gen = 4, .is_g4x = 1, .num_pipes = 2,
231 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
232 .has_pipe_cxsr = 1, .has_hotplug = 1,
233 .supports_tv = 1,
234 .has_bsd_ring = 1,
235 };
236
237 static const struct intel_device_info intel_pineview_info = {
238 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
239 .need_gfx_hws = 1, .has_hotplug = 1,
240 .has_overlay = 1,
241 };
242
243 static const struct intel_device_info intel_ironlake_d_info = {
244 .gen = 5, .num_pipes = 2,
245 .need_gfx_hws = 1, .has_hotplug = 1,
246 .has_bsd_ring = 1,
247 };
248
249 static const struct intel_device_info intel_ironlake_m_info = {
250 .gen = 5, .is_mobile = 1, .num_pipes = 2,
251 .need_gfx_hws = 1, .has_hotplug = 1,
252 .has_fbc = 1,
253 .has_bsd_ring = 1,
254 };
255
256 static const struct intel_device_info intel_sandybridge_d_info = {
257 .gen = 6, .num_pipes = 2,
258 .need_gfx_hws = 1, .has_hotplug = 1,
259 .has_bsd_ring = 1,
260 .has_blt_ring = 1,
261 .has_llc = 1,
262 .has_force_wake = 1,
263 };
264
265 static const struct intel_device_info intel_sandybridge_m_info = {
266 .gen = 6, .is_mobile = 1, .num_pipes = 2,
267 .need_gfx_hws = 1, .has_hotplug = 1,
268 .has_fbc = 1,
269 .has_bsd_ring = 1,
270 .has_blt_ring = 1,
271 .has_llc = 1,
272 .has_force_wake = 1,
273 };
274
275 #define GEN7_FEATURES \
276 .gen = 7, .num_pipes = 3, \
277 .need_gfx_hws = 1, .has_hotplug = 1, \
278 .has_bsd_ring = 1, \
279 .has_blt_ring = 1, \
280 .has_llc = 1, \
281 .has_force_wake = 1
282
283 static const struct intel_device_info intel_ivybridge_d_info = {
284 GEN7_FEATURES,
285 .is_ivybridge = 1,
286 };
287
288 static const struct intel_device_info intel_ivybridge_m_info = {
289 GEN7_FEATURES,
290 .is_ivybridge = 1,
291 .is_mobile = 1,
292 .has_fbc = 1,
293 };
294
295 static const struct intel_device_info intel_ivybridge_q_info = {
296 GEN7_FEATURES,
297 .is_ivybridge = 1,
298 .num_pipes = 0, /* legal, last one wins */
299 };
300
301 static const struct intel_device_info intel_valleyview_m_info = {
302 GEN7_FEATURES,
303 .is_mobile = 1,
304 .num_pipes = 2,
305 .is_valleyview = 1,
306 .display_mmio_offset = VLV_DISPLAY_BASE,
307 .has_llc = 0, /* legal, last one wins */
308 };
309
310 static const struct intel_device_info intel_valleyview_d_info = {
311 GEN7_FEATURES,
312 .num_pipes = 2,
313 .is_valleyview = 1,
314 .display_mmio_offset = VLV_DISPLAY_BASE,
315 .has_llc = 0, /* legal, last one wins */
316 };
317
318 static const struct intel_device_info intel_haswell_d_info = {
319 GEN7_FEATURES,
320 .is_haswell = 1,
321 .has_ddi = 1,
322 .has_fpga_dbg = 1,
323 .has_vebox_ring = 1,
324 };
325
326 static const struct intel_device_info intel_haswell_m_info = {
327 GEN7_FEATURES,
328 .is_haswell = 1,
329 .is_mobile = 1,
330 .has_ddi = 1,
331 .has_fpga_dbg = 1,
332 .has_fbc = 1,
333 .has_vebox_ring = 1,
334 };
335
336 static const struct pci_device_id pciidlist[] = { /* aka */
337 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
338 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
339 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
340 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
341 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
342 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
343 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
344 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
345 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
346 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
347 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
348 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
349 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
350 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
351 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
352 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
353 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
354 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
355 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
356 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
357 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
358 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
359 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
360 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
361 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
362 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
363 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
364 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
365 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
366 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
367 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
368 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
369 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
370 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
371 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
372 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
373 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
374 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
375 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
376 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
377 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
378 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
379 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
380 INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
381 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
382 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
383 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
384 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
385 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
386 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
387 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
388 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
389 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
390 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
391 INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
392 INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
393 INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
394 INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
395 INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
396 INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
397 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
398 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
399 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
400 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
401 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
402 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
403 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
404 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
405 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
406 INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
407 INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
408 INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
409 INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
410 INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
411 INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
412 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
413 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
414 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
415 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
416 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
417 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
418 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
419 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
420 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
421 INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
422 INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
423 INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
424 INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
425 INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
426 INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
427 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
428 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
429 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
430 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
431 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
432 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
433 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
434 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
435 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
436 INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
437 INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
438 INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
439 INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
440 INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
441 INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
442 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
443 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
444 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
445 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
446 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
447 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
448 {0, 0, 0}
449 };
450
451 #if defined(CONFIG_DRM_I915_KMS)
452 MODULE_DEVICE_TABLE(pci, pciidlist);
453 #endif
454
455 void intel_detect_pch(struct drm_device *dev)
456 {
457 struct drm_i915_private *dev_priv = dev->dev_private;
458 struct pci_dev *pch;
459
460 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
461 * (which really amounts to a PCH but no South Display).
462 */
463 if (INTEL_INFO(dev)->num_pipes == 0) {
464 dev_priv->pch_type = PCH_NOP;
465 return;
466 }
467
468 /*
469 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
470 * make graphics device passthrough work easy for VMM, that only
471 * need to expose ISA bridge to let driver know the real hardware
472 * underneath. This is a requirement from virtualization team.
473 *
474 * In some virtualized environments (e.g. XEN), there is irrelevant
475 * ISA bridge in the system. To work reliably, we should scan trhough
476 * all the ISA bridge devices and check for the first match, instead
477 * of only checking the first one.
478 */
479 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
480 while (pch) {
481 struct pci_dev *curr = pch;
482 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
483 unsigned short id;
484 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
485 dev_priv->pch_id = id;
486
487 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
488 dev_priv->pch_type = PCH_IBX;
489 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
490 WARN_ON(!IS_GEN5(dev));
491 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
492 dev_priv->pch_type = PCH_CPT;
493 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
494 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
495 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
496 /* PantherPoint is CPT compatible */
497 dev_priv->pch_type = PCH_CPT;
498 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
499 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
500 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
501 dev_priv->pch_type = PCH_LPT;
502 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
503 WARN_ON(!IS_HASWELL(dev));
504 WARN_ON(IS_ULT(dev));
505 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
506 dev_priv->pch_type = PCH_LPT;
507 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
508 WARN_ON(!IS_HASWELL(dev));
509 WARN_ON(!IS_ULT(dev));
510 } else {
511 goto check_next;
512 }
513 pci_dev_put(pch);
514 break;
515 }
516 check_next:
517 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
518 pci_dev_put(curr);
519 }
520 if (!pch)
521 DRM_DEBUG_KMS("No PCH found?\n");
522 }
523
524 bool i915_semaphore_is_enabled(struct drm_device *dev)
525 {
526 if (INTEL_INFO(dev)->gen < 6)
527 return 0;
528
529 if (i915_semaphores >= 0)
530 return i915_semaphores;
531
532 #ifdef CONFIG_INTEL_IOMMU
533 /* Enable semaphores on SNB when IO remapping is off */
534 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
535 return false;
536 #endif
537
538 return 1;
539 }
540
541 static int i915_drm_freeze(struct drm_device *dev)
542 {
543 struct drm_i915_private *dev_priv = dev->dev_private;
544 struct drm_crtc *crtc;
545
546 /* ignore lid events during suspend */
547 mutex_lock(&dev_priv->modeset_restore_lock);
548 dev_priv->modeset_restore = MODESET_SUSPENDED;
549 mutex_unlock(&dev_priv->modeset_restore_lock);
550
551 intel_set_power_well(dev, true);
552
553 drm_kms_helper_poll_disable(dev);
554
555 pci_save_state(dev->pdev);
556
557 /* If KMS is active, we do the leavevt stuff here */
558 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
559 int error = i915_gem_idle(dev);
560 if (error) {
561 dev_err(&dev->pdev->dev,
562 "GEM idle failed, resume might fail\n");
563 return error;
564 }
565
566 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
567
568 drm_irq_uninstall(dev);
569 dev_priv->enable_hotplug_processing = false;
570 /*
571 * Disable CRTCs directly since we want to preserve sw state
572 * for _thaw.
573 */
574 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
575 dev_priv->display.crtc_disable(crtc);
576
577 intel_modeset_suspend_hw(dev);
578 }
579
580 i915_save_state(dev);
581
582 intel_opregion_fini(dev);
583
584 console_lock();
585 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
586 console_unlock();
587
588 return 0;
589 }
590
591 int i915_suspend(struct drm_device *dev, pm_message_t state)
592 {
593 int error;
594
595 if (!dev || !dev->dev_private) {
596 DRM_ERROR("dev: %p\n", dev);
597 DRM_ERROR("DRM not initialized, aborting suspend.\n");
598 return -ENODEV;
599 }
600
601 if (state.event == PM_EVENT_PRETHAW)
602 return 0;
603
604
605 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
606 return 0;
607
608 error = i915_drm_freeze(dev);
609 if (error)
610 return error;
611
612 if (state.event == PM_EVENT_SUSPEND) {
613 /* Shut down the device */
614 pci_disable_device(dev->pdev);
615 pci_set_power_state(dev->pdev, PCI_D3hot);
616 }
617
618 return 0;
619 }
620
621 void intel_console_resume(struct work_struct *work)
622 {
623 struct drm_i915_private *dev_priv =
624 container_of(work, struct drm_i915_private,
625 console_resume_work);
626 struct drm_device *dev = dev_priv->dev;
627
628 console_lock();
629 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
630 console_unlock();
631 }
632
633 static void intel_resume_hotplug(struct drm_device *dev)
634 {
635 struct drm_mode_config *mode_config = &dev->mode_config;
636 struct intel_encoder *encoder;
637
638 mutex_lock(&mode_config->mutex);
639 DRM_DEBUG_KMS("running encoder hotplug functions\n");
640
641 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
642 if (encoder->hot_plug)
643 encoder->hot_plug(encoder);
644
645 mutex_unlock(&mode_config->mutex);
646
647 /* Just fire off a uevent and let userspace tell us what to do */
648 drm_helper_hpd_irq_event(dev);
649 }
650
651 static int __i915_drm_thaw(struct drm_device *dev)
652 {
653 struct drm_i915_private *dev_priv = dev->dev_private;
654 int error = 0;
655
656 i915_restore_state(dev);
657 intel_opregion_setup(dev);
658
659 /* KMS EnterVT equivalent */
660 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
661 intel_init_pch_refclk(dev);
662
663 mutex_lock(&dev->struct_mutex);
664 dev_priv->mm.suspended = 0;
665
666 error = i915_gem_init_hw(dev);
667 mutex_unlock(&dev->struct_mutex);
668
669 /* We need working interrupts for modeset enabling ... */
670 drm_irq_install(dev);
671
672 intel_modeset_init_hw(dev);
673
674 drm_modeset_lock_all(dev);
675 intel_modeset_setup_hw_state(dev, true);
676 drm_modeset_unlock_all(dev);
677
678 /*
679 * ... but also need to make sure that hotplug processing
680 * doesn't cause havoc. Like in the driver load code we don't
681 * bother with the tiny race here where we might loose hotplug
682 * notifications.
683 * */
684 intel_hpd_init(dev);
685 dev_priv->enable_hotplug_processing = true;
686 /* Config may have changed between suspend and resume */
687 intel_resume_hotplug(dev);
688 }
689
690 intel_opregion_init(dev);
691
692 /*
693 * The console lock can be pretty contented on resume due
694 * to all the printk activity. Try to keep it out of the hot
695 * path of resume if possible.
696 */
697 if (console_trylock()) {
698 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
699 console_unlock();
700 } else {
701 schedule_work(&dev_priv->console_resume_work);
702 }
703
704 mutex_lock(&dev_priv->modeset_restore_lock);
705 dev_priv->modeset_restore = MODESET_DONE;
706 mutex_unlock(&dev_priv->modeset_restore_lock);
707 return error;
708 }
709
710 static int i915_drm_thaw(struct drm_device *dev)
711 {
712 int error = 0;
713
714 intel_gt_reset(dev);
715
716 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
717 mutex_lock(&dev->struct_mutex);
718 i915_gem_restore_gtt_mappings(dev);
719 mutex_unlock(&dev->struct_mutex);
720 }
721
722 __i915_drm_thaw(dev);
723
724 return error;
725 }
726
727 int i915_resume(struct drm_device *dev)
728 {
729 struct drm_i915_private *dev_priv = dev->dev_private;
730 int ret;
731
732 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
733 return 0;
734
735 if (pci_enable_device(dev->pdev))
736 return -EIO;
737
738 pci_set_master(dev->pdev);
739
740 intel_gt_reset(dev);
741
742 /*
743 * Platforms with opregion should have sane BIOS, older ones (gen3 and
744 * earlier) need this since the BIOS might clear all our scratch PTEs.
745 */
746 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
747 !dev_priv->opregion.header) {
748 mutex_lock(&dev->struct_mutex);
749 i915_gem_restore_gtt_mappings(dev);
750 mutex_unlock(&dev->struct_mutex);
751 }
752
753 ret = __i915_drm_thaw(dev);
754 if (ret)
755 return ret;
756
757 drm_kms_helper_poll_enable(dev);
758 return 0;
759 }
760
761 static int i8xx_do_reset(struct drm_device *dev)
762 {
763 struct drm_i915_private *dev_priv = dev->dev_private;
764
765 if (IS_I85X(dev))
766 return -ENODEV;
767
768 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
769 POSTING_READ(D_STATE);
770
771 if (IS_I830(dev) || IS_845G(dev)) {
772 I915_WRITE(DEBUG_RESET_I830,
773 DEBUG_RESET_DISPLAY |
774 DEBUG_RESET_RENDER |
775 DEBUG_RESET_FULL);
776 POSTING_READ(DEBUG_RESET_I830);
777 msleep(1);
778
779 I915_WRITE(DEBUG_RESET_I830, 0);
780 POSTING_READ(DEBUG_RESET_I830);
781 }
782
783 msleep(1);
784
785 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
786 POSTING_READ(D_STATE);
787
788 return 0;
789 }
790
791 static int i965_reset_complete(struct drm_device *dev)
792 {
793 u8 gdrst;
794 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
795 return (gdrst & GRDOM_RESET_ENABLE) == 0;
796 }
797
798 static int i965_do_reset(struct drm_device *dev)
799 {
800 int ret;
801
802 /*
803 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
804 * well as the reset bit (GR/bit 0). Setting the GR bit
805 * triggers the reset; when done, the hardware will clear it.
806 */
807 pci_write_config_byte(dev->pdev, I965_GDRST,
808 GRDOM_RENDER | GRDOM_RESET_ENABLE);
809 ret = wait_for(i965_reset_complete(dev), 500);
810 if (ret)
811 return ret;
812
813 /* We can't reset render&media without also resetting display ... */
814 pci_write_config_byte(dev->pdev, I965_GDRST,
815 GRDOM_MEDIA | GRDOM_RESET_ENABLE);
816
817 ret = wait_for(i965_reset_complete(dev), 500);
818 if (ret)
819 return ret;
820
821 pci_write_config_byte(dev->pdev, I965_GDRST, 0);
822
823 return 0;
824 }
825
826 static int ironlake_do_reset(struct drm_device *dev)
827 {
828 struct drm_i915_private *dev_priv = dev->dev_private;
829 u32 gdrst;
830 int ret;
831
832 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
833 gdrst &= ~GRDOM_MASK;
834 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
835 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
836 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
837 if (ret)
838 return ret;
839
840 /* We can't reset render&media without also resetting display ... */
841 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
842 gdrst &= ~GRDOM_MASK;
843 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
844 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
845 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
846 }
847
848 static int gen6_do_reset(struct drm_device *dev)
849 {
850 struct drm_i915_private *dev_priv = dev->dev_private;
851 int ret;
852 unsigned long irqflags;
853
854 /* Hold gt_lock across reset to prevent any register access
855 * with forcewake not set correctly
856 */
857 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
858
859 /* Reset the chip */
860
861 /* GEN6_GDRST is not in the gt power well, no need to check
862 * for fifo space for the write or forcewake the chip for
863 * the read
864 */
865 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
866
867 /* Spin waiting for the device to ack the reset request */
868 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
869
870 /* If reset with a user forcewake, try to restore, otherwise turn it off */
871 if (dev_priv->forcewake_count)
872 dev_priv->gt.force_wake_get(dev_priv);
873 else
874 dev_priv->gt.force_wake_put(dev_priv);
875
876 /* Restore fifo count */
877 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
878
879 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
880 return ret;
881 }
882
883 int intel_gpu_reset(struct drm_device *dev)
884 {
885 switch (INTEL_INFO(dev)->gen) {
886 case 7:
887 case 6: return gen6_do_reset(dev);
888 case 5: return ironlake_do_reset(dev);
889 case 4: return i965_do_reset(dev);
890 case 2: return i8xx_do_reset(dev);
891 default: return -ENODEV;
892 }
893 }
894
895 /**
896 * i915_reset - reset chip after a hang
897 * @dev: drm device to reset
898 *
899 * Reset the chip. Useful if a hang is detected. Returns zero on successful
900 * reset or otherwise an error code.
901 *
902 * Procedure is fairly simple:
903 * - reset the chip using the reset reg
904 * - re-init context state
905 * - re-init hardware status page
906 * - re-init ring buffer
907 * - re-init interrupt state
908 * - re-init display
909 */
910 int i915_reset(struct drm_device *dev)
911 {
912 drm_i915_private_t *dev_priv = dev->dev_private;
913 bool simulated;
914 int ret;
915
916 if (!i915_try_reset)
917 return 0;
918
919 mutex_lock(&dev->struct_mutex);
920
921 i915_gem_reset(dev);
922
923 simulated = dev_priv->gpu_error.stop_rings != 0;
924
925 if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
926 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
927 ret = -ENODEV;
928 } else {
929 ret = intel_gpu_reset(dev);
930
931 /* Also reset the gpu hangman. */
932 if (simulated) {
933 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
934 dev_priv->gpu_error.stop_rings = 0;
935 if (ret == -ENODEV) {
936 DRM_ERROR("Reset not implemented, but ignoring "
937 "error for simulated gpu hangs\n");
938 ret = 0;
939 }
940 } else
941 dev_priv->gpu_error.last_reset = get_seconds();
942 }
943 if (ret) {
944 DRM_ERROR("Failed to reset chip.\n");
945 mutex_unlock(&dev->struct_mutex);
946 return ret;
947 }
948
949 /* Ok, now get things going again... */
950
951 /*
952 * Everything depends on having the GTT running, so we need to start
953 * there. Fortunately we don't need to do this unless we reset the
954 * chip at a PCI level.
955 *
956 * Next we need to restore the context, but we don't use those
957 * yet either...
958 *
959 * Ring buffer needs to be re-initialized in the KMS case, or if X
960 * was running at the time of the reset (i.e. we weren't VT
961 * switched away).
962 */
963 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
964 !dev_priv->mm.suspended) {
965 struct intel_ring_buffer *ring;
966 int i;
967
968 dev_priv->mm.suspended = 0;
969
970 i915_gem_init_swizzling(dev);
971
972 for_each_ring(ring, dev_priv, i)
973 ring->init(ring);
974
975 i915_gem_context_init(dev);
976 if (dev_priv->mm.aliasing_ppgtt) {
977 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
978 if (ret)
979 i915_gem_cleanup_aliasing_ppgtt(dev);
980 }
981
982 /*
983 * It would make sense to re-init all the other hw state, at
984 * least the rps/rc6/emon init done within modeset_init_hw. For
985 * some unknown reason, this blows up my ilk, so don't.
986 */
987
988 mutex_unlock(&dev->struct_mutex);
989
990 drm_irq_uninstall(dev);
991 drm_irq_install(dev);
992 intel_hpd_init(dev);
993 } else {
994 mutex_unlock(&dev->struct_mutex);
995 }
996
997 return 0;
998 }
999
1000 static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1001 {
1002 struct intel_device_info *intel_info =
1003 (struct intel_device_info *) ent->driver_data;
1004
1005 /* Only bind to function 0 of the device. Early generations
1006 * used function 1 as a placeholder for multi-head. This causes
1007 * us confusion instead, especially on the systems where both
1008 * functions have the same PCI-ID!
1009 */
1010 if (PCI_FUNC(pdev->devfn))
1011 return -ENODEV;
1012
1013 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
1014 * implementation for gen3 (and only gen3) that used legacy drm maps
1015 * (gasp!) to share buffers between X and the client. Hence we need to
1016 * keep around the fake agp stuff for gen3, even when kms is enabled. */
1017 if (intel_info->gen != 3) {
1018 driver.driver_features &=
1019 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
1020 } else if (!intel_agp_enabled) {
1021 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
1022 return -ENODEV;
1023 }
1024
1025 return drm_get_pci_dev(pdev, ent, &driver);
1026 }
1027
1028 static void
1029 i915_pci_remove(struct pci_dev *pdev)
1030 {
1031 struct drm_device *dev = pci_get_drvdata(pdev);
1032
1033 drm_put_dev(dev);
1034 }
1035
1036 static int i915_pm_suspend(struct device *dev)
1037 {
1038 struct pci_dev *pdev = to_pci_dev(dev);
1039 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1040 int error;
1041
1042 if (!drm_dev || !drm_dev->dev_private) {
1043 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1044 return -ENODEV;
1045 }
1046
1047 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1048 return 0;
1049
1050 error = i915_drm_freeze(drm_dev);
1051 if (error)
1052 return error;
1053
1054 pci_disable_device(pdev);
1055 pci_set_power_state(pdev, PCI_D3hot);
1056
1057 return 0;
1058 }
1059
1060 static int i915_pm_resume(struct device *dev)
1061 {
1062 struct pci_dev *pdev = to_pci_dev(dev);
1063 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1064
1065 return i915_resume(drm_dev);
1066 }
1067
1068 static int i915_pm_freeze(struct device *dev)
1069 {
1070 struct pci_dev *pdev = to_pci_dev(dev);
1071 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1072
1073 if (!drm_dev || !drm_dev->dev_private) {
1074 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1075 return -ENODEV;
1076 }
1077
1078 return i915_drm_freeze(drm_dev);
1079 }
1080
1081 static int i915_pm_thaw(struct device *dev)
1082 {
1083 struct pci_dev *pdev = to_pci_dev(dev);
1084 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1085
1086 return i915_drm_thaw(drm_dev);
1087 }
1088
1089 static int i915_pm_poweroff(struct device *dev)
1090 {
1091 struct pci_dev *pdev = to_pci_dev(dev);
1092 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1093
1094 return i915_drm_freeze(drm_dev);
1095 }
1096
1097 static const struct dev_pm_ops i915_pm_ops = {
1098 .suspend = i915_pm_suspend,
1099 .resume = i915_pm_resume,
1100 .freeze = i915_pm_freeze,
1101 .thaw = i915_pm_thaw,
1102 .poweroff = i915_pm_poweroff,
1103 .restore = i915_pm_resume,
1104 };
1105
1106 static const struct vm_operations_struct i915_gem_vm_ops = {
1107 .fault = i915_gem_fault,
1108 .open = drm_gem_vm_open,
1109 .close = drm_gem_vm_close,
1110 };
1111
1112 static const struct file_operations i915_driver_fops = {
1113 .owner = THIS_MODULE,
1114 .open = drm_open,
1115 .release = drm_release,
1116 .unlocked_ioctl = drm_ioctl,
1117 .mmap = drm_gem_mmap,
1118 .poll = drm_poll,
1119 .fasync = drm_fasync,
1120 .read = drm_read,
1121 #ifdef CONFIG_COMPAT
1122 .compat_ioctl = i915_compat_ioctl,
1123 #endif
1124 .llseek = noop_llseek,
1125 };
1126
1127 static struct drm_driver driver = {
1128 /* Don't use MTRRs here; the Xserver or userspace app should
1129 * deal with them for Intel hardware.
1130 */
1131 .driver_features =
1132 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
1133 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
1134 .load = i915_driver_load,
1135 .unload = i915_driver_unload,
1136 .open = i915_driver_open,
1137 .lastclose = i915_driver_lastclose,
1138 .preclose = i915_driver_preclose,
1139 .postclose = i915_driver_postclose,
1140
1141 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1142 .suspend = i915_suspend,
1143 .resume = i915_resume,
1144
1145 .device_is_agp = i915_driver_device_is_agp,
1146 .master_create = i915_master_create,
1147 .master_destroy = i915_master_destroy,
1148 #if defined(CONFIG_DEBUG_FS)
1149 .debugfs_init = i915_debugfs_init,
1150 .debugfs_cleanup = i915_debugfs_cleanup,
1151 #endif
1152 .gem_init_object = i915_gem_init_object,
1153 .gem_free_object = i915_gem_free_object,
1154 .gem_vm_ops = &i915_gem_vm_ops,
1155
1156 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1157 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1158 .gem_prime_export = i915_gem_prime_export,
1159 .gem_prime_import = i915_gem_prime_import,
1160
1161 .dumb_create = i915_gem_dumb_create,
1162 .dumb_map_offset = i915_gem_mmap_gtt,
1163 .dumb_destroy = i915_gem_dumb_destroy,
1164 .ioctls = i915_ioctls,
1165 .fops = &i915_driver_fops,
1166 .name = DRIVER_NAME,
1167 .desc = DRIVER_DESC,
1168 .date = DRIVER_DATE,
1169 .major = DRIVER_MAJOR,
1170 .minor = DRIVER_MINOR,
1171 .patchlevel = DRIVER_PATCHLEVEL,
1172 };
1173
1174 static struct pci_driver i915_pci_driver = {
1175 .name = DRIVER_NAME,
1176 .id_table = pciidlist,
1177 .probe = i915_pci_probe,
1178 .remove = i915_pci_remove,
1179 .driver.pm = &i915_pm_ops,
1180 };
1181
1182 static int __init i915_init(void)
1183 {
1184 driver.num_ioctls = i915_max_ioctl;
1185
1186 /*
1187 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1188 * explicitly disabled with the module pararmeter.
1189 *
1190 * Otherwise, just follow the parameter (defaulting to off).
1191 *
1192 * Allow optional vga_text_mode_force boot option to override
1193 * the default behavior.
1194 */
1195 #if defined(CONFIG_DRM_I915_KMS)
1196 if (i915_modeset != 0)
1197 driver.driver_features |= DRIVER_MODESET;
1198 #endif
1199 if (i915_modeset == 1)
1200 driver.driver_features |= DRIVER_MODESET;
1201
1202 #ifdef CONFIG_VGA_CONSOLE
1203 if (vgacon_text_force() && i915_modeset == -1)
1204 driver.driver_features &= ~DRIVER_MODESET;
1205 #endif
1206
1207 if (!(driver.driver_features & DRIVER_MODESET))
1208 driver.get_vblank_timestamp = NULL;
1209
1210 return drm_pci_init(&driver, &i915_pci_driver);
1211 }
1212
1213 static void __exit i915_exit(void)
1214 {
1215 drm_pci_exit(&driver, &i915_pci_driver);
1216 }
1217
1218 module_init(i915_init);
1219 module_exit(i915_exit);
1220
1221 MODULE_AUTHOR(DRIVER_AUTHOR);
1222 MODULE_DESCRIPTION(DRIVER_DESC);
1223 MODULE_LICENSE("GPL and additional rights");
1224
1225 /* We give fast paths for the really cool registers */
1226 #define NEEDS_FORCE_WAKE(dev_priv, reg) \
1227 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1228 ((reg) < 0x40000) && \
1229 ((reg) != FORCEWAKE))
1230 static void
1231 ilk_dummy_write(struct drm_i915_private *dev_priv)
1232 {
1233 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
1234 * the chip from rc6 before touching it for real. MI_MODE is masked,
1235 * hence harmless to write 0 into. */
1236 I915_WRITE_NOTRACE(MI_MODE, 0);
1237 }
1238
1239 static void
1240 hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
1241 {
1242 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
1243 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1244 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
1245 reg);
1246 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1247 }
1248 }
1249
1250 static void
1251 hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
1252 {
1253 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
1254 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1255 DRM_ERROR("Unclaimed write to %x\n", reg);
1256 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1257 }
1258 }
1259
1260 #define __i915_read(x, y) \
1261 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1262 u##x val = 0; \
1263 if (IS_GEN5(dev_priv->dev)) \
1264 ilk_dummy_write(dev_priv); \
1265 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1266 unsigned long irqflags; \
1267 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1268 if (dev_priv->forcewake_count == 0) \
1269 dev_priv->gt.force_wake_get(dev_priv); \
1270 val = read##y(dev_priv->regs + reg); \
1271 if (dev_priv->forcewake_count == 0) \
1272 dev_priv->gt.force_wake_put(dev_priv); \
1273 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
1274 } else { \
1275 val = read##y(dev_priv->regs + reg); \
1276 } \
1277 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1278 return val; \
1279 }
1280
1281 __i915_read(8, b)
1282 __i915_read(16, w)
1283 __i915_read(32, l)
1284 __i915_read(64, q)
1285 #undef __i915_read
1286
1287 #define __i915_write(x, y) \
1288 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1289 u32 __fifo_ret = 0; \
1290 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1291 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1292 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
1293 } \
1294 if (IS_GEN5(dev_priv->dev)) \
1295 ilk_dummy_write(dev_priv); \
1296 hsw_unclaimed_reg_clear(dev_priv, reg); \
1297 write##y(val, dev_priv->regs + reg); \
1298 if (unlikely(__fifo_ret)) { \
1299 gen6_gt_check_fifodbg(dev_priv); \
1300 } \
1301 hsw_unclaimed_reg_check(dev_priv, reg); \
1302 }
1303 __i915_write(8, b)
1304 __i915_write(16, w)
1305 __i915_write(32, l)
1306 __i915_write(64, q)
1307 #undef __i915_write
1308
1309 static const struct register_whitelist {
1310 uint64_t offset;
1311 uint32_t size;
1312 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1313 } whitelist[] = {
1314 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
1315 };
1316
1317 int i915_reg_read_ioctl(struct drm_device *dev,
1318 void *data, struct drm_file *file)
1319 {
1320 struct drm_i915_private *dev_priv = dev->dev_private;
1321 struct drm_i915_reg_read *reg = data;
1322 struct register_whitelist const *entry = whitelist;
1323 int i;
1324
1325 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1326 if (entry->offset == reg->offset &&
1327 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1328 break;
1329 }
1330
1331 if (i == ARRAY_SIZE(whitelist))
1332 return -EINVAL;
1333
1334 switch (entry->size) {
1335 case 8:
1336 reg->val = I915_READ64(reg->offset);
1337 break;
1338 case 4:
1339 reg->val = I915_READ(reg->offset);
1340 break;
1341 case 2:
1342 reg->val = I915_READ16(reg->offset);
1343 break;
1344 case 1:
1345 reg->val = I915_READ8(reg->offset);
1346 break;
1347 default:
1348 WARN_ON(1);
1349 return -EINVAL;
1350 }
1351
1352 return 0;
1353 }
This page took 0.063029 seconds and 5 git commands to generate.