Merge tag 'topic/core-stuff-2014-07-18' of git://anongit.freedesktop.org/drm-intel...
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #include <linux/device.h>
31 #include <linux/acpi.h>
32 #include <drm/drmP.h>
33 #include <drm/i915_drm.h>
34 #include "i915_drv.h"
35 #include "i915_trace.h"
36 #include "intel_drv.h"
37
38 #include <linux/console.h>
39 #include <linux/module.h>
40 #include <linux/pm_runtime.h>
41 #include <drm/drm_crtc_helper.h>
42
43 static struct drm_driver driver;
44
45 #define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
52 #define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
59
60 #define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63 #define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
66 static const struct intel_device_info intel_i830_info = {
67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
68 .has_overlay = 1, .overlay_needs_physical = 1,
69 .ring_mask = RENDER_RING,
70 GEN_DEFAULT_PIPEOFFSETS,
71 CURSOR_OFFSETS,
72 };
73
74 static const struct intel_device_info intel_845g_info = {
75 .gen = 2, .num_pipes = 1,
76 .has_overlay = 1, .overlay_needs_physical = 1,
77 .ring_mask = RENDER_RING,
78 GEN_DEFAULT_PIPEOFFSETS,
79 CURSOR_OFFSETS,
80 };
81
82 static const struct intel_device_info intel_i85x_info = {
83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
84 .cursor_needs_physical = 1,
85 .has_overlay = 1, .overlay_needs_physical = 1,
86 .has_fbc = 1,
87 .ring_mask = RENDER_RING,
88 GEN_DEFAULT_PIPEOFFSETS,
89 CURSOR_OFFSETS,
90 };
91
92 static const struct intel_device_info intel_i865g_info = {
93 .gen = 2, .num_pipes = 1,
94 .has_overlay = 1, .overlay_needs_physical = 1,
95 .ring_mask = RENDER_RING,
96 GEN_DEFAULT_PIPEOFFSETS,
97 CURSOR_OFFSETS,
98 };
99
100 static const struct intel_device_info intel_i915g_info = {
101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
102 .has_overlay = 1, .overlay_needs_physical = 1,
103 .ring_mask = RENDER_RING,
104 GEN_DEFAULT_PIPEOFFSETS,
105 CURSOR_OFFSETS,
106 };
107 static const struct intel_device_info intel_i915gm_info = {
108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
109 .cursor_needs_physical = 1,
110 .has_overlay = 1, .overlay_needs_physical = 1,
111 .supports_tv = 1,
112 .has_fbc = 1,
113 .ring_mask = RENDER_RING,
114 GEN_DEFAULT_PIPEOFFSETS,
115 CURSOR_OFFSETS,
116 };
117 static const struct intel_device_info intel_i945g_info = {
118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
119 .has_overlay = 1, .overlay_needs_physical = 1,
120 .ring_mask = RENDER_RING,
121 GEN_DEFAULT_PIPEOFFSETS,
122 CURSOR_OFFSETS,
123 };
124 static const struct intel_device_info intel_i945gm_info = {
125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
126 .has_hotplug = 1, .cursor_needs_physical = 1,
127 .has_overlay = 1, .overlay_needs_physical = 1,
128 .supports_tv = 1,
129 .has_fbc = 1,
130 .ring_mask = RENDER_RING,
131 GEN_DEFAULT_PIPEOFFSETS,
132 CURSOR_OFFSETS,
133 };
134
135 static const struct intel_device_info intel_i965g_info = {
136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
137 .has_hotplug = 1,
138 .has_overlay = 1,
139 .ring_mask = RENDER_RING,
140 GEN_DEFAULT_PIPEOFFSETS,
141 CURSOR_OFFSETS,
142 };
143
144 static const struct intel_device_info intel_i965gm_info = {
145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
147 .has_overlay = 1,
148 .supports_tv = 1,
149 .ring_mask = RENDER_RING,
150 GEN_DEFAULT_PIPEOFFSETS,
151 CURSOR_OFFSETS,
152 };
153
154 static const struct intel_device_info intel_g33_info = {
155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
156 .need_gfx_hws = 1, .has_hotplug = 1,
157 .has_overlay = 1,
158 .ring_mask = RENDER_RING,
159 GEN_DEFAULT_PIPEOFFSETS,
160 CURSOR_OFFSETS,
161 };
162
163 static const struct intel_device_info intel_g45_info = {
164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
165 .has_pipe_cxsr = 1, .has_hotplug = 1,
166 .ring_mask = RENDER_RING | BSD_RING,
167 GEN_DEFAULT_PIPEOFFSETS,
168 CURSOR_OFFSETS,
169 };
170
171 static const struct intel_device_info intel_gm45_info = {
172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
174 .has_pipe_cxsr = 1, .has_hotplug = 1,
175 .supports_tv = 1,
176 .ring_mask = RENDER_RING | BSD_RING,
177 GEN_DEFAULT_PIPEOFFSETS,
178 CURSOR_OFFSETS,
179 };
180
181 static const struct intel_device_info intel_pineview_info = {
182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
183 .need_gfx_hws = 1, .has_hotplug = 1,
184 .has_overlay = 1,
185 GEN_DEFAULT_PIPEOFFSETS,
186 CURSOR_OFFSETS,
187 };
188
189 static const struct intel_device_info intel_ironlake_d_info = {
190 .gen = 5, .num_pipes = 2,
191 .need_gfx_hws = 1, .has_hotplug = 1,
192 .ring_mask = RENDER_RING | BSD_RING,
193 GEN_DEFAULT_PIPEOFFSETS,
194 CURSOR_OFFSETS,
195 };
196
197 static const struct intel_device_info intel_ironlake_m_info = {
198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
199 .need_gfx_hws = 1, .has_hotplug = 1,
200 .has_fbc = 1,
201 .ring_mask = RENDER_RING | BSD_RING,
202 GEN_DEFAULT_PIPEOFFSETS,
203 CURSOR_OFFSETS,
204 };
205
206 static const struct intel_device_info intel_sandybridge_d_info = {
207 .gen = 6, .num_pipes = 2,
208 .need_gfx_hws = 1, .has_hotplug = 1,
209 .has_fbc = 1,
210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
211 .has_llc = 1,
212 GEN_DEFAULT_PIPEOFFSETS,
213 CURSOR_OFFSETS,
214 };
215
216 static const struct intel_device_info intel_sandybridge_m_info = {
217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
218 .need_gfx_hws = 1, .has_hotplug = 1,
219 .has_fbc = 1,
220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
221 .has_llc = 1,
222 GEN_DEFAULT_PIPEOFFSETS,
223 CURSOR_OFFSETS,
224 };
225
226 #define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
229 .has_fbc = 1, \
230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
231 .has_llc = 1
232
233 static const struct intel_device_info intel_ivybridge_d_info = {
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
236 GEN_DEFAULT_PIPEOFFSETS,
237 IVB_CURSOR_OFFSETS,
238 };
239
240 static const struct intel_device_info intel_ivybridge_m_info = {
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
244 GEN_DEFAULT_PIPEOFFSETS,
245 IVB_CURSOR_OFFSETS,
246 };
247
248 static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
252 GEN_DEFAULT_PIPEOFFSETS,
253 IVB_CURSOR_OFFSETS,
254 };
255
256 static const struct intel_device_info intel_valleyview_m_info = {
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
260 .is_valleyview = 1,
261 .display_mmio_offset = VLV_DISPLAY_BASE,
262 .has_fbc = 0, /* legal, last one wins */
263 .has_llc = 0, /* legal, last one wins */
264 GEN_DEFAULT_PIPEOFFSETS,
265 CURSOR_OFFSETS,
266 };
267
268 static const struct intel_device_info intel_valleyview_d_info = {
269 GEN7_FEATURES,
270 .num_pipes = 2,
271 .is_valleyview = 1,
272 .display_mmio_offset = VLV_DISPLAY_BASE,
273 .has_fbc = 0, /* legal, last one wins */
274 .has_llc = 0, /* legal, last one wins */
275 GEN_DEFAULT_PIPEOFFSETS,
276 CURSOR_OFFSETS,
277 };
278
279 static const struct intel_device_info intel_haswell_d_info = {
280 GEN7_FEATURES,
281 .is_haswell = 1,
282 .has_ddi = 1,
283 .has_fpga_dbg = 1,
284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
285 GEN_DEFAULT_PIPEOFFSETS,
286 IVB_CURSOR_OFFSETS,
287 };
288
289 static const struct intel_device_info intel_haswell_m_info = {
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
293 .has_ddi = 1,
294 .has_fpga_dbg = 1,
295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
296 GEN_DEFAULT_PIPEOFFSETS,
297 IVB_CURSOR_OFFSETS,
298 };
299
300 static const struct intel_device_info intel_broadwell_d_info = {
301 .gen = 8, .num_pipes = 3,
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
306 .has_fbc = 1,
307 GEN_DEFAULT_PIPEOFFSETS,
308 IVB_CURSOR_OFFSETS,
309 };
310
311 static const struct intel_device_info intel_broadwell_m_info = {
312 .gen = 8, .is_mobile = 1, .num_pipes = 3,
313 .need_gfx_hws = 1, .has_hotplug = 1,
314 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
315 .has_llc = 1,
316 .has_ddi = 1,
317 .has_fbc = 1,
318 GEN_DEFAULT_PIPEOFFSETS,
319 IVB_CURSOR_OFFSETS,
320 };
321
322 static const struct intel_device_info intel_broadwell_gt3d_info = {
323 .gen = 8, .num_pipes = 3,
324 .need_gfx_hws = 1, .has_hotplug = 1,
325 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
326 .has_llc = 1,
327 .has_ddi = 1,
328 .has_fbc = 1,
329 GEN_DEFAULT_PIPEOFFSETS,
330 IVB_CURSOR_OFFSETS,
331 };
332
333 static const struct intel_device_info intel_broadwell_gt3m_info = {
334 .gen = 8, .is_mobile = 1, .num_pipes = 3,
335 .need_gfx_hws = 1, .has_hotplug = 1,
336 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
337 .has_llc = 1,
338 .has_ddi = 1,
339 .has_fbc = 1,
340 GEN_DEFAULT_PIPEOFFSETS,
341 IVB_CURSOR_OFFSETS,
342 };
343
344 static const struct intel_device_info intel_cherryview_info = {
345 .is_preliminary = 1,
346 .gen = 8, .num_pipes = 3,
347 .need_gfx_hws = 1, .has_hotplug = 1,
348 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
349 .is_valleyview = 1,
350 .display_mmio_offset = VLV_DISPLAY_BASE,
351 GEN_CHV_PIPEOFFSETS,
352 CURSOR_OFFSETS,
353 };
354
355 /*
356 * Make sure any device matches here are from most specific to most
357 * general. For example, since the Quanta match is based on the subsystem
358 * and subvendor IDs, we need it to come before the more general IVB
359 * PCI ID matches, otherwise we'll use the wrong info struct above.
360 */
361 #define INTEL_PCI_IDS \
362 INTEL_I830_IDS(&intel_i830_info), \
363 INTEL_I845G_IDS(&intel_845g_info), \
364 INTEL_I85X_IDS(&intel_i85x_info), \
365 INTEL_I865G_IDS(&intel_i865g_info), \
366 INTEL_I915G_IDS(&intel_i915g_info), \
367 INTEL_I915GM_IDS(&intel_i915gm_info), \
368 INTEL_I945G_IDS(&intel_i945g_info), \
369 INTEL_I945GM_IDS(&intel_i945gm_info), \
370 INTEL_I965G_IDS(&intel_i965g_info), \
371 INTEL_G33_IDS(&intel_g33_info), \
372 INTEL_I965GM_IDS(&intel_i965gm_info), \
373 INTEL_GM45_IDS(&intel_gm45_info), \
374 INTEL_G45_IDS(&intel_g45_info), \
375 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
376 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
377 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
378 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
379 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
380 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
381 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
382 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
383 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
384 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
385 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
386 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
387 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
388 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
389 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
390 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
391 INTEL_CHV_IDS(&intel_cherryview_info)
392
393 static const struct pci_device_id pciidlist[] = { /* aka */
394 INTEL_PCI_IDS,
395 {0, 0, 0}
396 };
397
398 #if defined(CONFIG_DRM_I915_KMS)
399 MODULE_DEVICE_TABLE(pci, pciidlist);
400 #endif
401
402 void intel_detect_pch(struct drm_device *dev)
403 {
404 struct drm_i915_private *dev_priv = dev->dev_private;
405 struct pci_dev *pch = NULL;
406
407 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
408 * (which really amounts to a PCH but no South Display).
409 */
410 if (INTEL_INFO(dev)->num_pipes == 0) {
411 dev_priv->pch_type = PCH_NOP;
412 return;
413 }
414
415 /*
416 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
417 * make graphics device passthrough work easy for VMM, that only
418 * need to expose ISA bridge to let driver know the real hardware
419 * underneath. This is a requirement from virtualization team.
420 *
421 * In some virtualized environments (e.g. XEN), there is irrelevant
422 * ISA bridge in the system. To work reliably, we should scan trhough
423 * all the ISA bridge devices and check for the first match, instead
424 * of only checking the first one.
425 */
426 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
427 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
428 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
429 dev_priv->pch_id = id;
430
431 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
432 dev_priv->pch_type = PCH_IBX;
433 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
434 WARN_ON(!IS_GEN5(dev));
435 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
436 dev_priv->pch_type = PCH_CPT;
437 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
438 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
439 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
440 /* PantherPoint is CPT compatible */
441 dev_priv->pch_type = PCH_CPT;
442 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
443 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
444 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
445 dev_priv->pch_type = PCH_LPT;
446 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
447 WARN_ON(!IS_HASWELL(dev));
448 WARN_ON(IS_ULT(dev));
449 } else if (IS_BROADWELL(dev)) {
450 dev_priv->pch_type = PCH_LPT;
451 dev_priv->pch_id =
452 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
453 DRM_DEBUG_KMS("This is Broadwell, assuming "
454 "LynxPoint LP PCH\n");
455 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
456 dev_priv->pch_type = PCH_LPT;
457 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
458 WARN_ON(!IS_HASWELL(dev));
459 WARN_ON(!IS_ULT(dev));
460 } else
461 continue;
462
463 break;
464 }
465 }
466 if (!pch)
467 DRM_DEBUG_KMS("No PCH found.\n");
468
469 pci_dev_put(pch);
470 }
471
472 bool i915_semaphore_is_enabled(struct drm_device *dev)
473 {
474 if (INTEL_INFO(dev)->gen < 6)
475 return false;
476
477 if (i915.semaphores >= 0)
478 return i915.semaphores;
479
480 #ifdef CONFIG_INTEL_IOMMU
481 /* Enable semaphores on SNB when IO remapping is off */
482 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
483 return false;
484 #endif
485
486 return true;
487 }
488
489 static int i915_drm_freeze(struct drm_device *dev)
490 {
491 struct drm_i915_private *dev_priv = dev->dev_private;
492 struct drm_crtc *crtc;
493 pci_power_t opregion_target_state;
494
495 /* ignore lid events during suspend */
496 mutex_lock(&dev_priv->modeset_restore_lock);
497 dev_priv->modeset_restore = MODESET_SUSPENDED;
498 mutex_unlock(&dev_priv->modeset_restore_lock);
499
500 /* We do a lot of poking in a lot of registers, make sure they work
501 * properly. */
502 intel_display_set_init_power(dev_priv, true);
503
504 drm_kms_helper_poll_disable(dev);
505
506 pci_save_state(dev->pdev);
507
508 /* If KMS is active, we do the leavevt stuff here */
509 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
510 int error;
511
512 error = i915_gem_suspend(dev);
513 if (error) {
514 dev_err(&dev->pdev->dev,
515 "GEM idle failed, resume might fail\n");
516 return error;
517 }
518
519 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
520
521 intel_runtime_pm_disable_interrupts(dev);
522
523 intel_suspend_gt_powersave(dev);
524
525 /*
526 * Disable CRTCs directly since we want to preserve sw state
527 * for _thaw.
528 */
529 drm_modeset_lock_all(dev);
530 for_each_crtc(dev, crtc) {
531 dev_priv->display.crtc_disable(crtc);
532 }
533 drm_modeset_unlock_all(dev);
534
535 intel_modeset_suspend_hw(dev);
536 }
537
538 i915_gem_suspend_gtt_mappings(dev);
539
540 i915_save_state(dev);
541
542 opregion_target_state = PCI_D3cold;
543 #if IS_ENABLED(CONFIG_ACPI_SLEEP)
544 if (acpi_target_system_state() < ACPI_STATE_S3)
545 opregion_target_state = PCI_D1;
546 #endif
547 intel_opregion_notify_adapter(dev, opregion_target_state);
548
549 intel_uncore_forcewake_reset(dev, false);
550 intel_opregion_fini(dev);
551
552 console_lock();
553 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
554 console_unlock();
555
556 dev_priv->suspend_count++;
557
558 intel_display_set_init_power(dev_priv, false);
559
560 return 0;
561 }
562
563 int i915_suspend(struct drm_device *dev, pm_message_t state)
564 {
565 int error;
566
567 if (!dev || !dev->dev_private) {
568 DRM_ERROR("dev: %p\n", dev);
569 DRM_ERROR("DRM not initialized, aborting suspend.\n");
570 return -ENODEV;
571 }
572
573 if (state.event == PM_EVENT_PRETHAW)
574 return 0;
575
576
577 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
578 return 0;
579
580 error = i915_drm_freeze(dev);
581 if (error)
582 return error;
583
584 if (state.event == PM_EVENT_SUSPEND) {
585 /* Shut down the device */
586 pci_disable_device(dev->pdev);
587 pci_set_power_state(dev->pdev, PCI_D3hot);
588 }
589
590 return 0;
591 }
592
593 void intel_console_resume(struct work_struct *work)
594 {
595 struct drm_i915_private *dev_priv =
596 container_of(work, struct drm_i915_private,
597 console_resume_work);
598 struct drm_device *dev = dev_priv->dev;
599
600 console_lock();
601 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
602 console_unlock();
603 }
604
605 static int i915_drm_thaw_early(struct drm_device *dev)
606 {
607 struct drm_i915_private *dev_priv = dev->dev_private;
608
609 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
610 hsw_disable_pc8(dev_priv);
611
612 intel_uncore_early_sanitize(dev, true);
613 intel_uncore_sanitize(dev);
614 intel_power_domains_init_hw(dev_priv);
615
616 return 0;
617 }
618
619 static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
620 {
621 struct drm_i915_private *dev_priv = dev->dev_private;
622
623 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
624 restore_gtt_mappings) {
625 mutex_lock(&dev->struct_mutex);
626 i915_gem_restore_gtt_mappings(dev);
627 mutex_unlock(&dev->struct_mutex);
628 }
629
630 i915_restore_state(dev);
631 intel_opregion_setup(dev);
632
633 /* KMS EnterVT equivalent */
634 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
635 intel_init_pch_refclk(dev);
636 drm_mode_config_reset(dev);
637
638 mutex_lock(&dev->struct_mutex);
639 if (i915_gem_init_hw(dev)) {
640 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
641 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
642 }
643 mutex_unlock(&dev->struct_mutex);
644
645 intel_runtime_pm_restore_interrupts(dev);
646
647 intel_modeset_init_hw(dev);
648
649 drm_modeset_lock_all(dev);
650 intel_modeset_setup_hw_state(dev, true);
651 drm_modeset_unlock_all(dev);
652
653 /*
654 * ... but also need to make sure that hotplug processing
655 * doesn't cause havoc. Like in the driver load code we don't
656 * bother with the tiny race here where we might loose hotplug
657 * notifications.
658 * */
659 intel_hpd_init(dev);
660 /* Config may have changed between suspend and resume */
661 drm_helper_hpd_irq_event(dev);
662 }
663
664 intel_opregion_init(dev);
665
666 /*
667 * The console lock can be pretty contented on resume due
668 * to all the printk activity. Try to keep it out of the hot
669 * path of resume if possible.
670 */
671 if (console_trylock()) {
672 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
673 console_unlock();
674 } else {
675 schedule_work(&dev_priv->console_resume_work);
676 }
677
678 mutex_lock(&dev_priv->modeset_restore_lock);
679 dev_priv->modeset_restore = MODESET_DONE;
680 mutex_unlock(&dev_priv->modeset_restore_lock);
681
682 intel_opregion_notify_adapter(dev, PCI_D0);
683
684 return 0;
685 }
686
687 static int i915_drm_thaw(struct drm_device *dev)
688 {
689 if (drm_core_check_feature(dev, DRIVER_MODESET))
690 i915_check_and_clear_faults(dev);
691
692 return __i915_drm_thaw(dev, true);
693 }
694
695 static int i915_resume_early(struct drm_device *dev)
696 {
697 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
698 return 0;
699
700 /*
701 * We have a resume ordering issue with the snd-hda driver also
702 * requiring our device to be power up. Due to the lack of a
703 * parent/child relationship we currently solve this with an early
704 * resume hook.
705 *
706 * FIXME: This should be solved with a special hdmi sink device or
707 * similar so that power domains can be employed.
708 */
709 if (pci_enable_device(dev->pdev))
710 return -EIO;
711
712 pci_set_master(dev->pdev);
713
714 return i915_drm_thaw_early(dev);
715 }
716
717 int i915_resume(struct drm_device *dev)
718 {
719 struct drm_i915_private *dev_priv = dev->dev_private;
720 int ret;
721
722 /*
723 * Platforms with opregion should have sane BIOS, older ones (gen3 and
724 * earlier) need to restore the GTT mappings since the BIOS might clear
725 * all our scratch PTEs.
726 */
727 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
728 if (ret)
729 return ret;
730
731 drm_kms_helper_poll_enable(dev);
732 return 0;
733 }
734
735 static int i915_resume_legacy(struct drm_device *dev)
736 {
737 i915_resume_early(dev);
738 i915_resume(dev);
739
740 return 0;
741 }
742
743 /**
744 * i915_reset - reset chip after a hang
745 * @dev: drm device to reset
746 *
747 * Reset the chip. Useful if a hang is detected. Returns zero on successful
748 * reset or otherwise an error code.
749 *
750 * Procedure is fairly simple:
751 * - reset the chip using the reset reg
752 * - re-init context state
753 * - re-init hardware status page
754 * - re-init ring buffer
755 * - re-init interrupt state
756 * - re-init display
757 */
758 int i915_reset(struct drm_device *dev)
759 {
760 struct drm_i915_private *dev_priv = dev->dev_private;
761 bool simulated;
762 int ret;
763
764 if (!i915.reset)
765 return 0;
766
767 mutex_lock(&dev->struct_mutex);
768
769 i915_gem_reset(dev);
770
771 simulated = dev_priv->gpu_error.stop_rings != 0;
772
773 ret = intel_gpu_reset(dev);
774
775 /* Also reset the gpu hangman. */
776 if (simulated) {
777 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
778 dev_priv->gpu_error.stop_rings = 0;
779 if (ret == -ENODEV) {
780 DRM_INFO("Reset not implemented, but ignoring "
781 "error for simulated gpu hangs\n");
782 ret = 0;
783 }
784 }
785
786 if (ret) {
787 DRM_ERROR("Failed to reset chip: %i\n", ret);
788 mutex_unlock(&dev->struct_mutex);
789 return ret;
790 }
791
792 /* Ok, now get things going again... */
793
794 /*
795 * Everything depends on having the GTT running, so we need to start
796 * there. Fortunately we don't need to do this unless we reset the
797 * chip at a PCI level.
798 *
799 * Next we need to restore the context, but we don't use those
800 * yet either...
801 *
802 * Ring buffer needs to be re-initialized in the KMS case, or if X
803 * was running at the time of the reset (i.e. we weren't VT
804 * switched away).
805 */
806 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
807 !dev_priv->ums.mm_suspended) {
808 dev_priv->ums.mm_suspended = 0;
809
810 ret = i915_gem_init_hw(dev);
811 mutex_unlock(&dev->struct_mutex);
812 if (ret) {
813 DRM_ERROR("Failed hw init on reset %d\n", ret);
814 return ret;
815 }
816
817 /*
818 * FIXME: This races pretty badly against concurrent holders of
819 * ring interrupts. This is possible since we've started to drop
820 * dev->struct_mutex in select places when waiting for the gpu.
821 */
822
823 /*
824 * rps/rc6 re-init is necessary to restore state lost after the
825 * reset and the re-install of gt irqs. Skip for ironlake per
826 * previous concerns that it doesn't respond well to some forms
827 * of re-init after reset.
828 */
829 if (INTEL_INFO(dev)->gen > 5)
830 intel_reset_gt_powersave(dev);
831
832 intel_hpd_init(dev);
833 } else {
834 mutex_unlock(&dev->struct_mutex);
835 }
836
837 return 0;
838 }
839
840 static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
841 {
842 struct intel_device_info *intel_info =
843 (struct intel_device_info *) ent->driver_data;
844
845 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
846 DRM_INFO("This hardware requires preliminary hardware support.\n"
847 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
848 return -ENODEV;
849 }
850
851 /* Only bind to function 0 of the device. Early generations
852 * used function 1 as a placeholder for multi-head. This causes
853 * us confusion instead, especially on the systems where both
854 * functions have the same PCI-ID!
855 */
856 if (PCI_FUNC(pdev->devfn))
857 return -ENODEV;
858
859 driver.driver_features &= ~(DRIVER_USE_AGP);
860
861 return drm_get_pci_dev(pdev, ent, &driver);
862 }
863
864 static void
865 i915_pci_remove(struct pci_dev *pdev)
866 {
867 struct drm_device *dev = pci_get_drvdata(pdev);
868
869 drm_put_dev(dev);
870 }
871
872 static int i915_pm_suspend(struct device *dev)
873 {
874 struct pci_dev *pdev = to_pci_dev(dev);
875 struct drm_device *drm_dev = pci_get_drvdata(pdev);
876
877 if (!drm_dev || !drm_dev->dev_private) {
878 dev_err(dev, "DRM not initialized, aborting suspend.\n");
879 return -ENODEV;
880 }
881
882 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
883 return 0;
884
885 return i915_drm_freeze(drm_dev);
886 }
887
888 static int i915_pm_suspend_late(struct device *dev)
889 {
890 struct pci_dev *pdev = to_pci_dev(dev);
891 struct drm_device *drm_dev = pci_get_drvdata(pdev);
892 struct drm_i915_private *dev_priv = drm_dev->dev_private;
893
894 /*
895 * We have a suspedn ordering issue with the snd-hda driver also
896 * requiring our device to be power up. Due to the lack of a
897 * parent/child relationship we currently solve this with an late
898 * suspend hook.
899 *
900 * FIXME: This should be solved with a special hdmi sink device or
901 * similar so that power domains can be employed.
902 */
903 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
904 return 0;
905
906 if (IS_HASWELL(drm_dev) || IS_BROADWELL(drm_dev))
907 hsw_enable_pc8(dev_priv);
908
909 pci_disable_device(pdev);
910 pci_set_power_state(pdev, PCI_D3hot);
911
912 return 0;
913 }
914
915 static int i915_pm_resume_early(struct device *dev)
916 {
917 struct pci_dev *pdev = to_pci_dev(dev);
918 struct drm_device *drm_dev = pci_get_drvdata(pdev);
919
920 return i915_resume_early(drm_dev);
921 }
922
923 static int i915_pm_resume(struct device *dev)
924 {
925 struct pci_dev *pdev = to_pci_dev(dev);
926 struct drm_device *drm_dev = pci_get_drvdata(pdev);
927
928 return i915_resume(drm_dev);
929 }
930
931 static int i915_pm_freeze(struct device *dev)
932 {
933 struct pci_dev *pdev = to_pci_dev(dev);
934 struct drm_device *drm_dev = pci_get_drvdata(pdev);
935
936 if (!drm_dev || !drm_dev->dev_private) {
937 dev_err(dev, "DRM not initialized, aborting suspend.\n");
938 return -ENODEV;
939 }
940
941 return i915_drm_freeze(drm_dev);
942 }
943
944 static int i915_pm_thaw_early(struct device *dev)
945 {
946 struct pci_dev *pdev = to_pci_dev(dev);
947 struct drm_device *drm_dev = pci_get_drvdata(pdev);
948
949 return i915_drm_thaw_early(drm_dev);
950 }
951
952 static int i915_pm_thaw(struct device *dev)
953 {
954 struct pci_dev *pdev = to_pci_dev(dev);
955 struct drm_device *drm_dev = pci_get_drvdata(pdev);
956
957 return i915_drm_thaw(drm_dev);
958 }
959
960 static int i915_pm_poweroff(struct device *dev)
961 {
962 struct pci_dev *pdev = to_pci_dev(dev);
963 struct drm_device *drm_dev = pci_get_drvdata(pdev);
964
965 return i915_drm_freeze(drm_dev);
966 }
967
968 static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
969 {
970 hsw_enable_pc8(dev_priv);
971
972 return 0;
973 }
974
975 static int snb_runtime_resume(struct drm_i915_private *dev_priv)
976 {
977 struct drm_device *dev = dev_priv->dev;
978
979 intel_init_pch_refclk(dev);
980
981 return 0;
982 }
983
984 static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
985 {
986 hsw_disable_pc8(dev_priv);
987
988 return 0;
989 }
990
991 /*
992 * Save all Gunit registers that may be lost after a D3 and a subsequent
993 * S0i[R123] transition. The list of registers needing a save/restore is
994 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
995 * registers in the following way:
996 * - Driver: saved/restored by the driver
997 * - Punit : saved/restored by the Punit firmware
998 * - No, w/o marking: no need to save/restore, since the register is R/O or
999 * used internally by the HW in a way that doesn't depend
1000 * keeping the content across a suspend/resume.
1001 * - Debug : used for debugging
1002 *
1003 * We save/restore all registers marked with 'Driver', with the following
1004 * exceptions:
1005 * - Registers out of use, including also registers marked with 'Debug'.
1006 * These have no effect on the driver's operation, so we don't save/restore
1007 * them to reduce the overhead.
1008 * - Registers that are fully setup by an initialization function called from
1009 * the resume path. For example many clock gating and RPS/RC6 registers.
1010 * - Registers that provide the right functionality with their reset defaults.
1011 *
1012 * TODO: Except for registers that based on the above 3 criteria can be safely
1013 * ignored, we save/restore all others, practically treating the HW context as
1014 * a black-box for the driver. Further investigation is needed to reduce the
1015 * saved/restored registers even further, by following the same 3 criteria.
1016 */
1017 static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1018 {
1019 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1020 int i;
1021
1022 /* GAM 0x4000-0x4770 */
1023 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1024 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1025 s->arb_mode = I915_READ(ARB_MODE);
1026 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1027 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1028
1029 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1030 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1031
1032 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1033 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1034
1035 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1036 s->ecochk = I915_READ(GAM_ECOCHK);
1037 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1038 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1039
1040 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1041
1042 /* MBC 0x9024-0x91D0, 0x8500 */
1043 s->g3dctl = I915_READ(VLV_G3DCTL);
1044 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1045 s->mbctl = I915_READ(GEN6_MBCTL);
1046
1047 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1048 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1049 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1050 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1051 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1052 s->rstctl = I915_READ(GEN6_RSTCTL);
1053 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1054
1055 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1056 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1057 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1058 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1059 s->ecobus = I915_READ(ECOBUS);
1060 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1061 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1062 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1063 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1064 s->rcedata = I915_READ(VLV_RCEDATA);
1065 s->spare2gh = I915_READ(VLV_SPAREG2H);
1066
1067 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1068 s->gt_imr = I915_READ(GTIMR);
1069 s->gt_ier = I915_READ(GTIER);
1070 s->pm_imr = I915_READ(GEN6_PMIMR);
1071 s->pm_ier = I915_READ(GEN6_PMIER);
1072
1073 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1074 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1075
1076 /* GT SA CZ domain, 0x100000-0x138124 */
1077 s->tilectl = I915_READ(TILECTL);
1078 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1079 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1080 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1081 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1082
1083 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1084 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1085 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1086 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1087
1088 /*
1089 * Not saving any of:
1090 * DFT, 0x9800-0x9EC0
1091 * SARB, 0xB000-0xB1FC
1092 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1093 * PCI CFG
1094 */
1095 }
1096
1097 static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1098 {
1099 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1100 u32 val;
1101 int i;
1102
1103 /* GAM 0x4000-0x4770 */
1104 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1105 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1106 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1107 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1108 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1109
1110 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1111 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1112
1113 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1114 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1115
1116 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1117 I915_WRITE(GAM_ECOCHK, s->ecochk);
1118 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1119 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1120
1121 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1122
1123 /* MBC 0x9024-0x91D0, 0x8500 */
1124 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1125 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1126 I915_WRITE(GEN6_MBCTL, s->mbctl);
1127
1128 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1129 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1130 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1131 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1132 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1133 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1134 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1135
1136 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1137 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1138 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1139 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1140 I915_WRITE(ECOBUS, s->ecobus);
1141 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1142 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1143 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1144 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1145 I915_WRITE(VLV_RCEDATA, s->rcedata);
1146 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1147
1148 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1149 I915_WRITE(GTIMR, s->gt_imr);
1150 I915_WRITE(GTIER, s->gt_ier);
1151 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1152 I915_WRITE(GEN6_PMIER, s->pm_ier);
1153
1154 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1155 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1156
1157 /* GT SA CZ domain, 0x100000-0x138124 */
1158 I915_WRITE(TILECTL, s->tilectl);
1159 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1160 /*
1161 * Preserve the GT allow wake and GFX force clock bit, they are not
1162 * be restored, as they are used to control the s0ix suspend/resume
1163 * sequence by the caller.
1164 */
1165 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1166 val &= VLV_GTLC_ALLOWWAKEREQ;
1167 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1168 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1169
1170 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1171 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1172 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1173 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1174
1175 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1176
1177 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1178 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1179 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1180 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1181 }
1182
1183 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1184 {
1185 u32 val;
1186 int err;
1187
1188 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1189 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1190
1191 #define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1192 /* Wait for a previous force-off to settle */
1193 if (force_on) {
1194 err = wait_for(!COND, 20);
1195 if (err) {
1196 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1197 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1198 return err;
1199 }
1200 }
1201
1202 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1203 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1204 if (force_on)
1205 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1206 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1207
1208 if (!force_on)
1209 return 0;
1210
1211 err = wait_for(COND, 20);
1212 if (err)
1213 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1214 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1215
1216 return err;
1217 #undef COND
1218 }
1219
1220 static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1221 {
1222 u32 val;
1223 int err = 0;
1224
1225 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1226 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1227 if (allow)
1228 val |= VLV_GTLC_ALLOWWAKEREQ;
1229 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1230 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1231
1232 #define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1233 allow)
1234 err = wait_for(COND, 1);
1235 if (err)
1236 DRM_ERROR("timeout disabling GT waking\n");
1237 return err;
1238 #undef COND
1239 }
1240
1241 static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1242 bool wait_for_on)
1243 {
1244 u32 mask;
1245 u32 val;
1246 int err;
1247
1248 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1249 val = wait_for_on ? mask : 0;
1250 #define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1251 if (COND)
1252 return 0;
1253
1254 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1255 wait_for_on ? "on" : "off",
1256 I915_READ(VLV_GTLC_PW_STATUS));
1257
1258 /*
1259 * RC6 transitioning can be delayed up to 2 msec (see
1260 * valleyview_enable_rps), use 3 msec for safety.
1261 */
1262 err = wait_for(COND, 3);
1263 if (err)
1264 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1265 wait_for_on ? "on" : "off");
1266
1267 return err;
1268 #undef COND
1269 }
1270
1271 static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1272 {
1273 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1274 return;
1275
1276 DRM_ERROR("GT register access while GT waking disabled\n");
1277 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1278 }
1279
1280 static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
1281 {
1282 u32 mask;
1283 int err;
1284
1285 /*
1286 * Bspec defines the following GT well on flags as debug only, so
1287 * don't treat them as hard failures.
1288 */
1289 (void)vlv_wait_for_gt_wells(dev_priv, false);
1290
1291 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1292 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1293
1294 vlv_check_no_gt_access(dev_priv);
1295
1296 err = vlv_force_gfx_clock(dev_priv, true);
1297 if (err)
1298 goto err1;
1299
1300 err = vlv_allow_gt_wake(dev_priv, false);
1301 if (err)
1302 goto err2;
1303 vlv_save_gunit_s0ix_state(dev_priv);
1304
1305 err = vlv_force_gfx_clock(dev_priv, false);
1306 if (err)
1307 goto err2;
1308
1309 return 0;
1310
1311 err2:
1312 /* For safety always re-enable waking and disable gfx clock forcing */
1313 vlv_allow_gt_wake(dev_priv, true);
1314 err1:
1315 vlv_force_gfx_clock(dev_priv, false);
1316
1317 return err;
1318 }
1319
1320 static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
1321 {
1322 struct drm_device *dev = dev_priv->dev;
1323 int err;
1324 int ret;
1325
1326 /*
1327 * If any of the steps fail just try to continue, that's the best we
1328 * can do at this point. Return the first error code (which will also
1329 * leave RPM permanently disabled).
1330 */
1331 ret = vlv_force_gfx_clock(dev_priv, true);
1332
1333 vlv_restore_gunit_s0ix_state(dev_priv);
1334
1335 err = vlv_allow_gt_wake(dev_priv, true);
1336 if (!ret)
1337 ret = err;
1338
1339 err = vlv_force_gfx_clock(dev_priv, false);
1340 if (!ret)
1341 ret = err;
1342
1343 vlv_check_no_gt_access(dev_priv);
1344
1345 intel_init_clock_gating(dev);
1346 i915_gem_restore_fences(dev);
1347
1348 return ret;
1349 }
1350
1351 static int intel_runtime_suspend(struct device *device)
1352 {
1353 struct pci_dev *pdev = to_pci_dev(device);
1354 struct drm_device *dev = pci_get_drvdata(pdev);
1355 struct drm_i915_private *dev_priv = dev->dev_private;
1356 int ret;
1357
1358 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
1359 return -ENODEV;
1360
1361 WARN_ON(!HAS_RUNTIME_PM(dev));
1362 assert_force_wake_inactive(dev_priv);
1363
1364 DRM_DEBUG_KMS("Suspending device\n");
1365
1366 /*
1367 * We could deadlock here in case another thread holding struct_mutex
1368 * calls RPM suspend concurrently, since the RPM suspend will wait
1369 * first for this RPM suspend to finish. In this case the concurrent
1370 * RPM resume will be followed by its RPM suspend counterpart. Still
1371 * for consistency return -EAGAIN, which will reschedule this suspend.
1372 */
1373 if (!mutex_trylock(&dev->struct_mutex)) {
1374 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1375 /*
1376 * Bump the expiration timestamp, otherwise the suspend won't
1377 * be rescheduled.
1378 */
1379 pm_runtime_mark_last_busy(device);
1380
1381 return -EAGAIN;
1382 }
1383 /*
1384 * We are safe here against re-faults, since the fault handler takes
1385 * an RPM reference.
1386 */
1387 i915_gem_release_all_mmaps(dev_priv);
1388 mutex_unlock(&dev->struct_mutex);
1389
1390 /*
1391 * rps.work can't be rearmed here, since we get here only after making
1392 * sure the GPU is idle and the RPS freq is set to the minimum. See
1393 * intel_mark_idle().
1394 */
1395 cancel_work_sync(&dev_priv->rps.work);
1396 intel_runtime_pm_disable_interrupts(dev);
1397
1398 if (IS_GEN6(dev)) {
1399 ret = 0;
1400 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1401 ret = hsw_runtime_suspend(dev_priv);
1402 } else if (IS_VALLEYVIEW(dev)) {
1403 ret = vlv_runtime_suspend(dev_priv);
1404 } else {
1405 ret = -ENODEV;
1406 WARN_ON(1);
1407 }
1408
1409 if (ret) {
1410 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1411 intel_runtime_pm_restore_interrupts(dev);
1412
1413 return ret;
1414 }
1415
1416 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
1417 dev_priv->pm.suspended = true;
1418
1419 /*
1420 * current versions of firmware which depend on this opregion
1421 * notification have repurposed the D1 definition to mean
1422 * "runtime suspended" vs. what you would normally expect (D3)
1423 * to distinguish it from notifications that might be sent
1424 * via the suspend path.
1425 */
1426 intel_opregion_notify_adapter(dev, PCI_D1);
1427
1428 DRM_DEBUG_KMS("Device suspended\n");
1429 return 0;
1430 }
1431
1432 static int intel_runtime_resume(struct device *device)
1433 {
1434 struct pci_dev *pdev = to_pci_dev(device);
1435 struct drm_device *dev = pci_get_drvdata(pdev);
1436 struct drm_i915_private *dev_priv = dev->dev_private;
1437 int ret;
1438
1439 WARN_ON(!HAS_RUNTIME_PM(dev));
1440
1441 DRM_DEBUG_KMS("Resuming device\n");
1442
1443 intel_opregion_notify_adapter(dev, PCI_D0);
1444 dev_priv->pm.suspended = false;
1445
1446 if (IS_GEN6(dev)) {
1447 ret = snb_runtime_resume(dev_priv);
1448 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1449 ret = hsw_runtime_resume(dev_priv);
1450 } else if (IS_VALLEYVIEW(dev)) {
1451 ret = vlv_runtime_resume(dev_priv);
1452 } else {
1453 WARN_ON(1);
1454 ret = -ENODEV;
1455 }
1456
1457 /*
1458 * No point of rolling back things in case of an error, as the best
1459 * we can do is to hope that things will still work (and disable RPM).
1460 */
1461 i915_gem_init_swizzling(dev);
1462 gen6_update_ring_freq(dev);
1463
1464 intel_runtime_pm_restore_interrupts(dev);
1465 intel_reset_gt_powersave(dev);
1466
1467 if (ret)
1468 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1469 else
1470 DRM_DEBUG_KMS("Device resumed\n");
1471
1472 return ret;
1473 }
1474
1475 static const struct dev_pm_ops i915_pm_ops = {
1476 .suspend = i915_pm_suspend,
1477 .suspend_late = i915_pm_suspend_late,
1478 .resume_early = i915_pm_resume_early,
1479 .resume = i915_pm_resume,
1480 .freeze = i915_pm_freeze,
1481 .thaw_early = i915_pm_thaw_early,
1482 .thaw = i915_pm_thaw,
1483 .poweroff = i915_pm_poweroff,
1484 .restore_early = i915_pm_resume_early,
1485 .restore = i915_pm_resume,
1486 .runtime_suspend = intel_runtime_suspend,
1487 .runtime_resume = intel_runtime_resume,
1488 };
1489
1490 static const struct vm_operations_struct i915_gem_vm_ops = {
1491 .fault = i915_gem_fault,
1492 .open = drm_gem_vm_open,
1493 .close = drm_gem_vm_close,
1494 };
1495
1496 static const struct file_operations i915_driver_fops = {
1497 .owner = THIS_MODULE,
1498 .open = drm_open,
1499 .release = drm_release,
1500 .unlocked_ioctl = drm_ioctl,
1501 .mmap = drm_gem_mmap,
1502 .poll = drm_poll,
1503 .read = drm_read,
1504 #ifdef CONFIG_COMPAT
1505 .compat_ioctl = i915_compat_ioctl,
1506 #endif
1507 .llseek = noop_llseek,
1508 };
1509
1510 static struct drm_driver driver = {
1511 /* Don't use MTRRs here; the Xserver or userspace app should
1512 * deal with them for Intel hardware.
1513 */
1514 .driver_features =
1515 DRIVER_USE_AGP |
1516 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1517 DRIVER_RENDER,
1518 .load = i915_driver_load,
1519 .unload = i915_driver_unload,
1520 .open = i915_driver_open,
1521 .lastclose = i915_driver_lastclose,
1522 .preclose = i915_driver_preclose,
1523 .postclose = i915_driver_postclose,
1524
1525 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1526 .suspend = i915_suspend,
1527 .resume = i915_resume_legacy,
1528
1529 .device_is_agp = i915_driver_device_is_agp,
1530 .master_create = i915_master_create,
1531 .master_destroy = i915_master_destroy,
1532 #if defined(CONFIG_DEBUG_FS)
1533 .debugfs_init = i915_debugfs_init,
1534 .debugfs_cleanup = i915_debugfs_cleanup,
1535 #endif
1536 .gem_free_object = i915_gem_free_object,
1537 .gem_vm_ops = &i915_gem_vm_ops,
1538
1539 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1540 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1541 .gem_prime_export = i915_gem_prime_export,
1542 .gem_prime_import = i915_gem_prime_import,
1543
1544 .dumb_create = i915_gem_dumb_create,
1545 .dumb_map_offset = i915_gem_mmap_gtt,
1546 .dumb_destroy = drm_gem_dumb_destroy,
1547 .ioctls = i915_ioctls,
1548 .fops = &i915_driver_fops,
1549 .name = DRIVER_NAME,
1550 .desc = DRIVER_DESC,
1551 .date = DRIVER_DATE,
1552 .major = DRIVER_MAJOR,
1553 .minor = DRIVER_MINOR,
1554 .patchlevel = DRIVER_PATCHLEVEL,
1555 };
1556
1557 static struct pci_driver i915_pci_driver = {
1558 .name = DRIVER_NAME,
1559 .id_table = pciidlist,
1560 .probe = i915_pci_probe,
1561 .remove = i915_pci_remove,
1562 .driver.pm = &i915_pm_ops,
1563 };
1564
1565 static int __init i915_init(void)
1566 {
1567 driver.num_ioctls = i915_max_ioctl;
1568
1569 /*
1570 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1571 * explicitly disabled with the module pararmeter.
1572 *
1573 * Otherwise, just follow the parameter (defaulting to off).
1574 *
1575 * Allow optional vga_text_mode_force boot option to override
1576 * the default behavior.
1577 */
1578 #if defined(CONFIG_DRM_I915_KMS)
1579 if (i915.modeset != 0)
1580 driver.driver_features |= DRIVER_MODESET;
1581 #endif
1582 if (i915.modeset == 1)
1583 driver.driver_features |= DRIVER_MODESET;
1584
1585 #ifdef CONFIG_VGA_CONSOLE
1586 if (vgacon_text_force() && i915.modeset == -1)
1587 driver.driver_features &= ~DRIVER_MODESET;
1588 #endif
1589
1590 if (!(driver.driver_features & DRIVER_MODESET)) {
1591 driver.get_vblank_timestamp = NULL;
1592 #ifndef CONFIG_DRM_I915_UMS
1593 /* Silently fail loading to not upset userspace. */
1594 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
1595 return 0;
1596 #endif
1597 }
1598
1599 return drm_pci_init(&driver, &i915_pci_driver);
1600 }
1601
1602 static void __exit i915_exit(void)
1603 {
1604 #ifndef CONFIG_DRM_I915_UMS
1605 if (!(driver.driver_features & DRIVER_MODESET))
1606 return; /* Never loaded a driver. */
1607 #endif
1608
1609 drm_pci_exit(&driver, &i915_pci_driver);
1610 }
1611
1612 module_init(i915_init);
1613 module_exit(i915_exit);
1614
1615 MODULE_AUTHOR(DRIVER_AUTHOR);
1616 MODULE_DESCRIPTION(DRIVER_DESC);
1617 MODULE_LICENSE("GPL and additional rights");
This page took 0.062694 seconds and 6 git commands to generate.