Merge branch 'topic/drm-vblank-rework' into drm-intel-next-queued
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #include <linux/device.h>
31 #include <drm/drmP.h>
32 #include <drm/i915_drm.h>
33 #include "i915_drv.h"
34 #include "i915_trace.h"
35 #include "intel_drv.h"
36
37 #include <linux/console.h>
38 #include <linux/module.h>
39 #include <drm/drm_crtc_helper.h>
40
41 static struct drm_driver driver;
42
43 #define GEN_DEFAULT_PIPEOFFSETS \
44 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
45 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
46 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
47 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
48 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET }, \
49 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET }, \
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
52 #define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
57 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET, \
58 CHV_DPLL_C_OFFSET }, \
59 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET, \
60 CHV_DPLL_C_MD_OFFSET }, \
61 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
62 CHV_PALETTE_C_OFFSET }
63
64 #define CURSOR_OFFSETS \
65 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
66
67 #define IVB_CURSOR_OFFSETS \
68 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
69
70 static const struct intel_device_info intel_i830_info = {
71 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
72 .has_overlay = 1, .overlay_needs_physical = 1,
73 .ring_mask = RENDER_RING,
74 GEN_DEFAULT_PIPEOFFSETS,
75 CURSOR_OFFSETS,
76 };
77
78 static const struct intel_device_info intel_845g_info = {
79 .gen = 2, .num_pipes = 1,
80 .has_overlay = 1, .overlay_needs_physical = 1,
81 .ring_mask = RENDER_RING,
82 GEN_DEFAULT_PIPEOFFSETS,
83 CURSOR_OFFSETS,
84 };
85
86 static const struct intel_device_info intel_i85x_info = {
87 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
88 .cursor_needs_physical = 1,
89 .has_overlay = 1, .overlay_needs_physical = 1,
90 .has_fbc = 1,
91 .ring_mask = RENDER_RING,
92 GEN_DEFAULT_PIPEOFFSETS,
93 CURSOR_OFFSETS,
94 };
95
96 static const struct intel_device_info intel_i865g_info = {
97 .gen = 2, .num_pipes = 1,
98 .has_overlay = 1, .overlay_needs_physical = 1,
99 .ring_mask = RENDER_RING,
100 GEN_DEFAULT_PIPEOFFSETS,
101 CURSOR_OFFSETS,
102 };
103
104 static const struct intel_device_info intel_i915g_info = {
105 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
106 .has_overlay = 1, .overlay_needs_physical = 1,
107 .ring_mask = RENDER_RING,
108 GEN_DEFAULT_PIPEOFFSETS,
109 CURSOR_OFFSETS,
110 };
111 static const struct intel_device_info intel_i915gm_info = {
112 .gen = 3, .is_mobile = 1, .num_pipes = 2,
113 .cursor_needs_physical = 1,
114 .has_overlay = 1, .overlay_needs_physical = 1,
115 .supports_tv = 1,
116 .has_fbc = 1,
117 .ring_mask = RENDER_RING,
118 GEN_DEFAULT_PIPEOFFSETS,
119 CURSOR_OFFSETS,
120 };
121 static const struct intel_device_info intel_i945g_info = {
122 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
123 .has_overlay = 1, .overlay_needs_physical = 1,
124 .ring_mask = RENDER_RING,
125 GEN_DEFAULT_PIPEOFFSETS,
126 CURSOR_OFFSETS,
127 };
128 static const struct intel_device_info intel_i945gm_info = {
129 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
130 .has_hotplug = 1, .cursor_needs_physical = 1,
131 .has_overlay = 1, .overlay_needs_physical = 1,
132 .supports_tv = 1,
133 .has_fbc = 1,
134 .ring_mask = RENDER_RING,
135 GEN_DEFAULT_PIPEOFFSETS,
136 CURSOR_OFFSETS,
137 };
138
139 static const struct intel_device_info intel_i965g_info = {
140 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
141 .has_hotplug = 1,
142 .has_overlay = 1,
143 .ring_mask = RENDER_RING,
144 GEN_DEFAULT_PIPEOFFSETS,
145 CURSOR_OFFSETS,
146 };
147
148 static const struct intel_device_info intel_i965gm_info = {
149 .gen = 4, .is_crestline = 1, .num_pipes = 2,
150 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
151 .has_overlay = 1,
152 .supports_tv = 1,
153 .ring_mask = RENDER_RING,
154 GEN_DEFAULT_PIPEOFFSETS,
155 CURSOR_OFFSETS,
156 };
157
158 static const struct intel_device_info intel_g33_info = {
159 .gen = 3, .is_g33 = 1, .num_pipes = 2,
160 .need_gfx_hws = 1, .has_hotplug = 1,
161 .has_overlay = 1,
162 .ring_mask = RENDER_RING,
163 GEN_DEFAULT_PIPEOFFSETS,
164 CURSOR_OFFSETS,
165 };
166
167 static const struct intel_device_info intel_g45_info = {
168 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
169 .has_pipe_cxsr = 1, .has_hotplug = 1,
170 .ring_mask = RENDER_RING | BSD_RING,
171 GEN_DEFAULT_PIPEOFFSETS,
172 CURSOR_OFFSETS,
173 };
174
175 static const struct intel_device_info intel_gm45_info = {
176 .gen = 4, .is_g4x = 1, .num_pipes = 2,
177 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
178 .has_pipe_cxsr = 1, .has_hotplug = 1,
179 .supports_tv = 1,
180 .ring_mask = RENDER_RING | BSD_RING,
181 GEN_DEFAULT_PIPEOFFSETS,
182 CURSOR_OFFSETS,
183 };
184
185 static const struct intel_device_info intel_pineview_info = {
186 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
187 .need_gfx_hws = 1, .has_hotplug = 1,
188 .has_overlay = 1,
189 GEN_DEFAULT_PIPEOFFSETS,
190 CURSOR_OFFSETS,
191 };
192
193 static const struct intel_device_info intel_ironlake_d_info = {
194 .gen = 5, .num_pipes = 2,
195 .need_gfx_hws = 1, .has_hotplug = 1,
196 .ring_mask = RENDER_RING | BSD_RING,
197 GEN_DEFAULT_PIPEOFFSETS,
198 CURSOR_OFFSETS,
199 };
200
201 static const struct intel_device_info intel_ironlake_m_info = {
202 .gen = 5, .is_mobile = 1, .num_pipes = 2,
203 .need_gfx_hws = 1, .has_hotplug = 1,
204 .has_fbc = 1,
205 .ring_mask = RENDER_RING | BSD_RING,
206 GEN_DEFAULT_PIPEOFFSETS,
207 CURSOR_OFFSETS,
208 };
209
210 static const struct intel_device_info intel_sandybridge_d_info = {
211 .gen = 6, .num_pipes = 2,
212 .need_gfx_hws = 1, .has_hotplug = 1,
213 .has_fbc = 1,
214 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
215 .has_llc = 1,
216 GEN_DEFAULT_PIPEOFFSETS,
217 CURSOR_OFFSETS,
218 };
219
220 static const struct intel_device_info intel_sandybridge_m_info = {
221 .gen = 6, .is_mobile = 1, .num_pipes = 2,
222 .need_gfx_hws = 1, .has_hotplug = 1,
223 .has_fbc = 1,
224 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
225 .has_llc = 1,
226 GEN_DEFAULT_PIPEOFFSETS,
227 CURSOR_OFFSETS,
228 };
229
230 #define GEN7_FEATURES \
231 .gen = 7, .num_pipes = 3, \
232 .need_gfx_hws = 1, .has_hotplug = 1, \
233 .has_fbc = 1, \
234 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
235 .has_llc = 1
236
237 static const struct intel_device_info intel_ivybridge_d_info = {
238 GEN7_FEATURES,
239 .is_ivybridge = 1,
240 GEN_DEFAULT_PIPEOFFSETS,
241 IVB_CURSOR_OFFSETS,
242 };
243
244 static const struct intel_device_info intel_ivybridge_m_info = {
245 GEN7_FEATURES,
246 .is_ivybridge = 1,
247 .is_mobile = 1,
248 GEN_DEFAULT_PIPEOFFSETS,
249 IVB_CURSOR_OFFSETS,
250 };
251
252 static const struct intel_device_info intel_ivybridge_q_info = {
253 GEN7_FEATURES,
254 .is_ivybridge = 1,
255 .num_pipes = 0, /* legal, last one wins */
256 GEN_DEFAULT_PIPEOFFSETS,
257 IVB_CURSOR_OFFSETS,
258 };
259
260 static const struct intel_device_info intel_valleyview_m_info = {
261 GEN7_FEATURES,
262 .is_mobile = 1,
263 .num_pipes = 2,
264 .is_valleyview = 1,
265 .display_mmio_offset = VLV_DISPLAY_BASE,
266 .has_fbc = 0, /* legal, last one wins */
267 .has_llc = 0, /* legal, last one wins */
268 GEN_DEFAULT_PIPEOFFSETS,
269 CURSOR_OFFSETS,
270 };
271
272 static const struct intel_device_info intel_valleyview_d_info = {
273 GEN7_FEATURES,
274 .num_pipes = 2,
275 .is_valleyview = 1,
276 .display_mmio_offset = VLV_DISPLAY_BASE,
277 .has_fbc = 0, /* legal, last one wins */
278 .has_llc = 0, /* legal, last one wins */
279 GEN_DEFAULT_PIPEOFFSETS,
280 CURSOR_OFFSETS,
281 };
282
283 static const struct intel_device_info intel_haswell_d_info = {
284 GEN7_FEATURES,
285 .is_haswell = 1,
286 .has_ddi = 1,
287 .has_fpga_dbg = 1,
288 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
289 GEN_DEFAULT_PIPEOFFSETS,
290 IVB_CURSOR_OFFSETS,
291 };
292
293 static const struct intel_device_info intel_haswell_m_info = {
294 GEN7_FEATURES,
295 .is_haswell = 1,
296 .is_mobile = 1,
297 .has_ddi = 1,
298 .has_fpga_dbg = 1,
299 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
300 GEN_DEFAULT_PIPEOFFSETS,
301 IVB_CURSOR_OFFSETS,
302 };
303
304 static const struct intel_device_info intel_broadwell_d_info = {
305 .gen = 8, .num_pipes = 3,
306 .need_gfx_hws = 1, .has_hotplug = 1,
307 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
308 .has_llc = 1,
309 .has_ddi = 1,
310 .has_fbc = 1,
311 GEN_DEFAULT_PIPEOFFSETS,
312 IVB_CURSOR_OFFSETS,
313 };
314
315 static const struct intel_device_info intel_broadwell_m_info = {
316 .gen = 8, .is_mobile = 1, .num_pipes = 3,
317 .need_gfx_hws = 1, .has_hotplug = 1,
318 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
319 .has_llc = 1,
320 .has_ddi = 1,
321 .has_fbc = 1,
322 GEN_DEFAULT_PIPEOFFSETS,
323 };
324
325 static const struct intel_device_info intel_broadwell_gt3d_info = {
326 .gen = 8, .num_pipes = 3,
327 .need_gfx_hws = 1, .has_hotplug = 1,
328 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
329 .has_llc = 1,
330 .has_ddi = 1,
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
333 };
334
335 static const struct intel_device_info intel_broadwell_gt3m_info = {
336 .gen = 8, .is_mobile = 1, .num_pipes = 3,
337 .need_gfx_hws = 1, .has_hotplug = 1,
338 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
339 .has_llc = 1,
340 .has_ddi = 1,
341 .has_fbc = 1,
342 GEN_DEFAULT_PIPEOFFSETS,
343 IVB_CURSOR_OFFSETS,
344 };
345
346 static const struct intel_device_info intel_cherryview_info = {
347 .is_preliminary = 1,
348 .gen = 8, .num_pipes = 3,
349 .need_gfx_hws = 1, .has_hotplug = 1,
350 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
351 .is_valleyview = 1,
352 .display_mmio_offset = VLV_DISPLAY_BASE,
353 GEN_CHV_PIPEOFFSETS,
354 CURSOR_OFFSETS,
355 };
356
357 /*
358 * Make sure any device matches here are from most specific to most
359 * general. For example, since the Quanta match is based on the subsystem
360 * and subvendor IDs, we need it to come before the more general IVB
361 * PCI ID matches, otherwise we'll use the wrong info struct above.
362 */
363 #define INTEL_PCI_IDS \
364 INTEL_I830_IDS(&intel_i830_info), \
365 INTEL_I845G_IDS(&intel_845g_info), \
366 INTEL_I85X_IDS(&intel_i85x_info), \
367 INTEL_I865G_IDS(&intel_i865g_info), \
368 INTEL_I915G_IDS(&intel_i915g_info), \
369 INTEL_I915GM_IDS(&intel_i915gm_info), \
370 INTEL_I945G_IDS(&intel_i945g_info), \
371 INTEL_I945GM_IDS(&intel_i945gm_info), \
372 INTEL_I965G_IDS(&intel_i965g_info), \
373 INTEL_G33_IDS(&intel_g33_info), \
374 INTEL_I965GM_IDS(&intel_i965gm_info), \
375 INTEL_GM45_IDS(&intel_gm45_info), \
376 INTEL_G45_IDS(&intel_g45_info), \
377 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
378 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
379 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
380 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
381 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
382 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
383 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
384 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
385 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
386 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
387 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
388 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
389 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
390 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
391 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
392 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
393 INTEL_CHV_IDS(&intel_cherryview_info)
394
395 static const struct pci_device_id pciidlist[] = { /* aka */
396 INTEL_PCI_IDS,
397 {0, 0, 0}
398 };
399
400 #if defined(CONFIG_DRM_I915_KMS)
401 MODULE_DEVICE_TABLE(pci, pciidlist);
402 #endif
403
404 void intel_detect_pch(struct drm_device *dev)
405 {
406 struct drm_i915_private *dev_priv = dev->dev_private;
407 struct pci_dev *pch = NULL;
408
409 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
410 * (which really amounts to a PCH but no South Display).
411 */
412 if (INTEL_INFO(dev)->num_pipes == 0) {
413 dev_priv->pch_type = PCH_NOP;
414 return;
415 }
416
417 /*
418 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
419 * make graphics device passthrough work easy for VMM, that only
420 * need to expose ISA bridge to let driver know the real hardware
421 * underneath. This is a requirement from virtualization team.
422 *
423 * In some virtualized environments (e.g. XEN), there is irrelevant
424 * ISA bridge in the system. To work reliably, we should scan trhough
425 * all the ISA bridge devices and check for the first match, instead
426 * of only checking the first one.
427 */
428 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
429 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
430 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
431 dev_priv->pch_id = id;
432
433 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
434 dev_priv->pch_type = PCH_IBX;
435 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
436 WARN_ON(!IS_GEN5(dev));
437 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
438 dev_priv->pch_type = PCH_CPT;
439 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
440 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
441 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
442 /* PantherPoint is CPT compatible */
443 dev_priv->pch_type = PCH_CPT;
444 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
445 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
446 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
447 dev_priv->pch_type = PCH_LPT;
448 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
449 WARN_ON(!IS_HASWELL(dev));
450 WARN_ON(IS_ULT(dev));
451 } else if (IS_BROADWELL(dev)) {
452 dev_priv->pch_type = PCH_LPT;
453 dev_priv->pch_id =
454 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
455 DRM_DEBUG_KMS("This is Broadwell, assuming "
456 "LynxPoint LP PCH\n");
457 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
458 dev_priv->pch_type = PCH_LPT;
459 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
460 WARN_ON(!IS_HASWELL(dev));
461 WARN_ON(!IS_ULT(dev));
462 } else
463 continue;
464
465 break;
466 }
467 }
468 if (!pch)
469 DRM_DEBUG_KMS("No PCH found.\n");
470
471 pci_dev_put(pch);
472 }
473
474 bool i915_semaphore_is_enabled(struct drm_device *dev)
475 {
476 if (INTEL_INFO(dev)->gen < 6)
477 return false;
478
479 if (i915.semaphores >= 0)
480 return i915.semaphores;
481
482 /* Until we get further testing... */
483 if (IS_GEN8(dev))
484 return false;
485
486 #ifdef CONFIG_INTEL_IOMMU
487 /* Enable semaphores on SNB when IO remapping is off */
488 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
489 return false;
490 #endif
491
492 return true;
493 }
494
495 static int i915_drm_freeze(struct drm_device *dev)
496 {
497 struct drm_i915_private *dev_priv = dev->dev_private;
498 struct drm_crtc *crtc;
499
500 intel_runtime_pm_get(dev_priv);
501
502 /* ignore lid events during suspend */
503 mutex_lock(&dev_priv->modeset_restore_lock);
504 dev_priv->modeset_restore = MODESET_SUSPENDED;
505 mutex_unlock(&dev_priv->modeset_restore_lock);
506
507 /* We do a lot of poking in a lot of registers, make sure they work
508 * properly. */
509 intel_display_set_init_power(dev_priv, true);
510
511 drm_kms_helper_poll_disable(dev);
512
513 pci_save_state(dev->pdev);
514
515 /* If KMS is active, we do the leavevt stuff here */
516 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
517 int error;
518
519 error = i915_gem_suspend(dev);
520 if (error) {
521 dev_err(&dev->pdev->dev,
522 "GEM idle failed, resume might fail\n");
523 return error;
524 }
525
526 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
527
528 drm_irq_uninstall(dev);
529 dev_priv->enable_hotplug_processing = false;
530 /*
531 * Disable CRTCs directly since we want to preserve sw state
532 * for _thaw.
533 */
534 mutex_lock(&dev->mode_config.mutex);
535 for_each_crtc(dev, crtc)
536 dev_priv->display.crtc_disable(crtc);
537 mutex_unlock(&dev->mode_config.mutex);
538
539 intel_modeset_suspend_hw(dev);
540 }
541
542 i915_gem_suspend_gtt_mappings(dev);
543
544 i915_save_state(dev);
545
546 intel_opregion_fini(dev);
547 intel_uncore_fini(dev);
548
549 console_lock();
550 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
551 console_unlock();
552
553 dev_priv->suspend_count++;
554
555 return 0;
556 }
557
558 int i915_suspend(struct drm_device *dev, pm_message_t state)
559 {
560 int error;
561
562 if (!dev || !dev->dev_private) {
563 DRM_ERROR("dev: %p\n", dev);
564 DRM_ERROR("DRM not initialized, aborting suspend.\n");
565 return -ENODEV;
566 }
567
568 if (state.event == PM_EVENT_PRETHAW)
569 return 0;
570
571
572 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
573 return 0;
574
575 error = i915_drm_freeze(dev);
576 if (error)
577 return error;
578
579 if (state.event == PM_EVENT_SUSPEND) {
580 /* Shut down the device */
581 pci_disable_device(dev->pdev);
582 pci_set_power_state(dev->pdev, PCI_D3hot);
583 }
584
585 return 0;
586 }
587
588 void intel_console_resume(struct work_struct *work)
589 {
590 struct drm_i915_private *dev_priv =
591 container_of(work, struct drm_i915_private,
592 console_resume_work);
593 struct drm_device *dev = dev_priv->dev;
594
595 console_lock();
596 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
597 console_unlock();
598 }
599
600 static int i915_drm_thaw_early(struct drm_device *dev)
601 {
602 struct drm_i915_private *dev_priv = dev->dev_private;
603
604 intel_uncore_early_sanitize(dev);
605 intel_uncore_sanitize(dev);
606 intel_power_domains_init_hw(dev_priv);
607
608 return 0;
609 }
610
611 static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
612 {
613 struct drm_i915_private *dev_priv = dev->dev_private;
614
615 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
616 restore_gtt_mappings) {
617 mutex_lock(&dev->struct_mutex);
618 i915_gem_restore_gtt_mappings(dev);
619 mutex_unlock(&dev->struct_mutex);
620 }
621
622 i915_restore_state(dev);
623 intel_opregion_setup(dev);
624
625 /* KMS EnterVT equivalent */
626 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
627 intel_init_pch_refclk(dev);
628 drm_mode_config_reset(dev);
629
630 mutex_lock(&dev->struct_mutex);
631 if (i915_gem_init_hw(dev)) {
632 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
633 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
634 }
635 mutex_unlock(&dev->struct_mutex);
636
637 /* We need working interrupts for modeset enabling ... */
638 drm_irq_install(dev, dev->pdev->irq);
639
640 intel_modeset_init_hw(dev);
641
642 drm_modeset_lock_all(dev);
643 intel_modeset_setup_hw_state(dev, true);
644 drm_modeset_unlock_all(dev);
645
646 /*
647 * ... but also need to make sure that hotplug processing
648 * doesn't cause havoc. Like in the driver load code we don't
649 * bother with the tiny race here where we might loose hotplug
650 * notifications.
651 * */
652 intel_hpd_init(dev);
653 dev_priv->enable_hotplug_processing = true;
654 /* Config may have changed between suspend and resume */
655 drm_helper_hpd_irq_event(dev);
656 }
657
658 intel_opregion_init(dev);
659
660 /*
661 * The console lock can be pretty contented on resume due
662 * to all the printk activity. Try to keep it out of the hot
663 * path of resume if possible.
664 */
665 if (console_trylock()) {
666 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
667 console_unlock();
668 } else {
669 schedule_work(&dev_priv->console_resume_work);
670 }
671
672 mutex_lock(&dev_priv->modeset_restore_lock);
673 dev_priv->modeset_restore = MODESET_DONE;
674 mutex_unlock(&dev_priv->modeset_restore_lock);
675
676 intel_runtime_pm_put(dev_priv);
677 return 0;
678 }
679
680 static int i915_drm_thaw(struct drm_device *dev)
681 {
682 if (drm_core_check_feature(dev, DRIVER_MODESET))
683 i915_check_and_clear_faults(dev);
684
685 return __i915_drm_thaw(dev, true);
686 }
687
688 static int i915_resume_early(struct drm_device *dev)
689 {
690 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
691 return 0;
692
693 /*
694 * We have a resume ordering issue with the snd-hda driver also
695 * requiring our device to be power up. Due to the lack of a
696 * parent/child relationship we currently solve this with an early
697 * resume hook.
698 *
699 * FIXME: This should be solved with a special hdmi sink device or
700 * similar so that power domains can be employed.
701 */
702 if (pci_enable_device(dev->pdev))
703 return -EIO;
704
705 pci_set_master(dev->pdev);
706
707 return i915_drm_thaw_early(dev);
708 }
709
710 int i915_resume(struct drm_device *dev)
711 {
712 struct drm_i915_private *dev_priv = dev->dev_private;
713 int ret;
714
715 /*
716 * Platforms with opregion should have sane BIOS, older ones (gen3 and
717 * earlier) need to restore the GTT mappings since the BIOS might clear
718 * all our scratch PTEs.
719 */
720 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
721 if (ret)
722 return ret;
723
724 drm_kms_helper_poll_enable(dev);
725 return 0;
726 }
727
728 static int i915_resume_legacy(struct drm_device *dev)
729 {
730 i915_resume_early(dev);
731 i915_resume(dev);
732
733 return 0;
734 }
735
736 /**
737 * i915_reset - reset chip after a hang
738 * @dev: drm device to reset
739 *
740 * Reset the chip. Useful if a hang is detected. Returns zero on successful
741 * reset or otherwise an error code.
742 *
743 * Procedure is fairly simple:
744 * - reset the chip using the reset reg
745 * - re-init context state
746 * - re-init hardware status page
747 * - re-init ring buffer
748 * - re-init interrupt state
749 * - re-init display
750 */
751 int i915_reset(struct drm_device *dev)
752 {
753 struct drm_i915_private *dev_priv = dev->dev_private;
754 bool simulated;
755 int ret;
756
757 if (!i915.reset)
758 return 0;
759
760 mutex_lock(&dev->struct_mutex);
761
762 i915_gem_reset(dev);
763
764 simulated = dev_priv->gpu_error.stop_rings != 0;
765
766 ret = intel_gpu_reset(dev);
767
768 /* Also reset the gpu hangman. */
769 if (simulated) {
770 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
771 dev_priv->gpu_error.stop_rings = 0;
772 if (ret == -ENODEV) {
773 DRM_INFO("Reset not implemented, but ignoring "
774 "error for simulated gpu hangs\n");
775 ret = 0;
776 }
777 }
778
779 if (ret) {
780 DRM_ERROR("Failed to reset chip: %i\n", ret);
781 mutex_unlock(&dev->struct_mutex);
782 return ret;
783 }
784
785 /* Ok, now get things going again... */
786
787 /*
788 * Everything depends on having the GTT running, so we need to start
789 * there. Fortunately we don't need to do this unless we reset the
790 * chip at a PCI level.
791 *
792 * Next we need to restore the context, but we don't use those
793 * yet either...
794 *
795 * Ring buffer needs to be re-initialized in the KMS case, or if X
796 * was running at the time of the reset (i.e. we weren't VT
797 * switched away).
798 */
799 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
800 !dev_priv->ums.mm_suspended) {
801 dev_priv->ums.mm_suspended = 0;
802
803 ret = i915_gem_init_hw(dev);
804 mutex_unlock(&dev->struct_mutex);
805 if (ret) {
806 DRM_ERROR("Failed hw init on reset %d\n", ret);
807 return ret;
808 }
809
810 /*
811 * FIXME: This is horribly race against concurrent pageflip and
812 * vblank wait ioctls since they can observe dev->irqs_disabled
813 * being false when they shouldn't be able to.
814 */
815 drm_irq_uninstall(dev);
816 drm_irq_install(dev, dev->pdev->irq);
817
818 /* rps/rc6 re-init is necessary to restore state lost after the
819 * reset and the re-install of drm irq. Skip for ironlake per
820 * previous concerns that it doesn't respond well to some forms
821 * of re-init after reset. */
822 if (INTEL_INFO(dev)->gen > 5)
823 intel_reset_gt_powersave(dev);
824
825 intel_hpd_init(dev);
826 } else {
827 mutex_unlock(&dev->struct_mutex);
828 }
829
830 return 0;
831 }
832
833 static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
834 {
835 struct intel_device_info *intel_info =
836 (struct intel_device_info *) ent->driver_data;
837
838 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
839 DRM_INFO("This hardware requires preliminary hardware support.\n"
840 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
841 return -ENODEV;
842 }
843
844 /* Only bind to function 0 of the device. Early generations
845 * used function 1 as a placeholder for multi-head. This causes
846 * us confusion instead, especially on the systems where both
847 * functions have the same PCI-ID!
848 */
849 if (PCI_FUNC(pdev->devfn))
850 return -ENODEV;
851
852 driver.driver_features &= ~(DRIVER_USE_AGP);
853
854 return drm_get_pci_dev(pdev, ent, &driver);
855 }
856
857 static void
858 i915_pci_remove(struct pci_dev *pdev)
859 {
860 struct drm_device *dev = pci_get_drvdata(pdev);
861
862 drm_put_dev(dev);
863 }
864
865 static int i915_pm_suspend(struct device *dev)
866 {
867 struct pci_dev *pdev = to_pci_dev(dev);
868 struct drm_device *drm_dev = pci_get_drvdata(pdev);
869
870 if (!drm_dev || !drm_dev->dev_private) {
871 dev_err(dev, "DRM not initialized, aborting suspend.\n");
872 return -ENODEV;
873 }
874
875 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
876 return 0;
877
878 return i915_drm_freeze(drm_dev);
879 }
880
881 static int i915_pm_suspend_late(struct device *dev)
882 {
883 struct pci_dev *pdev = to_pci_dev(dev);
884 struct drm_device *drm_dev = pci_get_drvdata(pdev);
885
886 /*
887 * We have a suspedn ordering issue with the snd-hda driver also
888 * requiring our device to be power up. Due to the lack of a
889 * parent/child relationship we currently solve this with an late
890 * suspend hook.
891 *
892 * FIXME: This should be solved with a special hdmi sink device or
893 * similar so that power domains can be employed.
894 */
895 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
896 return 0;
897
898 pci_disable_device(pdev);
899 pci_set_power_state(pdev, PCI_D3hot);
900
901 return 0;
902 }
903
904 static int i915_pm_resume_early(struct device *dev)
905 {
906 struct pci_dev *pdev = to_pci_dev(dev);
907 struct drm_device *drm_dev = pci_get_drvdata(pdev);
908
909 return i915_resume_early(drm_dev);
910 }
911
912 static int i915_pm_resume(struct device *dev)
913 {
914 struct pci_dev *pdev = to_pci_dev(dev);
915 struct drm_device *drm_dev = pci_get_drvdata(pdev);
916
917 return i915_resume(drm_dev);
918 }
919
920 static int i915_pm_freeze(struct device *dev)
921 {
922 struct pci_dev *pdev = to_pci_dev(dev);
923 struct drm_device *drm_dev = pci_get_drvdata(pdev);
924
925 if (!drm_dev || !drm_dev->dev_private) {
926 dev_err(dev, "DRM not initialized, aborting suspend.\n");
927 return -ENODEV;
928 }
929
930 return i915_drm_freeze(drm_dev);
931 }
932
933 static int i915_pm_thaw_early(struct device *dev)
934 {
935 struct pci_dev *pdev = to_pci_dev(dev);
936 struct drm_device *drm_dev = pci_get_drvdata(pdev);
937
938 return i915_drm_thaw_early(drm_dev);
939 }
940
941 static int i915_pm_thaw(struct device *dev)
942 {
943 struct pci_dev *pdev = to_pci_dev(dev);
944 struct drm_device *drm_dev = pci_get_drvdata(pdev);
945
946 return i915_drm_thaw(drm_dev);
947 }
948
949 static int i915_pm_poweroff(struct device *dev)
950 {
951 struct pci_dev *pdev = to_pci_dev(dev);
952 struct drm_device *drm_dev = pci_get_drvdata(pdev);
953
954 return i915_drm_freeze(drm_dev);
955 }
956
957 static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
958 {
959 hsw_enable_pc8(dev_priv);
960
961 return 0;
962 }
963
964 static int snb_runtime_resume(struct drm_i915_private *dev_priv)
965 {
966 struct drm_device *dev = dev_priv->dev;
967
968 intel_init_pch_refclk(dev);
969
970 return 0;
971 }
972
973 static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
974 {
975 hsw_disable_pc8(dev_priv);
976
977 return 0;
978 }
979
980 /*
981 * Save all Gunit registers that may be lost after a D3 and a subsequent
982 * S0i[R123] transition. The list of registers needing a save/restore is
983 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
984 * registers in the following way:
985 * - Driver: saved/restored by the driver
986 * - Punit : saved/restored by the Punit firmware
987 * - No, w/o marking: no need to save/restore, since the register is R/O or
988 * used internally by the HW in a way that doesn't depend
989 * keeping the content across a suspend/resume.
990 * - Debug : used for debugging
991 *
992 * We save/restore all registers marked with 'Driver', with the following
993 * exceptions:
994 * - Registers out of use, including also registers marked with 'Debug'.
995 * These have no effect on the driver's operation, so we don't save/restore
996 * them to reduce the overhead.
997 * - Registers that are fully setup by an initialization function called from
998 * the resume path. For example many clock gating and RPS/RC6 registers.
999 * - Registers that provide the right functionality with their reset defaults.
1000 *
1001 * TODO: Except for registers that based on the above 3 criteria can be safely
1002 * ignored, we save/restore all others, practically treating the HW context as
1003 * a black-box for the driver. Further investigation is needed to reduce the
1004 * saved/restored registers even further, by following the same 3 criteria.
1005 */
1006 static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1007 {
1008 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1009 int i;
1010
1011 /* GAM 0x4000-0x4770 */
1012 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1013 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1014 s->arb_mode = I915_READ(ARB_MODE);
1015 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1016 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1017
1018 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1019 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1020
1021 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1022 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1023
1024 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1025 s->ecochk = I915_READ(GAM_ECOCHK);
1026 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1027 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1028
1029 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1030
1031 /* MBC 0x9024-0x91D0, 0x8500 */
1032 s->g3dctl = I915_READ(VLV_G3DCTL);
1033 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1034 s->mbctl = I915_READ(GEN6_MBCTL);
1035
1036 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1037 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1038 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1039 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1040 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1041 s->rstctl = I915_READ(GEN6_RSTCTL);
1042 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1043
1044 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1045 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1046 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1047 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1048 s->ecobus = I915_READ(ECOBUS);
1049 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1050 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1051 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1052 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1053 s->rcedata = I915_READ(VLV_RCEDATA);
1054 s->spare2gh = I915_READ(VLV_SPAREG2H);
1055
1056 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1057 s->gt_imr = I915_READ(GTIMR);
1058 s->gt_ier = I915_READ(GTIER);
1059 s->pm_imr = I915_READ(GEN6_PMIMR);
1060 s->pm_ier = I915_READ(GEN6_PMIER);
1061
1062 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1063 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1064
1065 /* GT SA CZ domain, 0x100000-0x138124 */
1066 s->tilectl = I915_READ(TILECTL);
1067 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1068 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1069 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1070 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1071
1072 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1073 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1074 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1075 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1076
1077 /*
1078 * Not saving any of:
1079 * DFT, 0x9800-0x9EC0
1080 * SARB, 0xB000-0xB1FC
1081 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1082 * PCI CFG
1083 */
1084 }
1085
1086 static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1087 {
1088 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1089 u32 val;
1090 int i;
1091
1092 /* GAM 0x4000-0x4770 */
1093 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1094 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1095 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1096 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1097 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1098
1099 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1100 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1101
1102 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1103 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1104
1105 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1106 I915_WRITE(GAM_ECOCHK, s->ecochk);
1107 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1108 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1109
1110 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1111
1112 /* MBC 0x9024-0x91D0, 0x8500 */
1113 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1114 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1115 I915_WRITE(GEN6_MBCTL, s->mbctl);
1116
1117 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1118 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1119 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1120 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1121 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1122 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1123 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1124
1125 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1126 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1127 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1128 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1129 I915_WRITE(ECOBUS, s->ecobus);
1130 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1131 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1132 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1133 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1134 I915_WRITE(VLV_RCEDATA, s->rcedata);
1135 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1136
1137 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1138 I915_WRITE(GTIMR, s->gt_imr);
1139 I915_WRITE(GTIER, s->gt_ier);
1140 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1141 I915_WRITE(GEN6_PMIER, s->pm_ier);
1142
1143 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1144 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1145
1146 /* GT SA CZ domain, 0x100000-0x138124 */
1147 I915_WRITE(TILECTL, s->tilectl);
1148 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1149 /*
1150 * Preserve the GT allow wake and GFX force clock bit, they are not
1151 * be restored, as they are used to control the s0ix suspend/resume
1152 * sequence by the caller.
1153 */
1154 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1155 val &= VLV_GTLC_ALLOWWAKEREQ;
1156 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1157 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1158
1159 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1160 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1161 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1162 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1163
1164 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1165
1166 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1167 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1168 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1169 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1170 }
1171
1172 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1173 {
1174 u32 val;
1175 int err;
1176
1177 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1178 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1179
1180 #define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1181 /* Wait for a previous force-off to settle */
1182 if (force_on) {
1183 err = wait_for(!COND, 20);
1184 if (err) {
1185 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1186 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1187 return err;
1188 }
1189 }
1190
1191 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1192 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1193 if (force_on)
1194 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1195 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1196
1197 if (!force_on)
1198 return 0;
1199
1200 err = wait_for(COND, 20);
1201 if (err)
1202 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1203 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1204
1205 return err;
1206 #undef COND
1207 }
1208
1209 static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1210 {
1211 u32 val;
1212 int err = 0;
1213
1214 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1215 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1216 if (allow)
1217 val |= VLV_GTLC_ALLOWWAKEREQ;
1218 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1219 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1220
1221 #define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1222 allow)
1223 err = wait_for(COND, 1);
1224 if (err)
1225 DRM_ERROR("timeout disabling GT waking\n");
1226 return err;
1227 #undef COND
1228 }
1229
1230 static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1231 bool wait_for_on)
1232 {
1233 u32 mask;
1234 u32 val;
1235 int err;
1236
1237 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1238 val = wait_for_on ? mask : 0;
1239 #define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1240 if (COND)
1241 return 0;
1242
1243 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1244 wait_for_on ? "on" : "off",
1245 I915_READ(VLV_GTLC_PW_STATUS));
1246
1247 /*
1248 * RC6 transitioning can be delayed up to 2 msec (see
1249 * valleyview_enable_rps), use 3 msec for safety.
1250 */
1251 err = wait_for(COND, 3);
1252 if (err)
1253 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1254 wait_for_on ? "on" : "off");
1255
1256 return err;
1257 #undef COND
1258 }
1259
1260 static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1261 {
1262 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1263 return;
1264
1265 DRM_ERROR("GT register access while GT waking disabled\n");
1266 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1267 }
1268
1269 static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
1270 {
1271 u32 mask;
1272 int err;
1273
1274 /*
1275 * Bspec defines the following GT well on flags as debug only, so
1276 * don't treat them as hard failures.
1277 */
1278 (void)vlv_wait_for_gt_wells(dev_priv, false);
1279
1280 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1281 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1282
1283 vlv_check_no_gt_access(dev_priv);
1284
1285 err = vlv_force_gfx_clock(dev_priv, true);
1286 if (err)
1287 goto err1;
1288
1289 err = vlv_allow_gt_wake(dev_priv, false);
1290 if (err)
1291 goto err2;
1292 vlv_save_gunit_s0ix_state(dev_priv);
1293
1294 err = vlv_force_gfx_clock(dev_priv, false);
1295 if (err)
1296 goto err2;
1297
1298 return 0;
1299
1300 err2:
1301 /* For safety always re-enable waking and disable gfx clock forcing */
1302 vlv_allow_gt_wake(dev_priv, true);
1303 err1:
1304 vlv_force_gfx_clock(dev_priv, false);
1305
1306 return err;
1307 }
1308
1309 static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
1310 {
1311 struct drm_device *dev = dev_priv->dev;
1312 int err;
1313 int ret;
1314
1315 /*
1316 * If any of the steps fail just try to continue, that's the best we
1317 * can do at this point. Return the first error code (which will also
1318 * leave RPM permanently disabled).
1319 */
1320 ret = vlv_force_gfx_clock(dev_priv, true);
1321
1322 vlv_restore_gunit_s0ix_state(dev_priv);
1323
1324 err = vlv_allow_gt_wake(dev_priv, true);
1325 if (!ret)
1326 ret = err;
1327
1328 err = vlv_force_gfx_clock(dev_priv, false);
1329 if (!ret)
1330 ret = err;
1331
1332 vlv_check_no_gt_access(dev_priv);
1333
1334 intel_init_clock_gating(dev);
1335 i915_gem_restore_fences(dev);
1336
1337 return ret;
1338 }
1339
1340 static int intel_runtime_suspend(struct device *device)
1341 {
1342 struct pci_dev *pdev = to_pci_dev(device);
1343 struct drm_device *dev = pci_get_drvdata(pdev);
1344 struct drm_i915_private *dev_priv = dev->dev_private;
1345 int ret;
1346
1347 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
1348 return -ENODEV;
1349
1350 WARN_ON(!HAS_RUNTIME_PM(dev));
1351 assert_force_wake_inactive(dev_priv);
1352
1353 DRM_DEBUG_KMS("Suspending device\n");
1354
1355 /*
1356 * rps.work can't be rearmed here, since we get here only after making
1357 * sure the GPU is idle and the RPS freq is set to the minimum. See
1358 * intel_mark_idle().
1359 */
1360 cancel_work_sync(&dev_priv->rps.work);
1361 intel_runtime_pm_disable_interrupts(dev);
1362
1363 if (IS_GEN6(dev)) {
1364 ret = 0;
1365 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1366 ret = hsw_runtime_suspend(dev_priv);
1367 } else if (IS_VALLEYVIEW(dev)) {
1368 ret = vlv_runtime_suspend(dev_priv);
1369 } else {
1370 ret = -ENODEV;
1371 WARN_ON(1);
1372 }
1373
1374 if (ret) {
1375 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1376 intel_runtime_pm_restore_interrupts(dev);
1377
1378 return ret;
1379 }
1380
1381 i915_gem_release_all_mmaps(dev_priv);
1382
1383 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
1384 dev_priv->pm.suspended = true;
1385
1386 /*
1387 * current versions of firmware which depend on this opregion
1388 * notification have repurposed the D1 definition to mean
1389 * "runtime suspended" vs. what you would normally expect (D3)
1390 * to distinguish it from notifications that might be sent
1391 * via the suspend path.
1392 */
1393 intel_opregion_notify_adapter(dev, PCI_D1);
1394
1395 DRM_DEBUG_KMS("Device suspended\n");
1396 return 0;
1397 }
1398
1399 static int intel_runtime_resume(struct device *device)
1400 {
1401 struct pci_dev *pdev = to_pci_dev(device);
1402 struct drm_device *dev = pci_get_drvdata(pdev);
1403 struct drm_i915_private *dev_priv = dev->dev_private;
1404 int ret;
1405
1406 WARN_ON(!HAS_RUNTIME_PM(dev));
1407
1408 DRM_DEBUG_KMS("Resuming device\n");
1409
1410 intel_opregion_notify_adapter(dev, PCI_D0);
1411 dev_priv->pm.suspended = false;
1412
1413 if (IS_GEN6(dev)) {
1414 ret = snb_runtime_resume(dev_priv);
1415 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1416 ret = hsw_runtime_resume(dev_priv);
1417 } else if (IS_VALLEYVIEW(dev)) {
1418 ret = vlv_runtime_resume(dev_priv);
1419 } else {
1420 WARN_ON(1);
1421 ret = -ENODEV;
1422 }
1423
1424 /*
1425 * No point of rolling back things in case of an error, as the best
1426 * we can do is to hope that things will still work (and disable RPM).
1427 */
1428 i915_gem_init_swizzling(dev);
1429 gen6_update_ring_freq(dev);
1430
1431 intel_runtime_pm_restore_interrupts(dev);
1432 intel_reset_gt_powersave(dev);
1433
1434 if (ret)
1435 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1436 else
1437 DRM_DEBUG_KMS("Device resumed\n");
1438
1439 return ret;
1440 }
1441
1442 static const struct dev_pm_ops i915_pm_ops = {
1443 .suspend = i915_pm_suspend,
1444 .suspend_late = i915_pm_suspend_late,
1445 .resume_early = i915_pm_resume_early,
1446 .resume = i915_pm_resume,
1447 .freeze = i915_pm_freeze,
1448 .thaw_early = i915_pm_thaw_early,
1449 .thaw = i915_pm_thaw,
1450 .poweroff = i915_pm_poweroff,
1451 .restore_early = i915_pm_resume_early,
1452 .restore = i915_pm_resume,
1453 .runtime_suspend = intel_runtime_suspend,
1454 .runtime_resume = intel_runtime_resume,
1455 };
1456
1457 static const struct vm_operations_struct i915_gem_vm_ops = {
1458 .fault = i915_gem_fault,
1459 .open = drm_gem_vm_open,
1460 .close = drm_gem_vm_close,
1461 };
1462
1463 static const struct file_operations i915_driver_fops = {
1464 .owner = THIS_MODULE,
1465 .open = drm_open,
1466 .release = drm_release,
1467 .unlocked_ioctl = drm_ioctl,
1468 .mmap = drm_gem_mmap,
1469 .poll = drm_poll,
1470 .read = drm_read,
1471 #ifdef CONFIG_COMPAT
1472 .compat_ioctl = i915_compat_ioctl,
1473 #endif
1474 .llseek = noop_llseek,
1475 };
1476
1477 static struct drm_driver driver = {
1478 /* Don't use MTRRs here; the Xserver or userspace app should
1479 * deal with them for Intel hardware.
1480 */
1481 .driver_features =
1482 DRIVER_USE_AGP |
1483 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1484 DRIVER_RENDER,
1485 .load = i915_driver_load,
1486 .unload = i915_driver_unload,
1487 .open = i915_driver_open,
1488 .lastclose = i915_driver_lastclose,
1489 .preclose = i915_driver_preclose,
1490 .postclose = i915_driver_postclose,
1491
1492 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1493 .suspend = i915_suspend,
1494 .resume = i915_resume_legacy,
1495
1496 .device_is_agp = i915_driver_device_is_agp,
1497 .master_create = i915_master_create,
1498 .master_destroy = i915_master_destroy,
1499 #if defined(CONFIG_DEBUG_FS)
1500 .debugfs_init = i915_debugfs_init,
1501 .debugfs_cleanup = i915_debugfs_cleanup,
1502 #endif
1503 .gem_free_object = i915_gem_free_object,
1504 .gem_vm_ops = &i915_gem_vm_ops,
1505
1506 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1507 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1508 .gem_prime_export = i915_gem_prime_export,
1509 .gem_prime_import = i915_gem_prime_import,
1510
1511 .dumb_create = i915_gem_dumb_create,
1512 .dumb_map_offset = i915_gem_mmap_gtt,
1513 .dumb_destroy = drm_gem_dumb_destroy,
1514 .ioctls = i915_ioctls,
1515 .fops = &i915_driver_fops,
1516 .name = DRIVER_NAME,
1517 .desc = DRIVER_DESC,
1518 .date = DRIVER_DATE,
1519 .major = DRIVER_MAJOR,
1520 .minor = DRIVER_MINOR,
1521 .patchlevel = DRIVER_PATCHLEVEL,
1522 };
1523
1524 static struct pci_driver i915_pci_driver = {
1525 .name = DRIVER_NAME,
1526 .id_table = pciidlist,
1527 .probe = i915_pci_probe,
1528 .remove = i915_pci_remove,
1529 .driver.pm = &i915_pm_ops,
1530 };
1531
1532 static int __init i915_init(void)
1533 {
1534 driver.num_ioctls = i915_max_ioctl;
1535
1536 /*
1537 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1538 * explicitly disabled with the module pararmeter.
1539 *
1540 * Otherwise, just follow the parameter (defaulting to off).
1541 *
1542 * Allow optional vga_text_mode_force boot option to override
1543 * the default behavior.
1544 */
1545 #if defined(CONFIG_DRM_I915_KMS)
1546 if (i915.modeset != 0)
1547 driver.driver_features |= DRIVER_MODESET;
1548 #endif
1549 if (i915.modeset == 1)
1550 driver.driver_features |= DRIVER_MODESET;
1551
1552 #ifdef CONFIG_VGA_CONSOLE
1553 if (vgacon_text_force() && i915.modeset == -1)
1554 driver.driver_features &= ~DRIVER_MODESET;
1555 #endif
1556
1557 if (!(driver.driver_features & DRIVER_MODESET)) {
1558 driver.get_vblank_timestamp = NULL;
1559 #ifndef CONFIG_DRM_I915_UMS
1560 /* Silently fail loading to not upset userspace. */
1561 return 0;
1562 #endif
1563 }
1564
1565 return drm_pci_init(&driver, &i915_pci_driver);
1566 }
1567
1568 static void __exit i915_exit(void)
1569 {
1570 #ifndef CONFIG_DRM_I915_UMS
1571 if (!(driver.driver_features & DRIVER_MODESET))
1572 return; /* Never loaded a driver. */
1573 #endif
1574
1575 drm_pci_exit(&driver, &i915_pci_driver);
1576 }
1577
1578 module_init(i915_init);
1579 module_exit(i915_exit);
1580
1581 MODULE_AUTHOR(DRIVER_AUTHOR);
1582 MODULE_DESCRIPTION(DRIVER_DESC);
1583 MODULE_LICENSE("GPL and additional rights");
This page took 0.083729 seconds and 6 git commands to generate.