07de53c40e577b539381ddfab58ad7022cc6fc2a
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <drm/intel-gtt.h>
42 #include <linux/backlight.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/pm_qos.h>
46
47 /* General customization:
48 */
49
50 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52 #define DRIVER_NAME "i915"
53 #define DRIVER_DESC "Intel Graphics"
54 #define DRIVER_DATE "20080730"
55
56 enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
59 PIPE_C,
60 I915_MAX_PIPES
61 };
62 #define pipe_name(p) ((p) + 'A')
63
64 enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69 };
70 #define transcoder_name(t) ((t) + 'A')
71
72 enum plane {
73 PLANE_A = 0,
74 PLANE_B,
75 PLANE_C,
76 };
77 #define plane_name(p) ((p) + 'A')
78
79 #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
81 enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88 };
89 #define port_name(p) ((p) + 'A')
90
91 enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102 POWER_DOMAIN_VGA,
103 };
104
105 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
106 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
107 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
108 #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
109
110 enum hpd_pin {
111 HPD_NONE = 0,
112 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
113 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
114 HPD_CRT,
115 HPD_SDVO_B,
116 HPD_SDVO_C,
117 HPD_PORT_B,
118 HPD_PORT_C,
119 HPD_PORT_D,
120 HPD_NUM_PINS
121 };
122
123 #define I915_GEM_GPU_DOMAINS \
124 (I915_GEM_DOMAIN_RENDER | \
125 I915_GEM_DOMAIN_SAMPLER | \
126 I915_GEM_DOMAIN_COMMAND | \
127 I915_GEM_DOMAIN_INSTRUCTION | \
128 I915_GEM_DOMAIN_VERTEX)
129
130 #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
131
132 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
133 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
134 if ((intel_encoder)->base.crtc == (__crtc))
135
136 struct drm_i915_private;
137
138 enum intel_dpll_id {
139 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
140 /* real shared dpll ids must be >= 0 */
141 DPLL_ID_PCH_PLL_A,
142 DPLL_ID_PCH_PLL_B,
143 };
144 #define I915_NUM_PLLS 2
145
146 struct intel_dpll_hw_state {
147 uint32_t dpll;
148 uint32_t dpll_md;
149 uint32_t fp0;
150 uint32_t fp1;
151 };
152
153 struct intel_shared_dpll {
154 int refcount; /* count of number of CRTCs sharing this PLL */
155 int active; /* count of number of active CRTCs (i.e. DPMS on) */
156 bool on; /* is the PLL actually active? Disabled during modeset */
157 const char *name;
158 /* should match the index in the dev_priv->shared_dplls array */
159 enum intel_dpll_id id;
160 struct intel_dpll_hw_state hw_state;
161 void (*mode_set)(struct drm_i915_private *dev_priv,
162 struct intel_shared_dpll *pll);
163 void (*enable)(struct drm_i915_private *dev_priv,
164 struct intel_shared_dpll *pll);
165 void (*disable)(struct drm_i915_private *dev_priv,
166 struct intel_shared_dpll *pll);
167 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
168 struct intel_shared_dpll *pll,
169 struct intel_dpll_hw_state *hw_state);
170 };
171
172 /* Used by dp and fdi links */
173 struct intel_link_m_n {
174 uint32_t tu;
175 uint32_t gmch_m;
176 uint32_t gmch_n;
177 uint32_t link_m;
178 uint32_t link_n;
179 };
180
181 void intel_link_compute_m_n(int bpp, int nlanes,
182 int pixel_clock, int link_clock,
183 struct intel_link_m_n *m_n);
184
185 struct intel_ddi_plls {
186 int spll_refcount;
187 int wrpll1_refcount;
188 int wrpll2_refcount;
189 };
190
191 /* Interface history:
192 *
193 * 1.1: Original.
194 * 1.2: Add Power Management
195 * 1.3: Add vblank support
196 * 1.4: Fix cmdbuffer path, add heap destroy
197 * 1.5: Add vblank pipe configuration
198 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
199 * - Support vertical blank on secondary display pipe
200 */
201 #define DRIVER_MAJOR 1
202 #define DRIVER_MINOR 6
203 #define DRIVER_PATCHLEVEL 0
204
205 #define WATCH_LISTS 0
206 #define WATCH_GTT 0
207
208 #define I915_GEM_PHYS_CURSOR_0 1
209 #define I915_GEM_PHYS_CURSOR_1 2
210 #define I915_GEM_PHYS_OVERLAY_REGS 3
211 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212
213 struct drm_i915_gem_phys_object {
214 int id;
215 struct page **page_list;
216 drm_dma_handle_t *handle;
217 struct drm_i915_gem_object *cur_obj;
218 };
219
220 struct opregion_header;
221 struct opregion_acpi;
222 struct opregion_swsci;
223 struct opregion_asle;
224
225 struct intel_opregion {
226 struct opregion_header __iomem *header;
227 struct opregion_acpi __iomem *acpi;
228 struct opregion_swsci __iomem *swsci;
229 u32 swsci_gbda_sub_functions;
230 u32 swsci_sbcb_sub_functions;
231 struct opregion_asle __iomem *asle;
232 void __iomem *vbt;
233 u32 __iomem *lid_state;
234 };
235 #define OPREGION_SIZE (8*1024)
236
237 struct intel_overlay;
238 struct intel_overlay_error_state;
239
240 struct drm_i915_master_private {
241 drm_local_map_t *sarea;
242 struct _drm_i915_sarea *sarea_priv;
243 };
244 #define I915_FENCE_REG_NONE -1
245 #define I915_MAX_NUM_FENCES 32
246 /* 32 fences + sign bit for FENCE_REG_NONE */
247 #define I915_MAX_NUM_FENCE_BITS 6
248
249 struct drm_i915_fence_reg {
250 struct list_head lru_list;
251 struct drm_i915_gem_object *obj;
252 int pin_count;
253 };
254
255 struct sdvo_device_mapping {
256 u8 initialized;
257 u8 dvo_port;
258 u8 slave_addr;
259 u8 dvo_wiring;
260 u8 i2c_pin;
261 u8 ddc_pin;
262 };
263
264 struct intel_display_error_state;
265
266 struct drm_i915_error_state {
267 struct kref ref;
268 u32 eir;
269 u32 pgtbl_er;
270 u32 ier;
271 u32 ccid;
272 u32 derrmr;
273 u32 forcewake;
274 bool waiting[I915_NUM_RINGS];
275 u32 pipestat[I915_MAX_PIPES];
276 u32 tail[I915_NUM_RINGS];
277 u32 head[I915_NUM_RINGS];
278 u32 ctl[I915_NUM_RINGS];
279 u32 ipeir[I915_NUM_RINGS];
280 u32 ipehr[I915_NUM_RINGS];
281 u32 instdone[I915_NUM_RINGS];
282 u32 acthd[I915_NUM_RINGS];
283 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
284 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
285 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
286 /* our own tracking of ring head and tail */
287 u32 cpu_ring_head[I915_NUM_RINGS];
288 u32 cpu_ring_tail[I915_NUM_RINGS];
289 u32 error; /* gen6+ */
290 u32 err_int; /* gen7 */
291 u32 instpm[I915_NUM_RINGS];
292 u32 instps[I915_NUM_RINGS];
293 u32 extra_instdone[I915_NUM_INSTDONE_REG];
294 u32 seqno[I915_NUM_RINGS];
295 u64 bbaddr;
296 u32 fault_reg[I915_NUM_RINGS];
297 u32 done_reg;
298 u32 faddr[I915_NUM_RINGS];
299 u64 fence[I915_MAX_NUM_FENCES];
300 struct timeval time;
301 struct drm_i915_error_ring {
302 struct drm_i915_error_object {
303 int page_count;
304 u32 gtt_offset;
305 u32 *pages[0];
306 } *ringbuffer, *batchbuffer, *ctx;
307 struct drm_i915_error_request {
308 long jiffies;
309 u32 seqno;
310 u32 tail;
311 } *requests;
312 int num_requests;
313 } ring[I915_NUM_RINGS];
314 struct drm_i915_error_buffer {
315 u32 size;
316 u32 name;
317 u32 rseqno, wseqno;
318 u32 gtt_offset;
319 u32 read_domains;
320 u32 write_domain;
321 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
322 s32 pinned:2;
323 u32 tiling:2;
324 u32 dirty:1;
325 u32 purgeable:1;
326 s32 ring:4;
327 u32 cache_level:2;
328 } **active_bo, **pinned_bo;
329 u32 *active_bo_count, *pinned_bo_count;
330 struct intel_overlay_error_state *overlay;
331 struct intel_display_error_state *display;
332 int hangcheck_score[I915_NUM_RINGS];
333 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
334 };
335
336 struct intel_crtc_config;
337 struct intel_crtc;
338 struct intel_limit;
339 struct dpll;
340
341 struct drm_i915_display_funcs {
342 bool (*fbc_enabled)(struct drm_device *dev);
343 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
344 void (*disable_fbc)(struct drm_device *dev);
345 int (*get_display_clock_speed)(struct drm_device *dev);
346 int (*get_fifo_size)(struct drm_device *dev, int plane);
347 /**
348 * find_dpll() - Find the best values for the PLL
349 * @limit: limits for the PLL
350 * @crtc: current CRTC
351 * @target: target frequency in kHz
352 * @refclk: reference clock frequency in kHz
353 * @match_clock: if provided, @best_clock P divider must
354 * match the P divider from @match_clock
355 * used for LVDS downclocking
356 * @best_clock: best PLL values found
357 *
358 * Returns true on success, false on failure.
359 */
360 bool (*find_dpll)(const struct intel_limit *limit,
361 struct drm_crtc *crtc,
362 int target, int refclk,
363 struct dpll *match_clock,
364 struct dpll *best_clock);
365 void (*update_wm)(struct drm_crtc *crtc);
366 void (*update_sprite_wm)(struct drm_plane *plane,
367 struct drm_crtc *crtc,
368 uint32_t sprite_width, int pixel_size,
369 bool enable, bool scaled);
370 void (*modeset_global_resources)(struct drm_device *dev);
371 /* Returns the active state of the crtc, and if the crtc is active,
372 * fills out the pipe-config with the hw state. */
373 bool (*get_pipe_config)(struct intel_crtc *,
374 struct intel_crtc_config *);
375 int (*crtc_mode_set)(struct drm_crtc *crtc,
376 int x, int y,
377 struct drm_framebuffer *old_fb);
378 void (*crtc_enable)(struct drm_crtc *crtc);
379 void (*crtc_disable)(struct drm_crtc *crtc);
380 void (*off)(struct drm_crtc *crtc);
381 void (*write_eld)(struct drm_connector *connector,
382 struct drm_crtc *crtc);
383 void (*fdi_link_train)(struct drm_crtc *crtc);
384 void (*init_clock_gating)(struct drm_device *dev);
385 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
386 struct drm_framebuffer *fb,
387 struct drm_i915_gem_object *obj,
388 uint32_t flags);
389 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
390 int x, int y);
391 void (*hpd_irq_setup)(struct drm_device *dev);
392 /* clock updates for mode set */
393 /* cursor updates */
394 /* render clock increase/decrease */
395 /* display clock increase/decrease */
396 /* pll clock increase/decrease */
397 };
398
399 struct intel_uncore_funcs {
400 void (*force_wake_get)(struct drm_i915_private *dev_priv);
401 void (*force_wake_put)(struct drm_i915_private *dev_priv);
402 };
403
404 struct intel_uncore {
405 spinlock_t lock; /** lock is also taken in irq contexts. */
406
407 struct intel_uncore_funcs funcs;
408
409 unsigned fifo_count;
410 unsigned forcewake_count;
411 };
412
413 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
414 func(is_mobile) sep \
415 func(is_i85x) sep \
416 func(is_i915g) sep \
417 func(is_i945gm) sep \
418 func(is_g33) sep \
419 func(need_gfx_hws) sep \
420 func(is_g4x) sep \
421 func(is_pineview) sep \
422 func(is_broadwater) sep \
423 func(is_crestline) sep \
424 func(is_ivybridge) sep \
425 func(is_valleyview) sep \
426 func(is_haswell) sep \
427 func(is_preliminary) sep \
428 func(has_force_wake) sep \
429 func(has_fbc) sep \
430 func(has_pipe_cxsr) sep \
431 func(has_hotplug) sep \
432 func(cursor_needs_physical) sep \
433 func(has_overlay) sep \
434 func(overlay_needs_physical) sep \
435 func(supports_tv) sep \
436 func(has_bsd_ring) sep \
437 func(has_blt_ring) sep \
438 func(has_vebox_ring) sep \
439 func(has_llc) sep \
440 func(has_ddi) sep \
441 func(has_fpga_dbg)
442
443 #define DEFINE_FLAG(name) u8 name:1
444 #define SEP_SEMICOLON ;
445
446 struct intel_device_info {
447 u32 display_mmio_offset;
448 u8 num_pipes:3;
449 u8 gen;
450 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
451 };
452
453 #undef DEFINE_FLAG
454 #undef SEP_SEMICOLON
455
456 enum i915_cache_level {
457 I915_CACHE_NONE = 0,
458 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
459 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
460 caches, eg sampler/render caches, and the
461 large Last-Level-Cache. LLC is coherent with
462 the CPU, but L3 is only visible to the GPU. */
463 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
464 };
465
466 typedef uint32_t gen6_gtt_pte_t;
467
468 struct i915_address_space {
469 struct drm_mm mm;
470 struct drm_device *dev;
471 struct list_head global_link;
472 unsigned long start; /* Start offset always 0 for dri2 */
473 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
474
475 struct {
476 dma_addr_t addr;
477 struct page *page;
478 } scratch;
479
480 /**
481 * List of objects currently involved in rendering.
482 *
483 * Includes buffers having the contents of their GPU caches
484 * flushed, not necessarily primitives. last_rendering_seqno
485 * represents when the rendering involved will be completed.
486 *
487 * A reference is held on the buffer while on this list.
488 */
489 struct list_head active_list;
490
491 /**
492 * LRU list of objects which are not in the ringbuffer and
493 * are ready to unbind, but are still in the GTT.
494 *
495 * last_rendering_seqno is 0 while an object is in this list.
496 *
497 * A reference is not held on the buffer while on this list,
498 * as merely being GTT-bound shouldn't prevent its being
499 * freed, and we'll pull it off the list in the free path.
500 */
501 struct list_head inactive_list;
502
503 /* FIXME: Need a more generic return type */
504 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
505 enum i915_cache_level level);
506 void (*clear_range)(struct i915_address_space *vm,
507 unsigned int first_entry,
508 unsigned int num_entries);
509 void (*insert_entries)(struct i915_address_space *vm,
510 struct sg_table *st,
511 unsigned int first_entry,
512 enum i915_cache_level cache_level);
513 void (*cleanup)(struct i915_address_space *vm);
514 };
515
516 /* The Graphics Translation Table is the way in which GEN hardware translates a
517 * Graphics Virtual Address into a Physical Address. In addition to the normal
518 * collateral associated with any va->pa translations GEN hardware also has a
519 * portion of the GTT which can be mapped by the CPU and remain both coherent
520 * and correct (in cases like swizzling). That region is referred to as GMADR in
521 * the spec.
522 */
523 struct i915_gtt {
524 struct i915_address_space base;
525 size_t stolen_size; /* Total size of stolen memory */
526
527 unsigned long mappable_end; /* End offset that we can CPU map */
528 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
529 phys_addr_t mappable_base; /* PA of our GMADR */
530
531 /** "Graphics Stolen Memory" holds the global PTEs */
532 void __iomem *gsm;
533
534 bool do_idle_maps;
535
536 int mtrr;
537
538 /* global gtt ops */
539 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
540 size_t *stolen, phys_addr_t *mappable_base,
541 unsigned long *mappable_end);
542 };
543 #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
544
545 struct i915_hw_ppgtt {
546 struct i915_address_space base;
547 unsigned num_pd_entries;
548 struct page **pt_pages;
549 uint32_t pd_offset;
550 dma_addr_t *pt_dma_addr;
551
552 int (*enable)(struct drm_device *dev);
553 };
554
555 /**
556 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
557 * VMA's presence cannot be guaranteed before binding, or after unbinding the
558 * object into/from the address space.
559 *
560 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
561 * will always be <= an objects lifetime. So object refcounting should cover us.
562 */
563 struct i915_vma {
564 struct drm_mm_node node;
565 struct drm_i915_gem_object *obj;
566 struct i915_address_space *vm;
567
568 /** This object's place on the active/inactive lists */
569 struct list_head mm_list;
570
571 struct list_head vma_link; /* Link in the object's VMA list */
572
573 /** This vma's place in the batchbuffer or on the eviction list */
574 struct list_head exec_list;
575
576 /**
577 * Used for performing relocations during execbuffer insertion.
578 */
579 struct hlist_node exec_node;
580 unsigned long exec_handle;
581 struct drm_i915_gem_exec_object2 *exec_entry;
582
583 };
584
585 struct i915_ctx_hang_stats {
586 /* This context had batch pending when hang was declared */
587 unsigned batch_pending;
588
589 /* This context had batch active when hang was declared */
590 unsigned batch_active;
591
592 /* Time when this context was last blamed for a GPU reset */
593 unsigned long guilty_ts;
594
595 /* This context is banned to submit more work */
596 bool banned;
597 };
598
599 /* This must match up with the value previously used for execbuf2.rsvd1. */
600 #define DEFAULT_CONTEXT_ID 0
601 struct i915_hw_context {
602 struct kref ref;
603 int id;
604 bool is_initialized;
605 uint8_t remap_slice;
606 struct drm_i915_file_private *file_priv;
607 struct intel_ring_buffer *ring;
608 struct drm_i915_gem_object *obj;
609 struct i915_ctx_hang_stats hang_stats;
610
611 struct list_head link;
612 };
613
614 struct i915_fbc {
615 unsigned long size;
616 unsigned int fb_id;
617 enum plane plane;
618 int y;
619
620 struct drm_mm_node *compressed_fb;
621 struct drm_mm_node *compressed_llb;
622
623 struct intel_fbc_work {
624 struct delayed_work work;
625 struct drm_crtc *crtc;
626 struct drm_framebuffer *fb;
627 int interval;
628 } *fbc_work;
629
630 enum no_fbc_reason {
631 FBC_OK, /* FBC is enabled */
632 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
633 FBC_NO_OUTPUT, /* no outputs enabled to compress */
634 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
635 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
636 FBC_MODE_TOO_LARGE, /* mode too large for compression */
637 FBC_BAD_PLANE, /* fbc not supported on plane */
638 FBC_NOT_TILED, /* buffer not tiled */
639 FBC_MULTIPLE_PIPES, /* more than one pipe active */
640 FBC_MODULE_PARAM,
641 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
642 } no_fbc_reason;
643 };
644
645 enum no_psr_reason {
646 PSR_NO_SOURCE, /* Not supported on platform */
647 PSR_NO_SINK, /* Not supported by panel */
648 PSR_MODULE_PARAM,
649 PSR_CRTC_NOT_ACTIVE,
650 PSR_PWR_WELL_ENABLED,
651 PSR_NOT_TILED,
652 PSR_SPRITE_ENABLED,
653 PSR_S3D_ENABLED,
654 PSR_INTERLACED_ENABLED,
655 PSR_HSW_NOT_DDIA,
656 };
657
658 enum intel_pch {
659 PCH_NONE = 0, /* No PCH present */
660 PCH_IBX, /* Ibexpeak PCH */
661 PCH_CPT, /* Cougarpoint PCH */
662 PCH_LPT, /* Lynxpoint PCH */
663 PCH_NOP,
664 };
665
666 enum intel_sbi_destination {
667 SBI_ICLK,
668 SBI_MPHY,
669 };
670
671 #define QUIRK_PIPEA_FORCE (1<<0)
672 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
673 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
674 #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
675
676 struct intel_fbdev;
677 struct intel_fbc_work;
678
679 struct intel_gmbus {
680 struct i2c_adapter adapter;
681 u32 force_bit;
682 u32 reg0;
683 u32 gpio_reg;
684 struct i2c_algo_bit_data bit_algo;
685 struct drm_i915_private *dev_priv;
686 };
687
688 struct i915_suspend_saved_registers {
689 u8 saveLBB;
690 u32 saveDSPACNTR;
691 u32 saveDSPBCNTR;
692 u32 saveDSPARB;
693 u32 savePIPEACONF;
694 u32 savePIPEBCONF;
695 u32 savePIPEASRC;
696 u32 savePIPEBSRC;
697 u32 saveFPA0;
698 u32 saveFPA1;
699 u32 saveDPLL_A;
700 u32 saveDPLL_A_MD;
701 u32 saveHTOTAL_A;
702 u32 saveHBLANK_A;
703 u32 saveHSYNC_A;
704 u32 saveVTOTAL_A;
705 u32 saveVBLANK_A;
706 u32 saveVSYNC_A;
707 u32 saveBCLRPAT_A;
708 u32 saveTRANSACONF;
709 u32 saveTRANS_HTOTAL_A;
710 u32 saveTRANS_HBLANK_A;
711 u32 saveTRANS_HSYNC_A;
712 u32 saveTRANS_VTOTAL_A;
713 u32 saveTRANS_VBLANK_A;
714 u32 saveTRANS_VSYNC_A;
715 u32 savePIPEASTAT;
716 u32 saveDSPASTRIDE;
717 u32 saveDSPASIZE;
718 u32 saveDSPAPOS;
719 u32 saveDSPAADDR;
720 u32 saveDSPASURF;
721 u32 saveDSPATILEOFF;
722 u32 savePFIT_PGM_RATIOS;
723 u32 saveBLC_HIST_CTL;
724 u32 saveBLC_PWM_CTL;
725 u32 saveBLC_PWM_CTL2;
726 u32 saveBLC_CPU_PWM_CTL;
727 u32 saveBLC_CPU_PWM_CTL2;
728 u32 saveFPB0;
729 u32 saveFPB1;
730 u32 saveDPLL_B;
731 u32 saveDPLL_B_MD;
732 u32 saveHTOTAL_B;
733 u32 saveHBLANK_B;
734 u32 saveHSYNC_B;
735 u32 saveVTOTAL_B;
736 u32 saveVBLANK_B;
737 u32 saveVSYNC_B;
738 u32 saveBCLRPAT_B;
739 u32 saveTRANSBCONF;
740 u32 saveTRANS_HTOTAL_B;
741 u32 saveTRANS_HBLANK_B;
742 u32 saveTRANS_HSYNC_B;
743 u32 saveTRANS_VTOTAL_B;
744 u32 saveTRANS_VBLANK_B;
745 u32 saveTRANS_VSYNC_B;
746 u32 savePIPEBSTAT;
747 u32 saveDSPBSTRIDE;
748 u32 saveDSPBSIZE;
749 u32 saveDSPBPOS;
750 u32 saveDSPBADDR;
751 u32 saveDSPBSURF;
752 u32 saveDSPBTILEOFF;
753 u32 saveVGA0;
754 u32 saveVGA1;
755 u32 saveVGA_PD;
756 u32 saveVGACNTRL;
757 u32 saveADPA;
758 u32 saveLVDS;
759 u32 savePP_ON_DELAYS;
760 u32 savePP_OFF_DELAYS;
761 u32 saveDVOA;
762 u32 saveDVOB;
763 u32 saveDVOC;
764 u32 savePP_ON;
765 u32 savePP_OFF;
766 u32 savePP_CONTROL;
767 u32 savePP_DIVISOR;
768 u32 savePFIT_CONTROL;
769 u32 save_palette_a[256];
770 u32 save_palette_b[256];
771 u32 saveDPFC_CB_BASE;
772 u32 saveFBC_CFB_BASE;
773 u32 saveFBC_LL_BASE;
774 u32 saveFBC_CONTROL;
775 u32 saveFBC_CONTROL2;
776 u32 saveIER;
777 u32 saveIIR;
778 u32 saveIMR;
779 u32 saveDEIER;
780 u32 saveDEIMR;
781 u32 saveGTIER;
782 u32 saveGTIMR;
783 u32 saveFDI_RXA_IMR;
784 u32 saveFDI_RXB_IMR;
785 u32 saveCACHE_MODE_0;
786 u32 saveMI_ARB_STATE;
787 u32 saveSWF0[16];
788 u32 saveSWF1[16];
789 u32 saveSWF2[3];
790 u8 saveMSR;
791 u8 saveSR[8];
792 u8 saveGR[25];
793 u8 saveAR_INDEX;
794 u8 saveAR[21];
795 u8 saveDACMASK;
796 u8 saveCR[37];
797 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
798 u32 saveCURACNTR;
799 u32 saveCURAPOS;
800 u32 saveCURABASE;
801 u32 saveCURBCNTR;
802 u32 saveCURBPOS;
803 u32 saveCURBBASE;
804 u32 saveCURSIZE;
805 u32 saveDP_B;
806 u32 saveDP_C;
807 u32 saveDP_D;
808 u32 savePIPEA_GMCH_DATA_M;
809 u32 savePIPEB_GMCH_DATA_M;
810 u32 savePIPEA_GMCH_DATA_N;
811 u32 savePIPEB_GMCH_DATA_N;
812 u32 savePIPEA_DP_LINK_M;
813 u32 savePIPEB_DP_LINK_M;
814 u32 savePIPEA_DP_LINK_N;
815 u32 savePIPEB_DP_LINK_N;
816 u32 saveFDI_RXA_CTL;
817 u32 saveFDI_TXA_CTL;
818 u32 saveFDI_RXB_CTL;
819 u32 saveFDI_TXB_CTL;
820 u32 savePFA_CTL_1;
821 u32 savePFB_CTL_1;
822 u32 savePFA_WIN_SZ;
823 u32 savePFB_WIN_SZ;
824 u32 savePFA_WIN_POS;
825 u32 savePFB_WIN_POS;
826 u32 savePCH_DREF_CONTROL;
827 u32 saveDISP_ARB_CTL;
828 u32 savePIPEA_DATA_M1;
829 u32 savePIPEA_DATA_N1;
830 u32 savePIPEA_LINK_M1;
831 u32 savePIPEA_LINK_N1;
832 u32 savePIPEB_DATA_M1;
833 u32 savePIPEB_DATA_N1;
834 u32 savePIPEB_LINK_M1;
835 u32 savePIPEB_LINK_N1;
836 u32 saveMCHBAR_RENDER_STANDBY;
837 u32 savePCH_PORT_HOTPLUG;
838 };
839
840 struct intel_gen6_power_mgmt {
841 /* work and pm_iir are protected by dev_priv->irq_lock */
842 struct work_struct work;
843 u32 pm_iir;
844
845 /* On vlv we need to manually drop to Vmin with a delayed work. */
846 struct delayed_work vlv_work;
847
848 /* The below variables an all the rps hw state are protected by
849 * dev->struct mutext. */
850 u8 cur_delay;
851 u8 min_delay;
852 u8 max_delay;
853 u8 rpe_delay;
854 u8 hw_max;
855
856 struct delayed_work delayed_resume_work;
857
858 /*
859 * Protects RPS/RC6 register access and PCU communication.
860 * Must be taken after struct_mutex if nested.
861 */
862 struct mutex hw_lock;
863 };
864
865 /* defined intel_pm.c */
866 extern spinlock_t mchdev_lock;
867
868 struct intel_ilk_power_mgmt {
869 u8 cur_delay;
870 u8 min_delay;
871 u8 max_delay;
872 u8 fmax;
873 u8 fstart;
874
875 u64 last_count1;
876 unsigned long last_time1;
877 unsigned long chipset_power;
878 u64 last_count2;
879 struct timespec last_time2;
880 unsigned long gfx_power;
881 u8 corr;
882
883 int c_m;
884 int r_t;
885
886 struct drm_i915_gem_object *pwrctx;
887 struct drm_i915_gem_object *renderctx;
888 };
889
890 /* Power well structure for haswell */
891 struct i915_power_well {
892 struct drm_device *device;
893 spinlock_t lock;
894 /* power well enable/disable usage count */
895 int count;
896 int i915_request;
897 };
898
899 struct i915_dri1_state {
900 unsigned allow_batchbuffer : 1;
901 u32 __iomem *gfx_hws_cpu_addr;
902
903 unsigned int cpp;
904 int back_offset;
905 int front_offset;
906 int current_page;
907 int page_flipping;
908
909 uint32_t counter;
910 };
911
912 struct i915_ums_state {
913 /**
914 * Flag if the X Server, and thus DRM, is not currently in
915 * control of the device.
916 *
917 * This is set between LeaveVT and EnterVT. It needs to be
918 * replaced with a semaphore. It also needs to be
919 * transitioned away from for kernel modesetting.
920 */
921 int mm_suspended;
922 };
923
924 #define MAX_L3_SLICES 2
925 struct intel_l3_parity {
926 u32 *remap_info[MAX_L3_SLICES];
927 struct work_struct error_work;
928 int which_slice;
929 };
930
931 struct i915_gem_mm {
932 /** Memory allocator for GTT stolen memory */
933 struct drm_mm stolen;
934 /** List of all objects in gtt_space. Used to restore gtt
935 * mappings on resume */
936 struct list_head bound_list;
937 /**
938 * List of objects which are not bound to the GTT (thus
939 * are idle and not used by the GPU) but still have
940 * (presumably uncached) pages still attached.
941 */
942 struct list_head unbound_list;
943
944 /** Usable portion of the GTT for GEM */
945 unsigned long stolen_base; /* limited to low memory (32-bit) */
946
947 /** PPGTT used for aliasing the PPGTT with the GTT */
948 struct i915_hw_ppgtt *aliasing_ppgtt;
949
950 struct shrinker inactive_shrinker;
951 bool shrinker_no_lock_stealing;
952
953 /** LRU list of objects with fence regs on them. */
954 struct list_head fence_list;
955
956 /**
957 * We leave the user IRQ off as much as possible,
958 * but this means that requests will finish and never
959 * be retired once the system goes idle. Set a timer to
960 * fire periodically while the ring is running. When it
961 * fires, go retire requests.
962 */
963 struct delayed_work retire_work;
964
965 /**
966 * Are we in a non-interruptible section of code like
967 * modesetting?
968 */
969 bool interruptible;
970
971 /** Bit 6 swizzling required for X tiling */
972 uint32_t bit_6_swizzle_x;
973 /** Bit 6 swizzling required for Y tiling */
974 uint32_t bit_6_swizzle_y;
975
976 /* storage for physical objects */
977 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
978
979 /* accounting, useful for userland debugging */
980 spinlock_t object_stat_lock;
981 size_t object_memory;
982 u32 object_count;
983 };
984
985 struct drm_i915_error_state_buf {
986 unsigned bytes;
987 unsigned size;
988 int err;
989 u8 *buf;
990 loff_t start;
991 loff_t pos;
992 };
993
994 struct i915_error_state_file_priv {
995 struct drm_device *dev;
996 struct drm_i915_error_state *error;
997 };
998
999 struct i915_gpu_error {
1000 /* For hangcheck timer */
1001 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1002 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1003 /* Hang gpu twice in this window and your context gets banned */
1004 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1005
1006 struct timer_list hangcheck_timer;
1007
1008 /* For reset and error_state handling. */
1009 spinlock_t lock;
1010 /* Protected by the above dev->gpu_error.lock. */
1011 struct drm_i915_error_state *first_error;
1012 struct work_struct work;
1013
1014 /**
1015 * State variable and reset counter controlling the reset flow
1016 *
1017 * Upper bits are for the reset counter. This counter is used by the
1018 * wait_seqno code to race-free noticed that a reset event happened and
1019 * that it needs to restart the entire ioctl (since most likely the
1020 * seqno it waited for won't ever signal anytime soon).
1021 *
1022 * This is important for lock-free wait paths, where no contended lock
1023 * naturally enforces the correct ordering between the bail-out of the
1024 * waiter and the gpu reset work code.
1025 *
1026 * Lowest bit controls the reset state machine: Set means a reset is in
1027 * progress. This state will (presuming we don't have any bugs) decay
1028 * into either unset (successful reset) or the special WEDGED value (hw
1029 * terminally sour). All waiters on the reset_queue will be woken when
1030 * that happens.
1031 */
1032 atomic_t reset_counter;
1033
1034 /**
1035 * Special values/flags for reset_counter
1036 *
1037 * Note that the code relies on
1038 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1039 * being true.
1040 */
1041 #define I915_RESET_IN_PROGRESS_FLAG 1
1042 #define I915_WEDGED 0xffffffff
1043
1044 /**
1045 * Waitqueue to signal when the reset has completed. Used by clients
1046 * that wait for dev_priv->mm.wedged to settle.
1047 */
1048 wait_queue_head_t reset_queue;
1049
1050 /* For gpu hang simulation. */
1051 unsigned int stop_rings;
1052 };
1053
1054 enum modeset_restore {
1055 MODESET_ON_LID_OPEN,
1056 MODESET_DONE,
1057 MODESET_SUSPENDED,
1058 };
1059
1060 struct ddi_vbt_port_info {
1061 uint8_t hdmi_level_shift;
1062
1063 uint8_t supports_dvi:1;
1064 uint8_t supports_hdmi:1;
1065 uint8_t supports_dp:1;
1066 };
1067
1068 struct intel_vbt_data {
1069 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1070 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1071
1072 /* Feature bits */
1073 unsigned int int_tv_support:1;
1074 unsigned int lvds_dither:1;
1075 unsigned int lvds_vbt:1;
1076 unsigned int int_crt_support:1;
1077 unsigned int lvds_use_ssc:1;
1078 unsigned int display_clock_mode:1;
1079 unsigned int fdi_rx_polarity_inverted:1;
1080 int lvds_ssc_freq;
1081 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1082
1083 /* eDP */
1084 int edp_rate;
1085 int edp_lanes;
1086 int edp_preemphasis;
1087 int edp_vswing;
1088 bool edp_initialized;
1089 bool edp_support;
1090 int edp_bpp;
1091 struct edp_power_seq edp_pps;
1092
1093 /* MIPI DSI */
1094 struct {
1095 u16 panel_id;
1096 } dsi;
1097
1098 int crt_ddc_pin;
1099
1100 int child_dev_num;
1101 union child_device_config *child_dev;
1102
1103 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1104 };
1105
1106 enum intel_ddb_partitioning {
1107 INTEL_DDB_PART_1_2,
1108 INTEL_DDB_PART_5_6, /* IVB+ */
1109 };
1110
1111 struct intel_wm_level {
1112 bool enable;
1113 uint32_t pri_val;
1114 uint32_t spr_val;
1115 uint32_t cur_val;
1116 uint32_t fbc_val;
1117 };
1118
1119 /*
1120 * This struct tracks the state needed for the Package C8+ feature.
1121 *
1122 * Package states C8 and deeper are really deep PC states that can only be
1123 * reached when all the devices on the system allow it, so even if the graphics
1124 * device allows PC8+, it doesn't mean the system will actually get to these
1125 * states.
1126 *
1127 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1128 * is disabled and the GPU is idle. When these conditions are met, we manually
1129 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1130 * refclk to Fclk.
1131 *
1132 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1133 * the state of some registers, so when we come back from PC8+ we need to
1134 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1135 * need to take care of the registers kept by RC6.
1136 *
1137 * The interrupt disabling is part of the requirements. We can only leave the
1138 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1139 * can lock the machine.
1140 *
1141 * Ideally every piece of our code that needs PC8+ disabled would call
1142 * hsw_disable_package_c8, which would increment disable_count and prevent the
1143 * system from reaching PC8+. But we don't have a symmetric way to do this for
1144 * everything, so we have the requirements_met and gpu_idle variables. When we
1145 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1146 * increase it in the opposite case. The requirements_met variable is true when
1147 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1148 * variable is true when the GPU is idle.
1149 *
1150 * In addition to everything, we only actually enable PC8+ if disable_count
1151 * stays at zero for at least some seconds. This is implemented with the
1152 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1153 * consecutive times when all screens are disabled and some background app
1154 * queries the state of our connectors, or we have some application constantly
1155 * waking up to use the GPU. Only after the enable_work function actually
1156 * enables PC8+ the "enable" variable will become true, which means that it can
1157 * be false even if disable_count is 0.
1158 *
1159 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1160 * goes back to false exactly before we reenable the IRQs. We use this variable
1161 * to check if someone is trying to enable/disable IRQs while they're supposed
1162 * to be disabled. This shouldn't happen and we'll print some error messages in
1163 * case it happens, but if it actually happens we'll also update the variables
1164 * inside struct regsave so when we restore the IRQs they will contain the
1165 * latest expected values.
1166 *
1167 * For more, read "Display Sequences for Package C8" on our documentation.
1168 */
1169 struct i915_package_c8 {
1170 bool requirements_met;
1171 bool gpu_idle;
1172 bool irqs_disabled;
1173 /* Only true after the delayed work task actually enables it. */
1174 bool enabled;
1175 int disable_count;
1176 struct mutex lock;
1177 struct delayed_work enable_work;
1178
1179 struct {
1180 uint32_t deimr;
1181 uint32_t sdeimr;
1182 uint32_t gtimr;
1183 uint32_t gtier;
1184 uint32_t gen6_pmimr;
1185 } regsave;
1186 };
1187
1188 typedef struct drm_i915_private {
1189 struct drm_device *dev;
1190 struct kmem_cache *slab;
1191
1192 const struct intel_device_info *info;
1193
1194 int relative_constants_mode;
1195
1196 void __iomem *regs;
1197
1198 struct intel_uncore uncore;
1199
1200 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1201
1202
1203 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1204 * controller on different i2c buses. */
1205 struct mutex gmbus_mutex;
1206
1207 /**
1208 * Base address of the gmbus and gpio block.
1209 */
1210 uint32_t gpio_mmio_base;
1211
1212 wait_queue_head_t gmbus_wait_queue;
1213
1214 struct pci_dev *bridge_dev;
1215 struct intel_ring_buffer ring[I915_NUM_RINGS];
1216 uint32_t last_seqno, next_seqno;
1217
1218 drm_dma_handle_t *status_page_dmah;
1219 struct resource mch_res;
1220
1221 atomic_t irq_received;
1222
1223 /* protects the irq masks */
1224 spinlock_t irq_lock;
1225
1226 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1227 struct pm_qos_request pm_qos;
1228
1229 /* DPIO indirect register protection */
1230 struct mutex dpio_lock;
1231
1232 /** Cached value of IMR to avoid reads in updating the bitfield */
1233 u32 irq_mask;
1234 u32 gt_irq_mask;
1235 u32 pm_irq_mask;
1236
1237 struct work_struct hotplug_work;
1238 bool enable_hotplug_processing;
1239 struct {
1240 unsigned long hpd_last_jiffies;
1241 int hpd_cnt;
1242 enum {
1243 HPD_ENABLED = 0,
1244 HPD_DISABLED = 1,
1245 HPD_MARK_DISABLED = 2
1246 } hpd_mark;
1247 } hpd_stats[HPD_NUM_PINS];
1248 u32 hpd_event_bits;
1249 struct timer_list hotplug_reenable_timer;
1250
1251 int num_plane;
1252
1253 struct i915_fbc fbc;
1254 struct intel_opregion opregion;
1255 struct intel_vbt_data vbt;
1256
1257 /* overlay */
1258 struct intel_overlay *overlay;
1259 unsigned int sprite_scaling_enabled;
1260
1261 /* backlight */
1262 struct {
1263 int level;
1264 bool enabled;
1265 spinlock_t lock; /* bl registers and the above bl fields */
1266 struct backlight_device *device;
1267 } backlight;
1268
1269 /* LVDS info */
1270 bool no_aux_handshake;
1271
1272 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1273 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1274 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1275
1276 unsigned int fsb_freq, mem_freq, is_ddr3;
1277
1278 /**
1279 * wq - Driver workqueue for GEM.
1280 *
1281 * NOTE: Work items scheduled here are not allowed to grab any modeset
1282 * locks, for otherwise the flushing done in the pageflip code will
1283 * result in deadlocks.
1284 */
1285 struct workqueue_struct *wq;
1286
1287 /* Display functions */
1288 struct drm_i915_display_funcs display;
1289
1290 /* PCH chipset type */
1291 enum intel_pch pch_type;
1292 unsigned short pch_id;
1293
1294 unsigned long quirks;
1295
1296 enum modeset_restore modeset_restore;
1297 struct mutex modeset_restore_lock;
1298
1299 struct list_head vm_list; /* Global list of all address spaces */
1300 struct i915_gtt gtt; /* VMA representing the global address space */
1301
1302 struct i915_gem_mm mm;
1303
1304 /* Kernel Modesetting */
1305
1306 struct sdvo_device_mapping sdvo_mappings[2];
1307
1308 struct drm_crtc *plane_to_crtc_mapping[3];
1309 struct drm_crtc *pipe_to_crtc_mapping[3];
1310 wait_queue_head_t pending_flip_queue;
1311
1312 int num_shared_dpll;
1313 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1314 struct intel_ddi_plls ddi_plls;
1315
1316 /* Reclocking support */
1317 bool render_reclock_avail;
1318 bool lvds_downclock_avail;
1319 /* indicates the reduced downclock for LVDS*/
1320 int lvds_downclock;
1321 u16 orig_clock;
1322
1323 bool mchbar_need_disable;
1324
1325 struct intel_l3_parity l3_parity;
1326
1327 /* Cannot be determined by PCIID. You must always read a register. */
1328 size_t ellc_size;
1329
1330 /* gen6+ rps state */
1331 struct intel_gen6_power_mgmt rps;
1332
1333 /* ilk-only ips/rps state. Everything in here is protected by the global
1334 * mchdev_lock in intel_pm.c */
1335 struct intel_ilk_power_mgmt ips;
1336
1337 /* Haswell power well */
1338 struct i915_power_well power_well;
1339
1340 enum no_psr_reason no_psr_reason;
1341
1342 struct i915_gpu_error gpu_error;
1343
1344 struct drm_i915_gem_object *vlv_pctx;
1345
1346 /* list of fbdev register on this device */
1347 struct intel_fbdev *fbdev;
1348
1349 /*
1350 * The console may be contended at resume, but we don't
1351 * want it to block on it.
1352 */
1353 struct work_struct console_resume_work;
1354
1355 struct drm_property *broadcast_rgb_property;
1356 struct drm_property *force_audio_property;
1357
1358 bool hw_contexts_disabled;
1359 uint32_t hw_context_size;
1360 struct list_head context_list;
1361
1362 u32 fdi_rx_config;
1363
1364 struct i915_suspend_saved_registers regfile;
1365
1366 struct {
1367 /*
1368 * Raw watermark latency values:
1369 * in 0.1us units for WM0,
1370 * in 0.5us units for WM1+.
1371 */
1372 /* primary */
1373 uint16_t pri_latency[5];
1374 /* sprite */
1375 uint16_t spr_latency[5];
1376 /* cursor */
1377 uint16_t cur_latency[5];
1378 } wm;
1379
1380 struct i915_package_c8 pc8;
1381
1382 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1383 * here! */
1384 struct i915_dri1_state dri1;
1385 /* Old ums support infrastructure, same warning applies. */
1386 struct i915_ums_state ums;
1387 } drm_i915_private_t;
1388
1389 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1390 {
1391 return dev->dev_private;
1392 }
1393
1394 /* Iterate over initialised rings */
1395 #define for_each_ring(ring__, dev_priv__, i__) \
1396 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1397 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1398
1399 enum hdmi_force_audio {
1400 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1401 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1402 HDMI_AUDIO_AUTO, /* trust EDID */
1403 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1404 };
1405
1406 #define I915_GTT_OFFSET_NONE ((u32)-1)
1407
1408 struct drm_i915_gem_object_ops {
1409 /* Interface between the GEM object and its backing storage.
1410 * get_pages() is called once prior to the use of the associated set
1411 * of pages before to binding them into the GTT, and put_pages() is
1412 * called after we no longer need them. As we expect there to be
1413 * associated cost with migrating pages between the backing storage
1414 * and making them available for the GPU (e.g. clflush), we may hold
1415 * onto the pages after they are no longer referenced by the GPU
1416 * in case they may be used again shortly (for example migrating the
1417 * pages to a different memory domain within the GTT). put_pages()
1418 * will therefore most likely be called when the object itself is
1419 * being released or under memory pressure (where we attempt to
1420 * reap pages for the shrinker).
1421 */
1422 int (*get_pages)(struct drm_i915_gem_object *);
1423 void (*put_pages)(struct drm_i915_gem_object *);
1424 };
1425
1426 struct drm_i915_gem_object {
1427 struct drm_gem_object base;
1428
1429 const struct drm_i915_gem_object_ops *ops;
1430
1431 /** List of VMAs backed by this object */
1432 struct list_head vma_list;
1433
1434 /** Stolen memory for this object, instead of being backed by shmem. */
1435 struct drm_mm_node *stolen;
1436 struct list_head global_list;
1437
1438 struct list_head ring_list;
1439 /** Used in execbuf to temporarily hold a ref */
1440 struct list_head obj_exec_link;
1441
1442 /**
1443 * This is set if the object is on the active lists (has pending
1444 * rendering and so a non-zero seqno), and is not set if it i s on
1445 * inactive (ready to be unbound) list.
1446 */
1447 unsigned int active:1;
1448
1449 /**
1450 * This is set if the object has been written to since last bound
1451 * to the GTT
1452 */
1453 unsigned int dirty:1;
1454
1455 /**
1456 * Fence register bits (if any) for this object. Will be set
1457 * as needed when mapped into the GTT.
1458 * Protected by dev->struct_mutex.
1459 */
1460 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1461
1462 /**
1463 * Advice: are the backing pages purgeable?
1464 */
1465 unsigned int madv:2;
1466
1467 /**
1468 * Current tiling mode for the object.
1469 */
1470 unsigned int tiling_mode:2;
1471 /**
1472 * Whether the tiling parameters for the currently associated fence
1473 * register have changed. Note that for the purposes of tracking
1474 * tiling changes we also treat the unfenced register, the register
1475 * slot that the object occupies whilst it executes a fenced
1476 * command (such as BLT on gen2/3), as a "fence".
1477 */
1478 unsigned int fence_dirty:1;
1479
1480 /** How many users have pinned this object in GTT space. The following
1481 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1482 * (via user_pin_count), execbuffer (objects are not allowed multiple
1483 * times for the same batchbuffer), and the framebuffer code. When
1484 * switching/pageflipping, the framebuffer code has at most two buffers
1485 * pinned per crtc.
1486 *
1487 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1488 * bits with absolutely no headroom. So use 4 bits. */
1489 unsigned int pin_count:4;
1490 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1491
1492 /**
1493 * Is the object at the current location in the gtt mappable and
1494 * fenceable? Used to avoid costly recalculations.
1495 */
1496 unsigned int map_and_fenceable:1;
1497
1498 /**
1499 * Whether the current gtt mapping needs to be mappable (and isn't just
1500 * mappable by accident). Track pin and fault separate for a more
1501 * accurate mappable working set.
1502 */
1503 unsigned int fault_mappable:1;
1504 unsigned int pin_mappable:1;
1505 unsigned int pin_display:1;
1506
1507 /*
1508 * Is the GPU currently using a fence to access this buffer,
1509 */
1510 unsigned int pending_fenced_gpu_access:1;
1511 unsigned int fenced_gpu_access:1;
1512
1513 unsigned int cache_level:3;
1514
1515 unsigned int has_aliasing_ppgtt_mapping:1;
1516 unsigned int has_global_gtt_mapping:1;
1517 unsigned int has_dma_mapping:1;
1518
1519 struct sg_table *pages;
1520 int pages_pin_count;
1521
1522 /* prime dma-buf support */
1523 void *dma_buf_vmapping;
1524 int vmapping_count;
1525
1526 struct intel_ring_buffer *ring;
1527
1528 /** Breadcrumb of last rendering to the buffer. */
1529 uint32_t last_read_seqno;
1530 uint32_t last_write_seqno;
1531 /** Breadcrumb of last fenced GPU access to the buffer. */
1532 uint32_t last_fenced_seqno;
1533
1534 /** Current tiling stride for the object, if it's tiled. */
1535 uint32_t stride;
1536
1537 /** Record of address bit 17 of each page at last unbind. */
1538 unsigned long *bit_17;
1539
1540 /** User space pin count and filp owning the pin */
1541 uint32_t user_pin_count;
1542 struct drm_file *pin_filp;
1543
1544 /** for phy allocated objects */
1545 struct drm_i915_gem_phys_object *phys_obj;
1546 };
1547 #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1548
1549 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1550
1551 /**
1552 * Request queue structure.
1553 *
1554 * The request queue allows us to note sequence numbers that have been emitted
1555 * and may be associated with active buffers to be retired.
1556 *
1557 * By keeping this list, we can avoid having to do questionable
1558 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1559 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1560 */
1561 struct drm_i915_gem_request {
1562 /** On Which ring this request was generated */
1563 struct intel_ring_buffer *ring;
1564
1565 /** GEM sequence number associated with this request. */
1566 uint32_t seqno;
1567
1568 /** Position in the ringbuffer of the start of the request */
1569 u32 head;
1570
1571 /** Position in the ringbuffer of the end of the request */
1572 u32 tail;
1573
1574 /** Context related to this request */
1575 struct i915_hw_context *ctx;
1576
1577 /** Batch buffer related to this request if any */
1578 struct drm_i915_gem_object *batch_obj;
1579
1580 /** Time at which this request was emitted, in jiffies. */
1581 unsigned long emitted_jiffies;
1582
1583 /** global list entry for this request */
1584 struct list_head list;
1585
1586 struct drm_i915_file_private *file_priv;
1587 /** file_priv list entry for this request */
1588 struct list_head client_list;
1589 };
1590
1591 struct drm_i915_file_private {
1592 struct {
1593 spinlock_t lock;
1594 struct list_head request_list;
1595 } mm;
1596 struct idr context_idr;
1597
1598 struct i915_ctx_hang_stats hang_stats;
1599 };
1600
1601 #define INTEL_INFO(dev) (to_i915(dev)->info)
1602
1603 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
1604 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
1605 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1606 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1607 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1608 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1609 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1610 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1611 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1612 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1613 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1614 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1615 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1616 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1617 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1618 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1619 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1620 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1621 #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1622 (dev)->pci_device == 0x0152 || \
1623 (dev)->pci_device == 0x015a)
1624 #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1625 (dev)->pci_device == 0x0106 || \
1626 (dev)->pci_device == 0x010A)
1627 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1628 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1629 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1630 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1631 ((dev)->pci_device & 0xFF00) == 0x0C00)
1632 #define IS_ULT(dev) (IS_HASWELL(dev) && \
1633 ((dev)->pci_device & 0xFF00) == 0x0A00)
1634 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1635 ((dev)->pci_device & 0x00F0) == 0x0020)
1636 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1637
1638 /*
1639 * The genX designation typically refers to the render engine, so render
1640 * capability related checks should use IS_GEN, while display and other checks
1641 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1642 * chips, etc.).
1643 */
1644 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1645 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1646 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1647 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1648 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1649 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1650
1651 #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1652 #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
1653 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
1654 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1655 #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1656 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1657
1658 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1659 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1660
1661 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1662 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1663
1664 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1665 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1666
1667 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1668 * rows, which changed the alignment requirements and fence programming.
1669 */
1670 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1671 IS_I915GM(dev)))
1672 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1673 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1674 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1675 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1676 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1677
1678 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1679 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1680 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1681
1682 #define HAS_IPS(dev) (IS_ULT(dev))
1683
1684 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
1685 #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
1686 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
1687
1688 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
1689 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1690 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1691 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1692 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1693 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1694
1695 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1696 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1697 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1698 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1699 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1700 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1701
1702 #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1703
1704 /* DPF == dynamic parity feature */
1705 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1706 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
1707
1708 #define GT_FREQUENCY_MULTIPLIER 50
1709
1710 #include "i915_trace.h"
1711
1712 /**
1713 * RC6 is a special power stage which allows the GPU to enter an very
1714 * low-voltage mode when idle, using down to 0V while at this stage. This
1715 * stage is entered automatically when the GPU is idle when RC6 support is
1716 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1717 *
1718 * There are different RC6 modes available in Intel GPU, which differentiate
1719 * among each other with the latency required to enter and leave RC6 and
1720 * voltage consumed by the GPU in different states.
1721 *
1722 * The combination of the following flags define which states GPU is allowed
1723 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1724 * RC6pp is deepest RC6. Their support by hardware varies according to the
1725 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1726 * which brings the most power savings; deeper states save more power, but
1727 * require higher latency to switch to and wake up.
1728 */
1729 #define INTEL_RC6_ENABLE (1<<0)
1730 #define INTEL_RC6p_ENABLE (1<<1)
1731 #define INTEL_RC6pp_ENABLE (1<<2)
1732
1733 extern const struct drm_ioctl_desc i915_ioctls[];
1734 extern int i915_max_ioctl;
1735 extern unsigned int i915_fbpercrtc __always_unused;
1736 extern int i915_panel_ignore_lid __read_mostly;
1737 extern unsigned int i915_powersave __read_mostly;
1738 extern int i915_semaphores __read_mostly;
1739 extern unsigned int i915_lvds_downclock __read_mostly;
1740 extern int i915_lvds_channel_mode __read_mostly;
1741 extern int i915_panel_use_ssc __read_mostly;
1742 extern int i915_vbt_sdvo_panel_type __read_mostly;
1743 extern int i915_enable_rc6 __read_mostly;
1744 extern int i915_enable_fbc __read_mostly;
1745 extern bool i915_enable_hangcheck __read_mostly;
1746 extern int i915_enable_ppgtt __read_mostly;
1747 extern int i915_enable_psr __read_mostly;
1748 extern unsigned int i915_preliminary_hw_support __read_mostly;
1749 extern int i915_disable_power_well __read_mostly;
1750 extern int i915_enable_ips __read_mostly;
1751 extern bool i915_fastboot __read_mostly;
1752 extern int i915_enable_pc8 __read_mostly;
1753 extern int i915_pc8_timeout __read_mostly;
1754 extern bool i915_prefault_disable __read_mostly;
1755
1756 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1757 extern int i915_resume(struct drm_device *dev);
1758 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1759 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1760
1761 /* i915_dma.c */
1762 void i915_update_dri1_breadcrumb(struct drm_device *dev);
1763 extern void i915_kernel_lost_context(struct drm_device * dev);
1764 extern int i915_driver_load(struct drm_device *, unsigned long flags);
1765 extern int i915_driver_unload(struct drm_device *);
1766 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1767 extern void i915_driver_lastclose(struct drm_device * dev);
1768 extern void i915_driver_preclose(struct drm_device *dev,
1769 struct drm_file *file_priv);
1770 extern void i915_driver_postclose(struct drm_device *dev,
1771 struct drm_file *file_priv);
1772 extern int i915_driver_device_is_agp(struct drm_device * dev);
1773 #ifdef CONFIG_COMPAT
1774 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1775 unsigned long arg);
1776 #endif
1777 extern int i915_emit_box(struct drm_device *dev,
1778 struct drm_clip_rect *box,
1779 int DR1, int DR4);
1780 extern int intel_gpu_reset(struct drm_device *dev);
1781 extern int i915_reset(struct drm_device *dev);
1782 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1783 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1784 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1785 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1786
1787 extern void intel_console_resume(struct work_struct *work);
1788
1789 /* i915_irq.c */
1790 void i915_queue_hangcheck(struct drm_device *dev);
1791 void i915_handle_error(struct drm_device *dev, bool wedged);
1792
1793 extern void intel_irq_init(struct drm_device *dev);
1794 extern void intel_pm_init(struct drm_device *dev);
1795 extern void intel_hpd_init(struct drm_device *dev);
1796 extern void intel_pm_init(struct drm_device *dev);
1797
1798 extern void intel_uncore_sanitize(struct drm_device *dev);
1799 extern void intel_uncore_early_sanitize(struct drm_device *dev);
1800 extern void intel_uncore_init(struct drm_device *dev);
1801 extern void intel_uncore_clear_errors(struct drm_device *dev);
1802 extern void intel_uncore_check_errors(struct drm_device *dev);
1803
1804 void
1805 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1806
1807 void
1808 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1809
1810 /* i915_gem.c */
1811 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1812 struct drm_file *file_priv);
1813 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1814 struct drm_file *file_priv);
1815 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1816 struct drm_file *file_priv);
1817 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1818 struct drm_file *file_priv);
1819 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1820 struct drm_file *file_priv);
1821 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1822 struct drm_file *file_priv);
1823 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1824 struct drm_file *file_priv);
1825 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1826 struct drm_file *file_priv);
1827 int i915_gem_execbuffer(struct drm_device *dev, void *data,
1828 struct drm_file *file_priv);
1829 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1830 struct drm_file *file_priv);
1831 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1832 struct drm_file *file_priv);
1833 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1834 struct drm_file *file_priv);
1835 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1836 struct drm_file *file_priv);
1837 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1838 struct drm_file *file);
1839 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1840 struct drm_file *file);
1841 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1842 struct drm_file *file_priv);
1843 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1844 struct drm_file *file_priv);
1845 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1846 struct drm_file *file_priv);
1847 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1848 struct drm_file *file_priv);
1849 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1850 struct drm_file *file_priv);
1851 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1852 struct drm_file *file_priv);
1853 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1854 struct drm_file *file_priv);
1855 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1856 struct drm_file *file_priv);
1857 void i915_gem_load(struct drm_device *dev);
1858 void *i915_gem_object_alloc(struct drm_device *dev);
1859 void i915_gem_object_free(struct drm_i915_gem_object *obj);
1860 int i915_gem_init_object(struct drm_gem_object *obj);
1861 void i915_gem_object_init(struct drm_i915_gem_object *obj,
1862 const struct drm_i915_gem_object_ops *ops);
1863 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1864 size_t size);
1865 void i915_gem_free_object(struct drm_gem_object *obj);
1866 void i915_gem_vma_destroy(struct i915_vma *vma);
1867
1868 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1869 struct i915_address_space *vm,
1870 uint32_t alignment,
1871 bool map_and_fenceable,
1872 bool nonblocking);
1873 void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1874 int __must_check i915_vma_unbind(struct i915_vma *vma);
1875 int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
1876 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1877 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1878 void i915_gem_lastclose(struct drm_device *dev);
1879
1880 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1881 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1882 {
1883 struct sg_page_iter sg_iter;
1884
1885 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1886 return sg_page_iter_page(&sg_iter);
1887
1888 return NULL;
1889 }
1890 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1891 {
1892 BUG_ON(obj->pages == NULL);
1893 obj->pages_pin_count++;
1894 }
1895 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1896 {
1897 BUG_ON(obj->pages_pin_count == 0);
1898 obj->pages_pin_count--;
1899 }
1900
1901 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1902 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1903 struct intel_ring_buffer *to);
1904 void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1905 struct intel_ring_buffer *ring);
1906
1907 int i915_gem_dumb_create(struct drm_file *file_priv,
1908 struct drm_device *dev,
1909 struct drm_mode_create_dumb *args);
1910 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1911 uint32_t handle, uint64_t *offset);
1912 /**
1913 * Returns true if seq1 is later than seq2.
1914 */
1915 static inline bool
1916 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1917 {
1918 return (int32_t)(seq1 - seq2) >= 0;
1919 }
1920
1921 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1922 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1923 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1924 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1925
1926 static inline bool
1927 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1928 {
1929 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1930 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1931 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1932 return true;
1933 } else
1934 return false;
1935 }
1936
1937 static inline void
1938 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1939 {
1940 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1941 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1942 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1943 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1944 }
1945 }
1946
1947 void i915_gem_retire_requests(struct drm_device *dev);
1948 void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1949 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1950 bool interruptible);
1951 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1952 {
1953 return unlikely(atomic_read(&error->reset_counter)
1954 & I915_RESET_IN_PROGRESS_FLAG);
1955 }
1956
1957 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1958 {
1959 return atomic_read(&error->reset_counter) == I915_WEDGED;
1960 }
1961
1962 void i915_gem_reset(struct drm_device *dev);
1963 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1964 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1965 int __must_check i915_gem_init(struct drm_device *dev);
1966 int __must_check i915_gem_init_hw(struct drm_device *dev);
1967 int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
1968 void i915_gem_init_swizzling(struct drm_device *dev);
1969 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1970 int __must_check i915_gpu_idle(struct drm_device *dev);
1971 int __must_check i915_gem_idle(struct drm_device *dev);
1972 int __i915_add_request(struct intel_ring_buffer *ring,
1973 struct drm_file *file,
1974 struct drm_i915_gem_object *batch_obj,
1975 u32 *seqno);
1976 #define i915_add_request(ring, seqno) \
1977 __i915_add_request(ring, NULL, NULL, seqno)
1978 int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1979 uint32_t seqno);
1980 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1981 int __must_check
1982 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1983 bool write);
1984 int __must_check
1985 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1986 int __must_check
1987 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1988 u32 alignment,
1989 struct intel_ring_buffer *pipelined);
1990 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
1991 int i915_gem_attach_phys_object(struct drm_device *dev,
1992 struct drm_i915_gem_object *obj,
1993 int id,
1994 int align);
1995 void i915_gem_detach_phys_object(struct drm_device *dev,
1996 struct drm_i915_gem_object *obj);
1997 void i915_gem_free_all_phys_object(struct drm_device *dev);
1998 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1999
2000 uint32_t
2001 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2002 uint32_t
2003 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2004 int tiling_mode, bool fenced);
2005
2006 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2007 enum i915_cache_level cache_level);
2008
2009 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2010 struct dma_buf *dma_buf);
2011
2012 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2013 struct drm_gem_object *gem_obj, int flags);
2014
2015 void i915_gem_restore_fences(struct drm_device *dev);
2016
2017 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2018 struct i915_address_space *vm);
2019 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2020 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2021 struct i915_address_space *vm);
2022 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2023 struct i915_address_space *vm);
2024 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2025 struct i915_address_space *vm);
2026 struct i915_vma *
2027 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2028 struct i915_address_space *vm);
2029 /* Some GGTT VM helpers */
2030 #define obj_to_ggtt(obj) \
2031 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2032 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2033 {
2034 struct i915_address_space *ggtt =
2035 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2036 return vm == ggtt;
2037 }
2038
2039 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2040 {
2041 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2042 }
2043
2044 static inline unsigned long
2045 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2046 {
2047 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2048 }
2049
2050 static inline unsigned long
2051 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2052 {
2053 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2054 }
2055
2056 static inline int __must_check
2057 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2058 uint32_t alignment,
2059 bool map_and_fenceable,
2060 bool nonblocking)
2061 {
2062 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2063 map_and_fenceable, nonblocking);
2064 }
2065 #undef obj_to_ggtt
2066
2067 /* i915_gem_context.c */
2068 void i915_gem_context_init(struct drm_device *dev);
2069 void i915_gem_context_fini(struct drm_device *dev);
2070 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2071 int i915_switch_context(struct intel_ring_buffer *ring,
2072 struct drm_file *file, int to_id);
2073 void i915_gem_context_free(struct kref *ctx_ref);
2074 static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2075 {
2076 kref_get(&ctx->ref);
2077 }
2078
2079 static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2080 {
2081 kref_put(&ctx->ref, i915_gem_context_free);
2082 }
2083
2084 struct i915_ctx_hang_stats * __must_check
2085 i915_gem_context_get_hang_stats(struct drm_device *dev,
2086 struct drm_file *file,
2087 u32 id);
2088 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2089 struct drm_file *file);
2090 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2091 struct drm_file *file);
2092
2093 /* i915_gem_gtt.c */
2094 void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
2095 void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2096 struct drm_i915_gem_object *obj,
2097 enum i915_cache_level cache_level);
2098 void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2099 struct drm_i915_gem_object *obj);
2100
2101 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2102 int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2103 void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
2104 enum i915_cache_level cache_level);
2105 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
2106 void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2107 void i915_gem_init_global_gtt(struct drm_device *dev);
2108 void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2109 unsigned long mappable_end, unsigned long end);
2110 int i915_gem_gtt_init(struct drm_device *dev);
2111 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2112 {
2113 if (INTEL_INFO(dev)->gen < 6)
2114 intel_gtt_chipset_flush();
2115 }
2116
2117
2118 /* i915_gem_evict.c */
2119 int __must_check i915_gem_evict_something(struct drm_device *dev,
2120 struct i915_address_space *vm,
2121 int min_size,
2122 unsigned alignment,
2123 unsigned cache_level,
2124 bool mappable,
2125 bool nonblock);
2126 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2127 int i915_gem_evict_everything(struct drm_device *dev);
2128
2129 /* i915_gem_stolen.c */
2130 int i915_gem_init_stolen(struct drm_device *dev);
2131 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2132 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2133 void i915_gem_cleanup_stolen(struct drm_device *dev);
2134 struct drm_i915_gem_object *
2135 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2136 struct drm_i915_gem_object *
2137 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2138 u32 stolen_offset,
2139 u32 gtt_offset,
2140 u32 size);
2141 void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2142
2143 /* i915_gem_tiling.c */
2144 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2145 {
2146 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2147
2148 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2149 obj->tiling_mode != I915_TILING_NONE;
2150 }
2151
2152 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2153 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2154 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2155
2156 /* i915_gem_debug.c */
2157 #if WATCH_LISTS
2158 int i915_verify_lists(struct drm_device *dev);
2159 #else
2160 #define i915_verify_lists(dev) 0
2161 #endif
2162
2163 /* i915_debugfs.c */
2164 int i915_debugfs_init(struct drm_minor *minor);
2165 void i915_debugfs_cleanup(struct drm_minor *minor);
2166
2167 /* i915_gpu_error.c */
2168 __printf(2, 3)
2169 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2170 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2171 const struct i915_error_state_file_priv *error);
2172 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2173 size_t count, loff_t pos);
2174 static inline void i915_error_state_buf_release(
2175 struct drm_i915_error_state_buf *eb)
2176 {
2177 kfree(eb->buf);
2178 }
2179 void i915_capture_error_state(struct drm_device *dev);
2180 void i915_error_state_get(struct drm_device *dev,
2181 struct i915_error_state_file_priv *error_priv);
2182 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2183 void i915_destroy_error_state(struct drm_device *dev);
2184
2185 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2186 const char *i915_cache_level_str(int type);
2187
2188 /* i915_suspend.c */
2189 extern int i915_save_state(struct drm_device *dev);
2190 extern int i915_restore_state(struct drm_device *dev);
2191
2192 /* i915_ums.c */
2193 void i915_save_display_reg(struct drm_device *dev);
2194 void i915_restore_display_reg(struct drm_device *dev);
2195
2196 /* i915_sysfs.c */
2197 void i915_setup_sysfs(struct drm_device *dev_priv);
2198 void i915_teardown_sysfs(struct drm_device *dev_priv);
2199
2200 /* intel_i2c.c */
2201 extern int intel_setup_gmbus(struct drm_device *dev);
2202 extern void intel_teardown_gmbus(struct drm_device *dev);
2203 static inline bool intel_gmbus_is_port_valid(unsigned port)
2204 {
2205 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2206 }
2207
2208 extern struct i2c_adapter *intel_gmbus_get_adapter(
2209 struct drm_i915_private *dev_priv, unsigned port);
2210 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2211 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2212 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2213 {
2214 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2215 }
2216 extern void intel_i2c_reset(struct drm_device *dev);
2217
2218 /* intel_opregion.c */
2219 struct intel_encoder;
2220 extern int intel_opregion_setup(struct drm_device *dev);
2221 #ifdef CONFIG_ACPI
2222 extern void intel_opregion_init(struct drm_device *dev);
2223 extern void intel_opregion_fini(struct drm_device *dev);
2224 extern void intel_opregion_asle_intr(struct drm_device *dev);
2225 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2226 bool enable);
2227 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2228 pci_power_t state);
2229 #else
2230 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2231 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2232 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2233 static inline int
2234 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2235 {
2236 return 0;
2237 }
2238 static inline int
2239 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2240 {
2241 return 0;
2242 }
2243 #endif
2244
2245 /* intel_acpi.c */
2246 #ifdef CONFIG_ACPI
2247 extern void intel_register_dsm_handler(void);
2248 extern void intel_unregister_dsm_handler(void);
2249 #else
2250 static inline void intel_register_dsm_handler(void) { return; }
2251 static inline void intel_unregister_dsm_handler(void) { return; }
2252 #endif /* CONFIG_ACPI */
2253
2254 /* modesetting */
2255 extern void intel_modeset_init_hw(struct drm_device *dev);
2256 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2257 extern void intel_modeset_init(struct drm_device *dev);
2258 extern void intel_modeset_gem_init(struct drm_device *dev);
2259 extern void intel_modeset_cleanup(struct drm_device *dev);
2260 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2261 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2262 bool force_restore);
2263 extern void i915_redisable_vga(struct drm_device *dev);
2264 extern bool intel_fbc_enabled(struct drm_device *dev);
2265 extern void intel_disable_fbc(struct drm_device *dev);
2266 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2267 extern void intel_init_pch_refclk(struct drm_device *dev);
2268 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2269 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2270 extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2271 extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2272 extern void intel_detect_pch(struct drm_device *dev);
2273 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2274 extern int intel_enable_rc6(const struct drm_device *dev);
2275
2276 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2277 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2278 struct drm_file *file);
2279
2280 /* overlay */
2281 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2282 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2283 struct intel_overlay_error_state *error);
2284
2285 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2286 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2287 struct drm_device *dev,
2288 struct intel_display_error_state *error);
2289
2290 /* On SNB platform, before reading ring registers forcewake bit
2291 * must be set to prevent GT core from power down and stale values being
2292 * returned.
2293 */
2294 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2295 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
2296
2297 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2298 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2299
2300 /* intel_sideband.c */
2301 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2302 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2303 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2304 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2305 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2306 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2307 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2308 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2309 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2310 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2311 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2312 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2313 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2314 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2315 enum intel_sbi_destination destination);
2316 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2317 enum intel_sbi_destination destination);
2318
2319 int vlv_gpu_freq(int ddr_freq, int val);
2320 int vlv_freq_opcode(int ddr_freq, int val);
2321
2322 #define __i915_read(x) \
2323 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
2324 __i915_read(8)
2325 __i915_read(16)
2326 __i915_read(32)
2327 __i915_read(64)
2328 #undef __i915_read
2329
2330 #define __i915_write(x) \
2331 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
2332 __i915_write(8)
2333 __i915_write(16)
2334 __i915_write(32)
2335 __i915_write(64)
2336 #undef __i915_write
2337
2338 #define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2339 #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
2340
2341 #define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2342 #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2343 #define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2344 #define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
2345
2346 #define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2347 #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2348 #define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2349 #define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
2350
2351 #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2352 #define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
2353
2354 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2355 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2356
2357 /* "Broadcast RGB" property */
2358 #define INTEL_BROADCAST_RGB_AUTO 0
2359 #define INTEL_BROADCAST_RGB_FULL 1
2360 #define INTEL_BROADCAST_RGB_LIMITED 2
2361
2362 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2363 {
2364 if (HAS_PCH_SPLIT(dev))
2365 return CPU_VGACNTRL;
2366 else if (IS_VALLEYVIEW(dev))
2367 return VLV_VGACNTRL;
2368 else
2369 return VGACNTRL;
2370 }
2371
2372 static inline void __user *to_user_ptr(u64 address)
2373 {
2374 return (void __user *)(uintptr_t)address;
2375 }
2376
2377 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2378 {
2379 unsigned long j = msecs_to_jiffies(m);
2380
2381 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2382 }
2383
2384 static inline unsigned long
2385 timespec_to_jiffies_timeout(const struct timespec *value)
2386 {
2387 unsigned long j = timespec_to_jiffies(value);
2388
2389 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2390 }
2391
2392 #endif
This page took 0.115675 seconds and 5 git commands to generate.