1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
33 #include <uapi/drm/i915_drm.h>
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <drm/intel-gtt.h>
42 #include <linux/backlight.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/pm_qos.h>
47 /* General customization:
50 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
52 #define DRIVER_NAME "i915"
53 #define DRIVER_DESC "Intel Graphics"
54 #define DRIVER_DATE "20080730"
62 #define pipe_name(p) ((p) + 'A')
70 #define transcoder_name(t) ((t) + 'A')
77 #define plane_name(p) ((p) + 'A')
79 #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
89 #define port_name(p) ((p) + 'A')
91 enum intel_display_power_domain
{
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER
,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER
,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER
,
98 POWER_DOMAIN_TRANSCODER_A
,
99 POWER_DOMAIN_TRANSCODER_B
,
100 POWER_DOMAIN_TRANSCODER_C
,
101 POWER_DOMAIN_TRANSCODER_EDP
= POWER_DOMAIN_TRANSCODER_A
+ 0xF,
104 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107 #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
111 HPD_PORT_A
= HPD_NONE
, /* PORT_A is internal */
112 HPD_TV
= HPD_NONE
, /* TV is known to be unreliable */
122 #define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
129 #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
131 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
135 struct drm_i915_private
;
138 DPLL_ID_PRIVATE
= -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
143 #define I915_NUM_PLLS 2
145 struct intel_dpll_hw_state
{
152 struct intel_shared_dpll
{
153 int refcount
; /* count of number of CRTCs sharing this PLL */
154 int active
; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on
; /* is the PLL actually active? Disabled during modeset */
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id
;
159 struct intel_dpll_hw_state hw_state
;
160 void (*mode_set
)(struct drm_i915_private
*dev_priv
,
161 struct intel_shared_dpll
*pll
);
162 void (*enable
)(struct drm_i915_private
*dev_priv
,
163 struct intel_shared_dpll
*pll
);
164 void (*disable
)(struct drm_i915_private
*dev_priv
,
165 struct intel_shared_dpll
*pll
);
166 bool (*get_hw_state
)(struct drm_i915_private
*dev_priv
,
167 struct intel_shared_dpll
*pll
,
168 struct intel_dpll_hw_state
*hw_state
);
171 /* Used by dp and fdi links */
172 struct intel_link_m_n
{
180 void intel_link_compute_m_n(int bpp
, int nlanes
,
181 int pixel_clock
, int link_clock
,
182 struct intel_link_m_n
*m_n
);
184 struct intel_ddi_plls
{
190 /* Interface history:
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
195 * 1.4: Fix cmdbuffer path, add heap destroy
196 * 1.5: Add vblank pipe configuration
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
200 #define DRIVER_MAJOR 1
201 #define DRIVER_MINOR 6
202 #define DRIVER_PATCHLEVEL 0
204 #define WATCH_LISTS 0
207 #define I915_GEM_PHYS_CURSOR_0 1
208 #define I915_GEM_PHYS_CURSOR_1 2
209 #define I915_GEM_PHYS_OVERLAY_REGS 3
210 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212 struct drm_i915_gem_phys_object
{
214 struct page
**page_list
;
215 drm_dma_handle_t
*handle
;
216 struct drm_i915_gem_object
*cur_obj
;
219 struct opregion_header
;
220 struct opregion_acpi
;
221 struct opregion_swsci
;
222 struct opregion_asle
;
224 struct intel_opregion
{
225 struct opregion_header __iomem
*header
;
226 struct opregion_acpi __iomem
*acpi
;
227 struct opregion_swsci __iomem
*swsci
;
228 u32 swsci_gbda_sub_functions
;
229 u32 swsci_sbcb_sub_functions
;
230 struct opregion_asle __iomem
*asle
;
232 u32 __iomem
*lid_state
;
234 #define OPREGION_SIZE (8*1024)
236 struct intel_overlay
;
237 struct intel_overlay_error_state
;
239 struct drm_i915_master_private
{
240 drm_local_map_t
*sarea
;
241 struct _drm_i915_sarea
*sarea_priv
;
243 #define I915_FENCE_REG_NONE -1
244 #define I915_MAX_NUM_FENCES 32
245 /* 32 fences + sign bit for FENCE_REG_NONE */
246 #define I915_MAX_NUM_FENCE_BITS 6
248 struct drm_i915_fence_reg
{
249 struct list_head lru_list
;
250 struct drm_i915_gem_object
*obj
;
254 struct sdvo_device_mapping
{
263 struct intel_display_error_state
;
265 struct drm_i915_error_state
{
273 bool waiting
[I915_NUM_RINGS
];
274 u32 pipestat
[I915_MAX_PIPES
];
275 u32 tail
[I915_NUM_RINGS
];
276 u32 head
[I915_NUM_RINGS
];
277 u32 ctl
[I915_NUM_RINGS
];
278 u32 ipeir
[I915_NUM_RINGS
];
279 u32 ipehr
[I915_NUM_RINGS
];
280 u32 instdone
[I915_NUM_RINGS
];
281 u32 acthd
[I915_NUM_RINGS
];
282 u32 semaphore_mboxes
[I915_NUM_RINGS
][I915_NUM_RINGS
- 1];
283 u32 semaphore_seqno
[I915_NUM_RINGS
][I915_NUM_RINGS
- 1];
284 u32 rc_psmi
[I915_NUM_RINGS
]; /* sleep state */
285 /* our own tracking of ring head and tail */
286 u32 cpu_ring_head
[I915_NUM_RINGS
];
287 u32 cpu_ring_tail
[I915_NUM_RINGS
];
288 u32 error
; /* gen6+ */
289 u32 err_int
; /* gen7 */
290 u32 instpm
[I915_NUM_RINGS
];
291 u32 instps
[I915_NUM_RINGS
];
292 u32 extra_instdone
[I915_NUM_INSTDONE_REG
];
293 u32 seqno
[I915_NUM_RINGS
];
295 u32 fault_reg
[I915_NUM_RINGS
];
297 u32 faddr
[I915_NUM_RINGS
];
298 u64 fence
[I915_MAX_NUM_FENCES
];
300 struct drm_i915_error_ring
{
301 struct drm_i915_error_object
{
305 } *ringbuffer
, *batchbuffer
, *ctx
;
306 struct drm_i915_error_request
{
312 } ring
[I915_NUM_RINGS
];
313 struct drm_i915_error_buffer
{
320 s32 fence_reg
:I915_MAX_NUM_FENCE_BITS
;
327 } **active_bo
, **pinned_bo
;
328 u32
*active_bo_count
, *pinned_bo_count
;
329 struct intel_overlay_error_state
*overlay
;
330 struct intel_display_error_state
*display
;
331 int hangcheck_score
[I915_NUM_RINGS
];
332 enum intel_ring_hangcheck_action hangcheck_action
[I915_NUM_RINGS
];
335 struct intel_crtc_config
;
340 struct drm_i915_display_funcs
{
341 bool (*fbc_enabled
)(struct drm_device
*dev
);
342 void (*enable_fbc
)(struct drm_crtc
*crtc
, unsigned long interval
);
343 void (*disable_fbc
)(struct drm_device
*dev
);
344 int (*get_display_clock_speed
)(struct drm_device
*dev
);
345 int (*get_fifo_size
)(struct drm_device
*dev
, int plane
);
347 * find_dpll() - Find the best values for the PLL
348 * @limit: limits for the PLL
349 * @crtc: current CRTC
350 * @target: target frequency in kHz
351 * @refclk: reference clock frequency in kHz
352 * @match_clock: if provided, @best_clock P divider must
353 * match the P divider from @match_clock
354 * used for LVDS downclocking
355 * @best_clock: best PLL values found
357 * Returns true on success, false on failure.
359 bool (*find_dpll
)(const struct intel_limit
*limit
,
360 struct drm_crtc
*crtc
,
361 int target
, int refclk
,
362 struct dpll
*match_clock
,
363 struct dpll
*best_clock
);
364 void (*update_wm
)(struct drm_crtc
*crtc
);
365 void (*update_sprite_wm
)(struct drm_plane
*plane
,
366 struct drm_crtc
*crtc
,
367 uint32_t sprite_width
, int pixel_size
,
368 bool enable
, bool scaled
);
369 void (*modeset_global_resources
)(struct drm_device
*dev
);
370 /* Returns the active state of the crtc, and if the crtc is active,
371 * fills out the pipe-config with the hw state. */
372 bool (*get_pipe_config
)(struct intel_crtc
*,
373 struct intel_crtc_config
*);
374 int (*crtc_mode_set
)(struct drm_crtc
*crtc
,
376 struct drm_framebuffer
*old_fb
);
377 void (*crtc_enable
)(struct drm_crtc
*crtc
);
378 void (*crtc_disable
)(struct drm_crtc
*crtc
);
379 void (*off
)(struct drm_crtc
*crtc
);
380 void (*write_eld
)(struct drm_connector
*connector
,
381 struct drm_crtc
*crtc
);
382 void (*fdi_link_train
)(struct drm_crtc
*crtc
);
383 void (*init_clock_gating
)(struct drm_device
*dev
);
384 int (*queue_flip
)(struct drm_device
*dev
, struct drm_crtc
*crtc
,
385 struct drm_framebuffer
*fb
,
386 struct drm_i915_gem_object
*obj
,
388 int (*update_plane
)(struct drm_crtc
*crtc
, struct drm_framebuffer
*fb
,
390 void (*hpd_irq_setup
)(struct drm_device
*dev
);
391 /* clock updates for mode set */
393 /* render clock increase/decrease */
394 /* display clock increase/decrease */
395 /* pll clock increase/decrease */
398 struct intel_uncore_funcs
{
399 void (*force_wake_get
)(struct drm_i915_private
*dev_priv
);
400 void (*force_wake_put
)(struct drm_i915_private
*dev_priv
);
403 struct intel_uncore
{
404 spinlock_t lock
; /** lock is also taken in irq contexts. */
406 struct intel_uncore_funcs funcs
;
409 unsigned forcewake_count
;
412 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
413 func(is_mobile) sep \
416 func(is_i945gm) sep \
418 func(need_gfx_hws) sep \
420 func(is_pineview) sep \
421 func(is_broadwater) sep \
422 func(is_crestline) sep \
423 func(is_ivybridge) sep \
424 func(is_valleyview) sep \
425 func(is_haswell) sep \
426 func(is_preliminary) sep \
427 func(has_force_wake) sep \
429 func(has_pipe_cxsr) sep \
430 func(has_hotplug) sep \
431 func(cursor_needs_physical) sep \
432 func(has_overlay) sep \
433 func(overlay_needs_physical) sep \
434 func(supports_tv) sep \
435 func(has_bsd_ring) sep \
436 func(has_blt_ring) sep \
437 func(has_vebox_ring) sep \
442 #define DEFINE_FLAG(name) u8 name:1
443 #define SEP_SEMICOLON ;
445 struct intel_device_info
{
446 u32 display_mmio_offset
;
449 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG
, SEP_SEMICOLON
);
455 enum i915_cache_level
{
457 I915_CACHE_LLC
, /* also used for snoopable memory on non-LLC */
458 I915_CACHE_L3_LLC
, /* gen7+, L3 sits between the domain specifc
459 caches, eg sampler/render caches, and the
460 large Last-Level-Cache. LLC is coherent with
461 the CPU, but L3 is only visible to the GPU. */
462 I915_CACHE_WT
, /* hsw:gt3e WriteThrough for scanouts */
465 typedef uint32_t gen6_gtt_pte_t
;
467 struct i915_address_space
{
469 struct drm_device
*dev
;
470 struct list_head global_link
;
471 unsigned long start
; /* Start offset always 0 for dri2 */
472 size_t total
; /* size addr space maps (ex. 2GB for ggtt) */
480 * List of objects currently involved in rendering.
482 * Includes buffers having the contents of their GPU caches
483 * flushed, not necessarily primitives. last_rendering_seqno
484 * represents when the rendering involved will be completed.
486 * A reference is held on the buffer while on this list.
488 struct list_head active_list
;
491 * LRU list of objects which are not in the ringbuffer and
492 * are ready to unbind, but are still in the GTT.
494 * last_rendering_seqno is 0 while an object is in this list.
496 * A reference is not held on the buffer while on this list,
497 * as merely being GTT-bound shouldn't prevent its being
498 * freed, and we'll pull it off the list in the free path.
500 struct list_head inactive_list
;
502 /* FIXME: Need a more generic return type */
503 gen6_gtt_pte_t (*pte_encode
)(dma_addr_t addr
,
504 enum i915_cache_level level
);
505 void (*clear_range
)(struct i915_address_space
*vm
,
506 unsigned int first_entry
,
507 unsigned int num_entries
);
508 void (*insert_entries
)(struct i915_address_space
*vm
,
510 unsigned int first_entry
,
511 enum i915_cache_level cache_level
);
512 void (*cleanup
)(struct i915_address_space
*vm
);
515 /* The Graphics Translation Table is the way in which GEN hardware translates a
516 * Graphics Virtual Address into a Physical Address. In addition to the normal
517 * collateral associated with any va->pa translations GEN hardware also has a
518 * portion of the GTT which can be mapped by the CPU and remain both coherent
519 * and correct (in cases like swizzling). That region is referred to as GMADR in
523 struct i915_address_space base
;
524 size_t stolen_size
; /* Total size of stolen memory */
526 unsigned long mappable_end
; /* End offset that we can CPU map */
527 struct io_mapping
*mappable
; /* Mapping to our CPU mappable region */
528 phys_addr_t mappable_base
; /* PA of our GMADR */
530 /** "Graphics Stolen Memory" holds the global PTEs */
538 int (*gtt_probe
)(struct drm_device
*dev
, size_t *gtt_total
,
539 size_t *stolen
, phys_addr_t
*mappable_base
,
540 unsigned long *mappable_end
);
542 #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
544 struct i915_hw_ppgtt
{
545 struct i915_address_space base
;
546 unsigned num_pd_entries
;
547 struct page
**pt_pages
;
549 dma_addr_t
*pt_dma_addr
;
551 int (*enable
)(struct drm_device
*dev
);
555 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
556 * VMA's presence cannot be guaranteed before binding, or after unbinding the
557 * object into/from the address space.
559 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
560 * will always be <= an objects lifetime. So object refcounting should cover us.
563 struct drm_mm_node node
;
564 struct drm_i915_gem_object
*obj
;
565 struct i915_address_space
*vm
;
567 /** This object's place on the active/inactive lists */
568 struct list_head mm_list
;
570 struct list_head vma_link
; /* Link in the object's VMA list */
572 /** This vma's place in the batchbuffer or on the eviction list */
573 struct list_head exec_list
;
576 * Used for performing relocations during execbuffer insertion.
578 struct hlist_node exec_node
;
579 unsigned long exec_handle
;
580 struct drm_i915_gem_exec_object2
*exec_entry
;
584 struct i915_ctx_hang_stats
{
585 /* This context had batch pending when hang was declared */
586 unsigned batch_pending
;
588 /* This context had batch active when hang was declared */
589 unsigned batch_active
;
591 /* Time when this context was last blamed for a GPU reset */
592 unsigned long guilty_ts
;
594 /* This context is banned to submit more work */
598 /* This must match up with the value previously used for execbuf2.rsvd1. */
599 #define DEFAULT_CONTEXT_ID 0
600 struct i915_hw_context
{
604 struct drm_i915_file_private
*file_priv
;
605 struct intel_ring_buffer
*ring
;
606 struct drm_i915_gem_object
*obj
;
607 struct i915_ctx_hang_stats hang_stats
;
616 struct drm_mm_node
*compressed_fb
;
617 struct drm_mm_node
*compressed_llb
;
619 struct intel_fbc_work
{
620 struct delayed_work work
;
621 struct drm_crtc
*crtc
;
622 struct drm_framebuffer
*fb
;
627 FBC_OK
, /* FBC is enabled */
628 FBC_UNSUPPORTED
, /* FBC is not supported by this chipset */
629 FBC_NO_OUTPUT
, /* no outputs enabled to compress */
630 FBC_STOLEN_TOO_SMALL
, /* not enough space for buffers */
631 FBC_UNSUPPORTED_MODE
, /* interlace or doublescanned mode */
632 FBC_MODE_TOO_LARGE
, /* mode too large for compression */
633 FBC_BAD_PLANE
, /* fbc not supported on plane */
634 FBC_NOT_TILED
, /* buffer not tiled */
635 FBC_MULTIPLE_PIPES
, /* more than one pipe active */
637 FBC_CHIP_DEFAULT
, /* disabled by default on this chip */
642 PSR_NO_SOURCE
, /* Not supported on platform */
643 PSR_NO_SINK
, /* Not supported by panel */
646 PSR_PWR_WELL_ENABLED
,
650 PSR_INTERLACED_ENABLED
,
655 PCH_NONE
= 0, /* No PCH present */
656 PCH_IBX
, /* Ibexpeak PCH */
657 PCH_CPT
, /* Cougarpoint PCH */
658 PCH_LPT
, /* Lynxpoint PCH */
662 enum intel_sbi_destination
{
667 #define QUIRK_PIPEA_FORCE (1<<0)
668 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
669 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
670 #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
673 struct intel_fbc_work
;
676 struct i2c_adapter adapter
;
680 struct i2c_algo_bit_data bit_algo
;
681 struct drm_i915_private
*dev_priv
;
684 struct i915_suspend_saved_registers
{
705 u32 saveTRANS_HTOTAL_A
;
706 u32 saveTRANS_HBLANK_A
;
707 u32 saveTRANS_HSYNC_A
;
708 u32 saveTRANS_VTOTAL_A
;
709 u32 saveTRANS_VBLANK_A
;
710 u32 saveTRANS_VSYNC_A
;
718 u32 savePFIT_PGM_RATIOS
;
719 u32 saveBLC_HIST_CTL
;
721 u32 saveBLC_PWM_CTL2
;
722 u32 saveBLC_CPU_PWM_CTL
;
723 u32 saveBLC_CPU_PWM_CTL2
;
736 u32 saveTRANS_HTOTAL_B
;
737 u32 saveTRANS_HBLANK_B
;
738 u32 saveTRANS_HSYNC_B
;
739 u32 saveTRANS_VTOTAL_B
;
740 u32 saveTRANS_VBLANK_B
;
741 u32 saveTRANS_VSYNC_B
;
755 u32 savePP_ON_DELAYS
;
756 u32 savePP_OFF_DELAYS
;
764 u32 savePFIT_CONTROL
;
765 u32 save_palette_a
[256];
766 u32 save_palette_b
[256];
767 u32 saveDPFC_CB_BASE
;
768 u32 saveFBC_CFB_BASE
;
771 u32 saveFBC_CONTROL2
;
781 u32 saveCACHE_MODE_0
;
782 u32 saveMI_ARB_STATE
;
793 uint64_t saveFENCE
[I915_MAX_NUM_FENCES
];
804 u32 savePIPEA_GMCH_DATA_M
;
805 u32 savePIPEB_GMCH_DATA_M
;
806 u32 savePIPEA_GMCH_DATA_N
;
807 u32 savePIPEB_GMCH_DATA_N
;
808 u32 savePIPEA_DP_LINK_M
;
809 u32 savePIPEB_DP_LINK_M
;
810 u32 savePIPEA_DP_LINK_N
;
811 u32 savePIPEB_DP_LINK_N
;
822 u32 savePCH_DREF_CONTROL
;
823 u32 saveDISP_ARB_CTL
;
824 u32 savePIPEA_DATA_M1
;
825 u32 savePIPEA_DATA_N1
;
826 u32 savePIPEA_LINK_M1
;
827 u32 savePIPEA_LINK_N1
;
828 u32 savePIPEB_DATA_M1
;
829 u32 savePIPEB_DATA_N1
;
830 u32 savePIPEB_LINK_M1
;
831 u32 savePIPEB_LINK_N1
;
832 u32 saveMCHBAR_RENDER_STANDBY
;
833 u32 savePCH_PORT_HOTPLUG
;
836 struct intel_gen6_power_mgmt
{
837 /* work and pm_iir are protected by dev_priv->irq_lock */
838 struct work_struct work
;
841 /* On vlv we need to manually drop to Vmin with a delayed work. */
842 struct delayed_work vlv_work
;
844 /* The below variables an all the rps hw state are protected by
845 * dev->struct mutext. */
852 struct delayed_work delayed_resume_work
;
855 * Protects RPS/RC6 register access and PCU communication.
856 * Must be taken after struct_mutex if nested.
858 struct mutex hw_lock
;
861 /* defined intel_pm.c */
862 extern spinlock_t mchdev_lock
;
864 struct intel_ilk_power_mgmt
{
872 unsigned long last_time1
;
873 unsigned long chipset_power
;
875 struct timespec last_time2
;
876 unsigned long gfx_power
;
882 struct drm_i915_gem_object
*pwrctx
;
883 struct drm_i915_gem_object
*renderctx
;
886 /* Power well structure for haswell */
887 struct i915_power_well
{
888 struct drm_device
*device
;
890 /* power well enable/disable usage count */
895 struct i915_dri1_state
{
896 unsigned allow_batchbuffer
: 1;
897 u32 __iomem
*gfx_hws_cpu_addr
;
908 struct i915_ums_state
{
910 * Flag if the X Server, and thus DRM, is not currently in
911 * control of the device.
913 * This is set between LeaveVT and EnterVT. It needs to be
914 * replaced with a semaphore. It also needs to be
915 * transitioned away from for kernel modesetting.
920 #define MAX_L3_SLICES 2
921 struct intel_l3_parity
{
922 u32
*remap_info
[MAX_L3_SLICES
];
923 struct work_struct error_work
;
928 /** Memory allocator for GTT stolen memory */
929 struct drm_mm stolen
;
930 /** List of all objects in gtt_space. Used to restore gtt
931 * mappings on resume */
932 struct list_head bound_list
;
934 * List of objects which are not bound to the GTT (thus
935 * are idle and not used by the GPU) but still have
936 * (presumably uncached) pages still attached.
938 struct list_head unbound_list
;
940 /** Usable portion of the GTT for GEM */
941 unsigned long stolen_base
; /* limited to low memory (32-bit) */
943 /** PPGTT used for aliasing the PPGTT with the GTT */
944 struct i915_hw_ppgtt
*aliasing_ppgtt
;
946 struct shrinker inactive_shrinker
;
947 bool shrinker_no_lock_stealing
;
949 /** LRU list of objects with fence regs on them. */
950 struct list_head fence_list
;
953 * We leave the user IRQ off as much as possible,
954 * but this means that requests will finish and never
955 * be retired once the system goes idle. Set a timer to
956 * fire periodically while the ring is running. When it
957 * fires, go retire requests.
959 struct delayed_work retire_work
;
962 * Are we in a non-interruptible section of code like
967 /** Bit 6 swizzling required for X tiling */
968 uint32_t bit_6_swizzle_x
;
969 /** Bit 6 swizzling required for Y tiling */
970 uint32_t bit_6_swizzle_y
;
972 /* storage for physical objects */
973 struct drm_i915_gem_phys_object
*phys_objs
[I915_MAX_PHYS_OBJECT
];
975 /* accounting, useful for userland debugging */
976 spinlock_t object_stat_lock
;
977 size_t object_memory
;
981 struct drm_i915_error_state_buf
{
990 struct i915_error_state_file_priv
{
991 struct drm_device
*dev
;
992 struct drm_i915_error_state
*error
;
995 struct i915_gpu_error
{
996 /* For hangcheck timer */
997 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
998 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
999 /* Hang gpu twice in this window and your context gets banned */
1000 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1002 struct timer_list hangcheck_timer
;
1004 /* For reset and error_state handling. */
1006 /* Protected by the above dev->gpu_error.lock. */
1007 struct drm_i915_error_state
*first_error
;
1008 struct work_struct work
;
1011 * State variable and reset counter controlling the reset flow
1013 * Upper bits are for the reset counter. This counter is used by the
1014 * wait_seqno code to race-free noticed that a reset event happened and
1015 * that it needs to restart the entire ioctl (since most likely the
1016 * seqno it waited for won't ever signal anytime soon).
1018 * This is important for lock-free wait paths, where no contended lock
1019 * naturally enforces the correct ordering between the bail-out of the
1020 * waiter and the gpu reset work code.
1022 * Lowest bit controls the reset state machine: Set means a reset is in
1023 * progress. This state will (presuming we don't have any bugs) decay
1024 * into either unset (successful reset) or the special WEDGED value (hw
1025 * terminally sour). All waiters on the reset_queue will be woken when
1028 atomic_t reset_counter
;
1031 * Special values/flags for reset_counter
1033 * Note that the code relies on
1034 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1037 #define I915_RESET_IN_PROGRESS_FLAG 1
1038 #define I915_WEDGED 0xffffffff
1041 * Waitqueue to signal when the reset has completed. Used by clients
1042 * that wait for dev_priv->mm.wedged to settle.
1044 wait_queue_head_t reset_queue
;
1046 /* For gpu hang simulation. */
1047 unsigned int stop_rings
;
1050 enum modeset_restore
{
1051 MODESET_ON_LID_OPEN
,
1056 struct intel_vbt_data
{
1057 struct drm_display_mode
*lfp_lvds_vbt_mode
; /* if any */
1058 struct drm_display_mode
*sdvo_lvds_vbt_mode
; /* if any */
1061 unsigned int int_tv_support
:1;
1062 unsigned int lvds_dither
:1;
1063 unsigned int lvds_vbt
:1;
1064 unsigned int int_crt_support
:1;
1065 unsigned int lvds_use_ssc
:1;
1066 unsigned int display_clock_mode
:1;
1067 unsigned int fdi_rx_polarity_inverted
:1;
1069 unsigned int bios_lvds_val
; /* initial [PCH_]LVDS reg val in VBIOS */
1074 int edp_preemphasis
;
1076 bool edp_initialized
;
1079 struct edp_power_seq edp_pps
;
1089 struct child_device_config
*child_dev
;
1092 enum intel_ddb_partitioning
{
1094 INTEL_DDB_PART_5_6
, /* IVB+ */
1097 struct intel_wm_level
{
1106 * This struct tracks the state needed for the Package C8+ feature.
1108 * Package states C8 and deeper are really deep PC states that can only be
1109 * reached when all the devices on the system allow it, so even if the graphics
1110 * device allows PC8+, it doesn't mean the system will actually get to these
1113 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1114 * is disabled and the GPU is idle. When these conditions are met, we manually
1115 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1118 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1119 * the state of some registers, so when we come back from PC8+ we need to
1120 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1121 * need to take care of the registers kept by RC6.
1123 * The interrupt disabling is part of the requirements. We can only leave the
1124 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1125 * can lock the machine.
1127 * Ideally every piece of our code that needs PC8+ disabled would call
1128 * hsw_disable_package_c8, which would increment disable_count and prevent the
1129 * system from reaching PC8+. But we don't have a symmetric way to do this for
1130 * everything, so we have the requirements_met and gpu_idle variables. When we
1131 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1132 * increase it in the opposite case. The requirements_met variable is true when
1133 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1134 * variable is true when the GPU is idle.
1136 * In addition to everything, we only actually enable PC8+ if disable_count
1137 * stays at zero for at least some seconds. This is implemented with the
1138 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1139 * consecutive times when all screens are disabled and some background app
1140 * queries the state of our connectors, or we have some application constantly
1141 * waking up to use the GPU. Only after the enable_work function actually
1142 * enables PC8+ the "enable" variable will become true, which means that it can
1143 * be false even if disable_count is 0.
1145 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1146 * goes back to false exactly before we reenable the IRQs. We use this variable
1147 * to check if someone is trying to enable/disable IRQs while they're supposed
1148 * to be disabled. This shouldn't happen and we'll print some error messages in
1149 * case it happens, but if it actually happens we'll also update the variables
1150 * inside struct regsave so when we restore the IRQs they will contain the
1151 * latest expected values.
1153 * For more, read "Display Sequences for Package C8" on our documentation.
1155 struct i915_package_c8
{
1156 bool requirements_met
;
1159 /* Only true after the delayed work task actually enables it. */
1163 struct delayed_work enable_work
;
1170 uint32_t gen6_pmimr
;
1174 typedef struct drm_i915_private
{
1175 struct drm_device
*dev
;
1176 struct kmem_cache
*slab
;
1178 const struct intel_device_info
*info
;
1180 int relative_constants_mode
;
1184 struct intel_uncore uncore
;
1186 struct intel_gmbus gmbus
[GMBUS_NUM_PORTS
];
1189 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1190 * controller on different i2c buses. */
1191 struct mutex gmbus_mutex
;
1194 * Base address of the gmbus and gpio block.
1196 uint32_t gpio_mmio_base
;
1198 wait_queue_head_t gmbus_wait_queue
;
1200 struct pci_dev
*bridge_dev
;
1201 struct intel_ring_buffer ring
[I915_NUM_RINGS
];
1202 uint32_t last_seqno
, next_seqno
;
1204 drm_dma_handle_t
*status_page_dmah
;
1205 struct resource mch_res
;
1207 atomic_t irq_received
;
1209 /* protects the irq masks */
1210 spinlock_t irq_lock
;
1212 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1213 struct pm_qos_request pm_qos
;
1215 /* DPIO indirect register protection */
1216 struct mutex dpio_lock
;
1218 /** Cached value of IMR to avoid reads in updating the bitfield */
1223 struct work_struct hotplug_work
;
1224 bool enable_hotplug_processing
;
1226 unsigned long hpd_last_jiffies
;
1231 HPD_MARK_DISABLED
= 2
1233 } hpd_stats
[HPD_NUM_PINS
];
1235 struct timer_list hotplug_reenable_timer
;
1239 struct i915_fbc fbc
;
1240 struct intel_opregion opregion
;
1241 struct intel_vbt_data vbt
;
1244 struct intel_overlay
*overlay
;
1245 unsigned int sprite_scaling_enabled
;
1251 spinlock_t lock
; /* bl registers and the above bl fields */
1252 struct backlight_device
*device
;
1256 bool no_aux_handshake
;
1258 struct drm_i915_fence_reg fence_regs
[I915_MAX_NUM_FENCES
]; /* assume 965 */
1259 int fence_reg_start
; /* 4 if userland hasn't ioctl'd us yet */
1260 int num_fence_regs
; /* 8 on pre-965, 16 otherwise */
1262 unsigned int fsb_freq
, mem_freq
, is_ddr3
;
1265 * wq - Driver workqueue for GEM.
1267 * NOTE: Work items scheduled here are not allowed to grab any modeset
1268 * locks, for otherwise the flushing done in the pageflip code will
1269 * result in deadlocks.
1271 struct workqueue_struct
*wq
;
1273 /* Display functions */
1274 struct drm_i915_display_funcs display
;
1276 /* PCH chipset type */
1277 enum intel_pch pch_type
;
1278 unsigned short pch_id
;
1280 unsigned long quirks
;
1282 enum modeset_restore modeset_restore
;
1283 struct mutex modeset_restore_lock
;
1285 struct list_head vm_list
; /* Global list of all address spaces */
1286 struct i915_gtt gtt
; /* VMA representing the global address space */
1288 struct i915_gem_mm mm
;
1290 /* Kernel Modesetting */
1292 struct sdvo_device_mapping sdvo_mappings
[2];
1294 struct drm_crtc
*plane_to_crtc_mapping
[3];
1295 struct drm_crtc
*pipe_to_crtc_mapping
[3];
1296 wait_queue_head_t pending_flip_queue
;
1298 int num_shared_dpll
;
1299 struct intel_shared_dpll shared_dplls
[I915_NUM_PLLS
];
1300 struct intel_ddi_plls ddi_plls
;
1302 /* Reclocking support */
1303 bool render_reclock_avail
;
1304 bool lvds_downclock_avail
;
1305 /* indicates the reduced downclock for LVDS*/
1309 bool mchbar_need_disable
;
1311 struct intel_l3_parity l3_parity
;
1313 /* Cannot be determined by PCIID. You must always read a register. */
1316 /* gen6+ rps state */
1317 struct intel_gen6_power_mgmt rps
;
1319 /* ilk-only ips/rps state. Everything in here is protected by the global
1320 * mchdev_lock in intel_pm.c */
1321 struct intel_ilk_power_mgmt ips
;
1323 /* Haswell power well */
1324 struct i915_power_well power_well
;
1326 enum no_psr_reason no_psr_reason
;
1328 struct i915_gpu_error gpu_error
;
1330 struct drm_i915_gem_object
*vlv_pctx
;
1332 /* list of fbdev register on this device */
1333 struct intel_fbdev
*fbdev
;
1336 * The console may be contended at resume, but we don't
1337 * want it to block on it.
1339 struct work_struct console_resume_work
;
1341 struct drm_property
*broadcast_rgb_property
;
1342 struct drm_property
*force_audio_property
;
1344 bool hw_contexts_disabled
;
1345 uint32_t hw_context_size
;
1349 struct i915_suspend_saved_registers regfile
;
1353 * Raw watermark latency values:
1354 * in 0.1us units for WM0,
1355 * in 0.5us units for WM1+.
1358 uint16_t pri_latency
[5];
1360 uint16_t spr_latency
[5];
1362 uint16_t cur_latency
[5];
1365 struct i915_package_c8 pc8
;
1367 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1369 struct i915_dri1_state dri1
;
1370 /* Old ums support infrastructure, same warning applies. */
1371 struct i915_ums_state ums
;
1372 } drm_i915_private_t
;
1374 static inline struct drm_i915_private
*to_i915(const struct drm_device
*dev
)
1376 return dev
->dev_private
;
1379 /* Iterate over initialised rings */
1380 #define for_each_ring(ring__, dev_priv__, i__) \
1381 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1382 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1384 enum hdmi_force_audio
{
1385 HDMI_AUDIO_OFF_DVI
= -2, /* no aux data for HDMI-DVI converter */
1386 HDMI_AUDIO_OFF
, /* force turn off HDMI audio */
1387 HDMI_AUDIO_AUTO
, /* trust EDID */
1388 HDMI_AUDIO_ON
, /* force turn on HDMI audio */
1391 #define I915_GTT_OFFSET_NONE ((u32)-1)
1393 struct drm_i915_gem_object_ops
{
1394 /* Interface between the GEM object and its backing storage.
1395 * get_pages() is called once prior to the use of the associated set
1396 * of pages before to binding them into the GTT, and put_pages() is
1397 * called after we no longer need them. As we expect there to be
1398 * associated cost with migrating pages between the backing storage
1399 * and making them available for the GPU (e.g. clflush), we may hold
1400 * onto the pages after they are no longer referenced by the GPU
1401 * in case they may be used again shortly (for example migrating the
1402 * pages to a different memory domain within the GTT). put_pages()
1403 * will therefore most likely be called when the object itself is
1404 * being released or under memory pressure (where we attempt to
1405 * reap pages for the shrinker).
1407 int (*get_pages
)(struct drm_i915_gem_object
*);
1408 void (*put_pages
)(struct drm_i915_gem_object
*);
1411 struct drm_i915_gem_object
{
1412 struct drm_gem_object base
;
1414 const struct drm_i915_gem_object_ops
*ops
;
1416 /** List of VMAs backed by this object */
1417 struct list_head vma_list
;
1419 /** Stolen memory for this object, instead of being backed by shmem. */
1420 struct drm_mm_node
*stolen
;
1421 struct list_head global_list
;
1423 struct list_head ring_list
;
1424 /** Used in execbuf to temporarily hold a ref */
1425 struct list_head obj_exec_link
;
1428 * This is set if the object is on the active lists (has pending
1429 * rendering and so a non-zero seqno), and is not set if it i s on
1430 * inactive (ready to be unbound) list.
1432 unsigned int active
:1;
1435 * This is set if the object has been written to since last bound
1438 unsigned int dirty
:1;
1441 * Fence register bits (if any) for this object. Will be set
1442 * as needed when mapped into the GTT.
1443 * Protected by dev->struct_mutex.
1445 signed int fence_reg
:I915_MAX_NUM_FENCE_BITS
;
1448 * Advice: are the backing pages purgeable?
1450 unsigned int madv
:2;
1453 * Current tiling mode for the object.
1455 unsigned int tiling_mode
:2;
1457 * Whether the tiling parameters for the currently associated fence
1458 * register have changed. Note that for the purposes of tracking
1459 * tiling changes we also treat the unfenced register, the register
1460 * slot that the object occupies whilst it executes a fenced
1461 * command (such as BLT on gen2/3), as a "fence".
1463 unsigned int fence_dirty
:1;
1465 /** How many users have pinned this object in GTT space. The following
1466 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1467 * (via user_pin_count), execbuffer (objects are not allowed multiple
1468 * times for the same batchbuffer), and the framebuffer code. When
1469 * switching/pageflipping, the framebuffer code has at most two buffers
1472 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1473 * bits with absolutely no headroom. So use 4 bits. */
1474 unsigned int pin_count
:4;
1475 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1478 * Is the object at the current location in the gtt mappable and
1479 * fenceable? Used to avoid costly recalculations.
1481 unsigned int map_and_fenceable
:1;
1484 * Whether the current gtt mapping needs to be mappable (and isn't just
1485 * mappable by accident). Track pin and fault separate for a more
1486 * accurate mappable working set.
1488 unsigned int fault_mappable
:1;
1489 unsigned int pin_mappable
:1;
1490 unsigned int pin_display
:1;
1493 * Is the GPU currently using a fence to access this buffer,
1495 unsigned int pending_fenced_gpu_access
:1;
1496 unsigned int fenced_gpu_access
:1;
1498 unsigned int cache_level
:3;
1500 unsigned int has_aliasing_ppgtt_mapping
:1;
1501 unsigned int has_global_gtt_mapping
:1;
1502 unsigned int has_dma_mapping
:1;
1504 struct sg_table
*pages
;
1505 int pages_pin_count
;
1507 /* prime dma-buf support */
1508 void *dma_buf_vmapping
;
1511 struct intel_ring_buffer
*ring
;
1513 /** Breadcrumb of last rendering to the buffer. */
1514 uint32_t last_read_seqno
;
1515 uint32_t last_write_seqno
;
1516 /** Breadcrumb of last fenced GPU access to the buffer. */
1517 uint32_t last_fenced_seqno
;
1519 /** Current tiling stride for the object, if it's tiled. */
1522 /** Record of address bit 17 of each page at last unbind. */
1523 unsigned long *bit_17
;
1525 /** User space pin count and filp owning the pin */
1526 uint32_t user_pin_count
;
1527 struct drm_file
*pin_filp
;
1529 /** for phy allocated objects */
1530 struct drm_i915_gem_phys_object
*phys_obj
;
1532 #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1534 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1537 * Request queue structure.
1539 * The request queue allows us to note sequence numbers that have been emitted
1540 * and may be associated with active buffers to be retired.
1542 * By keeping this list, we can avoid having to do questionable
1543 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1544 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1546 struct drm_i915_gem_request
{
1547 /** On Which ring this request was generated */
1548 struct intel_ring_buffer
*ring
;
1550 /** GEM sequence number associated with this request. */
1553 /** Position in the ringbuffer of the start of the request */
1556 /** Position in the ringbuffer of the end of the request */
1559 /** Context related to this request */
1560 struct i915_hw_context
*ctx
;
1562 /** Batch buffer related to this request if any */
1563 struct drm_i915_gem_object
*batch_obj
;
1565 /** Time at which this request was emitted, in jiffies. */
1566 unsigned long emitted_jiffies
;
1568 /** global list entry for this request */
1569 struct list_head list
;
1571 struct drm_i915_file_private
*file_priv
;
1572 /** file_priv list entry for this request */
1573 struct list_head client_list
;
1576 struct drm_i915_file_private
{
1579 struct list_head request_list
;
1581 struct idr context_idr
;
1583 struct i915_ctx_hang_stats hang_stats
;
1586 #define INTEL_INFO(dev) (to_i915(dev)->info)
1588 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
1589 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
1590 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1591 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1592 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1593 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1594 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1595 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1596 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1597 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1598 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1599 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1600 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1601 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1602 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1603 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1604 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1605 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1606 #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1607 (dev)->pci_device == 0x0152 || \
1608 (dev)->pci_device == 0x015a)
1609 #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1610 (dev)->pci_device == 0x0106 || \
1611 (dev)->pci_device == 0x010A)
1612 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1613 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1614 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1615 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1616 ((dev)->pci_device & 0xFF00) == 0x0C00)
1617 #define IS_ULT(dev) (IS_HASWELL(dev) && \
1618 ((dev)->pci_device & 0xFF00) == 0x0A00)
1619 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1620 ((dev)->pci_device & 0x00F0) == 0x0020)
1621 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1624 * The genX designation typically refers to the render engine, so render
1625 * capability related checks should use IS_GEN, while display and other checks
1626 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1629 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1630 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1631 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1632 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1633 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1634 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1636 #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1637 #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
1638 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
1639 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1640 #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1641 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1643 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1644 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1646 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1647 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1649 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1650 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1652 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1653 * rows, which changed the alignment requirements and fence programming.
1655 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1657 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1658 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1659 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1660 #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1661 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1662 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1664 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1665 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1666 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1668 #define HAS_IPS(dev) (IS_ULT(dev))
1670 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
1671 #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
1672 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
1674 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
1675 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1676 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1677 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1678 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1679 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1681 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1682 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1683 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1684 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1685 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1686 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1688 #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1690 #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1691 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_GPU_CACHE(dev))
1693 #define GT_FREQUENCY_MULTIPLIER 50
1695 #include "i915_trace.h"
1698 * RC6 is a special power stage which allows the GPU to enter an very
1699 * low-voltage mode when idle, using down to 0V while at this stage. This
1700 * stage is entered automatically when the GPU is idle when RC6 support is
1701 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1703 * There are different RC6 modes available in Intel GPU, which differentiate
1704 * among each other with the latency required to enter and leave RC6 and
1705 * voltage consumed by the GPU in different states.
1707 * The combination of the following flags define which states GPU is allowed
1708 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1709 * RC6pp is deepest RC6. Their support by hardware varies according to the
1710 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1711 * which brings the most power savings; deeper states save more power, but
1712 * require higher latency to switch to and wake up.
1714 #define INTEL_RC6_ENABLE (1<<0)
1715 #define INTEL_RC6p_ENABLE (1<<1)
1716 #define INTEL_RC6pp_ENABLE (1<<2)
1718 extern const struct drm_ioctl_desc i915_ioctls
[];
1719 extern int i915_max_ioctl
;
1720 extern unsigned int i915_fbpercrtc __always_unused
;
1721 extern int i915_panel_ignore_lid __read_mostly
;
1722 extern unsigned int i915_powersave __read_mostly
;
1723 extern int i915_semaphores __read_mostly
;
1724 extern unsigned int i915_lvds_downclock __read_mostly
;
1725 extern int i915_lvds_channel_mode __read_mostly
;
1726 extern int i915_panel_use_ssc __read_mostly
;
1727 extern int i915_vbt_sdvo_panel_type __read_mostly
;
1728 extern int i915_enable_rc6 __read_mostly
;
1729 extern int i915_enable_fbc __read_mostly
;
1730 extern bool i915_enable_hangcheck __read_mostly
;
1731 extern int i915_enable_ppgtt __read_mostly
;
1732 extern int i915_enable_psr __read_mostly
;
1733 extern unsigned int i915_preliminary_hw_support __read_mostly
;
1734 extern int i915_disable_power_well __read_mostly
;
1735 extern int i915_enable_ips __read_mostly
;
1736 extern bool i915_fastboot __read_mostly
;
1737 extern int i915_enable_pc8 __read_mostly
;
1738 extern int i915_pc8_timeout __read_mostly
;
1739 extern bool i915_prefault_disable __read_mostly
;
1741 extern int i915_suspend(struct drm_device
*dev
, pm_message_t state
);
1742 extern int i915_resume(struct drm_device
*dev
);
1743 extern int i915_master_create(struct drm_device
*dev
, struct drm_master
*master
);
1744 extern void i915_master_destroy(struct drm_device
*dev
, struct drm_master
*master
);
1747 void i915_update_dri1_breadcrumb(struct drm_device
*dev
);
1748 extern void i915_kernel_lost_context(struct drm_device
* dev
);
1749 extern int i915_driver_load(struct drm_device
*, unsigned long flags
);
1750 extern int i915_driver_unload(struct drm_device
*);
1751 extern int i915_driver_open(struct drm_device
*dev
, struct drm_file
*file_priv
);
1752 extern void i915_driver_lastclose(struct drm_device
* dev
);
1753 extern void i915_driver_preclose(struct drm_device
*dev
,
1754 struct drm_file
*file_priv
);
1755 extern void i915_driver_postclose(struct drm_device
*dev
,
1756 struct drm_file
*file_priv
);
1757 extern int i915_driver_device_is_agp(struct drm_device
* dev
);
1758 #ifdef CONFIG_COMPAT
1759 extern long i915_compat_ioctl(struct file
*filp
, unsigned int cmd
,
1762 extern int i915_emit_box(struct drm_device
*dev
,
1763 struct drm_clip_rect
*box
,
1765 extern int intel_gpu_reset(struct drm_device
*dev
);
1766 extern int i915_reset(struct drm_device
*dev
);
1767 extern unsigned long i915_chipset_val(struct drm_i915_private
*dev_priv
);
1768 extern unsigned long i915_mch_val(struct drm_i915_private
*dev_priv
);
1769 extern unsigned long i915_gfx_val(struct drm_i915_private
*dev_priv
);
1770 extern void i915_update_gfx_val(struct drm_i915_private
*dev_priv
);
1772 extern void intel_console_resume(struct work_struct
*work
);
1775 void i915_queue_hangcheck(struct drm_device
*dev
);
1776 void i915_handle_error(struct drm_device
*dev
, bool wedged
);
1778 extern void intel_irq_init(struct drm_device
*dev
);
1779 extern void intel_pm_init(struct drm_device
*dev
);
1780 extern void intel_hpd_init(struct drm_device
*dev
);
1781 extern void intel_pm_init(struct drm_device
*dev
);
1783 extern void intel_uncore_sanitize(struct drm_device
*dev
);
1784 extern void intel_uncore_early_sanitize(struct drm_device
*dev
);
1785 extern void intel_uncore_init(struct drm_device
*dev
);
1786 extern void intel_uncore_clear_errors(struct drm_device
*dev
);
1787 extern void intel_uncore_check_errors(struct drm_device
*dev
);
1790 i915_enable_pipestat(drm_i915_private_t
*dev_priv
, int pipe
, u32 mask
);
1793 i915_disable_pipestat(drm_i915_private_t
*dev_priv
, int pipe
, u32 mask
);
1796 int i915_gem_init_ioctl(struct drm_device
*dev
, void *data
,
1797 struct drm_file
*file_priv
);
1798 int i915_gem_create_ioctl(struct drm_device
*dev
, void *data
,
1799 struct drm_file
*file_priv
);
1800 int i915_gem_pread_ioctl(struct drm_device
*dev
, void *data
,
1801 struct drm_file
*file_priv
);
1802 int i915_gem_pwrite_ioctl(struct drm_device
*dev
, void *data
,
1803 struct drm_file
*file_priv
);
1804 int i915_gem_mmap_ioctl(struct drm_device
*dev
, void *data
,
1805 struct drm_file
*file_priv
);
1806 int i915_gem_mmap_gtt_ioctl(struct drm_device
*dev
, void *data
,
1807 struct drm_file
*file_priv
);
1808 int i915_gem_set_domain_ioctl(struct drm_device
*dev
, void *data
,
1809 struct drm_file
*file_priv
);
1810 int i915_gem_sw_finish_ioctl(struct drm_device
*dev
, void *data
,
1811 struct drm_file
*file_priv
);
1812 int i915_gem_execbuffer(struct drm_device
*dev
, void *data
,
1813 struct drm_file
*file_priv
);
1814 int i915_gem_execbuffer2(struct drm_device
*dev
, void *data
,
1815 struct drm_file
*file_priv
);
1816 int i915_gem_pin_ioctl(struct drm_device
*dev
, void *data
,
1817 struct drm_file
*file_priv
);
1818 int i915_gem_unpin_ioctl(struct drm_device
*dev
, void *data
,
1819 struct drm_file
*file_priv
);
1820 int i915_gem_busy_ioctl(struct drm_device
*dev
, void *data
,
1821 struct drm_file
*file_priv
);
1822 int i915_gem_get_caching_ioctl(struct drm_device
*dev
, void *data
,
1823 struct drm_file
*file
);
1824 int i915_gem_set_caching_ioctl(struct drm_device
*dev
, void *data
,
1825 struct drm_file
*file
);
1826 int i915_gem_throttle_ioctl(struct drm_device
*dev
, void *data
,
1827 struct drm_file
*file_priv
);
1828 int i915_gem_madvise_ioctl(struct drm_device
*dev
, void *data
,
1829 struct drm_file
*file_priv
);
1830 int i915_gem_entervt_ioctl(struct drm_device
*dev
, void *data
,
1831 struct drm_file
*file_priv
);
1832 int i915_gem_leavevt_ioctl(struct drm_device
*dev
, void *data
,
1833 struct drm_file
*file_priv
);
1834 int i915_gem_set_tiling(struct drm_device
*dev
, void *data
,
1835 struct drm_file
*file_priv
);
1836 int i915_gem_get_tiling(struct drm_device
*dev
, void *data
,
1837 struct drm_file
*file_priv
);
1838 int i915_gem_get_aperture_ioctl(struct drm_device
*dev
, void *data
,
1839 struct drm_file
*file_priv
);
1840 int i915_gem_wait_ioctl(struct drm_device
*dev
, void *data
,
1841 struct drm_file
*file_priv
);
1842 void i915_gem_load(struct drm_device
*dev
);
1843 void *i915_gem_object_alloc(struct drm_device
*dev
);
1844 void i915_gem_object_free(struct drm_i915_gem_object
*obj
);
1845 int i915_gem_init_object(struct drm_gem_object
*obj
);
1846 void i915_gem_object_init(struct drm_i915_gem_object
*obj
,
1847 const struct drm_i915_gem_object_ops
*ops
);
1848 struct drm_i915_gem_object
*i915_gem_alloc_object(struct drm_device
*dev
,
1850 void i915_gem_free_object(struct drm_gem_object
*obj
);
1851 void i915_gem_vma_destroy(struct i915_vma
*vma
);
1853 int __must_check
i915_gem_object_pin(struct drm_i915_gem_object
*obj
,
1854 struct i915_address_space
*vm
,
1856 bool map_and_fenceable
,
1858 void i915_gem_object_unpin(struct drm_i915_gem_object
*obj
);
1859 int __must_check
i915_vma_unbind(struct i915_vma
*vma
);
1860 int __must_check
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object
*obj
);
1861 int i915_gem_object_put_pages(struct drm_i915_gem_object
*obj
);
1862 void i915_gem_release_mmap(struct drm_i915_gem_object
*obj
);
1863 void i915_gem_lastclose(struct drm_device
*dev
);
1865 int __must_check
i915_gem_object_get_pages(struct drm_i915_gem_object
*obj
);
1866 static inline struct page
*i915_gem_object_get_page(struct drm_i915_gem_object
*obj
, int n
)
1868 struct sg_page_iter sg_iter
;
1870 for_each_sg_page(obj
->pages
->sgl
, &sg_iter
, obj
->pages
->nents
, n
)
1871 return sg_page_iter_page(&sg_iter
);
1875 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object
*obj
)
1877 BUG_ON(obj
->pages
== NULL
);
1878 obj
->pages_pin_count
++;
1880 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object
*obj
)
1882 BUG_ON(obj
->pages_pin_count
== 0);
1883 obj
->pages_pin_count
--;
1886 int __must_check
i915_mutex_lock_interruptible(struct drm_device
*dev
);
1887 int i915_gem_object_sync(struct drm_i915_gem_object
*obj
,
1888 struct intel_ring_buffer
*to
);
1889 void i915_gem_object_move_to_active(struct drm_i915_gem_object
*obj
,
1890 struct intel_ring_buffer
*ring
);
1892 int i915_gem_dumb_create(struct drm_file
*file_priv
,
1893 struct drm_device
*dev
,
1894 struct drm_mode_create_dumb
*args
);
1895 int i915_gem_mmap_gtt(struct drm_file
*file_priv
, struct drm_device
*dev
,
1896 uint32_t handle
, uint64_t *offset
);
1898 * Returns true if seq1 is later than seq2.
1901 i915_seqno_passed(uint32_t seq1
, uint32_t seq2
)
1903 return (int32_t)(seq1
- seq2
) >= 0;
1906 int __must_check
i915_gem_get_seqno(struct drm_device
*dev
, u32
*seqno
);
1907 int __must_check
i915_gem_set_seqno(struct drm_device
*dev
, u32 seqno
);
1908 int __must_check
i915_gem_object_get_fence(struct drm_i915_gem_object
*obj
);
1909 int __must_check
i915_gem_object_put_fence(struct drm_i915_gem_object
*obj
);
1912 i915_gem_object_pin_fence(struct drm_i915_gem_object
*obj
)
1914 if (obj
->fence_reg
!= I915_FENCE_REG_NONE
) {
1915 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
1916 dev_priv
->fence_regs
[obj
->fence_reg
].pin_count
++;
1923 i915_gem_object_unpin_fence(struct drm_i915_gem_object
*obj
)
1925 if (obj
->fence_reg
!= I915_FENCE_REG_NONE
) {
1926 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
1927 WARN_ON(dev_priv
->fence_regs
[obj
->fence_reg
].pin_count
<= 0);
1928 dev_priv
->fence_regs
[obj
->fence_reg
].pin_count
--;
1932 void i915_gem_retire_requests(struct drm_device
*dev
);
1933 void i915_gem_retire_requests_ring(struct intel_ring_buffer
*ring
);
1934 int __must_check
i915_gem_check_wedge(struct i915_gpu_error
*error
,
1935 bool interruptible
);
1936 static inline bool i915_reset_in_progress(struct i915_gpu_error
*error
)
1938 return unlikely(atomic_read(&error
->reset_counter
)
1939 & I915_RESET_IN_PROGRESS_FLAG
);
1942 static inline bool i915_terminally_wedged(struct i915_gpu_error
*error
)
1944 return atomic_read(&error
->reset_counter
) == I915_WEDGED
;
1947 void i915_gem_reset(struct drm_device
*dev
);
1948 bool i915_gem_clflush_object(struct drm_i915_gem_object
*obj
, bool force
);
1949 int __must_check
i915_gem_object_finish_gpu(struct drm_i915_gem_object
*obj
);
1950 int __must_check
i915_gem_init(struct drm_device
*dev
);
1951 int __must_check
i915_gem_init_hw(struct drm_device
*dev
);
1952 int i915_gem_l3_remap(struct intel_ring_buffer
*ring
, int slice
);
1953 void i915_gem_init_swizzling(struct drm_device
*dev
);
1954 void i915_gem_cleanup_ringbuffer(struct drm_device
*dev
);
1955 int __must_check
i915_gpu_idle(struct drm_device
*dev
);
1956 int __must_check
i915_gem_idle(struct drm_device
*dev
);
1957 int __i915_add_request(struct intel_ring_buffer
*ring
,
1958 struct drm_file
*file
,
1959 struct drm_i915_gem_object
*batch_obj
,
1961 #define i915_add_request(ring, seqno) \
1962 __i915_add_request(ring, NULL, NULL, seqno)
1963 int __must_check
i915_wait_seqno(struct intel_ring_buffer
*ring
,
1965 int i915_gem_fault(struct vm_area_struct
*vma
, struct vm_fault
*vmf
);
1967 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object
*obj
,
1970 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object
*obj
, bool write
);
1972 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object
*obj
,
1974 struct intel_ring_buffer
*pipelined
);
1975 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object
*obj
);
1976 int i915_gem_attach_phys_object(struct drm_device
*dev
,
1977 struct drm_i915_gem_object
*obj
,
1980 void i915_gem_detach_phys_object(struct drm_device
*dev
,
1981 struct drm_i915_gem_object
*obj
);
1982 void i915_gem_free_all_phys_object(struct drm_device
*dev
);
1983 void i915_gem_release(struct drm_device
*dev
, struct drm_file
*file
);
1986 i915_gem_get_gtt_size(struct drm_device
*dev
, uint32_t size
, int tiling_mode
);
1988 i915_gem_get_gtt_alignment(struct drm_device
*dev
, uint32_t size
,
1989 int tiling_mode
, bool fenced
);
1991 int i915_gem_object_set_cache_level(struct drm_i915_gem_object
*obj
,
1992 enum i915_cache_level cache_level
);
1994 struct drm_gem_object
*i915_gem_prime_import(struct drm_device
*dev
,
1995 struct dma_buf
*dma_buf
);
1997 struct dma_buf
*i915_gem_prime_export(struct drm_device
*dev
,
1998 struct drm_gem_object
*gem_obj
, int flags
);
2000 void i915_gem_restore_fences(struct drm_device
*dev
);
2002 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object
*o
,
2003 struct i915_address_space
*vm
);
2004 bool i915_gem_obj_bound_any(struct drm_i915_gem_object
*o
);
2005 bool i915_gem_obj_bound(struct drm_i915_gem_object
*o
,
2006 struct i915_address_space
*vm
);
2007 unsigned long i915_gem_obj_size(struct drm_i915_gem_object
*o
,
2008 struct i915_address_space
*vm
);
2009 struct i915_vma
*i915_gem_obj_to_vma(struct drm_i915_gem_object
*obj
,
2010 struct i915_address_space
*vm
);
2012 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object
*obj
,
2013 struct i915_address_space
*vm
);
2014 /* Some GGTT VM helpers */
2015 #define obj_to_ggtt(obj) \
2016 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2017 static inline bool i915_is_ggtt(struct i915_address_space
*vm
)
2019 struct i915_address_space
*ggtt
=
2020 &((struct drm_i915_private
*)(vm
)->dev
->dev_private
)->gtt
.base
;
2024 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object
*obj
)
2026 return i915_gem_obj_bound(obj
, obj_to_ggtt(obj
));
2029 static inline unsigned long
2030 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object
*obj
)
2032 return i915_gem_obj_offset(obj
, obj_to_ggtt(obj
));
2035 static inline unsigned long
2036 i915_gem_obj_ggtt_size(struct drm_i915_gem_object
*obj
)
2038 return i915_gem_obj_size(obj
, obj_to_ggtt(obj
));
2041 static inline int __must_check
2042 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object
*obj
,
2044 bool map_and_fenceable
,
2047 return i915_gem_object_pin(obj
, obj_to_ggtt(obj
), alignment
,
2048 map_and_fenceable
, nonblocking
);
2052 /* i915_gem_context.c */
2053 void i915_gem_context_init(struct drm_device
*dev
);
2054 void i915_gem_context_fini(struct drm_device
*dev
);
2055 void i915_gem_context_close(struct drm_device
*dev
, struct drm_file
*file
);
2056 int i915_switch_context(struct intel_ring_buffer
*ring
,
2057 struct drm_file
*file
, int to_id
);
2058 void i915_gem_context_free(struct kref
*ctx_ref
);
2059 static inline void i915_gem_context_reference(struct i915_hw_context
*ctx
)
2061 kref_get(&ctx
->ref
);
2064 static inline void i915_gem_context_unreference(struct i915_hw_context
*ctx
)
2066 kref_put(&ctx
->ref
, i915_gem_context_free
);
2069 struct i915_ctx_hang_stats
* __must_check
2070 i915_gem_context_get_hang_stats(struct drm_device
*dev
,
2071 struct drm_file
*file
,
2073 int i915_gem_context_create_ioctl(struct drm_device
*dev
, void *data
,
2074 struct drm_file
*file
);
2075 int i915_gem_context_destroy_ioctl(struct drm_device
*dev
, void *data
,
2076 struct drm_file
*file
);
2078 /* i915_gem_gtt.c */
2079 void i915_gem_cleanup_aliasing_ppgtt(struct drm_device
*dev
);
2080 void i915_ppgtt_bind_object(struct i915_hw_ppgtt
*ppgtt
,
2081 struct drm_i915_gem_object
*obj
,
2082 enum i915_cache_level cache_level
);
2083 void i915_ppgtt_unbind_object(struct i915_hw_ppgtt
*ppgtt
,
2084 struct drm_i915_gem_object
*obj
);
2086 void i915_gem_restore_gtt_mappings(struct drm_device
*dev
);
2087 int __must_check
i915_gem_gtt_prepare_object(struct drm_i915_gem_object
*obj
);
2088 void i915_gem_gtt_bind_object(struct drm_i915_gem_object
*obj
,
2089 enum i915_cache_level cache_level
);
2090 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object
*obj
);
2091 void i915_gem_gtt_finish_object(struct drm_i915_gem_object
*obj
);
2092 void i915_gem_init_global_gtt(struct drm_device
*dev
);
2093 void i915_gem_setup_global_gtt(struct drm_device
*dev
, unsigned long start
,
2094 unsigned long mappable_end
, unsigned long end
);
2095 int i915_gem_gtt_init(struct drm_device
*dev
);
2096 static inline void i915_gem_chipset_flush(struct drm_device
*dev
)
2098 if (INTEL_INFO(dev
)->gen
< 6)
2099 intel_gtt_chipset_flush();
2103 /* i915_gem_evict.c */
2104 int __must_check
i915_gem_evict_something(struct drm_device
*dev
,
2105 struct i915_address_space
*vm
,
2108 unsigned cache_level
,
2111 int i915_gem_evict_vm(struct i915_address_space
*vm
, bool do_idle
);
2112 int i915_gem_evict_everything(struct drm_device
*dev
);
2114 /* i915_gem_stolen.c */
2115 int i915_gem_init_stolen(struct drm_device
*dev
);
2116 int i915_gem_stolen_setup_compression(struct drm_device
*dev
, int size
);
2117 void i915_gem_stolen_cleanup_compression(struct drm_device
*dev
);
2118 void i915_gem_cleanup_stolen(struct drm_device
*dev
);
2119 struct drm_i915_gem_object
*
2120 i915_gem_object_create_stolen(struct drm_device
*dev
, u32 size
);
2121 struct drm_i915_gem_object
*
2122 i915_gem_object_create_stolen_for_preallocated(struct drm_device
*dev
,
2126 void i915_gem_object_release_stolen(struct drm_i915_gem_object
*obj
);
2128 /* i915_gem_tiling.c */
2129 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object
*obj
)
2131 drm_i915_private_t
*dev_priv
= obj
->base
.dev
->dev_private
;
2133 return dev_priv
->mm
.bit_6_swizzle_x
== I915_BIT_6_SWIZZLE_9_10_17
&&
2134 obj
->tiling_mode
!= I915_TILING_NONE
;
2137 void i915_gem_detect_bit_6_swizzle(struct drm_device
*dev
);
2138 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object
*obj
);
2139 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object
*obj
);
2141 /* i915_gem_debug.c */
2143 int i915_verify_lists(struct drm_device
*dev
);
2145 #define i915_verify_lists(dev) 0
2148 /* i915_debugfs.c */
2149 int i915_debugfs_init(struct drm_minor
*minor
);
2150 void i915_debugfs_cleanup(struct drm_minor
*minor
);
2152 /* i915_gpu_error.c */
2154 void i915_error_printf(struct drm_i915_error_state_buf
*e
, const char *f
, ...);
2155 int i915_error_state_to_str(struct drm_i915_error_state_buf
*estr
,
2156 const struct i915_error_state_file_priv
*error
);
2157 int i915_error_state_buf_init(struct drm_i915_error_state_buf
*eb
,
2158 size_t count
, loff_t pos
);
2159 static inline void i915_error_state_buf_release(
2160 struct drm_i915_error_state_buf
*eb
)
2164 void i915_capture_error_state(struct drm_device
*dev
);
2165 void i915_error_state_get(struct drm_device
*dev
,
2166 struct i915_error_state_file_priv
*error_priv
);
2167 void i915_error_state_put(struct i915_error_state_file_priv
*error_priv
);
2168 void i915_destroy_error_state(struct drm_device
*dev
);
2170 void i915_get_extra_instdone(struct drm_device
*dev
, uint32_t *instdone
);
2171 const char *i915_cache_level_str(int type
);
2173 /* i915_suspend.c */
2174 extern int i915_save_state(struct drm_device
*dev
);
2175 extern int i915_restore_state(struct drm_device
*dev
);
2178 void i915_save_display_reg(struct drm_device
*dev
);
2179 void i915_restore_display_reg(struct drm_device
*dev
);
2182 void i915_setup_sysfs(struct drm_device
*dev_priv
);
2183 void i915_teardown_sysfs(struct drm_device
*dev_priv
);
2186 extern int intel_setup_gmbus(struct drm_device
*dev
);
2187 extern void intel_teardown_gmbus(struct drm_device
*dev
);
2188 static inline bool intel_gmbus_is_port_valid(unsigned port
)
2190 return (port
>= GMBUS_PORT_SSC
&& port
<= GMBUS_PORT_DPD
);
2193 extern struct i2c_adapter
*intel_gmbus_get_adapter(
2194 struct drm_i915_private
*dev_priv
, unsigned port
);
2195 extern void intel_gmbus_set_speed(struct i2c_adapter
*adapter
, int speed
);
2196 extern void intel_gmbus_force_bit(struct i2c_adapter
*adapter
, bool force_bit
);
2197 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter
*adapter
)
2199 return container_of(adapter
, struct intel_gmbus
, adapter
)->force_bit
;
2201 extern void intel_i2c_reset(struct drm_device
*dev
);
2203 /* intel_opregion.c */
2204 struct intel_encoder
;
2205 extern int intel_opregion_setup(struct drm_device
*dev
);
2207 extern void intel_opregion_init(struct drm_device
*dev
);
2208 extern void intel_opregion_fini(struct drm_device
*dev
);
2209 extern void intel_opregion_asle_intr(struct drm_device
*dev
);
2210 extern int intel_opregion_notify_encoder(struct intel_encoder
*intel_encoder
,
2212 extern int intel_opregion_notify_adapter(struct drm_device
*dev
,
2215 static inline void intel_opregion_init(struct drm_device
*dev
) { return; }
2216 static inline void intel_opregion_fini(struct drm_device
*dev
) { return; }
2217 static inline void intel_opregion_asle_intr(struct drm_device
*dev
) { return; }
2219 intel_opregion_notify_encoder(struct intel_encoder
*intel_encoder
, bool enable
)
2224 intel_opregion_notify_adapter(struct drm_device
*dev
, pci_power_t state
)
2232 extern void intel_register_dsm_handler(void);
2233 extern void intel_unregister_dsm_handler(void);
2235 static inline void intel_register_dsm_handler(void) { return; }
2236 static inline void intel_unregister_dsm_handler(void) { return; }
2237 #endif /* CONFIG_ACPI */
2240 extern void intel_modeset_init_hw(struct drm_device
*dev
);
2241 extern void intel_modeset_suspend_hw(struct drm_device
*dev
);
2242 extern void intel_modeset_init(struct drm_device
*dev
);
2243 extern void intel_modeset_gem_init(struct drm_device
*dev
);
2244 extern void intel_modeset_cleanup(struct drm_device
*dev
);
2245 extern int intel_modeset_vga_set_state(struct drm_device
*dev
, bool state
);
2246 extern void intel_modeset_setup_hw_state(struct drm_device
*dev
,
2247 bool force_restore
);
2248 extern void i915_redisable_vga(struct drm_device
*dev
);
2249 extern bool intel_fbc_enabled(struct drm_device
*dev
);
2250 extern void intel_disable_fbc(struct drm_device
*dev
);
2251 extern bool ironlake_set_drps(struct drm_device
*dev
, u8 val
);
2252 extern void intel_init_pch_refclk(struct drm_device
*dev
);
2253 extern void gen6_set_rps(struct drm_device
*dev
, u8 val
);
2254 extern void valleyview_set_rps(struct drm_device
*dev
, u8 val
);
2255 extern int valleyview_rps_max_freq(struct drm_i915_private
*dev_priv
);
2256 extern int valleyview_rps_min_freq(struct drm_i915_private
*dev_priv
);
2257 extern void intel_detect_pch(struct drm_device
*dev
);
2258 extern int intel_trans_dp_port_sel(struct drm_crtc
*crtc
);
2259 extern int intel_enable_rc6(const struct drm_device
*dev
);
2261 extern bool i915_semaphore_is_enabled(struct drm_device
*dev
);
2262 int i915_reg_read_ioctl(struct drm_device
*dev
, void *data
,
2263 struct drm_file
*file
);
2266 extern struct intel_overlay_error_state
*intel_overlay_capture_error_state(struct drm_device
*dev
);
2267 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf
*e
,
2268 struct intel_overlay_error_state
*error
);
2270 extern struct intel_display_error_state
*intel_display_capture_error_state(struct drm_device
*dev
);
2271 extern void intel_display_print_error_state(struct drm_i915_error_state_buf
*e
,
2272 struct drm_device
*dev
,
2273 struct intel_display_error_state
*error
);
2275 /* On SNB platform, before reading ring registers forcewake bit
2276 * must be set to prevent GT core from power down and stale values being
2279 void gen6_gt_force_wake_get(struct drm_i915_private
*dev_priv
);
2280 void gen6_gt_force_wake_put(struct drm_i915_private
*dev_priv
);
2282 int sandybridge_pcode_read(struct drm_i915_private
*dev_priv
, u8 mbox
, u32
*val
);
2283 int sandybridge_pcode_write(struct drm_i915_private
*dev_priv
, u8 mbox
, u32 val
);
2285 /* intel_sideband.c */
2286 u32
vlv_punit_read(struct drm_i915_private
*dev_priv
, u8 addr
);
2287 void vlv_punit_write(struct drm_i915_private
*dev_priv
, u8 addr
, u32 val
);
2288 u32
vlv_nc_read(struct drm_i915_private
*dev_priv
, u8 addr
);
2289 u32
vlv_gpio_nc_read(struct drm_i915_private
*dev_priv
, u32 reg
);
2290 void vlv_gpio_nc_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
2291 u32
vlv_cck_read(struct drm_i915_private
*dev_priv
, u32 reg
);
2292 void vlv_cck_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
2293 u32
vlv_ccu_read(struct drm_i915_private
*dev_priv
, u32 reg
);
2294 void vlv_ccu_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
2295 u32
vlv_gps_core_read(struct drm_i915_private
*dev_priv
, u32 reg
);
2296 void vlv_gps_core_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
2297 u32
vlv_dpio_read(struct drm_i915_private
*dev_priv
, enum pipe pipe
, int reg
);
2298 void vlv_dpio_write(struct drm_i915_private
*dev_priv
, enum pipe pipe
, int reg
, u32 val
);
2299 u32
intel_sbi_read(struct drm_i915_private
*dev_priv
, u16 reg
,
2300 enum intel_sbi_destination destination
);
2301 void intel_sbi_write(struct drm_i915_private
*dev_priv
, u16 reg
, u32 value
,
2302 enum intel_sbi_destination destination
);
2304 int vlv_gpu_freq(int ddr_freq
, int val
);
2305 int vlv_freq_opcode(int ddr_freq
, int val
);
2307 #define __i915_read(x) \
2308 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
2315 #define __i915_write(x) \
2316 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
2323 #define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2324 #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
2326 #define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2327 #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2328 #define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2329 #define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
2331 #define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2332 #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2333 #define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2334 #define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
2336 #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2337 #define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
2339 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2340 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2342 /* "Broadcast RGB" property */
2343 #define INTEL_BROADCAST_RGB_AUTO 0
2344 #define INTEL_BROADCAST_RGB_FULL 1
2345 #define INTEL_BROADCAST_RGB_LIMITED 2
2347 static inline uint32_t i915_vgacntrl_reg(struct drm_device
*dev
)
2349 if (HAS_PCH_SPLIT(dev
))
2350 return CPU_VGACNTRL
;
2351 else if (IS_VALLEYVIEW(dev
))
2352 return VLV_VGACNTRL
;
2357 static inline void __user
*to_user_ptr(u64 address
)
2359 return (void __user
*)(uintptr_t)address
;
2362 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m
)
2364 unsigned long j
= msecs_to_jiffies(m
);
2366 return min_t(unsigned long, MAX_JIFFY_OFFSET
, j
+ 1);
2369 static inline unsigned long
2370 timespec_to_jiffies_timeout(const struct timespec
*value
)
2372 unsigned long j
= timespec_to_jiffies(value
);
2374 return min_t(unsigned long, MAX_JIFFY_OFFSET
, j
+ 1);