1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
33 #include <uapi/drm/i915_drm.h>
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include "intel_lrc.h"
39 #include "i915_gem_gtt.h"
40 #include "i915_gem_render_state.h"
41 #include <linux/io-mapping.h>
42 #include <linux/i2c.h>
43 #include <linux/i2c-algo-bit.h>
44 #include <drm/intel-gtt.h>
45 #include <linux/backlight.h>
46 #include <linux/hashtable.h>
47 #include <linux/intel-iommu.h>
48 #include <linux/kref.h>
49 #include <linux/pm_qos.h>
51 /* General customization:
54 #define DRIVER_NAME "i915"
55 #define DRIVER_DESC "Intel Graphics"
56 #define DRIVER_DATE "20140822"
64 I915_MAX_PIPES
= _PIPE_EDP
66 #define pipe_name(p) ((p) + 'A')
75 #define transcoder_name(t) ((t) + 'A')
82 #define plane_name(p) ((p) + 'A')
84 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
94 #define port_name(p) ((p) + 'A')
96 #define I915_NUM_PHYS_VLV 2
108 enum intel_display_power_domain
{
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER
,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER
,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER
,
115 POWER_DOMAIN_TRANSCODER_A
,
116 POWER_DOMAIN_TRANSCODER_B
,
117 POWER_DOMAIN_TRANSCODER_C
,
118 POWER_DOMAIN_TRANSCODER_EDP
,
119 POWER_DOMAIN_PORT_DDI_A_2_LANES
,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES
,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES
,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES
,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES
,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES
,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES
,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES
,
127 POWER_DOMAIN_PORT_DSI
,
128 POWER_DOMAIN_PORT_CRT
,
129 POWER_DOMAIN_PORT_OTHER
,
138 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
139 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
140 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
141 #define POWER_DOMAIN_TRANSCODER(tran) \
142 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
143 (tran) + POWER_DOMAIN_TRANSCODER_A)
147 HPD_PORT_A
= HPD_NONE
, /* PORT_A is internal */
148 HPD_TV
= HPD_NONE
, /* TV is known to be unreliable */
158 #define I915_GEM_GPU_DOMAINS \
159 (I915_GEM_DOMAIN_RENDER | \
160 I915_GEM_DOMAIN_SAMPLER | \
161 I915_GEM_DOMAIN_COMMAND | \
162 I915_GEM_DOMAIN_INSTRUCTION | \
163 I915_GEM_DOMAIN_VERTEX)
165 #define for_each_pipe(__dev_priv, __p) \
166 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
167 #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
169 #define for_each_crtc(dev, crtc) \
170 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
172 #define for_each_intel_crtc(dev, intel_crtc) \
173 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
175 #define for_each_intel_encoder(dev, intel_encoder) \
176 list_for_each_entry(intel_encoder, \
177 &(dev)->mode_config.encoder_list, \
180 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
181 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
182 if ((intel_encoder)->base.crtc == (__crtc))
184 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
185 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
186 if ((intel_connector)->base.encoder == (__encoder))
188 #define for_each_power_domain(domain, mask) \
189 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
190 if ((1 << (domain)) & (mask))
192 struct drm_i915_private
;
193 struct i915_mmu_object
;
196 DPLL_ID_PRIVATE
= -1, /* non-shared dpll in use */
197 /* real shared dpll ids must be >= 0 */
198 DPLL_ID_PCH_PLL_A
= 0,
199 DPLL_ID_PCH_PLL_B
= 1,
203 #define I915_NUM_PLLS 2
205 struct intel_dpll_hw_state
{
216 struct intel_shared_dpll
{
217 int refcount
; /* count of number of CRTCs sharing this PLL */
218 int active
; /* count of number of active CRTCs (i.e. DPMS on) */
219 bool on
; /* is the PLL actually active? Disabled during modeset */
221 /* should match the index in the dev_priv->shared_dplls array */
222 enum intel_dpll_id id
;
223 struct intel_dpll_hw_state hw_state
;
224 /* The mode_set hook is optional and should be used together with the
225 * intel_prepare_shared_dpll function. */
226 void (*mode_set
)(struct drm_i915_private
*dev_priv
,
227 struct intel_shared_dpll
*pll
);
228 void (*enable
)(struct drm_i915_private
*dev_priv
,
229 struct intel_shared_dpll
*pll
);
230 void (*disable
)(struct drm_i915_private
*dev_priv
,
231 struct intel_shared_dpll
*pll
);
232 bool (*get_hw_state
)(struct drm_i915_private
*dev_priv
,
233 struct intel_shared_dpll
*pll
,
234 struct intel_dpll_hw_state
*hw_state
);
237 /* Used by dp and fdi links */
238 struct intel_link_m_n
{
246 void intel_link_compute_m_n(int bpp
, int nlanes
,
247 int pixel_clock
, int link_clock
,
248 struct intel_link_m_n
*m_n
);
250 /* Interface history:
253 * 1.2: Add Power Management
254 * 1.3: Add vblank support
255 * 1.4: Fix cmdbuffer path, add heap destroy
256 * 1.5: Add vblank pipe configuration
257 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
258 * - Support vertical blank on secondary display pipe
260 #define DRIVER_MAJOR 1
261 #define DRIVER_MINOR 6
262 #define DRIVER_PATCHLEVEL 0
264 #define WATCH_LISTS 0
267 struct opregion_header
;
268 struct opregion_acpi
;
269 struct opregion_swsci
;
270 struct opregion_asle
;
272 struct intel_opregion
{
273 struct opregion_header __iomem
*header
;
274 struct opregion_acpi __iomem
*acpi
;
275 struct opregion_swsci __iomem
*swsci
;
276 u32 swsci_gbda_sub_functions
;
277 u32 swsci_sbcb_sub_functions
;
278 struct opregion_asle __iomem
*asle
;
280 u32 __iomem
*lid_state
;
281 struct work_struct asle_work
;
283 #define OPREGION_SIZE (8*1024)
285 struct intel_overlay
;
286 struct intel_overlay_error_state
;
288 struct drm_i915_master_private
{
289 drm_local_map_t
*sarea
;
290 struct _drm_i915_sarea
*sarea_priv
;
292 #define I915_FENCE_REG_NONE -1
293 #define I915_MAX_NUM_FENCES 32
294 /* 32 fences + sign bit for FENCE_REG_NONE */
295 #define I915_MAX_NUM_FENCE_BITS 6
297 struct drm_i915_fence_reg
{
298 struct list_head lru_list
;
299 struct drm_i915_gem_object
*obj
;
303 struct sdvo_device_mapping
{
312 struct intel_display_error_state
;
314 struct drm_i915_error_state
{
322 /* Generic register state */
330 u32 error
; /* gen6+ */
331 u32 err_int
; /* gen7 */
337 u32 extra_instdone
[I915_NUM_INSTDONE_REG
];
338 u64 fence
[I915_MAX_NUM_FENCES
];
339 struct intel_overlay_error_state
*overlay
;
340 struct intel_display_error_state
*display
;
341 struct drm_i915_error_object
*semaphore_obj
;
343 struct drm_i915_error_ring
{
345 /* Software tracked state */
348 enum intel_ring_hangcheck_action hangcheck_action
;
351 /* our own tracking of ring head and tail */
355 u32 semaphore_seqno
[I915_NUM_RINGS
- 1];
373 u32 rc_psmi
; /* sleep state */
374 u32 semaphore_mboxes
[I915_NUM_RINGS
- 1];
376 struct drm_i915_error_object
{
380 } *ringbuffer
, *batchbuffer
, *wa_batchbuffer
, *ctx
, *hws_page
;
382 struct drm_i915_error_request
{
397 char comm
[TASK_COMM_LEN
];
398 } ring
[I915_NUM_RINGS
];
400 struct drm_i915_error_buffer
{
407 s32 fence_reg
:I915_MAX_NUM_FENCE_BITS
;
415 } **active_bo
, **pinned_bo
;
417 u32
*active_bo_count
, *pinned_bo_count
;
421 struct intel_connector
;
422 struct intel_crtc_config
;
423 struct intel_plane_config
;
428 struct drm_i915_display_funcs
{
429 bool (*fbc_enabled
)(struct drm_device
*dev
);
430 void (*enable_fbc
)(struct drm_crtc
*crtc
);
431 void (*disable_fbc
)(struct drm_device
*dev
);
432 int (*get_display_clock_speed
)(struct drm_device
*dev
);
433 int (*get_fifo_size
)(struct drm_device
*dev
, int plane
);
435 * find_dpll() - Find the best values for the PLL
436 * @limit: limits for the PLL
437 * @crtc: current CRTC
438 * @target: target frequency in kHz
439 * @refclk: reference clock frequency in kHz
440 * @match_clock: if provided, @best_clock P divider must
441 * match the P divider from @match_clock
442 * used for LVDS downclocking
443 * @best_clock: best PLL values found
445 * Returns true on success, false on failure.
447 bool (*find_dpll
)(const struct intel_limit
*limit
,
448 struct drm_crtc
*crtc
,
449 int target
, int refclk
,
450 struct dpll
*match_clock
,
451 struct dpll
*best_clock
);
452 void (*update_wm
)(struct drm_crtc
*crtc
);
453 void (*update_sprite_wm
)(struct drm_plane
*plane
,
454 struct drm_crtc
*crtc
,
455 uint32_t sprite_width
, uint32_t sprite_height
,
456 int pixel_size
, bool enable
, bool scaled
);
457 void (*modeset_global_resources
)(struct drm_device
*dev
);
458 /* Returns the active state of the crtc, and if the crtc is active,
459 * fills out the pipe-config with the hw state. */
460 bool (*get_pipe_config
)(struct intel_crtc
*,
461 struct intel_crtc_config
*);
462 void (*get_plane_config
)(struct intel_crtc
*,
463 struct intel_plane_config
*);
464 int (*crtc_mode_set
)(struct drm_crtc
*crtc
,
466 struct drm_framebuffer
*old_fb
);
467 void (*crtc_enable
)(struct drm_crtc
*crtc
);
468 void (*crtc_disable
)(struct drm_crtc
*crtc
);
469 void (*off
)(struct drm_crtc
*crtc
);
470 void (*write_eld
)(struct drm_connector
*connector
,
471 struct drm_crtc
*crtc
,
472 struct drm_display_mode
*mode
);
473 void (*fdi_link_train
)(struct drm_crtc
*crtc
);
474 void (*init_clock_gating
)(struct drm_device
*dev
);
475 int (*queue_flip
)(struct drm_device
*dev
, struct drm_crtc
*crtc
,
476 struct drm_framebuffer
*fb
,
477 struct drm_i915_gem_object
*obj
,
478 struct intel_engine_cs
*ring
,
480 void (*update_primary_plane
)(struct drm_crtc
*crtc
,
481 struct drm_framebuffer
*fb
,
483 void (*hpd_irq_setup
)(struct drm_device
*dev
);
484 /* clock updates for mode set */
486 /* render clock increase/decrease */
487 /* display clock increase/decrease */
488 /* pll clock increase/decrease */
490 int (*setup_backlight
)(struct intel_connector
*connector
);
491 uint32_t (*get_backlight
)(struct intel_connector
*connector
);
492 void (*set_backlight
)(struct intel_connector
*connector
,
494 void (*disable_backlight
)(struct intel_connector
*connector
);
495 void (*enable_backlight
)(struct intel_connector
*connector
);
498 struct intel_uncore_funcs
{
499 void (*force_wake_get
)(struct drm_i915_private
*dev_priv
,
501 void (*force_wake_put
)(struct drm_i915_private
*dev_priv
,
504 uint8_t (*mmio_readb
)(struct drm_i915_private
*dev_priv
, off_t offset
, bool trace
);
505 uint16_t (*mmio_readw
)(struct drm_i915_private
*dev_priv
, off_t offset
, bool trace
);
506 uint32_t (*mmio_readl
)(struct drm_i915_private
*dev_priv
, off_t offset
, bool trace
);
507 uint64_t (*mmio_readq
)(struct drm_i915_private
*dev_priv
, off_t offset
, bool trace
);
509 void (*mmio_writeb
)(struct drm_i915_private
*dev_priv
, off_t offset
,
510 uint8_t val
, bool trace
);
511 void (*mmio_writew
)(struct drm_i915_private
*dev_priv
, off_t offset
,
512 uint16_t val
, bool trace
);
513 void (*mmio_writel
)(struct drm_i915_private
*dev_priv
, off_t offset
,
514 uint32_t val
, bool trace
);
515 void (*mmio_writeq
)(struct drm_i915_private
*dev_priv
, off_t offset
,
516 uint64_t val
, bool trace
);
519 struct intel_uncore
{
520 spinlock_t lock
; /** lock is also taken in irq contexts. */
522 struct intel_uncore_funcs funcs
;
525 unsigned forcewake_count
;
527 unsigned fw_rendercount
;
528 unsigned fw_mediacount
;
530 struct timer_list force_wake_timer
;
533 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
534 func(is_mobile) sep \
537 func(is_i945gm) sep \
539 func(need_gfx_hws) sep \
541 func(is_pineview) sep \
542 func(is_broadwater) sep \
543 func(is_crestline) sep \
544 func(is_ivybridge) sep \
545 func(is_valleyview) sep \
546 func(is_haswell) sep \
547 func(is_preliminary) sep \
549 func(has_pipe_cxsr) sep \
550 func(has_hotplug) sep \
551 func(cursor_needs_physical) sep \
552 func(has_overlay) sep \
553 func(overlay_needs_physical) sep \
554 func(supports_tv) sep \
559 #define DEFINE_FLAG(name) u8 name:1
560 #define SEP_SEMICOLON ;
562 struct intel_device_info
{
563 u32 display_mmio_offset
;
566 u8 num_sprites
[I915_MAX_PIPES
];
568 u8 ring_mask
; /* Rings supported by the HW */
569 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG
, SEP_SEMICOLON
);
570 /* Register offsets for the various display pipes and transcoders */
571 int pipe_offsets
[I915_MAX_TRANSCODERS
];
572 int trans_offsets
[I915_MAX_TRANSCODERS
];
573 int palette_offsets
[I915_MAX_PIPES
];
574 int cursor_offsets
[I915_MAX_PIPES
];
580 enum i915_cache_level
{
582 I915_CACHE_LLC
, /* also used for snoopable memory on non-LLC */
583 I915_CACHE_L3_LLC
, /* gen7+, L3 sits between the domain specifc
584 caches, eg sampler/render caches, and the
585 large Last-Level-Cache. LLC is coherent with
586 the CPU, but L3 is only visible to the GPU. */
587 I915_CACHE_WT
, /* hsw:gt3e WriteThrough for scanouts */
590 struct i915_ctx_hang_stats
{
591 /* This context had batch pending when hang was declared */
592 unsigned batch_pending
;
594 /* This context had batch active when hang was declared */
595 unsigned batch_active
;
597 /* Time when this context was last blamed for a GPU reset */
598 unsigned long guilty_ts
;
600 /* This context is banned to submit more work */
604 /* This must match up with the value previously used for execbuf2.rsvd1. */
605 #define DEFAULT_CONTEXT_HANDLE 0
607 * struct intel_context - as the name implies, represents a context.
608 * @ref: reference count.
609 * @user_handle: userspace tracking identity for this context.
610 * @remap_slice: l3 row remapping information.
611 * @file_priv: filp associated with this context (NULL for global default
613 * @hang_stats: information about the role of this context in possible GPU
615 * @vm: virtual memory space used by this context.
616 * @legacy_hw_ctx: render context backing object and whether it is correctly
617 * initialized (legacy ring submission mechanism only).
618 * @link: link in the global list of contexts.
620 * Contexts are memory images used by the hardware to store copies of their
623 struct intel_context
{
627 struct drm_i915_file_private
*file_priv
;
628 struct i915_ctx_hang_stats hang_stats
;
629 struct i915_hw_ppgtt
*ppgtt
;
631 /* Legacy ring buffer submission */
633 struct drm_i915_gem_object
*rcs_state
;
638 bool rcs_initialized
;
640 struct drm_i915_gem_object
*state
;
641 struct intel_ringbuffer
*ringbuf
;
642 } engine
[I915_NUM_RINGS
];
644 struct list_head link
;
654 struct drm_mm_node compressed_fb
;
655 struct drm_mm_node
*compressed_llb
;
659 struct intel_fbc_work
{
660 struct delayed_work work
;
661 struct drm_crtc
*crtc
;
662 struct drm_framebuffer
*fb
;
666 FBC_OK
, /* FBC is enabled */
667 FBC_UNSUPPORTED
, /* FBC is not supported by this chipset */
668 FBC_NO_OUTPUT
, /* no outputs enabled to compress */
669 FBC_STOLEN_TOO_SMALL
, /* not enough space for buffers */
670 FBC_UNSUPPORTED_MODE
, /* interlace or doublescanned mode */
671 FBC_MODE_TOO_LARGE
, /* mode too large for compression */
672 FBC_BAD_PLANE
, /* fbc not supported on plane */
673 FBC_NOT_TILED
, /* buffer not tiled */
674 FBC_MULTIPLE_PIPES
, /* more than one pipe active */
676 FBC_CHIP_DEFAULT
, /* disabled by default on this chip */
681 struct intel_connector
*connector
;
689 struct intel_dp
*enabled
;
691 struct delayed_work work
;
692 unsigned busy_frontbuffer_bits
;
696 PCH_NONE
= 0, /* No PCH present */
697 PCH_IBX
, /* Ibexpeak PCH */
698 PCH_CPT
, /* Cougarpoint PCH */
699 PCH_LPT
, /* Lynxpoint PCH */
703 enum intel_sbi_destination
{
708 #define QUIRK_PIPEA_FORCE (1<<0)
709 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
710 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
711 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
714 struct intel_fbc_work
;
717 struct i2c_adapter adapter
;
721 struct i2c_algo_bit_data bit_algo
;
722 struct drm_i915_private
*dev_priv
;
725 struct i915_suspend_saved_registers
{
746 u32 saveTRANS_HTOTAL_A
;
747 u32 saveTRANS_HBLANK_A
;
748 u32 saveTRANS_HSYNC_A
;
749 u32 saveTRANS_VTOTAL_A
;
750 u32 saveTRANS_VBLANK_A
;
751 u32 saveTRANS_VSYNC_A
;
759 u32 savePFIT_PGM_RATIOS
;
760 u32 saveBLC_HIST_CTL
;
762 u32 saveBLC_PWM_CTL2
;
763 u32 saveBLC_HIST_CTL_B
;
764 u32 saveBLC_CPU_PWM_CTL
;
765 u32 saveBLC_CPU_PWM_CTL2
;
778 u32 saveTRANS_HTOTAL_B
;
779 u32 saveTRANS_HBLANK_B
;
780 u32 saveTRANS_HSYNC_B
;
781 u32 saveTRANS_VTOTAL_B
;
782 u32 saveTRANS_VBLANK_B
;
783 u32 saveTRANS_VSYNC_B
;
797 u32 savePP_ON_DELAYS
;
798 u32 savePP_OFF_DELAYS
;
806 u32 savePFIT_CONTROL
;
807 u32 save_palette_a
[256];
808 u32 save_palette_b
[256];
819 u32 saveCACHE_MODE_0
;
820 u32 saveMI_ARB_STATE
;
831 uint64_t saveFENCE
[I915_MAX_NUM_FENCES
];
842 u32 savePIPEA_GMCH_DATA_M
;
843 u32 savePIPEB_GMCH_DATA_M
;
844 u32 savePIPEA_GMCH_DATA_N
;
845 u32 savePIPEB_GMCH_DATA_N
;
846 u32 savePIPEA_DP_LINK_M
;
847 u32 savePIPEB_DP_LINK_M
;
848 u32 savePIPEA_DP_LINK_N
;
849 u32 savePIPEB_DP_LINK_N
;
860 u32 savePCH_DREF_CONTROL
;
861 u32 saveDISP_ARB_CTL
;
862 u32 savePIPEA_DATA_M1
;
863 u32 savePIPEA_DATA_N1
;
864 u32 savePIPEA_LINK_M1
;
865 u32 savePIPEA_LINK_N1
;
866 u32 savePIPEB_DATA_M1
;
867 u32 savePIPEB_DATA_N1
;
868 u32 savePIPEB_LINK_M1
;
869 u32 savePIPEB_LINK_N1
;
870 u32 saveMCHBAR_RENDER_STANDBY
;
871 u32 savePCH_PORT_HOTPLUG
;
874 struct vlv_s0ix_state
{
881 u32 lra_limits
[GEN7_LRA_LIMITS_REG_NUM
];
882 u32 media_max_req_count
;
883 u32 gfx_max_req_count
;
915 /* Display 1 CZ domain */
920 u32 gt_scratch
[GEN7_GT_SCRATCH_REG_NUM
];
922 /* GT SA CZ domain */
929 /* Display 2 CZ domain */
935 struct intel_rps_ei
{
941 struct intel_rps_bdw_cal
{
942 u32 it_threshold_pct
; /* interrupt, in percentage */
943 u32 eval_interval
; /* evaluation interval, in us */
949 struct intel_rps_bdw_turbo
{
950 struct intel_rps_bdw_cal up
;
951 struct intel_rps_bdw_cal down
;
952 struct timer_list flip_timer
;
954 atomic_t flip_received
;
955 struct work_struct work_max_freq
;
958 struct intel_gen6_power_mgmt
{
959 /* work and pm_iir are protected by dev_priv->irq_lock */
960 struct work_struct work
;
963 /* Frequencies are stored in potentially platform dependent multiples.
964 * In other words, *_freq needs to be multiplied by X to be interesting.
965 * Soft limits are those which are used for the dynamic reclocking done
966 * by the driver (raise frequencies under heavy loads, and lower for
967 * lighter loads). Hard limits are those imposed by the hardware.
969 * A distinction is made for overclocking, which is never enabled by
970 * default, and is considered to be above the hard limit if it's
973 u8 cur_freq
; /* Current frequency (cached, may not == HW) */
974 u8 min_freq_softlimit
; /* Minimum frequency permitted by the driver */
975 u8 max_freq_softlimit
; /* Max frequency permitted by the driver */
976 u8 max_freq
; /* Maximum frequency, RP0 if not overclocking */
977 u8 min_freq
; /* AKA RPn. Minimum frequency */
978 u8 efficient_freq
; /* AKA RPe. Pre-determined balanced frequency */
979 u8 rp1_freq
; /* "less than" RP0 power/freqency */
980 u8 rp0_freq
; /* Non-overclocked max frequency. */
983 u32 ei_interrupt_count
;
986 enum { LOW_POWER
, BETWEEN
, HIGH_POWER
} power
;
989 struct delayed_work delayed_resume_work
;
991 bool is_bdw_sw_turbo
; /* Switch of BDW software turbo */
992 struct intel_rps_bdw_turbo sw_turbo
; /* Calculate RP interrupt timing */
994 /* manual wa residency calculations */
995 struct intel_rps_ei up_ei
, down_ei
;
998 * Protects RPS/RC6 register access and PCU communication.
999 * Must be taken after struct_mutex if nested.
1001 struct mutex hw_lock
;
1004 /* defined intel_pm.c */
1005 extern spinlock_t mchdev_lock
;
1007 struct intel_ilk_power_mgmt
{
1015 unsigned long last_time1
;
1016 unsigned long chipset_power
;
1019 unsigned long gfx_power
;
1025 struct drm_i915_gem_object
*pwrctx
;
1026 struct drm_i915_gem_object
*renderctx
;
1029 struct drm_i915_private
;
1030 struct i915_power_well
;
1032 struct i915_power_well_ops
{
1034 * Synchronize the well's hw state to match the current sw state, for
1035 * example enable/disable it based on the current refcount. Called
1036 * during driver init and resume time, possibly after first calling
1037 * the enable/disable handlers.
1039 void (*sync_hw
)(struct drm_i915_private
*dev_priv
,
1040 struct i915_power_well
*power_well
);
1042 * Enable the well and resources that depend on it (for example
1043 * interrupts located on the well). Called after the 0->1 refcount
1046 void (*enable
)(struct drm_i915_private
*dev_priv
,
1047 struct i915_power_well
*power_well
);
1049 * Disable the well and resources that depend on it. Called after
1050 * the 1->0 refcount transition.
1052 void (*disable
)(struct drm_i915_private
*dev_priv
,
1053 struct i915_power_well
*power_well
);
1054 /* Returns the hw enabled state. */
1055 bool (*is_enabled
)(struct drm_i915_private
*dev_priv
,
1056 struct i915_power_well
*power_well
);
1059 /* Power well structure for haswell */
1060 struct i915_power_well
{
1063 /* power well enable/disable usage count */
1065 /* cached hw enabled state */
1067 unsigned long domains
;
1069 const struct i915_power_well_ops
*ops
;
1072 struct i915_power_domains
{
1074 * Power wells needed for initialization at driver init and suspend
1075 * time are on. They are kept on until after the first modeset.
1079 int power_well_count
;
1082 int domain_use_count
[POWER_DOMAIN_NUM
];
1083 struct i915_power_well
*power_wells
;
1086 struct i915_dri1_state
{
1087 unsigned allow_batchbuffer
: 1;
1088 u32 __iomem
*gfx_hws_cpu_addr
;
1099 struct i915_ums_state
{
1101 * Flag if the X Server, and thus DRM, is not currently in
1102 * control of the device.
1104 * This is set between LeaveVT and EnterVT. It needs to be
1105 * replaced with a semaphore. It also needs to be
1106 * transitioned away from for kernel modesetting.
1111 #define MAX_L3_SLICES 2
1112 struct intel_l3_parity
{
1113 u32
*remap_info
[MAX_L3_SLICES
];
1114 struct work_struct error_work
;
1118 struct i915_gem_mm
{
1119 /** Memory allocator for GTT stolen memory */
1120 struct drm_mm stolen
;
1121 /** List of all objects in gtt_space. Used to restore gtt
1122 * mappings on resume */
1123 struct list_head bound_list
;
1125 * List of objects which are not bound to the GTT (thus
1126 * are idle and not used by the GPU) but still have
1127 * (presumably uncached) pages still attached.
1129 struct list_head unbound_list
;
1131 /** Usable portion of the GTT for GEM */
1132 unsigned long stolen_base
; /* limited to low memory (32-bit) */
1134 /** PPGTT used for aliasing the PPGTT with the GTT */
1135 struct i915_hw_ppgtt
*aliasing_ppgtt
;
1137 struct notifier_block oom_notifier
;
1138 struct shrinker shrinker
;
1139 bool shrinker_no_lock_stealing
;
1141 /** LRU list of objects with fence regs on them. */
1142 struct list_head fence_list
;
1145 * We leave the user IRQ off as much as possible,
1146 * but this means that requests will finish and never
1147 * be retired once the system goes idle. Set a timer to
1148 * fire periodically while the ring is running. When it
1149 * fires, go retire requests.
1151 struct delayed_work retire_work
;
1154 * When we detect an idle GPU, we want to turn on
1155 * powersaving features. So once we see that there
1156 * are no more requests outstanding and no more
1157 * arrive within a small period of time, we fire
1158 * off the idle_work.
1160 struct delayed_work idle_work
;
1163 * Are we in a non-interruptible section of code like
1169 * Is the GPU currently considered idle, or busy executing userspace
1170 * requests? Whilst idle, we attempt to power down the hardware and
1171 * display clocks. In order to reduce the effect on performance, there
1172 * is a slight delay before we do so.
1176 /* the indicator for dispatch video commands on two BSD rings */
1177 int bsd_ring_dispatch_index
;
1179 /** Bit 6 swizzling required for X tiling */
1180 uint32_t bit_6_swizzle_x
;
1181 /** Bit 6 swizzling required for Y tiling */
1182 uint32_t bit_6_swizzle_y
;
1184 /* accounting, useful for userland debugging */
1185 spinlock_t object_stat_lock
;
1186 size_t object_memory
;
1190 struct drm_i915_error_state_buf
{
1191 struct drm_i915_private
*i915
;
1200 struct i915_error_state_file_priv
{
1201 struct drm_device
*dev
;
1202 struct drm_i915_error_state
*error
;
1205 struct i915_gpu_error
{
1206 /* For hangcheck timer */
1207 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1208 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1209 /* Hang gpu twice in this window and your context gets banned */
1210 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1212 struct timer_list hangcheck_timer
;
1214 /* For reset and error_state handling. */
1216 /* Protected by the above dev->gpu_error.lock. */
1217 struct drm_i915_error_state
*first_error
;
1218 struct work_struct work
;
1221 unsigned long missed_irq_rings
;
1224 * State variable controlling the reset flow and count
1226 * This is a counter which gets incremented when reset is triggered,
1227 * and again when reset has been handled. So odd values (lowest bit set)
1228 * means that reset is in progress and even values that
1229 * (reset_counter >> 1):th reset was successfully completed.
1231 * If reset is not completed succesfully, the I915_WEDGE bit is
1232 * set meaning that hardware is terminally sour and there is no
1233 * recovery. All waiters on the reset_queue will be woken when
1236 * This counter is used by the wait_seqno code to notice that reset
1237 * event happened and it needs to restart the entire ioctl (since most
1238 * likely the seqno it waited for won't ever signal anytime soon).
1240 * This is important for lock-free wait paths, where no contended lock
1241 * naturally enforces the correct ordering between the bail-out of the
1242 * waiter and the gpu reset work code.
1244 atomic_t reset_counter
;
1246 #define I915_RESET_IN_PROGRESS_FLAG 1
1247 #define I915_WEDGED (1 << 31)
1250 * Waitqueue to signal when the reset has completed. Used by clients
1251 * that wait for dev_priv->mm.wedged to settle.
1253 wait_queue_head_t reset_queue
;
1255 /* Userspace knobs for gpu hang simulation;
1256 * combines both a ring mask, and extra flags
1259 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1260 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1262 /* For missed irq/seqno simulation. */
1263 unsigned int test_irq_rings
;
1265 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1266 bool reload_in_reset
;
1269 enum modeset_restore
{
1270 MODESET_ON_LID_OPEN
,
1275 struct ddi_vbt_port_info
{
1277 * This is an index in the HDMI/DVI DDI buffer translation table.
1278 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1279 * populate this field.
1281 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1282 uint8_t hdmi_level_shift
;
1284 uint8_t supports_dvi
:1;
1285 uint8_t supports_hdmi
:1;
1286 uint8_t supports_dp
:1;
1289 enum drrs_support_type
{
1290 DRRS_NOT_SUPPORTED
= 0,
1291 STATIC_DRRS_SUPPORT
= 1,
1292 SEAMLESS_DRRS_SUPPORT
= 2
1295 struct intel_vbt_data
{
1296 struct drm_display_mode
*lfp_lvds_vbt_mode
; /* if any */
1297 struct drm_display_mode
*sdvo_lvds_vbt_mode
; /* if any */
1300 unsigned int int_tv_support
:1;
1301 unsigned int lvds_dither
:1;
1302 unsigned int lvds_vbt
:1;
1303 unsigned int int_crt_support
:1;
1304 unsigned int lvds_use_ssc
:1;
1305 unsigned int display_clock_mode
:1;
1306 unsigned int fdi_rx_polarity_inverted
:1;
1307 unsigned int has_mipi
:1;
1309 unsigned int bios_lvds_val
; /* initial [PCH_]LVDS reg val in VBIOS */
1311 enum drrs_support_type drrs_type
;
1316 int edp_preemphasis
;
1318 bool edp_initialized
;
1321 struct edp_power_seq edp_pps
;
1326 bool active_low_pwm
;
1327 u8 min_brightness
; /* min_brightness/255 of max */
1334 struct mipi_config
*config
;
1335 struct mipi_pps_data
*pps
;
1339 u8
*sequence
[MIPI_SEQ_MAX
];
1345 union child_device_config
*child_dev
;
1347 struct ddi_vbt_port_info ddi_port_info
[I915_MAX_PORTS
];
1350 enum intel_ddb_partitioning
{
1352 INTEL_DDB_PART_5_6
, /* IVB+ */
1355 struct intel_wm_level
{
1363 struct ilk_wm_values
{
1364 uint32_t wm_pipe
[3];
1366 uint32_t wm_lp_spr
[3];
1367 uint32_t wm_linetime
[3];
1369 enum intel_ddb_partitioning partitioning
;
1373 * This struct helps tracking the state needed for runtime PM, which puts the
1374 * device in PCI D3 state. Notice that when this happens, nothing on the
1375 * graphics device works, even register access, so we don't get interrupts nor
1378 * Every piece of our code that needs to actually touch the hardware needs to
1379 * either call intel_runtime_pm_get or call intel_display_power_get with the
1380 * appropriate power domain.
1382 * Our driver uses the autosuspend delay feature, which means we'll only really
1383 * suspend if we stay with zero refcount for a certain amount of time. The
1384 * default value is currently very conservative (see intel_init_runtime_pm), but
1385 * it can be changed with the standard runtime PM files from sysfs.
1387 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1388 * goes back to false exactly before we reenable the IRQs. We use this variable
1389 * to check if someone is trying to enable/disable IRQs while they're supposed
1390 * to be disabled. This shouldn't happen and we'll print some error messages in
1393 * For more, read the Documentation/power/runtime_pm.txt.
1395 struct i915_runtime_pm
{
1397 bool _irqs_disabled
;
1400 enum intel_pipe_crc_source
{
1401 INTEL_PIPE_CRC_SOURCE_NONE
,
1402 INTEL_PIPE_CRC_SOURCE_PLANE1
,
1403 INTEL_PIPE_CRC_SOURCE_PLANE2
,
1404 INTEL_PIPE_CRC_SOURCE_PF
,
1405 INTEL_PIPE_CRC_SOURCE_PIPE
,
1406 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1407 INTEL_PIPE_CRC_SOURCE_TV
,
1408 INTEL_PIPE_CRC_SOURCE_DP_B
,
1409 INTEL_PIPE_CRC_SOURCE_DP_C
,
1410 INTEL_PIPE_CRC_SOURCE_DP_D
,
1411 INTEL_PIPE_CRC_SOURCE_AUTO
,
1412 INTEL_PIPE_CRC_SOURCE_MAX
,
1415 struct intel_pipe_crc_entry
{
1420 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1421 struct intel_pipe_crc
{
1423 bool opened
; /* exclusive access to the result file */
1424 struct intel_pipe_crc_entry
*entries
;
1425 enum intel_pipe_crc_source source
;
1427 wait_queue_head_t wq
;
1430 struct i915_frontbuffer_tracking
{
1434 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1441 struct drm_i915_private
{
1442 struct drm_device
*dev
;
1443 struct kmem_cache
*slab
;
1445 const struct intel_device_info info
;
1447 int relative_constants_mode
;
1451 struct intel_uncore uncore
;
1453 struct intel_gmbus gmbus
[GMBUS_NUM_PORTS
];
1456 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1457 * controller on different i2c buses. */
1458 struct mutex gmbus_mutex
;
1461 * Base address of the gmbus and gpio block.
1463 uint32_t gpio_mmio_base
;
1465 /* MMIO base address for MIPI regs */
1466 uint32_t mipi_mmio_base
;
1468 wait_queue_head_t gmbus_wait_queue
;
1470 struct pci_dev
*bridge_dev
;
1471 struct intel_engine_cs ring
[I915_NUM_RINGS
];
1472 struct drm_i915_gem_object
*semaphore_obj
;
1473 uint32_t last_seqno
, next_seqno
;
1475 drm_dma_handle_t
*status_page_dmah
;
1476 struct resource mch_res
;
1478 /* protects the irq masks */
1479 spinlock_t irq_lock
;
1481 /* protects the mmio flip data */
1482 spinlock_t mmio_flip_lock
;
1484 bool display_irqs_enabled
;
1486 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1487 struct pm_qos_request pm_qos
;
1489 /* DPIO indirect register protection */
1490 struct mutex dpio_lock
;
1492 /** Cached value of IMR to avoid reads in updating the bitfield */
1495 u32 de_irq_mask
[I915_MAX_PIPES
];
1500 u32 pipestat_irq_mask
[I915_MAX_PIPES
];
1502 struct work_struct hotplug_work
;
1504 unsigned long hpd_last_jiffies
;
1509 HPD_MARK_DISABLED
= 2
1511 } hpd_stats
[HPD_NUM_PINS
];
1513 struct delayed_work hotplug_reenable_work
;
1515 struct i915_fbc fbc
;
1516 struct i915_drrs drrs
;
1517 struct intel_opregion opregion
;
1518 struct intel_vbt_data vbt
;
1521 struct intel_overlay
*overlay
;
1523 /* backlight registers and fields in struct intel_panel */
1524 spinlock_t backlight_lock
;
1527 bool no_aux_handshake
;
1529 struct drm_i915_fence_reg fence_regs
[I915_MAX_NUM_FENCES
]; /* assume 965 */
1530 int fence_reg_start
; /* 4 if userland hasn't ioctl'd us yet */
1531 int num_fence_regs
; /* 8 on pre-965, 16 otherwise */
1533 unsigned int fsb_freq
, mem_freq
, is_ddr3
;
1534 unsigned int vlv_cdclk_freq
;
1537 * wq - Driver workqueue for GEM.
1539 * NOTE: Work items scheduled here are not allowed to grab any modeset
1540 * locks, for otherwise the flushing done in the pageflip code will
1541 * result in deadlocks.
1543 struct workqueue_struct
*wq
;
1545 /* Display functions */
1546 struct drm_i915_display_funcs display
;
1548 /* PCH chipset type */
1549 enum intel_pch pch_type
;
1550 unsigned short pch_id
;
1552 unsigned long quirks
;
1554 enum modeset_restore modeset_restore
;
1555 struct mutex modeset_restore_lock
;
1557 struct list_head vm_list
; /* Global list of all address spaces */
1558 struct i915_gtt gtt
; /* VM representing the global address space */
1560 struct i915_gem_mm mm
;
1561 #if defined(CONFIG_MMU_NOTIFIER)
1562 DECLARE_HASHTABLE(mmu_notifiers
, 7);
1565 /* Kernel Modesetting */
1567 struct sdvo_device_mapping sdvo_mappings
[2];
1569 struct drm_crtc
*plane_to_crtc_mapping
[I915_MAX_PIPES
];
1570 struct drm_crtc
*pipe_to_crtc_mapping
[I915_MAX_PIPES
];
1571 wait_queue_head_t pending_flip_queue
;
1573 #ifdef CONFIG_DEBUG_FS
1574 struct intel_pipe_crc pipe_crc
[I915_MAX_PIPES
];
1577 int num_shared_dpll
;
1578 struct intel_shared_dpll shared_dplls
[I915_NUM_PLLS
];
1579 int dpio_phy_iosf_port
[I915_NUM_PHYS_VLV
];
1582 * workarounds are currently applied at different places and
1583 * changes are being done to consolidate them so exact count is
1584 * not clear at this point, use a max value for now.
1586 #define I915_MAX_WA_REGS 16
1590 /* bitmask representing WA bits */
1592 } intel_wa_regs
[I915_MAX_WA_REGS
];
1595 /* Reclocking support */
1596 bool render_reclock_avail
;
1597 bool lvds_downclock_avail
;
1598 /* indicates the reduced downclock for LVDS*/
1601 struct i915_frontbuffer_tracking fb_tracking
;
1605 bool mchbar_need_disable
;
1607 struct intel_l3_parity l3_parity
;
1609 /* Cannot be determined by PCIID. You must always read a register. */
1612 /* gen6+ rps state */
1613 struct intel_gen6_power_mgmt rps
;
1615 /* ilk-only ips/rps state. Everything in here is protected by the global
1616 * mchdev_lock in intel_pm.c */
1617 struct intel_ilk_power_mgmt ips
;
1619 struct i915_power_domains power_domains
;
1621 struct i915_psr psr
;
1623 struct i915_gpu_error gpu_error
;
1625 struct drm_i915_gem_object
*vlv_pctx
;
1627 #ifdef CONFIG_DRM_I915_FBDEV
1628 /* list of fbdev register on this device */
1629 struct intel_fbdev
*fbdev
;
1630 struct work_struct fbdev_suspend_work
;
1633 struct drm_property
*broadcast_rgb_property
;
1634 struct drm_property
*force_audio_property
;
1636 uint32_t hw_context_size
;
1637 struct list_head context_list
;
1642 struct i915_suspend_saved_registers regfile
;
1643 struct vlv_s0ix_state vlv_s0ix_state
;
1647 * Raw watermark latency values:
1648 * in 0.1us units for WM0,
1649 * in 0.5us units for WM1+.
1652 uint16_t pri_latency
[5];
1654 uint16_t spr_latency
[5];
1656 uint16_t cur_latency
[5];
1658 /* current hardware state */
1659 struct ilk_wm_values hw
;
1662 struct i915_runtime_pm pm
;
1664 struct intel_digital_port
*hpd_irq_port
[I915_MAX_PORTS
];
1665 u32 long_hpd_port_mask
;
1666 u32 short_hpd_port_mask
;
1667 struct work_struct dig_port_work
;
1670 * if we get a HPD irq from DP and a HPD irq from non-DP
1671 * the non-DP HPD could block the workqueue on a mode config
1672 * mutex getting, that userspace may have taken. However
1673 * userspace is waiting on the DP workqueue to run which is
1674 * blocked behind the non-DP one.
1676 struct workqueue_struct
*dp_wq
;
1678 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1680 struct i915_dri1_state dri1
;
1681 /* Old ums support infrastructure, same warning applies. */
1682 struct i915_ums_state ums
;
1684 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1686 int (*do_execbuf
)(struct drm_device
*dev
, struct drm_file
*file
,
1687 struct intel_engine_cs
*ring
,
1688 struct intel_context
*ctx
,
1689 struct drm_i915_gem_execbuffer2
*args
,
1690 struct list_head
*vmas
,
1691 struct drm_i915_gem_object
*batch_obj
,
1692 u64 exec_start
, u32 flags
);
1693 int (*init_rings
)(struct drm_device
*dev
);
1694 void (*cleanup_ring
)(struct intel_engine_cs
*ring
);
1695 void (*stop_ring
)(struct intel_engine_cs
*ring
);
1699 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1700 * will be rejected. Instead look for a better place.
1704 static inline struct drm_i915_private
*to_i915(const struct drm_device
*dev
)
1706 return dev
->dev_private
;
1709 /* Iterate over initialised rings */
1710 #define for_each_ring(ring__, dev_priv__, i__) \
1711 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1712 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1714 enum hdmi_force_audio
{
1715 HDMI_AUDIO_OFF_DVI
= -2, /* no aux data for HDMI-DVI converter */
1716 HDMI_AUDIO_OFF
, /* force turn off HDMI audio */
1717 HDMI_AUDIO_AUTO
, /* trust EDID */
1718 HDMI_AUDIO_ON
, /* force turn on HDMI audio */
1721 #define I915_GTT_OFFSET_NONE ((u32)-1)
1723 struct drm_i915_gem_object_ops
{
1724 /* Interface between the GEM object and its backing storage.
1725 * get_pages() is called once prior to the use of the associated set
1726 * of pages before to binding them into the GTT, and put_pages() is
1727 * called after we no longer need them. As we expect there to be
1728 * associated cost with migrating pages between the backing storage
1729 * and making them available for the GPU (e.g. clflush), we may hold
1730 * onto the pages after they are no longer referenced by the GPU
1731 * in case they may be used again shortly (for example migrating the
1732 * pages to a different memory domain within the GTT). put_pages()
1733 * will therefore most likely be called when the object itself is
1734 * being released or under memory pressure (where we attempt to
1735 * reap pages for the shrinker).
1737 int (*get_pages
)(struct drm_i915_gem_object
*);
1738 void (*put_pages
)(struct drm_i915_gem_object
*);
1739 int (*dmabuf_export
)(struct drm_i915_gem_object
*);
1740 void (*release
)(struct drm_i915_gem_object
*);
1744 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1745 * considered to be the frontbuffer for the given plane interface-vise. This
1746 * doesn't mean that the hw necessarily already scans it out, but that any
1747 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1749 * We have one bit per pipe and per scanout plane type.
1751 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1752 #define INTEL_FRONTBUFFER_BITS \
1753 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1754 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1755 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1756 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1757 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1758 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1759 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1760 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1761 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1762 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1763 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1765 struct drm_i915_gem_object
{
1766 struct drm_gem_object base
;
1768 const struct drm_i915_gem_object_ops
*ops
;
1770 /** List of VMAs backed by this object */
1771 struct list_head vma_list
;
1773 /** Stolen memory for this object, instead of being backed by shmem. */
1774 struct drm_mm_node
*stolen
;
1775 struct list_head global_list
;
1777 struct list_head ring_list
;
1778 /** Used in execbuf to temporarily hold a ref */
1779 struct list_head obj_exec_link
;
1782 * This is set if the object is on the active lists (has pending
1783 * rendering and so a non-zero seqno), and is not set if it i s on
1784 * inactive (ready to be unbound) list.
1786 unsigned int active
:1;
1789 * This is set if the object has been written to since last bound
1792 unsigned int dirty
:1;
1795 * Fence register bits (if any) for this object. Will be set
1796 * as needed when mapped into the GTT.
1797 * Protected by dev->struct_mutex.
1799 signed int fence_reg
:I915_MAX_NUM_FENCE_BITS
;
1802 * Advice: are the backing pages purgeable?
1804 unsigned int madv
:2;
1807 * Current tiling mode for the object.
1809 unsigned int tiling_mode
:2;
1811 * Whether the tiling parameters for the currently associated fence
1812 * register have changed. Note that for the purposes of tracking
1813 * tiling changes we also treat the unfenced register, the register
1814 * slot that the object occupies whilst it executes a fenced
1815 * command (such as BLT on gen2/3), as a "fence".
1817 unsigned int fence_dirty
:1;
1820 * Is the object at the current location in the gtt mappable and
1821 * fenceable? Used to avoid costly recalculations.
1823 unsigned int map_and_fenceable
:1;
1826 * Whether the current gtt mapping needs to be mappable (and isn't just
1827 * mappable by accident). Track pin and fault separate for a more
1828 * accurate mappable working set.
1830 unsigned int fault_mappable
:1;
1831 unsigned int pin_mappable
:1;
1832 unsigned int pin_display
:1;
1835 * Is the object to be mapped as read-only to the GPU
1836 * Only honoured if hardware has relevant pte bit
1838 unsigned long gt_ro
:1;
1839 unsigned int cache_level
:3;
1841 unsigned int has_aliasing_ppgtt_mapping
:1;
1842 unsigned int has_global_gtt_mapping
:1;
1843 unsigned int has_dma_mapping
:1;
1845 unsigned int frontbuffer_bits
:INTEL_FRONTBUFFER_BITS
;
1847 struct sg_table
*pages
;
1848 int pages_pin_count
;
1850 /* prime dma-buf support */
1851 void *dma_buf_vmapping
;
1854 struct intel_engine_cs
*ring
;
1856 /** Breadcrumb of last rendering to the buffer. */
1857 uint32_t last_read_seqno
;
1858 uint32_t last_write_seqno
;
1859 /** Breadcrumb of last fenced GPU access to the buffer. */
1860 uint32_t last_fenced_seqno
;
1862 /** Current tiling stride for the object, if it's tiled. */
1865 /** References from framebuffers, locks out tiling changes. */
1866 unsigned long framebuffer_references
;
1868 /** Record of address bit 17 of each page at last unbind. */
1869 unsigned long *bit_17
;
1871 /** User space pin count and filp owning the pin */
1872 unsigned long user_pin_count
;
1873 struct drm_file
*pin_filp
;
1875 /** for phy allocated objects */
1876 drm_dma_handle_t
*phys_handle
;
1879 struct i915_gem_userptr
{
1881 unsigned read_only
:1;
1882 unsigned workers
:4;
1883 #define I915_GEM_USERPTR_MAX_WORKERS 15
1885 struct mm_struct
*mm
;
1886 struct i915_mmu_object
*mn
;
1887 struct work_struct
*work
;
1891 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1893 void i915_gem_track_fb(struct drm_i915_gem_object
*old
,
1894 struct drm_i915_gem_object
*new,
1895 unsigned frontbuffer_bits
);
1898 * Request queue structure.
1900 * The request queue allows us to note sequence numbers that have been emitted
1901 * and may be associated with active buffers to be retired.
1903 * By keeping this list, we can avoid having to do questionable
1904 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1905 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1907 struct drm_i915_gem_request
{
1908 /** On Which ring this request was generated */
1909 struct intel_engine_cs
*ring
;
1911 /** GEM sequence number associated with this request. */
1914 /** Position in the ringbuffer of the start of the request */
1917 /** Position in the ringbuffer of the end of the request */
1920 /** Context related to this request */
1921 struct intel_context
*ctx
;
1923 /** Batch buffer related to this request if any */
1924 struct drm_i915_gem_object
*batch_obj
;
1926 /** Time at which this request was emitted, in jiffies. */
1927 unsigned long emitted_jiffies
;
1929 /** global list entry for this request */
1930 struct list_head list
;
1932 struct drm_i915_file_private
*file_priv
;
1933 /** file_priv list entry for this request */
1934 struct list_head client_list
;
1937 struct drm_i915_file_private
{
1938 struct drm_i915_private
*dev_priv
;
1939 struct drm_file
*file
;
1943 struct list_head request_list
;
1944 struct delayed_work idle_work
;
1946 struct idr context_idr
;
1948 atomic_t rps_wait_boost
;
1949 struct intel_engine_cs
*bsd_ring
;
1953 * A command that requires special handling by the command parser.
1955 struct drm_i915_cmd_descriptor
{
1957 * Flags describing how the command parser processes the command.
1959 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1960 * a length mask if not set
1961 * CMD_DESC_SKIP: The command is allowed but does not follow the
1962 * standard length encoding for the opcode range in
1964 * CMD_DESC_REJECT: The command is never allowed
1965 * CMD_DESC_REGISTER: The command should be checked against the
1966 * register whitelist for the appropriate ring
1967 * CMD_DESC_MASTER: The command is allowed if the submitting process
1971 #define CMD_DESC_FIXED (1<<0)
1972 #define CMD_DESC_SKIP (1<<1)
1973 #define CMD_DESC_REJECT (1<<2)
1974 #define CMD_DESC_REGISTER (1<<3)
1975 #define CMD_DESC_BITMASK (1<<4)
1976 #define CMD_DESC_MASTER (1<<5)
1979 * The command's unique identification bits and the bitmask to get them.
1980 * This isn't strictly the opcode field as defined in the spec and may
1981 * also include type, subtype, and/or subop fields.
1989 * The command's length. The command is either fixed length (i.e. does
1990 * not include a length field) or has a length field mask. The flag
1991 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1992 * a length mask. All command entries in a command table must include
1993 * length information.
2001 * Describes where to find a register address in the command to check
2002 * against the ring's register whitelist. Only valid if flags has the
2003 * CMD_DESC_REGISTER bit set.
2010 #define MAX_CMD_DESC_BITMASKS 3
2012 * Describes command checks where a particular dword is masked and
2013 * compared against an expected value. If the command does not match
2014 * the expected value, the parser rejects it. Only valid if flags has
2015 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2018 * If the check specifies a non-zero condition_mask then the parser
2019 * only performs the check when the bits specified by condition_mask
2026 u32 condition_offset
;
2028 } bits
[MAX_CMD_DESC_BITMASKS
];
2032 * A table of commands requiring special handling by the command parser.
2034 * Each ring has an array of tables. Each table consists of an array of command
2035 * descriptors, which must be sorted with command opcodes in ascending order.
2037 struct drm_i915_cmd_table
{
2038 const struct drm_i915_cmd_descriptor
*table
;
2042 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2043 #define __I915__(p) ({ \
2044 struct drm_i915_private *__p; \
2045 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2046 __p = (struct drm_i915_private *)p; \
2047 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2048 __p = to_i915((struct drm_device *)p); \
2053 #define INTEL_INFO(p) (&__I915__(p)->info)
2054 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2056 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2057 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2058 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2059 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2060 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2061 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2062 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2063 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2064 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2065 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2066 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2067 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2068 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2069 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2070 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2071 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2072 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2073 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2074 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2075 INTEL_DEVID(dev) == 0x0152 || \
2076 INTEL_DEVID(dev) == 0x015a)
2077 #define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2078 INTEL_DEVID(dev) == 0x0106 || \
2079 INTEL_DEVID(dev) == 0x010A)
2080 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2081 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2082 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2083 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2084 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2085 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2086 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2087 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2088 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2089 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2090 (INTEL_DEVID(dev) & 0xf) == 0xe))
2091 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2092 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2093 #define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
2094 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2095 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2096 /* ULX machines are also considered ULT. */
2097 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2098 INTEL_DEVID(dev) == 0x0A1E)
2099 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2102 * The genX designation typically refers to the render engine, so render
2103 * capability related checks should use IS_GEN, while display and other checks
2104 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2107 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2108 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2109 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2110 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2111 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2112 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2113 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2115 #define RENDER_RING (1<<RCS)
2116 #define BSD_RING (1<<VCS)
2117 #define BLT_RING (1<<BCS)
2118 #define VEBOX_RING (1<<VECS)
2119 #define BSD2_RING (1<<VCS2)
2120 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2121 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2122 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2123 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2124 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2125 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2126 to_i915(dev)->ellc_size)
2127 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2129 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2130 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2131 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2132 #define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
2133 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2134 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2136 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2137 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2139 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2140 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2142 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2143 * even when in MSI mode. This results in spurious interrupt warnings if the
2144 * legacy irq no. is shared with another device. The kernel then disables that
2145 * interrupt source and so prevents the other device from working properly.
2147 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2148 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2150 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2151 * rows, which changed the alignment requirements and fence programming.
2153 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2155 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2156 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2157 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2158 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2159 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2161 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2162 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2163 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2165 #define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
2167 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2168 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2169 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
2170 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2171 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2173 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2174 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2175 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2176 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2177 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2178 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2180 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
2181 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2182 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2183 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2184 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2185 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2187 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2189 /* DPF == dynamic parity feature */
2190 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2191 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2193 #define GT_FREQUENCY_MULTIPLIER 50
2195 #include "i915_trace.h"
2197 extern const struct drm_ioctl_desc i915_ioctls
[];
2198 extern int i915_max_ioctl
;
2200 extern int i915_suspend(struct drm_device
*dev
, pm_message_t state
);
2201 extern int i915_resume(struct drm_device
*dev
);
2202 extern int i915_master_create(struct drm_device
*dev
, struct drm_master
*master
);
2203 extern void i915_master_destroy(struct drm_device
*dev
, struct drm_master
*master
);
2206 struct i915_params
{
2208 int panel_ignore_lid
;
2209 unsigned int powersave
;
2211 unsigned int lvds_downclock
;
2212 int lvds_channel_mode
;
2214 int vbt_sdvo_panel_type
;
2218 int enable_execlists
;
2220 unsigned int preliminary_hw_support
;
2221 int disable_power_well
;
2223 int invert_brightness
;
2224 int enable_cmd_parser
;
2225 /* leave bools at the end to not create holes */
2226 bool enable_hangcheck
;
2228 bool prefault_disable
;
2230 bool disable_display
;
2231 bool disable_vtd_wa
;
2235 extern struct i915_params i915 __read_mostly
;
2238 void i915_update_dri1_breadcrumb(struct drm_device
*dev
);
2239 extern void i915_kernel_lost_context(struct drm_device
* dev
);
2240 extern int i915_driver_load(struct drm_device
*, unsigned long flags
);
2241 extern int i915_driver_unload(struct drm_device
*);
2242 extern int i915_driver_open(struct drm_device
*dev
, struct drm_file
*file
);
2243 extern void i915_driver_lastclose(struct drm_device
* dev
);
2244 extern void i915_driver_preclose(struct drm_device
*dev
,
2245 struct drm_file
*file
);
2246 extern void i915_driver_postclose(struct drm_device
*dev
,
2247 struct drm_file
*file
);
2248 extern int i915_driver_device_is_agp(struct drm_device
* dev
);
2249 #ifdef CONFIG_COMPAT
2250 extern long i915_compat_ioctl(struct file
*filp
, unsigned int cmd
,
2253 extern int i915_emit_box(struct drm_device
*dev
,
2254 struct drm_clip_rect
*box
,
2256 extern int intel_gpu_reset(struct drm_device
*dev
);
2257 extern int i915_reset(struct drm_device
*dev
);
2258 extern unsigned long i915_chipset_val(struct drm_i915_private
*dev_priv
);
2259 extern unsigned long i915_mch_val(struct drm_i915_private
*dev_priv
);
2260 extern unsigned long i915_gfx_val(struct drm_i915_private
*dev_priv
);
2261 extern void i915_update_gfx_val(struct drm_i915_private
*dev_priv
);
2262 int vlv_force_gfx_clock(struct drm_i915_private
*dev_priv
, bool on
);
2263 void intel_hpd_cancel_work(struct drm_i915_private
*dev_priv
);
2266 void i915_queue_hangcheck(struct drm_device
*dev
);
2268 void i915_handle_error(struct drm_device
*dev
, bool wedged
,
2269 const char *fmt
, ...);
2271 void gen6_set_pm_mask(struct drm_i915_private
*dev_priv
, u32 pm_iir
,
2273 extern void intel_irq_init(struct drm_device
*dev
);
2274 extern void intel_hpd_init(struct drm_device
*dev
);
2276 extern void intel_uncore_sanitize(struct drm_device
*dev
);
2277 extern void intel_uncore_early_sanitize(struct drm_device
*dev
,
2278 bool restore_forcewake
);
2279 extern void intel_uncore_init(struct drm_device
*dev
);
2280 extern void intel_uncore_check_errors(struct drm_device
*dev
);
2281 extern void intel_uncore_fini(struct drm_device
*dev
);
2282 extern void intel_uncore_forcewake_reset(struct drm_device
*dev
, bool restore
);
2285 i915_enable_pipestat(struct drm_i915_private
*dev_priv
, enum pipe pipe
,
2289 i915_disable_pipestat(struct drm_i915_private
*dev_priv
, enum pipe pipe
,
2292 void valleyview_enable_display_irqs(struct drm_i915_private
*dev_priv
);
2293 void valleyview_disable_display_irqs(struct drm_i915_private
*dev_priv
);
2296 int i915_gem_init_ioctl(struct drm_device
*dev
, void *data
,
2297 struct drm_file
*file_priv
);
2298 int i915_gem_create_ioctl(struct drm_device
*dev
, void *data
,
2299 struct drm_file
*file_priv
);
2300 int i915_gem_pread_ioctl(struct drm_device
*dev
, void *data
,
2301 struct drm_file
*file_priv
);
2302 int i915_gem_pwrite_ioctl(struct drm_device
*dev
, void *data
,
2303 struct drm_file
*file_priv
);
2304 int i915_gem_mmap_ioctl(struct drm_device
*dev
, void *data
,
2305 struct drm_file
*file_priv
);
2306 int i915_gem_mmap_gtt_ioctl(struct drm_device
*dev
, void *data
,
2307 struct drm_file
*file_priv
);
2308 int i915_gem_set_domain_ioctl(struct drm_device
*dev
, void *data
,
2309 struct drm_file
*file_priv
);
2310 int i915_gem_sw_finish_ioctl(struct drm_device
*dev
, void *data
,
2311 struct drm_file
*file_priv
);
2312 void i915_gem_execbuffer_move_to_active(struct list_head
*vmas
,
2313 struct intel_engine_cs
*ring
);
2314 void i915_gem_execbuffer_retire_commands(struct drm_device
*dev
,
2315 struct drm_file
*file
,
2316 struct intel_engine_cs
*ring
,
2317 struct drm_i915_gem_object
*obj
);
2318 int i915_gem_ringbuffer_submission(struct drm_device
*dev
,
2319 struct drm_file
*file
,
2320 struct intel_engine_cs
*ring
,
2321 struct intel_context
*ctx
,
2322 struct drm_i915_gem_execbuffer2
*args
,
2323 struct list_head
*vmas
,
2324 struct drm_i915_gem_object
*batch_obj
,
2325 u64 exec_start
, u32 flags
);
2326 int i915_gem_execbuffer(struct drm_device
*dev
, void *data
,
2327 struct drm_file
*file_priv
);
2328 int i915_gem_execbuffer2(struct drm_device
*dev
, void *data
,
2329 struct drm_file
*file_priv
);
2330 int i915_gem_pin_ioctl(struct drm_device
*dev
, void *data
,
2331 struct drm_file
*file_priv
);
2332 int i915_gem_unpin_ioctl(struct drm_device
*dev
, void *data
,
2333 struct drm_file
*file_priv
);
2334 int i915_gem_busy_ioctl(struct drm_device
*dev
, void *data
,
2335 struct drm_file
*file_priv
);
2336 int i915_gem_get_caching_ioctl(struct drm_device
*dev
, void *data
,
2337 struct drm_file
*file
);
2338 int i915_gem_set_caching_ioctl(struct drm_device
*dev
, void *data
,
2339 struct drm_file
*file
);
2340 int i915_gem_throttle_ioctl(struct drm_device
*dev
, void *data
,
2341 struct drm_file
*file_priv
);
2342 int i915_gem_madvise_ioctl(struct drm_device
*dev
, void *data
,
2343 struct drm_file
*file_priv
);
2344 int i915_gem_entervt_ioctl(struct drm_device
*dev
, void *data
,
2345 struct drm_file
*file_priv
);
2346 int i915_gem_leavevt_ioctl(struct drm_device
*dev
, void *data
,
2347 struct drm_file
*file_priv
);
2348 int i915_gem_set_tiling(struct drm_device
*dev
, void *data
,
2349 struct drm_file
*file_priv
);
2350 int i915_gem_get_tiling(struct drm_device
*dev
, void *data
,
2351 struct drm_file
*file_priv
);
2352 int i915_gem_init_userptr(struct drm_device
*dev
);
2353 int i915_gem_userptr_ioctl(struct drm_device
*dev
, void *data
,
2354 struct drm_file
*file
);
2355 int i915_gem_get_aperture_ioctl(struct drm_device
*dev
, void *data
,
2356 struct drm_file
*file_priv
);
2357 int i915_gem_wait_ioctl(struct drm_device
*dev
, void *data
,
2358 struct drm_file
*file_priv
);
2359 void i915_gem_load(struct drm_device
*dev
);
2360 void *i915_gem_object_alloc(struct drm_device
*dev
);
2361 void i915_gem_object_free(struct drm_i915_gem_object
*obj
);
2362 void i915_gem_object_init(struct drm_i915_gem_object
*obj
,
2363 const struct drm_i915_gem_object_ops
*ops
);
2364 struct drm_i915_gem_object
*i915_gem_alloc_object(struct drm_device
*dev
,
2366 void i915_init_vm(struct drm_i915_private
*dev_priv
,
2367 struct i915_address_space
*vm
);
2368 void i915_gem_free_object(struct drm_gem_object
*obj
);
2369 void i915_gem_vma_destroy(struct i915_vma
*vma
);
2371 #define PIN_MAPPABLE 0x1
2372 #define PIN_NONBLOCK 0x2
2373 #define PIN_GLOBAL 0x4
2374 #define PIN_OFFSET_BIAS 0x8
2375 #define PIN_OFFSET_MASK (~4095)
2376 int __must_check
i915_gem_object_pin(struct drm_i915_gem_object
*obj
,
2377 struct i915_address_space
*vm
,
2380 int __must_check
i915_vma_unbind(struct i915_vma
*vma
);
2381 int i915_gem_object_put_pages(struct drm_i915_gem_object
*obj
);
2382 void i915_gem_release_all_mmaps(struct drm_i915_private
*dev_priv
);
2383 void i915_gem_release_mmap(struct drm_i915_gem_object
*obj
);
2384 void i915_gem_lastclose(struct drm_device
*dev
);
2386 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object
*obj
,
2387 int *needs_clflush
);
2389 int __must_check
i915_gem_object_get_pages(struct drm_i915_gem_object
*obj
);
2390 static inline struct page
*i915_gem_object_get_page(struct drm_i915_gem_object
*obj
, int n
)
2392 struct sg_page_iter sg_iter
;
2394 for_each_sg_page(obj
->pages
->sgl
, &sg_iter
, obj
->pages
->nents
, n
)
2395 return sg_page_iter_page(&sg_iter
);
2399 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object
*obj
)
2401 BUG_ON(obj
->pages
== NULL
);
2402 obj
->pages_pin_count
++;
2404 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object
*obj
)
2406 BUG_ON(obj
->pages_pin_count
== 0);
2407 obj
->pages_pin_count
--;
2410 int __must_check
i915_mutex_lock_interruptible(struct drm_device
*dev
);
2411 int i915_gem_object_sync(struct drm_i915_gem_object
*obj
,
2412 struct intel_engine_cs
*to
);
2413 void i915_vma_move_to_active(struct i915_vma
*vma
,
2414 struct intel_engine_cs
*ring
);
2415 int i915_gem_dumb_create(struct drm_file
*file_priv
,
2416 struct drm_device
*dev
,
2417 struct drm_mode_create_dumb
*args
);
2418 int i915_gem_mmap_gtt(struct drm_file
*file_priv
, struct drm_device
*dev
,
2419 uint32_t handle
, uint64_t *offset
);
2421 * Returns true if seq1 is later than seq2.
2424 i915_seqno_passed(uint32_t seq1
, uint32_t seq2
)
2426 return (int32_t)(seq1
- seq2
) >= 0;
2429 int __must_check
i915_gem_get_seqno(struct drm_device
*dev
, u32
*seqno
);
2430 int __must_check
i915_gem_set_seqno(struct drm_device
*dev
, u32 seqno
);
2431 int __must_check
i915_gem_object_get_fence(struct drm_i915_gem_object
*obj
);
2432 int __must_check
i915_gem_object_put_fence(struct drm_i915_gem_object
*obj
);
2434 bool i915_gem_object_pin_fence(struct drm_i915_gem_object
*obj
);
2435 void i915_gem_object_unpin_fence(struct drm_i915_gem_object
*obj
);
2437 struct drm_i915_gem_request
*
2438 i915_gem_find_active_request(struct intel_engine_cs
*ring
);
2440 bool i915_gem_retire_requests(struct drm_device
*dev
);
2441 void i915_gem_retire_requests_ring(struct intel_engine_cs
*ring
);
2442 int __must_check
i915_gem_check_wedge(struct i915_gpu_error
*error
,
2443 bool interruptible
);
2444 int __must_check
i915_gem_check_olr(struct intel_engine_cs
*ring
, u32 seqno
);
2446 static inline bool i915_reset_in_progress(struct i915_gpu_error
*error
)
2448 return unlikely(atomic_read(&error
->reset_counter
)
2449 & (I915_RESET_IN_PROGRESS_FLAG
| I915_WEDGED
));
2452 static inline bool i915_terminally_wedged(struct i915_gpu_error
*error
)
2454 return atomic_read(&error
->reset_counter
) & I915_WEDGED
;
2457 static inline u32
i915_reset_count(struct i915_gpu_error
*error
)
2459 return ((atomic_read(&error
->reset_counter
) & ~I915_WEDGED
) + 1) / 2;
2462 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private
*dev_priv
)
2464 return dev_priv
->gpu_error
.stop_rings
== 0 ||
2465 dev_priv
->gpu_error
.stop_rings
& I915_STOP_RING_ALLOW_BAN
;
2468 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private
*dev_priv
)
2470 return dev_priv
->gpu_error
.stop_rings
== 0 ||
2471 dev_priv
->gpu_error
.stop_rings
& I915_STOP_RING_ALLOW_WARN
;
2474 void i915_gem_reset(struct drm_device
*dev
);
2475 bool i915_gem_clflush_object(struct drm_i915_gem_object
*obj
, bool force
);
2476 int __must_check
i915_gem_object_finish_gpu(struct drm_i915_gem_object
*obj
);
2477 int __must_check
i915_gem_init(struct drm_device
*dev
);
2478 int i915_gem_init_rings(struct drm_device
*dev
);
2479 int __must_check
i915_gem_init_hw(struct drm_device
*dev
);
2480 int i915_gem_l3_remap(struct intel_engine_cs
*ring
, int slice
);
2481 void i915_gem_init_swizzling(struct drm_device
*dev
);
2482 void i915_gem_cleanup_ringbuffer(struct drm_device
*dev
);
2483 int __must_check
i915_gpu_idle(struct drm_device
*dev
);
2484 int __must_check
i915_gem_suspend(struct drm_device
*dev
);
2485 int __i915_add_request(struct intel_engine_cs
*ring
,
2486 struct drm_file
*file
,
2487 struct drm_i915_gem_object
*batch_obj
,
2489 #define i915_add_request(ring, seqno) \
2490 __i915_add_request(ring, NULL, NULL, seqno)
2491 int __must_check
i915_wait_seqno(struct intel_engine_cs
*ring
,
2493 int i915_gem_fault(struct vm_area_struct
*vma
, struct vm_fault
*vmf
);
2495 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object
*obj
,
2498 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object
*obj
, bool write
);
2500 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object
*obj
,
2502 struct intel_engine_cs
*pipelined
);
2503 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object
*obj
);
2504 int i915_gem_object_attach_phys(struct drm_i915_gem_object
*obj
,
2506 int i915_gem_open(struct drm_device
*dev
, struct drm_file
*file
);
2507 void i915_gem_release(struct drm_device
*dev
, struct drm_file
*file
);
2510 i915_gem_get_gtt_size(struct drm_device
*dev
, uint32_t size
, int tiling_mode
);
2512 i915_gem_get_gtt_alignment(struct drm_device
*dev
, uint32_t size
,
2513 int tiling_mode
, bool fenced
);
2515 int i915_gem_object_set_cache_level(struct drm_i915_gem_object
*obj
,
2516 enum i915_cache_level cache_level
);
2518 struct drm_gem_object
*i915_gem_prime_import(struct drm_device
*dev
,
2519 struct dma_buf
*dma_buf
);
2521 struct dma_buf
*i915_gem_prime_export(struct drm_device
*dev
,
2522 struct drm_gem_object
*gem_obj
, int flags
);
2524 void i915_gem_restore_fences(struct drm_device
*dev
);
2526 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object
*o
,
2527 struct i915_address_space
*vm
);
2528 bool i915_gem_obj_bound_any(struct drm_i915_gem_object
*o
);
2529 bool i915_gem_obj_bound(struct drm_i915_gem_object
*o
,
2530 struct i915_address_space
*vm
);
2531 unsigned long i915_gem_obj_size(struct drm_i915_gem_object
*o
,
2532 struct i915_address_space
*vm
);
2533 struct i915_vma
*i915_gem_obj_to_vma(struct drm_i915_gem_object
*obj
,
2534 struct i915_address_space
*vm
);
2536 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object
*obj
,
2537 struct i915_address_space
*vm
);
2539 struct i915_vma
*i915_gem_obj_to_ggtt(struct drm_i915_gem_object
*obj
);
2540 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object
*obj
) {
2541 struct i915_vma
*vma
;
2542 list_for_each_entry(vma
, &obj
->vma_list
, vma_link
)
2543 if (vma
->pin_count
> 0)
2548 /* Some GGTT VM helpers */
2549 #define i915_obj_to_ggtt(obj) \
2550 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2551 static inline bool i915_is_ggtt(struct i915_address_space
*vm
)
2553 struct i915_address_space
*ggtt
=
2554 &((struct drm_i915_private
*)(vm
)->dev
->dev_private
)->gtt
.base
;
2558 static inline struct i915_hw_ppgtt
*
2559 i915_vm_to_ppgtt(struct i915_address_space
*vm
)
2561 WARN_ON(i915_is_ggtt(vm
));
2563 return container_of(vm
, struct i915_hw_ppgtt
, base
);
2567 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object
*obj
)
2569 return i915_gem_obj_bound(obj
, i915_obj_to_ggtt(obj
));
2572 static inline unsigned long
2573 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object
*obj
)
2575 return i915_gem_obj_offset(obj
, i915_obj_to_ggtt(obj
));
2578 static inline unsigned long
2579 i915_gem_obj_ggtt_size(struct drm_i915_gem_object
*obj
)
2581 return i915_gem_obj_size(obj
, i915_obj_to_ggtt(obj
));
2584 static inline int __must_check
2585 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object
*obj
,
2589 return i915_gem_object_pin(obj
, i915_obj_to_ggtt(obj
),
2590 alignment
, flags
| PIN_GLOBAL
);
2594 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object
*obj
)
2596 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj
));
2599 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object
*obj
);
2601 /* i915_gem_context.c */
2602 int __must_check
i915_gem_context_init(struct drm_device
*dev
);
2603 void i915_gem_context_fini(struct drm_device
*dev
);
2604 void i915_gem_context_reset(struct drm_device
*dev
);
2605 int i915_gem_context_open(struct drm_device
*dev
, struct drm_file
*file
);
2606 int i915_gem_context_enable(struct drm_i915_private
*dev_priv
);
2607 void i915_gem_context_close(struct drm_device
*dev
, struct drm_file
*file
);
2608 int i915_switch_context(struct intel_engine_cs
*ring
,
2609 struct intel_context
*to
);
2610 struct intel_context
*
2611 i915_gem_context_get(struct drm_i915_file_private
*file_priv
, u32 id
);
2612 void i915_gem_context_free(struct kref
*ctx_ref
);
2613 struct drm_i915_gem_object
*
2614 i915_gem_alloc_context_obj(struct drm_device
*dev
, size_t size
);
2615 static inline void i915_gem_context_reference(struct intel_context
*ctx
)
2617 kref_get(&ctx
->ref
);
2620 static inline void i915_gem_context_unreference(struct intel_context
*ctx
)
2622 kref_put(&ctx
->ref
, i915_gem_context_free
);
2625 static inline bool i915_gem_context_is_default(const struct intel_context
*c
)
2627 return c
->user_handle
== DEFAULT_CONTEXT_HANDLE
;
2630 int i915_gem_context_create_ioctl(struct drm_device
*dev
, void *data
,
2631 struct drm_file
*file
);
2632 int i915_gem_context_destroy_ioctl(struct drm_device
*dev
, void *data
,
2633 struct drm_file
*file
);
2635 /* i915_gem_evict.c */
2636 int __must_check
i915_gem_evict_something(struct drm_device
*dev
,
2637 struct i915_address_space
*vm
,
2640 unsigned cache_level
,
2641 unsigned long start
,
2644 int i915_gem_evict_vm(struct i915_address_space
*vm
, bool do_idle
);
2645 int i915_gem_evict_everything(struct drm_device
*dev
);
2647 /* belongs in i915_gem_gtt.h */
2648 static inline void i915_gem_chipset_flush(struct drm_device
*dev
)
2650 if (INTEL_INFO(dev
)->gen
< 6)
2651 intel_gtt_chipset_flush();
2654 /* i915_gem_stolen.c */
2655 int i915_gem_init_stolen(struct drm_device
*dev
);
2656 int i915_gem_stolen_setup_compression(struct drm_device
*dev
, int size
, int fb_cpp
);
2657 void i915_gem_stolen_cleanup_compression(struct drm_device
*dev
);
2658 void i915_gem_cleanup_stolen(struct drm_device
*dev
);
2659 struct drm_i915_gem_object
*
2660 i915_gem_object_create_stolen(struct drm_device
*dev
, u32 size
);
2661 struct drm_i915_gem_object
*
2662 i915_gem_object_create_stolen_for_preallocated(struct drm_device
*dev
,
2667 /* i915_gem_tiling.c */
2668 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object
*obj
)
2670 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
2672 return dev_priv
->mm
.bit_6_swizzle_x
== I915_BIT_6_SWIZZLE_9_10_17
&&
2673 obj
->tiling_mode
!= I915_TILING_NONE
;
2676 void i915_gem_detect_bit_6_swizzle(struct drm_device
*dev
);
2677 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object
*obj
);
2678 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object
*obj
);
2680 /* i915_gem_debug.c */
2682 int i915_verify_lists(struct drm_device
*dev
);
2684 #define i915_verify_lists(dev) 0
2687 /* i915_debugfs.c */
2688 int i915_debugfs_init(struct drm_minor
*minor
);
2689 void i915_debugfs_cleanup(struct drm_minor
*minor
);
2690 #ifdef CONFIG_DEBUG_FS
2691 void intel_display_crc_init(struct drm_device
*dev
);
2693 static inline void intel_display_crc_init(struct drm_device
*dev
) {}
2696 /* i915_gpu_error.c */
2698 void i915_error_printf(struct drm_i915_error_state_buf
*e
, const char *f
, ...);
2699 int i915_error_state_to_str(struct drm_i915_error_state_buf
*estr
,
2700 const struct i915_error_state_file_priv
*error
);
2701 int i915_error_state_buf_init(struct drm_i915_error_state_buf
*eb
,
2702 struct drm_i915_private
*i915
,
2703 size_t count
, loff_t pos
);
2704 static inline void i915_error_state_buf_release(
2705 struct drm_i915_error_state_buf
*eb
)
2709 void i915_capture_error_state(struct drm_device
*dev
, bool wedge
,
2710 const char *error_msg
);
2711 void i915_error_state_get(struct drm_device
*dev
,
2712 struct i915_error_state_file_priv
*error_priv
);
2713 void i915_error_state_put(struct i915_error_state_file_priv
*error_priv
);
2714 void i915_destroy_error_state(struct drm_device
*dev
);
2716 void i915_get_extra_instdone(struct drm_device
*dev
, uint32_t *instdone
);
2717 const char *i915_cache_level_str(struct drm_i915_private
*i915
, int type
);
2719 /* i915_cmd_parser.c */
2720 int i915_cmd_parser_get_version(void);
2721 int i915_cmd_parser_init_ring(struct intel_engine_cs
*ring
);
2722 void i915_cmd_parser_fini_ring(struct intel_engine_cs
*ring
);
2723 bool i915_needs_cmd_parser(struct intel_engine_cs
*ring
);
2724 int i915_parse_cmds(struct intel_engine_cs
*ring
,
2725 struct drm_i915_gem_object
*batch_obj
,
2726 u32 batch_start_offset
,
2729 /* i915_suspend.c */
2730 extern int i915_save_state(struct drm_device
*dev
);
2731 extern int i915_restore_state(struct drm_device
*dev
);
2734 void i915_save_display_reg(struct drm_device
*dev
);
2735 void i915_restore_display_reg(struct drm_device
*dev
);
2738 void i915_setup_sysfs(struct drm_device
*dev_priv
);
2739 void i915_teardown_sysfs(struct drm_device
*dev_priv
);
2742 extern int intel_setup_gmbus(struct drm_device
*dev
);
2743 extern void intel_teardown_gmbus(struct drm_device
*dev
);
2744 static inline bool intel_gmbus_is_port_valid(unsigned port
)
2746 return (port
>= GMBUS_PORT_SSC
&& port
<= GMBUS_PORT_DPD
);
2749 extern struct i2c_adapter
*intel_gmbus_get_adapter(
2750 struct drm_i915_private
*dev_priv
, unsigned port
);
2751 extern void intel_gmbus_set_speed(struct i2c_adapter
*adapter
, int speed
);
2752 extern void intel_gmbus_force_bit(struct i2c_adapter
*adapter
, bool force_bit
);
2753 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter
*adapter
)
2755 return container_of(adapter
, struct intel_gmbus
, adapter
)->force_bit
;
2757 extern void intel_i2c_reset(struct drm_device
*dev
);
2759 /* intel_opregion.c */
2760 struct intel_encoder
;
2762 extern int intel_opregion_setup(struct drm_device
*dev
);
2763 extern void intel_opregion_init(struct drm_device
*dev
);
2764 extern void intel_opregion_fini(struct drm_device
*dev
);
2765 extern void intel_opregion_asle_intr(struct drm_device
*dev
);
2766 extern int intel_opregion_notify_encoder(struct intel_encoder
*intel_encoder
,
2768 extern int intel_opregion_notify_adapter(struct drm_device
*dev
,
2771 static inline int intel_opregion_setup(struct drm_device
*dev
) { return 0; }
2772 static inline void intel_opregion_init(struct drm_device
*dev
) { return; }
2773 static inline void intel_opregion_fini(struct drm_device
*dev
) { return; }
2774 static inline void intel_opregion_asle_intr(struct drm_device
*dev
) { return; }
2776 intel_opregion_notify_encoder(struct intel_encoder
*intel_encoder
, bool enable
)
2781 intel_opregion_notify_adapter(struct drm_device
*dev
, pci_power_t state
)
2789 extern void intel_register_dsm_handler(void);
2790 extern void intel_unregister_dsm_handler(void);
2792 static inline void intel_register_dsm_handler(void) { return; }
2793 static inline void intel_unregister_dsm_handler(void) { return; }
2794 #endif /* CONFIG_ACPI */
2797 extern void intel_modeset_init_hw(struct drm_device
*dev
);
2798 extern void intel_modeset_suspend_hw(struct drm_device
*dev
);
2799 extern void intel_modeset_init(struct drm_device
*dev
);
2800 extern void intel_modeset_gem_init(struct drm_device
*dev
);
2801 extern void intel_modeset_cleanup(struct drm_device
*dev
);
2802 extern void intel_connector_unregister(struct intel_connector
*);
2803 extern int intel_modeset_vga_set_state(struct drm_device
*dev
, bool state
);
2804 extern void intel_modeset_setup_hw_state(struct drm_device
*dev
,
2805 bool force_restore
);
2806 extern void i915_redisable_vga(struct drm_device
*dev
);
2807 extern void i915_redisable_vga_power_on(struct drm_device
*dev
);
2808 extern bool intel_fbc_enabled(struct drm_device
*dev
);
2809 extern void gen8_fbc_sw_flush(struct drm_device
*dev
, u32 value
);
2810 extern void intel_disable_fbc(struct drm_device
*dev
);
2811 extern bool ironlake_set_drps(struct drm_device
*dev
, u8 val
);
2812 extern void intel_init_pch_refclk(struct drm_device
*dev
);
2813 extern void gen6_set_rps(struct drm_device
*dev
, u8 val
);
2814 extern void bdw_software_turbo(struct drm_device
*dev
);
2815 extern void gen8_flip_interrupt(struct drm_device
*dev
);
2816 extern void valleyview_set_rps(struct drm_device
*dev
, u8 val
);
2817 extern void intel_set_memory_cxsr(struct drm_i915_private
*dev_priv
,
2819 extern void intel_detect_pch(struct drm_device
*dev
);
2820 extern int intel_trans_dp_port_sel(struct drm_crtc
*crtc
);
2821 extern int intel_enable_rc6(const struct drm_device
*dev
);
2823 extern bool i915_semaphore_is_enabled(struct drm_device
*dev
);
2824 int i915_reg_read_ioctl(struct drm_device
*dev
, void *data
,
2825 struct drm_file
*file
);
2826 int i915_get_reset_stats_ioctl(struct drm_device
*dev
, void *data
,
2827 struct drm_file
*file
);
2829 void intel_notify_mmio_flip(struct intel_engine_cs
*ring
);
2832 extern struct intel_overlay_error_state
*intel_overlay_capture_error_state(struct drm_device
*dev
);
2833 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf
*e
,
2834 struct intel_overlay_error_state
*error
);
2836 extern struct intel_display_error_state
*intel_display_capture_error_state(struct drm_device
*dev
);
2837 extern void intel_display_print_error_state(struct drm_i915_error_state_buf
*e
,
2838 struct drm_device
*dev
,
2839 struct intel_display_error_state
*error
);
2841 /* On SNB platform, before reading ring registers forcewake bit
2842 * must be set to prevent GT core from power down and stale values being
2845 void gen6_gt_force_wake_get(struct drm_i915_private
*dev_priv
, int fw_engine
);
2846 void gen6_gt_force_wake_put(struct drm_i915_private
*dev_priv
, int fw_engine
);
2847 void assert_force_wake_inactive(struct drm_i915_private
*dev_priv
);
2849 int sandybridge_pcode_read(struct drm_i915_private
*dev_priv
, u8 mbox
, u32
*val
);
2850 int sandybridge_pcode_write(struct drm_i915_private
*dev_priv
, u8 mbox
, u32 val
);
2852 /* intel_sideband.c */
2853 u32
vlv_punit_read(struct drm_i915_private
*dev_priv
, u8 addr
);
2854 void vlv_punit_write(struct drm_i915_private
*dev_priv
, u8 addr
, u32 val
);
2855 u32
vlv_nc_read(struct drm_i915_private
*dev_priv
, u8 addr
);
2856 u32
vlv_gpio_nc_read(struct drm_i915_private
*dev_priv
, u32 reg
);
2857 void vlv_gpio_nc_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
2858 u32
vlv_cck_read(struct drm_i915_private
*dev_priv
, u32 reg
);
2859 void vlv_cck_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
2860 u32
vlv_ccu_read(struct drm_i915_private
*dev_priv
, u32 reg
);
2861 void vlv_ccu_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
2862 u32
vlv_bunit_read(struct drm_i915_private
*dev_priv
, u32 reg
);
2863 void vlv_bunit_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
2864 u32
vlv_gps_core_read(struct drm_i915_private
*dev_priv
, u32 reg
);
2865 void vlv_gps_core_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
2866 u32
vlv_dpio_read(struct drm_i915_private
*dev_priv
, enum pipe pipe
, int reg
);
2867 void vlv_dpio_write(struct drm_i915_private
*dev_priv
, enum pipe pipe
, int reg
, u32 val
);
2868 u32
intel_sbi_read(struct drm_i915_private
*dev_priv
, u16 reg
,
2869 enum intel_sbi_destination destination
);
2870 void intel_sbi_write(struct drm_i915_private
*dev_priv
, u16 reg
, u32 value
,
2871 enum intel_sbi_destination destination
);
2872 u32
vlv_flisdsi_read(struct drm_i915_private
*dev_priv
, u32 reg
);
2873 void vlv_flisdsi_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
2875 int vlv_gpu_freq(struct drm_i915_private
*dev_priv
, int val
);
2876 int vlv_freq_opcode(struct drm_i915_private
*dev_priv
, int val
);
2878 #define FORCEWAKE_RENDER (1 << 0)
2879 #define FORCEWAKE_MEDIA (1 << 1)
2880 #define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2883 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2884 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2886 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2887 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2888 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2889 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2891 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2892 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2893 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2894 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2896 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
2897 * will be implemented using 2 32-bit writes in an arbitrary order with
2898 * an arbitrary delay between them. This can cause the hardware to
2899 * act upon the intermediate value, possibly leading to corruption and
2900 * machine death. You have been warned.
2902 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2903 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2905 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2906 u32 upper = I915_READ(upper_reg); \
2907 u32 lower = I915_READ(lower_reg); \
2908 u32 tmp = I915_READ(upper_reg); \
2909 if (upper != tmp) { \
2911 lower = I915_READ(lower_reg); \
2912 WARN_ON(I915_READ(upper_reg) != upper); \
2914 (u64)upper << 32 | lower; })
2916 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2917 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2919 /* "Broadcast RGB" property */
2920 #define INTEL_BROADCAST_RGB_AUTO 0
2921 #define INTEL_BROADCAST_RGB_FULL 1
2922 #define INTEL_BROADCAST_RGB_LIMITED 2
2924 static inline uint32_t i915_vgacntrl_reg(struct drm_device
*dev
)
2926 if (IS_VALLEYVIEW(dev
))
2927 return VLV_VGACNTRL
;
2928 else if (INTEL_INFO(dev
)->gen
>= 5)
2929 return CPU_VGACNTRL
;
2934 static inline void __user
*to_user_ptr(u64 address
)
2936 return (void __user
*)(uintptr_t)address
;
2939 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m
)
2941 unsigned long j
= msecs_to_jiffies(m
);
2943 return min_t(unsigned long, MAX_JIFFY_OFFSET
, j
+ 1);
2946 static inline unsigned long
2947 timespec_to_jiffies_timeout(const struct timespec
*value
)
2949 unsigned long j
= timespec_to_jiffies(value
);
2951 return min_t(unsigned long, MAX_JIFFY_OFFSET
, j
+ 1);
2955 * If you need to wait X milliseconds between events A and B, but event B
2956 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2957 * when event A happened, then just before event B you call this function and
2958 * pass the timestamp as the first argument, and X as the second argument.
2961 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies
, int to_wait_ms
)
2963 unsigned long target_jiffies
, tmp_jiffies
, remaining_jiffies
;
2966 * Don't re-read the value of "jiffies" every time since it may change
2967 * behind our back and break the math.
2969 tmp_jiffies
= jiffies
;
2970 target_jiffies
= timestamp_jiffies
+
2971 msecs_to_jiffies_timeout(to_wait_ms
);
2973 if (time_after(target_jiffies
, tmp_jiffies
)) {
2974 remaining_jiffies
= target_jiffies
- tmp_jiffies
;
2975 while (remaining_jiffies
)
2977 schedule_timeout_uninterruptible(remaining_jiffies
);