3e746ccf17ffd059a09988317f53be5943953486
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include "i915_reg.h"
37 #include "intel_bios.h"
38 #include "intel_ringbuffer.h"
39 #include "intel_lrc.h"
40 #include "i915_gem_gtt.h"
41 #include "i915_gem_render_state.h"
42 #include <linux/io-mapping.h>
43 #include <linux/i2c.h>
44 #include <linux/i2c-algo-bit.h>
45 #include <drm/intel-gtt.h>
46 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
47 #include <drm/drm_gem.h>
48 #include <linux/backlight.h>
49 #include <linux/hashtable.h>
50 #include <linux/intel-iommu.h>
51 #include <linux/kref.h>
52 #include <linux/pm_qos.h>
53
54 /* General customization:
55 */
56
57 #define DRIVER_NAME "i915"
58 #define DRIVER_DESC "Intel Graphics"
59 #define DRIVER_DATE "20150703"
60
61 #undef WARN_ON
62 /* Many gcc seem to no see through this and fall over :( */
63 #if 0
64 #define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69 #else
70 #define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71 #endif
72
73 #undef WARN_ON_ONCE
74 #define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
76 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
78
79 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86 #define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
90 WARN(1, format); \
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95 })
96
97 #define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
101 WARN(1, "WARN_ON(" #condition ")\n"); \
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106 })
107
108 enum pipe {
109 INVALID_PIPE = -1,
110 PIPE_A = 0,
111 PIPE_B,
112 PIPE_C,
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
115 };
116 #define pipe_name(p) ((p) + 'A')
117
118 enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
124 };
125 #define transcoder_name(t) ((t) + 'A')
126
127 /*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
133 #define I915_MAX_PLANES 4
134
135 enum plane {
136 PLANE_A = 0,
137 PLANE_B,
138 PLANE_C,
139 };
140 #define plane_name(p) ((p) + 'A')
141
142 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
143
144 enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151 };
152 #define port_name(p) ((p) + 'A')
153
154 #define I915_NUM_PHYS_VLV 2
155
156 enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159 };
160
161 enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164 };
165
166 enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
176 POWER_DOMAIN_TRANSCODER_EDP,
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
188 POWER_DOMAIN_VGA,
189 POWER_DOMAIN_AUDIO,
190 POWER_DOMAIN_PLLS,
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
195 POWER_DOMAIN_INIT,
196
197 POWER_DOMAIN_NUM,
198 };
199
200 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
203 #define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
206
207 enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218 };
219
220 #define for_each_hpd_pin(__pin) \
221 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
222
223 struct i915_hotplug {
224 struct work_struct hotplug_work;
225
226 struct {
227 unsigned long last_jiffies;
228 int count;
229 enum {
230 HPD_ENABLED = 0,
231 HPD_DISABLED = 1,
232 HPD_MARK_DISABLED = 2
233 } state;
234 } stats[HPD_NUM_PINS];
235 u32 event_bits;
236 struct delayed_work reenable_work;
237
238 struct intel_digital_port *irq_port[I915_MAX_PORTS];
239 u32 long_port_mask;
240 u32 short_port_mask;
241 struct work_struct dig_port_work;
242
243 /*
244 * if we get a HPD irq from DP and a HPD irq from non-DP
245 * the non-DP HPD could block the workqueue on a mode config
246 * mutex getting, that userspace may have taken. However
247 * userspace is waiting on the DP workqueue to run which is
248 * blocked behind the non-DP one.
249 */
250 struct workqueue_struct *dp_wq;
251 };
252
253 #define I915_GEM_GPU_DOMAINS \
254 (I915_GEM_DOMAIN_RENDER | \
255 I915_GEM_DOMAIN_SAMPLER | \
256 I915_GEM_DOMAIN_COMMAND | \
257 I915_GEM_DOMAIN_INSTRUCTION | \
258 I915_GEM_DOMAIN_VERTEX)
259
260 #define for_each_pipe(__dev_priv, __p) \
261 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
262 #define for_each_plane(__dev_priv, __pipe, __p) \
263 for ((__p) = 0; \
264 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
265 (__p)++)
266 #define for_each_sprite(__dev_priv, __p, __s) \
267 for ((__s) = 0; \
268 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
269 (__s)++)
270
271 #define for_each_crtc(dev, crtc) \
272 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
273
274 #define for_each_intel_plane(dev, intel_plane) \
275 list_for_each_entry(intel_plane, \
276 &dev->mode_config.plane_list, \
277 base.head)
278
279 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
280 list_for_each_entry(intel_plane, \
281 &(dev)->mode_config.plane_list, \
282 base.head) \
283 if ((intel_plane)->pipe == (intel_crtc)->pipe)
284
285 #define for_each_intel_crtc(dev, intel_crtc) \
286 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
287
288 #define for_each_intel_encoder(dev, intel_encoder) \
289 list_for_each_entry(intel_encoder, \
290 &(dev)->mode_config.encoder_list, \
291 base.head)
292
293 #define for_each_intel_connector(dev, intel_connector) \
294 list_for_each_entry(intel_connector, \
295 &dev->mode_config.connector_list, \
296 base.head)
297
298 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
299 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
300 if ((intel_encoder)->base.crtc == (__crtc))
301
302 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
303 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
304 if ((intel_connector)->base.encoder == (__encoder))
305
306 #define for_each_power_domain(domain, mask) \
307 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
308 if ((1 << (domain)) & (mask))
309
310 struct drm_i915_private;
311 struct i915_mm_struct;
312 struct i915_mmu_object;
313
314 struct drm_i915_file_private {
315 struct drm_i915_private *dev_priv;
316 struct drm_file *file;
317
318 struct {
319 spinlock_t lock;
320 struct list_head request_list;
321 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
322 * chosen to prevent the CPU getting more than a frame ahead of the GPU
323 * (when using lax throttling for the frontbuffer). We also use it to
324 * offer free GPU waitboosts for severely congested workloads.
325 */
326 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
327 } mm;
328 struct idr context_idr;
329
330 struct intel_rps_client {
331 struct list_head link;
332 unsigned boosts;
333 } rps;
334
335 struct intel_engine_cs *bsd_ring;
336 };
337
338 enum intel_dpll_id {
339 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
340 /* real shared dpll ids must be >= 0 */
341 DPLL_ID_PCH_PLL_A = 0,
342 DPLL_ID_PCH_PLL_B = 1,
343 /* hsw/bdw */
344 DPLL_ID_WRPLL1 = 0,
345 DPLL_ID_WRPLL2 = 1,
346 /* skl */
347 DPLL_ID_SKL_DPLL1 = 0,
348 DPLL_ID_SKL_DPLL2 = 1,
349 DPLL_ID_SKL_DPLL3 = 2,
350 };
351 #define I915_NUM_PLLS 3
352
353 struct intel_dpll_hw_state {
354 /* i9xx, pch plls */
355 uint32_t dpll;
356 uint32_t dpll_md;
357 uint32_t fp0;
358 uint32_t fp1;
359
360 /* hsw, bdw */
361 uint32_t wrpll;
362
363 /* skl */
364 /*
365 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
366 * lower part of ctrl1 and they get shifted into position when writing
367 * the register. This allows us to easily compare the state to share
368 * the DPLL.
369 */
370 uint32_t ctrl1;
371 /* HDMI only, 0 when used for DP */
372 uint32_t cfgcr1, cfgcr2;
373
374 /* bxt */
375 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
376 pcsdw12;
377 };
378
379 struct intel_shared_dpll_config {
380 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
381 struct intel_dpll_hw_state hw_state;
382 };
383
384 struct intel_shared_dpll {
385 struct intel_shared_dpll_config config;
386
387 int active; /* count of number of active CRTCs (i.e. DPMS on) */
388 bool on; /* is the PLL actually active? Disabled during modeset */
389 const char *name;
390 /* should match the index in the dev_priv->shared_dplls array */
391 enum intel_dpll_id id;
392 /* The mode_set hook is optional and should be used together with the
393 * intel_prepare_shared_dpll function. */
394 void (*mode_set)(struct drm_i915_private *dev_priv,
395 struct intel_shared_dpll *pll);
396 void (*enable)(struct drm_i915_private *dev_priv,
397 struct intel_shared_dpll *pll);
398 void (*disable)(struct drm_i915_private *dev_priv,
399 struct intel_shared_dpll *pll);
400 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
401 struct intel_shared_dpll *pll,
402 struct intel_dpll_hw_state *hw_state);
403 };
404
405 #define SKL_DPLL0 0
406 #define SKL_DPLL1 1
407 #define SKL_DPLL2 2
408 #define SKL_DPLL3 3
409
410 /* Used by dp and fdi links */
411 struct intel_link_m_n {
412 uint32_t tu;
413 uint32_t gmch_m;
414 uint32_t gmch_n;
415 uint32_t link_m;
416 uint32_t link_n;
417 };
418
419 void intel_link_compute_m_n(int bpp, int nlanes,
420 int pixel_clock, int link_clock,
421 struct intel_link_m_n *m_n);
422
423 /* Interface history:
424 *
425 * 1.1: Original.
426 * 1.2: Add Power Management
427 * 1.3: Add vblank support
428 * 1.4: Fix cmdbuffer path, add heap destroy
429 * 1.5: Add vblank pipe configuration
430 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
431 * - Support vertical blank on secondary display pipe
432 */
433 #define DRIVER_MAJOR 1
434 #define DRIVER_MINOR 6
435 #define DRIVER_PATCHLEVEL 0
436
437 #define WATCH_LISTS 0
438
439 struct opregion_header;
440 struct opregion_acpi;
441 struct opregion_swsci;
442 struct opregion_asle;
443
444 struct intel_opregion {
445 struct opregion_header __iomem *header;
446 struct opregion_acpi __iomem *acpi;
447 struct opregion_swsci __iomem *swsci;
448 u32 swsci_gbda_sub_functions;
449 u32 swsci_sbcb_sub_functions;
450 struct opregion_asle __iomem *asle;
451 void __iomem *vbt;
452 u32 __iomem *lid_state;
453 struct work_struct asle_work;
454 };
455 #define OPREGION_SIZE (8*1024)
456
457 struct intel_overlay;
458 struct intel_overlay_error_state;
459
460 #define I915_FENCE_REG_NONE -1
461 #define I915_MAX_NUM_FENCES 32
462 /* 32 fences + sign bit for FENCE_REG_NONE */
463 #define I915_MAX_NUM_FENCE_BITS 6
464
465 struct drm_i915_fence_reg {
466 struct list_head lru_list;
467 struct drm_i915_gem_object *obj;
468 int pin_count;
469 };
470
471 struct sdvo_device_mapping {
472 u8 initialized;
473 u8 dvo_port;
474 u8 slave_addr;
475 u8 dvo_wiring;
476 u8 i2c_pin;
477 u8 ddc_pin;
478 };
479
480 struct intel_display_error_state;
481
482 struct drm_i915_error_state {
483 struct kref ref;
484 struct timeval time;
485
486 char error_msg[128];
487 u32 reset_count;
488 u32 suspend_count;
489
490 /* Generic register state */
491 u32 eir;
492 u32 pgtbl_er;
493 u32 ier;
494 u32 gtier[4];
495 u32 ccid;
496 u32 derrmr;
497 u32 forcewake;
498 u32 error; /* gen6+ */
499 u32 err_int; /* gen7 */
500 u32 fault_data0; /* gen8, gen9 */
501 u32 fault_data1; /* gen8, gen9 */
502 u32 done_reg;
503 u32 gac_eco;
504 u32 gam_ecochk;
505 u32 gab_ctl;
506 u32 gfx_mode;
507 u32 extra_instdone[I915_NUM_INSTDONE_REG];
508 u64 fence[I915_MAX_NUM_FENCES];
509 struct intel_overlay_error_state *overlay;
510 struct intel_display_error_state *display;
511 struct drm_i915_error_object *semaphore_obj;
512
513 struct drm_i915_error_ring {
514 bool valid;
515 /* Software tracked state */
516 bool waiting;
517 int hangcheck_score;
518 enum intel_ring_hangcheck_action hangcheck_action;
519 int num_requests;
520
521 /* our own tracking of ring head and tail */
522 u32 cpu_ring_head;
523 u32 cpu_ring_tail;
524
525 u32 semaphore_seqno[I915_NUM_RINGS - 1];
526
527 /* Register state */
528 u32 start;
529 u32 tail;
530 u32 head;
531 u32 ctl;
532 u32 hws;
533 u32 ipeir;
534 u32 ipehr;
535 u32 instdone;
536 u32 bbstate;
537 u32 instpm;
538 u32 instps;
539 u32 seqno;
540 u64 bbaddr;
541 u64 acthd;
542 u32 fault_reg;
543 u64 faddr;
544 u32 rc_psmi; /* sleep state */
545 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
546
547 struct drm_i915_error_object {
548 int page_count;
549 u32 gtt_offset;
550 u32 *pages[0];
551 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
552
553 struct drm_i915_error_request {
554 long jiffies;
555 u32 seqno;
556 u32 tail;
557 } *requests;
558
559 struct {
560 u32 gfx_mode;
561 union {
562 u64 pdp[4];
563 u32 pp_dir_base;
564 };
565 } vm_info;
566
567 pid_t pid;
568 char comm[TASK_COMM_LEN];
569 } ring[I915_NUM_RINGS];
570
571 struct drm_i915_error_buffer {
572 u32 size;
573 u32 name;
574 u32 rseqno[I915_NUM_RINGS], wseqno;
575 u32 gtt_offset;
576 u32 read_domains;
577 u32 write_domain;
578 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
579 s32 pinned:2;
580 u32 tiling:2;
581 u32 dirty:1;
582 u32 purgeable:1;
583 u32 userptr:1;
584 s32 ring:4;
585 u32 cache_level:3;
586 } **active_bo, **pinned_bo;
587
588 u32 *active_bo_count, *pinned_bo_count;
589 u32 vm_count;
590 };
591
592 struct intel_connector;
593 struct intel_encoder;
594 struct intel_crtc_state;
595 struct intel_initial_plane_config;
596 struct intel_crtc;
597 struct intel_limit;
598 struct dpll;
599
600 struct drm_i915_display_funcs {
601 bool (*fbc_enabled)(struct drm_device *dev);
602 void (*enable_fbc)(struct drm_crtc *crtc);
603 void (*disable_fbc)(struct drm_device *dev);
604 int (*get_display_clock_speed)(struct drm_device *dev);
605 int (*get_fifo_size)(struct drm_device *dev, int plane);
606 /**
607 * find_dpll() - Find the best values for the PLL
608 * @limit: limits for the PLL
609 * @crtc: current CRTC
610 * @target: target frequency in kHz
611 * @refclk: reference clock frequency in kHz
612 * @match_clock: if provided, @best_clock P divider must
613 * match the P divider from @match_clock
614 * used for LVDS downclocking
615 * @best_clock: best PLL values found
616 *
617 * Returns true on success, false on failure.
618 */
619 bool (*find_dpll)(const struct intel_limit *limit,
620 struct intel_crtc_state *crtc_state,
621 int target, int refclk,
622 struct dpll *match_clock,
623 struct dpll *best_clock);
624 void (*update_wm)(struct drm_crtc *crtc);
625 void (*update_sprite_wm)(struct drm_plane *plane,
626 struct drm_crtc *crtc,
627 uint32_t sprite_width, uint32_t sprite_height,
628 int pixel_size, bool enable, bool scaled);
629 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
630 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
631 /* Returns the active state of the crtc, and if the crtc is active,
632 * fills out the pipe-config with the hw state. */
633 bool (*get_pipe_config)(struct intel_crtc *,
634 struct intel_crtc_state *);
635 void (*get_initial_plane_config)(struct intel_crtc *,
636 struct intel_initial_plane_config *);
637 int (*crtc_compute_clock)(struct intel_crtc *crtc,
638 struct intel_crtc_state *crtc_state);
639 void (*crtc_enable)(struct drm_crtc *crtc);
640 void (*crtc_disable)(struct drm_crtc *crtc);
641 void (*audio_codec_enable)(struct drm_connector *connector,
642 struct intel_encoder *encoder,
643 struct drm_display_mode *mode);
644 void (*audio_codec_disable)(struct intel_encoder *encoder);
645 void (*fdi_link_train)(struct drm_crtc *crtc);
646 void (*init_clock_gating)(struct drm_device *dev);
647 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
648 struct drm_framebuffer *fb,
649 struct drm_i915_gem_object *obj,
650 struct drm_i915_gem_request *req,
651 uint32_t flags);
652 void (*update_primary_plane)(struct drm_crtc *crtc,
653 struct drm_framebuffer *fb,
654 int x, int y);
655 void (*hpd_irq_setup)(struct drm_device *dev);
656 /* clock updates for mode set */
657 /* cursor updates */
658 /* render clock increase/decrease */
659 /* display clock increase/decrease */
660 /* pll clock increase/decrease */
661
662 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
663 uint32_t (*get_backlight)(struct intel_connector *connector);
664 void (*set_backlight)(struct intel_connector *connector,
665 uint32_t level);
666 void (*disable_backlight)(struct intel_connector *connector);
667 void (*enable_backlight)(struct intel_connector *connector);
668 };
669
670 enum forcewake_domain_id {
671 FW_DOMAIN_ID_RENDER = 0,
672 FW_DOMAIN_ID_BLITTER,
673 FW_DOMAIN_ID_MEDIA,
674
675 FW_DOMAIN_ID_COUNT
676 };
677
678 enum forcewake_domains {
679 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
680 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
681 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
682 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
683 FORCEWAKE_BLITTER |
684 FORCEWAKE_MEDIA)
685 };
686
687 struct intel_uncore_funcs {
688 void (*force_wake_get)(struct drm_i915_private *dev_priv,
689 enum forcewake_domains domains);
690 void (*force_wake_put)(struct drm_i915_private *dev_priv,
691 enum forcewake_domains domains);
692
693 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
694 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
695 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
696 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
697
698 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
699 uint8_t val, bool trace);
700 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
701 uint16_t val, bool trace);
702 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
703 uint32_t val, bool trace);
704 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
705 uint64_t val, bool trace);
706 };
707
708 struct intel_uncore {
709 spinlock_t lock; /** lock is also taken in irq contexts. */
710
711 struct intel_uncore_funcs funcs;
712
713 unsigned fifo_count;
714 enum forcewake_domains fw_domains;
715
716 struct intel_uncore_forcewake_domain {
717 struct drm_i915_private *i915;
718 enum forcewake_domain_id id;
719 unsigned wake_count;
720 struct timer_list timer;
721 u32 reg_set;
722 u32 val_set;
723 u32 val_clear;
724 u32 reg_ack;
725 u32 reg_post;
726 u32 val_reset;
727 } fw_domain[FW_DOMAIN_ID_COUNT];
728 };
729
730 /* Iterate over initialised fw domains */
731 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
732 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
733 (i__) < FW_DOMAIN_ID_COUNT; \
734 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
735 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
736
737 #define for_each_fw_domain(domain__, dev_priv__, i__) \
738 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
739
740 enum csr_state {
741 FW_UNINITIALIZED = 0,
742 FW_LOADED,
743 FW_FAILED
744 };
745
746 struct intel_csr {
747 const char *fw_path;
748 __be32 *dmc_payload;
749 uint32_t dmc_fw_size;
750 uint32_t mmio_count;
751 uint32_t mmioaddr[8];
752 uint32_t mmiodata[8];
753 enum csr_state state;
754 };
755
756 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
757 func(is_mobile) sep \
758 func(is_i85x) sep \
759 func(is_i915g) sep \
760 func(is_i945gm) sep \
761 func(is_g33) sep \
762 func(need_gfx_hws) sep \
763 func(is_g4x) sep \
764 func(is_pineview) sep \
765 func(is_broadwater) sep \
766 func(is_crestline) sep \
767 func(is_ivybridge) sep \
768 func(is_valleyview) sep \
769 func(is_haswell) sep \
770 func(is_skylake) sep \
771 func(is_preliminary) sep \
772 func(has_fbc) sep \
773 func(has_pipe_cxsr) sep \
774 func(has_hotplug) sep \
775 func(cursor_needs_physical) sep \
776 func(has_overlay) sep \
777 func(overlay_needs_physical) sep \
778 func(supports_tv) sep \
779 func(has_llc) sep \
780 func(has_ddi) sep \
781 func(has_fpga_dbg)
782
783 #define DEFINE_FLAG(name) u8 name:1
784 #define SEP_SEMICOLON ;
785
786 struct intel_device_info {
787 u32 display_mmio_offset;
788 u16 device_id;
789 u8 num_pipes:3;
790 u8 num_sprites[I915_MAX_PIPES];
791 u8 gen;
792 u8 ring_mask; /* Rings supported by the HW */
793 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
794 /* Register offsets for the various display pipes and transcoders */
795 int pipe_offsets[I915_MAX_TRANSCODERS];
796 int trans_offsets[I915_MAX_TRANSCODERS];
797 int palette_offsets[I915_MAX_PIPES];
798 int cursor_offsets[I915_MAX_PIPES];
799
800 /* Slice/subslice/EU info */
801 u8 slice_total;
802 u8 subslice_total;
803 u8 subslice_per_slice;
804 u8 eu_total;
805 u8 eu_per_subslice;
806 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
807 u8 subslice_7eu[3];
808 u8 has_slice_pg:1;
809 u8 has_subslice_pg:1;
810 u8 has_eu_pg:1;
811 };
812
813 #undef DEFINE_FLAG
814 #undef SEP_SEMICOLON
815
816 enum i915_cache_level {
817 I915_CACHE_NONE = 0,
818 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
819 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
820 caches, eg sampler/render caches, and the
821 large Last-Level-Cache. LLC is coherent with
822 the CPU, but L3 is only visible to the GPU. */
823 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
824 };
825
826 struct i915_ctx_hang_stats {
827 /* This context had batch pending when hang was declared */
828 unsigned batch_pending;
829
830 /* This context had batch active when hang was declared */
831 unsigned batch_active;
832
833 /* Time when this context was last blamed for a GPU reset */
834 unsigned long guilty_ts;
835
836 /* If the contexts causes a second GPU hang within this time,
837 * it is permanently banned from submitting any more work.
838 */
839 unsigned long ban_period_seconds;
840
841 /* This context is banned to submit more work */
842 bool banned;
843 };
844
845 /* This must match up with the value previously used for execbuf2.rsvd1. */
846 #define DEFAULT_CONTEXT_HANDLE 0
847
848 #define CONTEXT_NO_ZEROMAP (1<<0)
849 /**
850 * struct intel_context - as the name implies, represents a context.
851 * @ref: reference count.
852 * @user_handle: userspace tracking identity for this context.
853 * @remap_slice: l3 row remapping information.
854 * @flags: context specific flags:
855 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
856 * @file_priv: filp associated with this context (NULL for global default
857 * context).
858 * @hang_stats: information about the role of this context in possible GPU
859 * hangs.
860 * @ppgtt: virtual memory space used by this context.
861 * @legacy_hw_ctx: render context backing object and whether it is correctly
862 * initialized (legacy ring submission mechanism only).
863 * @link: link in the global list of contexts.
864 *
865 * Contexts are memory images used by the hardware to store copies of their
866 * internal state.
867 */
868 struct intel_context {
869 struct kref ref;
870 int user_handle;
871 uint8_t remap_slice;
872 int flags;
873 struct drm_i915_file_private *file_priv;
874 struct i915_ctx_hang_stats hang_stats;
875 struct i915_hw_ppgtt *ppgtt;
876
877 /* Legacy ring buffer submission */
878 struct {
879 struct drm_i915_gem_object *rcs_state;
880 bool initialized;
881 } legacy_hw_ctx;
882
883 /* Execlists */
884 bool rcs_initialized;
885 struct {
886 struct drm_i915_gem_object *state;
887 struct intel_ringbuffer *ringbuf;
888 int pin_count;
889 } engine[I915_NUM_RINGS];
890
891 struct list_head link;
892 };
893
894 enum fb_op_origin {
895 ORIGIN_GTT,
896 ORIGIN_CPU,
897 ORIGIN_CS,
898 ORIGIN_FLIP,
899 };
900
901 struct i915_fbc {
902 unsigned long uncompressed_size;
903 unsigned threshold;
904 unsigned int fb_id;
905 unsigned int possible_framebuffer_bits;
906 unsigned int busy_bits;
907 struct intel_crtc *crtc;
908 int y;
909
910 struct drm_mm_node compressed_fb;
911 struct drm_mm_node *compressed_llb;
912
913 bool false_color;
914
915 /* Tracks whether the HW is actually enabled, not whether the feature is
916 * possible. */
917 bool enabled;
918
919 struct intel_fbc_work {
920 struct delayed_work work;
921 struct drm_crtc *crtc;
922 struct drm_framebuffer *fb;
923 } *fbc_work;
924
925 enum no_fbc_reason {
926 FBC_OK, /* FBC is enabled */
927 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
928 FBC_NO_OUTPUT, /* no outputs enabled to compress */
929 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
930 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
931 FBC_MODE_TOO_LARGE, /* mode too large for compression */
932 FBC_BAD_PLANE, /* fbc not supported on plane */
933 FBC_NOT_TILED, /* buffer not tiled */
934 FBC_MULTIPLE_PIPES, /* more than one pipe active */
935 FBC_MODULE_PARAM,
936 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
937 FBC_ROTATION, /* rotation is not supported */
938 } no_fbc_reason;
939 };
940
941 /**
942 * HIGH_RR is the highest eDP panel refresh rate read from EDID
943 * LOW_RR is the lowest eDP panel refresh rate found from EDID
944 * parsing for same resolution.
945 */
946 enum drrs_refresh_rate_type {
947 DRRS_HIGH_RR,
948 DRRS_LOW_RR,
949 DRRS_MAX_RR, /* RR count */
950 };
951
952 enum drrs_support_type {
953 DRRS_NOT_SUPPORTED = 0,
954 STATIC_DRRS_SUPPORT = 1,
955 SEAMLESS_DRRS_SUPPORT = 2
956 };
957
958 struct intel_dp;
959 struct i915_drrs {
960 struct mutex mutex;
961 struct delayed_work work;
962 struct intel_dp *dp;
963 unsigned busy_frontbuffer_bits;
964 enum drrs_refresh_rate_type refresh_rate_type;
965 enum drrs_support_type type;
966 };
967
968 struct i915_psr {
969 struct mutex lock;
970 bool sink_support;
971 bool source_ok;
972 struct intel_dp *enabled;
973 bool active;
974 struct delayed_work work;
975 unsigned busy_frontbuffer_bits;
976 bool psr2_support;
977 bool aux_frame_sync;
978 };
979
980 enum intel_pch {
981 PCH_NONE = 0, /* No PCH present */
982 PCH_IBX, /* Ibexpeak PCH */
983 PCH_CPT, /* Cougarpoint PCH */
984 PCH_LPT, /* Lynxpoint PCH */
985 PCH_SPT, /* Sunrisepoint PCH */
986 PCH_NOP,
987 };
988
989 enum intel_sbi_destination {
990 SBI_ICLK,
991 SBI_MPHY,
992 };
993
994 #define QUIRK_PIPEA_FORCE (1<<0)
995 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
996 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
997 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
998 #define QUIRK_PIPEB_FORCE (1<<4)
999 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1000
1001 struct intel_fbdev;
1002 struct intel_fbc_work;
1003
1004 struct intel_gmbus {
1005 struct i2c_adapter adapter;
1006 u32 force_bit;
1007 u32 reg0;
1008 u32 gpio_reg;
1009 struct i2c_algo_bit_data bit_algo;
1010 struct drm_i915_private *dev_priv;
1011 };
1012
1013 struct i915_suspend_saved_registers {
1014 u32 saveDSPARB;
1015 u32 saveLVDS;
1016 u32 savePP_ON_DELAYS;
1017 u32 savePP_OFF_DELAYS;
1018 u32 savePP_ON;
1019 u32 savePP_OFF;
1020 u32 savePP_CONTROL;
1021 u32 savePP_DIVISOR;
1022 u32 saveFBC_CONTROL;
1023 u32 saveCACHE_MODE_0;
1024 u32 saveMI_ARB_STATE;
1025 u32 saveSWF0[16];
1026 u32 saveSWF1[16];
1027 u32 saveSWF2[3];
1028 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1029 u32 savePCH_PORT_HOTPLUG;
1030 u16 saveGCDGMBUS;
1031 };
1032
1033 struct vlv_s0ix_state {
1034 /* GAM */
1035 u32 wr_watermark;
1036 u32 gfx_prio_ctrl;
1037 u32 arb_mode;
1038 u32 gfx_pend_tlb0;
1039 u32 gfx_pend_tlb1;
1040 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1041 u32 media_max_req_count;
1042 u32 gfx_max_req_count;
1043 u32 render_hwsp;
1044 u32 ecochk;
1045 u32 bsd_hwsp;
1046 u32 blt_hwsp;
1047 u32 tlb_rd_addr;
1048
1049 /* MBC */
1050 u32 g3dctl;
1051 u32 gsckgctl;
1052 u32 mbctl;
1053
1054 /* GCP */
1055 u32 ucgctl1;
1056 u32 ucgctl3;
1057 u32 rcgctl1;
1058 u32 rcgctl2;
1059 u32 rstctl;
1060 u32 misccpctl;
1061
1062 /* GPM */
1063 u32 gfxpause;
1064 u32 rpdeuhwtc;
1065 u32 rpdeuc;
1066 u32 ecobus;
1067 u32 pwrdwnupctl;
1068 u32 rp_down_timeout;
1069 u32 rp_deucsw;
1070 u32 rcubmabdtmr;
1071 u32 rcedata;
1072 u32 spare2gh;
1073
1074 /* Display 1 CZ domain */
1075 u32 gt_imr;
1076 u32 gt_ier;
1077 u32 pm_imr;
1078 u32 pm_ier;
1079 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1080
1081 /* GT SA CZ domain */
1082 u32 tilectl;
1083 u32 gt_fifoctl;
1084 u32 gtlc_wake_ctrl;
1085 u32 gtlc_survive;
1086 u32 pmwgicz;
1087
1088 /* Display 2 CZ domain */
1089 u32 gu_ctl0;
1090 u32 gu_ctl1;
1091 u32 pcbr;
1092 u32 clock_gate_dis2;
1093 };
1094
1095 struct intel_rps_ei {
1096 u32 cz_clock;
1097 u32 render_c0;
1098 u32 media_c0;
1099 };
1100
1101 struct intel_gen6_power_mgmt {
1102 /*
1103 * work, interrupts_enabled and pm_iir are protected by
1104 * dev_priv->irq_lock
1105 */
1106 struct work_struct work;
1107 bool interrupts_enabled;
1108 u32 pm_iir;
1109
1110 /* Frequencies are stored in potentially platform dependent multiples.
1111 * In other words, *_freq needs to be multiplied by X to be interesting.
1112 * Soft limits are those which are used for the dynamic reclocking done
1113 * by the driver (raise frequencies under heavy loads, and lower for
1114 * lighter loads). Hard limits are those imposed by the hardware.
1115 *
1116 * A distinction is made for overclocking, which is never enabled by
1117 * default, and is considered to be above the hard limit if it's
1118 * possible at all.
1119 */
1120 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1121 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1122 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1123 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1124 u8 min_freq; /* AKA RPn. Minimum frequency */
1125 u8 idle_freq; /* Frequency to request when we are idle */
1126 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1127 u8 rp1_freq; /* "less than" RP0 power/freqency */
1128 u8 rp0_freq; /* Non-overclocked max frequency. */
1129 u32 cz_freq;
1130
1131 u8 up_threshold; /* Current %busy required to uplock */
1132 u8 down_threshold; /* Current %busy required to downclock */
1133
1134 int last_adj;
1135 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1136
1137 spinlock_t client_lock;
1138 struct list_head clients;
1139 bool client_boost;
1140
1141 bool enabled;
1142 struct delayed_work delayed_resume_work;
1143 unsigned boosts;
1144
1145 struct intel_rps_client semaphores, mmioflips;
1146
1147 /* manual wa residency calculations */
1148 struct intel_rps_ei up_ei, down_ei;
1149
1150 /*
1151 * Protects RPS/RC6 register access and PCU communication.
1152 * Must be taken after struct_mutex if nested. Note that
1153 * this lock may be held for long periods of time when
1154 * talking to hw - so only take it when talking to hw!
1155 */
1156 struct mutex hw_lock;
1157 };
1158
1159 /* defined intel_pm.c */
1160 extern spinlock_t mchdev_lock;
1161
1162 struct intel_ilk_power_mgmt {
1163 u8 cur_delay;
1164 u8 min_delay;
1165 u8 max_delay;
1166 u8 fmax;
1167 u8 fstart;
1168
1169 u64 last_count1;
1170 unsigned long last_time1;
1171 unsigned long chipset_power;
1172 u64 last_count2;
1173 u64 last_time2;
1174 unsigned long gfx_power;
1175 u8 corr;
1176
1177 int c_m;
1178 int r_t;
1179 };
1180
1181 struct drm_i915_private;
1182 struct i915_power_well;
1183
1184 struct i915_power_well_ops {
1185 /*
1186 * Synchronize the well's hw state to match the current sw state, for
1187 * example enable/disable it based on the current refcount. Called
1188 * during driver init and resume time, possibly after first calling
1189 * the enable/disable handlers.
1190 */
1191 void (*sync_hw)(struct drm_i915_private *dev_priv,
1192 struct i915_power_well *power_well);
1193 /*
1194 * Enable the well and resources that depend on it (for example
1195 * interrupts located on the well). Called after the 0->1 refcount
1196 * transition.
1197 */
1198 void (*enable)(struct drm_i915_private *dev_priv,
1199 struct i915_power_well *power_well);
1200 /*
1201 * Disable the well and resources that depend on it. Called after
1202 * the 1->0 refcount transition.
1203 */
1204 void (*disable)(struct drm_i915_private *dev_priv,
1205 struct i915_power_well *power_well);
1206 /* Returns the hw enabled state. */
1207 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1208 struct i915_power_well *power_well);
1209 };
1210
1211 /* Power well structure for haswell */
1212 struct i915_power_well {
1213 const char *name;
1214 bool always_on;
1215 /* power well enable/disable usage count */
1216 int count;
1217 /* cached hw enabled state */
1218 bool hw_enabled;
1219 unsigned long domains;
1220 unsigned long data;
1221 const struct i915_power_well_ops *ops;
1222 };
1223
1224 struct i915_power_domains {
1225 /*
1226 * Power wells needed for initialization at driver init and suspend
1227 * time are on. They are kept on until after the first modeset.
1228 */
1229 bool init_power_on;
1230 bool initializing;
1231 int power_well_count;
1232
1233 struct mutex lock;
1234 int domain_use_count[POWER_DOMAIN_NUM];
1235 struct i915_power_well *power_wells;
1236 };
1237
1238 #define MAX_L3_SLICES 2
1239 struct intel_l3_parity {
1240 u32 *remap_info[MAX_L3_SLICES];
1241 struct work_struct error_work;
1242 int which_slice;
1243 };
1244
1245 struct i915_gem_mm {
1246 /** Memory allocator for GTT stolen memory */
1247 struct drm_mm stolen;
1248 /** List of all objects in gtt_space. Used to restore gtt
1249 * mappings on resume */
1250 struct list_head bound_list;
1251 /**
1252 * List of objects which are not bound to the GTT (thus
1253 * are idle and not used by the GPU) but still have
1254 * (presumably uncached) pages still attached.
1255 */
1256 struct list_head unbound_list;
1257
1258 /** Usable portion of the GTT for GEM */
1259 unsigned long stolen_base; /* limited to low memory (32-bit) */
1260
1261 /** PPGTT used for aliasing the PPGTT with the GTT */
1262 struct i915_hw_ppgtt *aliasing_ppgtt;
1263
1264 struct notifier_block oom_notifier;
1265 struct shrinker shrinker;
1266 bool shrinker_no_lock_stealing;
1267
1268 /** LRU list of objects with fence regs on them. */
1269 struct list_head fence_list;
1270
1271 /**
1272 * We leave the user IRQ off as much as possible,
1273 * but this means that requests will finish and never
1274 * be retired once the system goes idle. Set a timer to
1275 * fire periodically while the ring is running. When it
1276 * fires, go retire requests.
1277 */
1278 struct delayed_work retire_work;
1279
1280 /**
1281 * When we detect an idle GPU, we want to turn on
1282 * powersaving features. So once we see that there
1283 * are no more requests outstanding and no more
1284 * arrive within a small period of time, we fire
1285 * off the idle_work.
1286 */
1287 struct delayed_work idle_work;
1288
1289 /**
1290 * Are we in a non-interruptible section of code like
1291 * modesetting?
1292 */
1293 bool interruptible;
1294
1295 /**
1296 * Is the GPU currently considered idle, or busy executing userspace
1297 * requests? Whilst idle, we attempt to power down the hardware and
1298 * display clocks. In order to reduce the effect on performance, there
1299 * is a slight delay before we do so.
1300 */
1301 bool busy;
1302
1303 /* the indicator for dispatch video commands on two BSD rings */
1304 int bsd_ring_dispatch_index;
1305
1306 /** Bit 6 swizzling required for X tiling */
1307 uint32_t bit_6_swizzle_x;
1308 /** Bit 6 swizzling required for Y tiling */
1309 uint32_t bit_6_swizzle_y;
1310
1311 /* accounting, useful for userland debugging */
1312 spinlock_t object_stat_lock;
1313 size_t object_memory;
1314 u32 object_count;
1315 };
1316
1317 struct drm_i915_error_state_buf {
1318 struct drm_i915_private *i915;
1319 unsigned bytes;
1320 unsigned size;
1321 int err;
1322 u8 *buf;
1323 loff_t start;
1324 loff_t pos;
1325 };
1326
1327 struct i915_error_state_file_priv {
1328 struct drm_device *dev;
1329 struct drm_i915_error_state *error;
1330 };
1331
1332 struct i915_gpu_error {
1333 /* For hangcheck timer */
1334 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1335 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1336 /* Hang gpu twice in this window and your context gets banned */
1337 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1338
1339 struct workqueue_struct *hangcheck_wq;
1340 struct delayed_work hangcheck_work;
1341
1342 /* For reset and error_state handling. */
1343 spinlock_t lock;
1344 /* Protected by the above dev->gpu_error.lock. */
1345 struct drm_i915_error_state *first_error;
1346
1347 unsigned long missed_irq_rings;
1348
1349 /**
1350 * State variable controlling the reset flow and count
1351 *
1352 * This is a counter which gets incremented when reset is triggered,
1353 * and again when reset has been handled. So odd values (lowest bit set)
1354 * means that reset is in progress and even values that
1355 * (reset_counter >> 1):th reset was successfully completed.
1356 *
1357 * If reset is not completed succesfully, the I915_WEDGE bit is
1358 * set meaning that hardware is terminally sour and there is no
1359 * recovery. All waiters on the reset_queue will be woken when
1360 * that happens.
1361 *
1362 * This counter is used by the wait_seqno code to notice that reset
1363 * event happened and it needs to restart the entire ioctl (since most
1364 * likely the seqno it waited for won't ever signal anytime soon).
1365 *
1366 * This is important for lock-free wait paths, where no contended lock
1367 * naturally enforces the correct ordering between the bail-out of the
1368 * waiter and the gpu reset work code.
1369 */
1370 atomic_t reset_counter;
1371
1372 #define I915_RESET_IN_PROGRESS_FLAG 1
1373 #define I915_WEDGED (1 << 31)
1374
1375 /**
1376 * Waitqueue to signal when the reset has completed. Used by clients
1377 * that wait for dev_priv->mm.wedged to settle.
1378 */
1379 wait_queue_head_t reset_queue;
1380
1381 /* Userspace knobs for gpu hang simulation;
1382 * combines both a ring mask, and extra flags
1383 */
1384 u32 stop_rings;
1385 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1386 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1387
1388 /* For missed irq/seqno simulation. */
1389 unsigned int test_irq_rings;
1390
1391 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1392 bool reload_in_reset;
1393 };
1394
1395 enum modeset_restore {
1396 MODESET_ON_LID_OPEN,
1397 MODESET_DONE,
1398 MODESET_SUSPENDED,
1399 };
1400
1401 struct ddi_vbt_port_info {
1402 /*
1403 * This is an index in the HDMI/DVI DDI buffer translation table.
1404 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1405 * populate this field.
1406 */
1407 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1408 uint8_t hdmi_level_shift;
1409
1410 uint8_t supports_dvi:1;
1411 uint8_t supports_hdmi:1;
1412 uint8_t supports_dp:1;
1413 };
1414
1415 enum psr_lines_to_wait {
1416 PSR_0_LINES_TO_WAIT = 0,
1417 PSR_1_LINE_TO_WAIT,
1418 PSR_4_LINES_TO_WAIT,
1419 PSR_8_LINES_TO_WAIT
1420 };
1421
1422 struct intel_vbt_data {
1423 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1424 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1425
1426 /* Feature bits */
1427 unsigned int int_tv_support:1;
1428 unsigned int lvds_dither:1;
1429 unsigned int lvds_vbt:1;
1430 unsigned int int_crt_support:1;
1431 unsigned int lvds_use_ssc:1;
1432 unsigned int display_clock_mode:1;
1433 unsigned int fdi_rx_polarity_inverted:1;
1434 unsigned int has_mipi:1;
1435 int lvds_ssc_freq;
1436 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1437
1438 enum drrs_support_type drrs_type;
1439
1440 /* eDP */
1441 int edp_rate;
1442 int edp_lanes;
1443 int edp_preemphasis;
1444 int edp_vswing;
1445 bool edp_initialized;
1446 bool edp_support;
1447 int edp_bpp;
1448 struct edp_power_seq edp_pps;
1449
1450 struct {
1451 bool full_link;
1452 bool require_aux_wakeup;
1453 int idle_frames;
1454 enum psr_lines_to_wait lines_to_wait;
1455 int tp1_wakeup_time;
1456 int tp2_tp3_wakeup_time;
1457 } psr;
1458
1459 struct {
1460 u16 pwm_freq_hz;
1461 bool present;
1462 bool active_low_pwm;
1463 u8 min_brightness; /* min_brightness/255 of max */
1464 } backlight;
1465
1466 /* MIPI DSI */
1467 struct {
1468 u16 port;
1469 u16 panel_id;
1470 struct mipi_config *config;
1471 struct mipi_pps_data *pps;
1472 u8 seq_version;
1473 u32 size;
1474 u8 *data;
1475 u8 *sequence[MIPI_SEQ_MAX];
1476 } dsi;
1477
1478 int crt_ddc_pin;
1479
1480 int child_dev_num;
1481 union child_device_config *child_dev;
1482
1483 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1484 };
1485
1486 enum intel_ddb_partitioning {
1487 INTEL_DDB_PART_1_2,
1488 INTEL_DDB_PART_5_6, /* IVB+ */
1489 };
1490
1491 struct intel_wm_level {
1492 bool enable;
1493 uint32_t pri_val;
1494 uint32_t spr_val;
1495 uint32_t cur_val;
1496 uint32_t fbc_val;
1497 };
1498
1499 struct ilk_wm_values {
1500 uint32_t wm_pipe[3];
1501 uint32_t wm_lp[3];
1502 uint32_t wm_lp_spr[3];
1503 uint32_t wm_linetime[3];
1504 bool enable_fbc_wm;
1505 enum intel_ddb_partitioning partitioning;
1506 };
1507
1508 struct vlv_pipe_wm {
1509 uint16_t primary;
1510 uint16_t sprite[2];
1511 uint8_t cursor;
1512 };
1513
1514 struct vlv_sr_wm {
1515 uint16_t plane;
1516 uint8_t cursor;
1517 };
1518
1519 struct vlv_wm_values {
1520 struct vlv_pipe_wm pipe[3];
1521 struct vlv_sr_wm sr;
1522 struct {
1523 uint8_t cursor;
1524 uint8_t sprite[2];
1525 uint8_t primary;
1526 } ddl[3];
1527 uint8_t level;
1528 bool cxsr;
1529 };
1530
1531 struct skl_ddb_entry {
1532 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1533 };
1534
1535 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1536 {
1537 return entry->end - entry->start;
1538 }
1539
1540 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1541 const struct skl_ddb_entry *e2)
1542 {
1543 if (e1->start == e2->start && e1->end == e2->end)
1544 return true;
1545
1546 return false;
1547 }
1548
1549 struct skl_ddb_allocation {
1550 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1551 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1552 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
1553 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1554 };
1555
1556 struct skl_wm_values {
1557 bool dirty[I915_MAX_PIPES];
1558 struct skl_ddb_allocation ddb;
1559 uint32_t wm_linetime[I915_MAX_PIPES];
1560 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1561 uint32_t cursor[I915_MAX_PIPES][8];
1562 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1563 uint32_t cursor_trans[I915_MAX_PIPES];
1564 };
1565
1566 struct skl_wm_level {
1567 bool plane_en[I915_MAX_PLANES];
1568 bool cursor_en;
1569 uint16_t plane_res_b[I915_MAX_PLANES];
1570 uint8_t plane_res_l[I915_MAX_PLANES];
1571 uint16_t cursor_res_b;
1572 uint8_t cursor_res_l;
1573 };
1574
1575 /*
1576 * This struct helps tracking the state needed for runtime PM, which puts the
1577 * device in PCI D3 state. Notice that when this happens, nothing on the
1578 * graphics device works, even register access, so we don't get interrupts nor
1579 * anything else.
1580 *
1581 * Every piece of our code that needs to actually touch the hardware needs to
1582 * either call intel_runtime_pm_get or call intel_display_power_get with the
1583 * appropriate power domain.
1584 *
1585 * Our driver uses the autosuspend delay feature, which means we'll only really
1586 * suspend if we stay with zero refcount for a certain amount of time. The
1587 * default value is currently very conservative (see intel_runtime_pm_enable), but
1588 * it can be changed with the standard runtime PM files from sysfs.
1589 *
1590 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1591 * goes back to false exactly before we reenable the IRQs. We use this variable
1592 * to check if someone is trying to enable/disable IRQs while they're supposed
1593 * to be disabled. This shouldn't happen and we'll print some error messages in
1594 * case it happens.
1595 *
1596 * For more, read the Documentation/power/runtime_pm.txt.
1597 */
1598 struct i915_runtime_pm {
1599 bool suspended;
1600 bool irqs_enabled;
1601 };
1602
1603 enum intel_pipe_crc_source {
1604 INTEL_PIPE_CRC_SOURCE_NONE,
1605 INTEL_PIPE_CRC_SOURCE_PLANE1,
1606 INTEL_PIPE_CRC_SOURCE_PLANE2,
1607 INTEL_PIPE_CRC_SOURCE_PF,
1608 INTEL_PIPE_CRC_SOURCE_PIPE,
1609 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1610 INTEL_PIPE_CRC_SOURCE_TV,
1611 INTEL_PIPE_CRC_SOURCE_DP_B,
1612 INTEL_PIPE_CRC_SOURCE_DP_C,
1613 INTEL_PIPE_CRC_SOURCE_DP_D,
1614 INTEL_PIPE_CRC_SOURCE_AUTO,
1615 INTEL_PIPE_CRC_SOURCE_MAX,
1616 };
1617
1618 struct intel_pipe_crc_entry {
1619 uint32_t frame;
1620 uint32_t crc[5];
1621 };
1622
1623 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1624 struct intel_pipe_crc {
1625 spinlock_t lock;
1626 bool opened; /* exclusive access to the result file */
1627 struct intel_pipe_crc_entry *entries;
1628 enum intel_pipe_crc_source source;
1629 int head, tail;
1630 wait_queue_head_t wq;
1631 };
1632
1633 struct i915_frontbuffer_tracking {
1634 struct mutex lock;
1635
1636 /*
1637 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1638 * scheduled flips.
1639 */
1640 unsigned busy_bits;
1641 unsigned flip_bits;
1642 };
1643
1644 struct i915_wa_reg {
1645 u32 addr;
1646 u32 value;
1647 /* bitmask representing WA bits */
1648 u32 mask;
1649 };
1650
1651 #define I915_MAX_WA_REGS 16
1652
1653 struct i915_workarounds {
1654 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1655 u32 count;
1656 };
1657
1658 struct i915_virtual_gpu {
1659 bool active;
1660 };
1661
1662 struct i915_execbuffer_params {
1663 struct drm_device *dev;
1664 struct drm_file *file;
1665 uint32_t dispatch_flags;
1666 uint32_t args_batch_start_offset;
1667 uint32_t batch_obj_vm_offset;
1668 struct intel_engine_cs *ring;
1669 struct drm_i915_gem_object *batch_obj;
1670 struct intel_context *ctx;
1671 struct drm_i915_gem_request *request;
1672 };
1673
1674 struct drm_i915_private {
1675 struct drm_device *dev;
1676 struct kmem_cache *objects;
1677 struct kmem_cache *vmas;
1678 struct kmem_cache *requests;
1679
1680 const struct intel_device_info info;
1681
1682 int relative_constants_mode;
1683
1684 void __iomem *regs;
1685
1686 struct intel_uncore uncore;
1687
1688 struct i915_virtual_gpu vgpu;
1689
1690 struct intel_csr csr;
1691
1692 /* Display CSR-related protection */
1693 struct mutex csr_lock;
1694
1695 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1696
1697 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1698 * controller on different i2c buses. */
1699 struct mutex gmbus_mutex;
1700
1701 /**
1702 * Base address of the gmbus and gpio block.
1703 */
1704 uint32_t gpio_mmio_base;
1705
1706 /* MMIO base address for MIPI regs */
1707 uint32_t mipi_mmio_base;
1708
1709 wait_queue_head_t gmbus_wait_queue;
1710
1711 struct pci_dev *bridge_dev;
1712 struct intel_engine_cs ring[I915_NUM_RINGS];
1713 struct drm_i915_gem_object *semaphore_obj;
1714 uint32_t last_seqno, next_seqno;
1715
1716 struct drm_dma_handle *status_page_dmah;
1717 struct resource mch_res;
1718
1719 /* protects the irq masks */
1720 spinlock_t irq_lock;
1721
1722 /* protects the mmio flip data */
1723 spinlock_t mmio_flip_lock;
1724
1725 bool display_irqs_enabled;
1726
1727 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1728 struct pm_qos_request pm_qos;
1729
1730 /* Sideband mailbox protection */
1731 struct mutex sb_lock;
1732
1733 /** Cached value of IMR to avoid reads in updating the bitfield */
1734 union {
1735 u32 irq_mask;
1736 u32 de_irq_mask[I915_MAX_PIPES];
1737 };
1738 u32 gt_irq_mask;
1739 u32 pm_irq_mask;
1740 u32 pm_rps_events;
1741 u32 pipestat_irq_mask[I915_MAX_PIPES];
1742
1743 struct i915_hotplug hotplug;
1744 struct i915_fbc fbc;
1745 struct i915_drrs drrs;
1746 struct intel_opregion opregion;
1747 struct intel_vbt_data vbt;
1748
1749 bool preserve_bios_swizzle;
1750
1751 /* overlay */
1752 struct intel_overlay *overlay;
1753
1754 /* backlight registers and fields in struct intel_panel */
1755 struct mutex backlight_lock;
1756
1757 /* LVDS info */
1758 bool no_aux_handshake;
1759
1760 /* protects panel power sequencer state */
1761 struct mutex pps_mutex;
1762
1763 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1764 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1765 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1766
1767 unsigned int fsb_freq, mem_freq, is_ddr3;
1768 unsigned int skl_boot_cdclk;
1769 unsigned int cdclk_freq, max_cdclk_freq;
1770 unsigned int hpll_freq;
1771
1772 /**
1773 * wq - Driver workqueue for GEM.
1774 *
1775 * NOTE: Work items scheduled here are not allowed to grab any modeset
1776 * locks, for otherwise the flushing done in the pageflip code will
1777 * result in deadlocks.
1778 */
1779 struct workqueue_struct *wq;
1780
1781 /* Display functions */
1782 struct drm_i915_display_funcs display;
1783
1784 /* PCH chipset type */
1785 enum intel_pch pch_type;
1786 unsigned short pch_id;
1787
1788 unsigned long quirks;
1789
1790 enum modeset_restore modeset_restore;
1791 struct mutex modeset_restore_lock;
1792
1793 struct list_head vm_list; /* Global list of all address spaces */
1794 struct i915_gtt gtt; /* VM representing the global address space */
1795
1796 struct i915_gem_mm mm;
1797 DECLARE_HASHTABLE(mm_structs, 7);
1798 struct mutex mm_lock;
1799
1800 /* Kernel Modesetting */
1801
1802 struct sdvo_device_mapping sdvo_mappings[2];
1803
1804 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1805 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1806 wait_queue_head_t pending_flip_queue;
1807
1808 #ifdef CONFIG_DEBUG_FS
1809 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1810 #endif
1811
1812 int num_shared_dpll;
1813 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1814 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1815
1816 struct i915_workarounds workarounds;
1817
1818 /* Reclocking support */
1819 bool render_reclock_avail;
1820
1821 struct i915_frontbuffer_tracking fb_tracking;
1822
1823 u16 orig_clock;
1824
1825 bool mchbar_need_disable;
1826
1827 struct intel_l3_parity l3_parity;
1828
1829 /* Cannot be determined by PCIID. You must always read a register. */
1830 size_t ellc_size;
1831
1832 /* gen6+ rps state */
1833 struct intel_gen6_power_mgmt rps;
1834
1835 /* ilk-only ips/rps state. Everything in here is protected by the global
1836 * mchdev_lock in intel_pm.c */
1837 struct intel_ilk_power_mgmt ips;
1838
1839 struct i915_power_domains power_domains;
1840
1841 struct i915_psr psr;
1842
1843 struct i915_gpu_error gpu_error;
1844
1845 struct drm_i915_gem_object *vlv_pctx;
1846
1847 #ifdef CONFIG_DRM_I915_FBDEV
1848 /* list of fbdev register on this device */
1849 struct intel_fbdev *fbdev;
1850 struct work_struct fbdev_suspend_work;
1851 #endif
1852
1853 struct drm_property *broadcast_rgb_property;
1854 struct drm_property *force_audio_property;
1855
1856 /* hda/i915 audio component */
1857 bool audio_component_registered;
1858
1859 uint32_t hw_context_size;
1860 struct list_head context_list;
1861
1862 u32 fdi_rx_config;
1863
1864 u32 chv_phy_control;
1865
1866 u32 suspend_count;
1867 struct i915_suspend_saved_registers regfile;
1868 struct vlv_s0ix_state vlv_s0ix_state;
1869
1870 struct {
1871 /*
1872 * Raw watermark latency values:
1873 * in 0.1us units for WM0,
1874 * in 0.5us units for WM1+.
1875 */
1876 /* primary */
1877 uint16_t pri_latency[5];
1878 /* sprite */
1879 uint16_t spr_latency[5];
1880 /* cursor */
1881 uint16_t cur_latency[5];
1882 /*
1883 * Raw watermark memory latency values
1884 * for SKL for all 8 levels
1885 * in 1us units.
1886 */
1887 uint16_t skl_latency[8];
1888
1889 /*
1890 * The skl_wm_values structure is a bit too big for stack
1891 * allocation, so we keep the staging struct where we store
1892 * intermediate results here instead.
1893 */
1894 struct skl_wm_values skl_results;
1895
1896 /* current hardware state */
1897 union {
1898 struct ilk_wm_values hw;
1899 struct skl_wm_values skl_hw;
1900 struct vlv_wm_values vlv;
1901 };
1902 } wm;
1903
1904 struct i915_runtime_pm pm;
1905
1906 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1907 struct {
1908 int (*execbuf_submit)(struct i915_execbuffer_params *params,
1909 struct drm_i915_gem_execbuffer2 *args,
1910 struct list_head *vmas);
1911 int (*init_rings)(struct drm_device *dev);
1912 void (*cleanup_ring)(struct intel_engine_cs *ring);
1913 void (*stop_ring)(struct intel_engine_cs *ring);
1914 } gt;
1915
1916 bool edp_low_vswing;
1917
1918 /*
1919 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1920 * will be rejected. Instead look for a better place.
1921 */
1922 };
1923
1924 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1925 {
1926 return dev->dev_private;
1927 }
1928
1929 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1930 {
1931 return to_i915(dev_get_drvdata(dev));
1932 }
1933
1934 /* Iterate over initialised rings */
1935 #define for_each_ring(ring__, dev_priv__, i__) \
1936 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1937 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1938
1939 enum hdmi_force_audio {
1940 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1941 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1942 HDMI_AUDIO_AUTO, /* trust EDID */
1943 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1944 };
1945
1946 #define I915_GTT_OFFSET_NONE ((u32)-1)
1947
1948 struct drm_i915_gem_object_ops {
1949 /* Interface between the GEM object and its backing storage.
1950 * get_pages() is called once prior to the use of the associated set
1951 * of pages before to binding them into the GTT, and put_pages() is
1952 * called after we no longer need them. As we expect there to be
1953 * associated cost with migrating pages between the backing storage
1954 * and making them available for the GPU (e.g. clflush), we may hold
1955 * onto the pages after they are no longer referenced by the GPU
1956 * in case they may be used again shortly (for example migrating the
1957 * pages to a different memory domain within the GTT). put_pages()
1958 * will therefore most likely be called when the object itself is
1959 * being released or under memory pressure (where we attempt to
1960 * reap pages for the shrinker).
1961 */
1962 int (*get_pages)(struct drm_i915_gem_object *);
1963 void (*put_pages)(struct drm_i915_gem_object *);
1964 int (*dmabuf_export)(struct drm_i915_gem_object *);
1965 void (*release)(struct drm_i915_gem_object *);
1966 };
1967
1968 /*
1969 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1970 * considered to be the frontbuffer for the given plane interface-vise. This
1971 * doesn't mean that the hw necessarily already scans it out, but that any
1972 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1973 *
1974 * We have one bit per pipe and per scanout plane type.
1975 */
1976 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1977 #define INTEL_FRONTBUFFER_BITS \
1978 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1979 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1980 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1981 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1982 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1983 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1984 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1985 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1986 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1987 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1988 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1989
1990 struct drm_i915_gem_object {
1991 struct drm_gem_object base;
1992
1993 const struct drm_i915_gem_object_ops *ops;
1994
1995 /** List of VMAs backed by this object */
1996 struct list_head vma_list;
1997
1998 /** Stolen memory for this object, instead of being backed by shmem. */
1999 struct drm_mm_node *stolen;
2000 struct list_head global_list;
2001
2002 struct list_head ring_list[I915_NUM_RINGS];
2003 /** Used in execbuf to temporarily hold a ref */
2004 struct list_head obj_exec_link;
2005
2006 struct list_head batch_pool_link;
2007
2008 /**
2009 * This is set if the object is on the active lists (has pending
2010 * rendering and so a non-zero seqno), and is not set if it i s on
2011 * inactive (ready to be unbound) list.
2012 */
2013 unsigned int active:I915_NUM_RINGS;
2014
2015 /**
2016 * This is set if the object has been written to since last bound
2017 * to the GTT
2018 */
2019 unsigned int dirty:1;
2020
2021 /**
2022 * Fence register bits (if any) for this object. Will be set
2023 * as needed when mapped into the GTT.
2024 * Protected by dev->struct_mutex.
2025 */
2026 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2027
2028 /**
2029 * Advice: are the backing pages purgeable?
2030 */
2031 unsigned int madv:2;
2032
2033 /**
2034 * Current tiling mode for the object.
2035 */
2036 unsigned int tiling_mode:2;
2037 /**
2038 * Whether the tiling parameters for the currently associated fence
2039 * register have changed. Note that for the purposes of tracking
2040 * tiling changes we also treat the unfenced register, the register
2041 * slot that the object occupies whilst it executes a fenced
2042 * command (such as BLT on gen2/3), as a "fence".
2043 */
2044 unsigned int fence_dirty:1;
2045
2046 /**
2047 * Is the object at the current location in the gtt mappable and
2048 * fenceable? Used to avoid costly recalculations.
2049 */
2050 unsigned int map_and_fenceable:1;
2051
2052 /**
2053 * Whether the current gtt mapping needs to be mappable (and isn't just
2054 * mappable by accident). Track pin and fault separate for a more
2055 * accurate mappable working set.
2056 */
2057 unsigned int fault_mappable:1;
2058
2059 /*
2060 * Is the object to be mapped as read-only to the GPU
2061 * Only honoured if hardware has relevant pte bit
2062 */
2063 unsigned long gt_ro:1;
2064 unsigned int cache_level:3;
2065 unsigned int cache_dirty:1;
2066
2067 unsigned int has_dma_mapping:1;
2068
2069 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2070
2071 unsigned int pin_display;
2072
2073 struct sg_table *pages;
2074 int pages_pin_count;
2075 struct get_page {
2076 struct scatterlist *sg;
2077 int last;
2078 } get_page;
2079
2080 /* prime dma-buf support */
2081 void *dma_buf_vmapping;
2082 int vmapping_count;
2083
2084 /** Breadcrumb of last rendering to the buffer.
2085 * There can only be one writer, but we allow for multiple readers.
2086 * If there is a writer that necessarily implies that all other
2087 * read requests are complete - but we may only be lazily clearing
2088 * the read requests. A read request is naturally the most recent
2089 * request on a ring, so we may have two different write and read
2090 * requests on one ring where the write request is older than the
2091 * read request. This allows for the CPU to read from an active
2092 * buffer by only waiting for the write to complete.
2093 * */
2094 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
2095 struct drm_i915_gem_request *last_write_req;
2096 /** Breadcrumb of last fenced GPU access to the buffer. */
2097 struct drm_i915_gem_request *last_fenced_req;
2098
2099 /** Current tiling stride for the object, if it's tiled. */
2100 uint32_t stride;
2101
2102 /** References from framebuffers, locks out tiling changes. */
2103 unsigned long framebuffer_references;
2104
2105 /** Record of address bit 17 of each page at last unbind. */
2106 unsigned long *bit_17;
2107
2108 union {
2109 /** for phy allocated objects */
2110 struct drm_dma_handle *phys_handle;
2111
2112 struct i915_gem_userptr {
2113 uintptr_t ptr;
2114 unsigned read_only :1;
2115 unsigned workers :4;
2116 #define I915_GEM_USERPTR_MAX_WORKERS 15
2117
2118 struct i915_mm_struct *mm;
2119 struct i915_mmu_object *mmu_object;
2120 struct work_struct *work;
2121 } userptr;
2122 };
2123 };
2124 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2125
2126 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2127 struct drm_i915_gem_object *new,
2128 unsigned frontbuffer_bits);
2129
2130 /**
2131 * Request queue structure.
2132 *
2133 * The request queue allows us to note sequence numbers that have been emitted
2134 * and may be associated with active buffers to be retired.
2135 *
2136 * By keeping this list, we can avoid having to do questionable sequence
2137 * number comparisons on buffer last_read|write_seqno. It also allows an
2138 * emission time to be associated with the request for tracking how far ahead
2139 * of the GPU the submission is.
2140 *
2141 * The requests are reference counted, so upon creation they should have an
2142 * initial reference taken using kref_init
2143 */
2144 struct drm_i915_gem_request {
2145 struct kref ref;
2146
2147 /** On Which ring this request was generated */
2148 struct drm_i915_private *i915;
2149 struct intel_engine_cs *ring;
2150
2151 /** GEM sequence number associated with this request. */
2152 uint32_t seqno;
2153
2154 /** Position in the ringbuffer of the start of the request */
2155 u32 head;
2156
2157 /**
2158 * Position in the ringbuffer of the start of the postfix.
2159 * This is required to calculate the maximum available ringbuffer
2160 * space without overwriting the postfix.
2161 */
2162 u32 postfix;
2163
2164 /** Position in the ringbuffer of the end of the whole request */
2165 u32 tail;
2166
2167 /**
2168 * Context and ring buffer related to this request
2169 * Contexts are refcounted, so when this request is associated with a
2170 * context, we must increment the context's refcount, to guarantee that
2171 * it persists while any request is linked to it. Requests themselves
2172 * are also refcounted, so the request will only be freed when the last
2173 * reference to it is dismissed, and the code in
2174 * i915_gem_request_free() will then decrement the refcount on the
2175 * context.
2176 */
2177 struct intel_context *ctx;
2178 struct intel_ringbuffer *ringbuf;
2179
2180 /** Batch buffer related to this request if any (used for
2181 error state dump only) */
2182 struct drm_i915_gem_object *batch_obj;
2183
2184 /** Time at which this request was emitted, in jiffies. */
2185 unsigned long emitted_jiffies;
2186
2187 /** global list entry for this request */
2188 struct list_head list;
2189
2190 struct drm_i915_file_private *file_priv;
2191 /** file_priv list entry for this request */
2192 struct list_head client_list;
2193
2194 /** process identifier submitting this request */
2195 struct pid *pid;
2196
2197 /**
2198 * The ELSP only accepts two elements at a time, so we queue
2199 * context/tail pairs on a given queue (ring->execlist_queue) until the
2200 * hardware is available. The queue serves a double purpose: we also use
2201 * it to keep track of the up to 2 contexts currently in the hardware
2202 * (usually one in execution and the other queued up by the GPU): We
2203 * only remove elements from the head of the queue when the hardware
2204 * informs us that an element has been completed.
2205 *
2206 * All accesses to the queue are mediated by a spinlock
2207 * (ring->execlist_lock).
2208 */
2209
2210 /** Execlist link in the submission queue.*/
2211 struct list_head execlist_link;
2212
2213 /** Execlists no. of times this request has been sent to the ELSP */
2214 int elsp_submitted;
2215
2216 };
2217
2218 int i915_gem_request_alloc(struct intel_engine_cs *ring,
2219 struct intel_context *ctx,
2220 struct drm_i915_gem_request **req_out);
2221 void i915_gem_request_cancel(struct drm_i915_gem_request *req);
2222 void i915_gem_request_free(struct kref *req_ref);
2223 int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2224 struct drm_file *file);
2225
2226 static inline uint32_t
2227 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2228 {
2229 return req ? req->seqno : 0;
2230 }
2231
2232 static inline struct intel_engine_cs *
2233 i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2234 {
2235 return req ? req->ring : NULL;
2236 }
2237
2238 static inline struct drm_i915_gem_request *
2239 i915_gem_request_reference(struct drm_i915_gem_request *req)
2240 {
2241 if (req)
2242 kref_get(&req->ref);
2243 return req;
2244 }
2245
2246 static inline void
2247 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2248 {
2249 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2250 kref_put(&req->ref, i915_gem_request_free);
2251 }
2252
2253 static inline void
2254 i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2255 {
2256 struct drm_device *dev;
2257
2258 if (!req)
2259 return;
2260
2261 dev = req->ring->dev;
2262 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
2263 mutex_unlock(&dev->struct_mutex);
2264 }
2265
2266 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2267 struct drm_i915_gem_request *src)
2268 {
2269 if (src)
2270 i915_gem_request_reference(src);
2271
2272 if (*pdst)
2273 i915_gem_request_unreference(*pdst);
2274
2275 *pdst = src;
2276 }
2277
2278 /*
2279 * XXX: i915_gem_request_completed should be here but currently needs the
2280 * definition of i915_seqno_passed() which is below. It will be moved in
2281 * a later patch when the call to i915_seqno_passed() is obsoleted...
2282 */
2283
2284 /*
2285 * A command that requires special handling by the command parser.
2286 */
2287 struct drm_i915_cmd_descriptor {
2288 /*
2289 * Flags describing how the command parser processes the command.
2290 *
2291 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2292 * a length mask if not set
2293 * CMD_DESC_SKIP: The command is allowed but does not follow the
2294 * standard length encoding for the opcode range in
2295 * which it falls
2296 * CMD_DESC_REJECT: The command is never allowed
2297 * CMD_DESC_REGISTER: The command should be checked against the
2298 * register whitelist for the appropriate ring
2299 * CMD_DESC_MASTER: The command is allowed if the submitting process
2300 * is the DRM master
2301 */
2302 u32 flags;
2303 #define CMD_DESC_FIXED (1<<0)
2304 #define CMD_DESC_SKIP (1<<1)
2305 #define CMD_DESC_REJECT (1<<2)
2306 #define CMD_DESC_REGISTER (1<<3)
2307 #define CMD_DESC_BITMASK (1<<4)
2308 #define CMD_DESC_MASTER (1<<5)
2309
2310 /*
2311 * The command's unique identification bits and the bitmask to get them.
2312 * This isn't strictly the opcode field as defined in the spec and may
2313 * also include type, subtype, and/or subop fields.
2314 */
2315 struct {
2316 u32 value;
2317 u32 mask;
2318 } cmd;
2319
2320 /*
2321 * The command's length. The command is either fixed length (i.e. does
2322 * not include a length field) or has a length field mask. The flag
2323 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2324 * a length mask. All command entries in a command table must include
2325 * length information.
2326 */
2327 union {
2328 u32 fixed;
2329 u32 mask;
2330 } length;
2331
2332 /*
2333 * Describes where to find a register address in the command to check
2334 * against the ring's register whitelist. Only valid if flags has the
2335 * CMD_DESC_REGISTER bit set.
2336 *
2337 * A non-zero step value implies that the command may access multiple
2338 * registers in sequence (e.g. LRI), in that case step gives the
2339 * distance in dwords between individual offset fields.
2340 */
2341 struct {
2342 u32 offset;
2343 u32 mask;
2344 u32 step;
2345 } reg;
2346
2347 #define MAX_CMD_DESC_BITMASKS 3
2348 /*
2349 * Describes command checks where a particular dword is masked and
2350 * compared against an expected value. If the command does not match
2351 * the expected value, the parser rejects it. Only valid if flags has
2352 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2353 * are valid.
2354 *
2355 * If the check specifies a non-zero condition_mask then the parser
2356 * only performs the check when the bits specified by condition_mask
2357 * are non-zero.
2358 */
2359 struct {
2360 u32 offset;
2361 u32 mask;
2362 u32 expected;
2363 u32 condition_offset;
2364 u32 condition_mask;
2365 } bits[MAX_CMD_DESC_BITMASKS];
2366 };
2367
2368 /*
2369 * A table of commands requiring special handling by the command parser.
2370 *
2371 * Each ring has an array of tables. Each table consists of an array of command
2372 * descriptors, which must be sorted with command opcodes in ascending order.
2373 */
2374 struct drm_i915_cmd_table {
2375 const struct drm_i915_cmd_descriptor *table;
2376 int count;
2377 };
2378
2379 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2380 #define __I915__(p) ({ \
2381 struct drm_i915_private *__p; \
2382 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2383 __p = (struct drm_i915_private *)p; \
2384 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2385 __p = to_i915((struct drm_device *)p); \
2386 else \
2387 BUILD_BUG(); \
2388 __p; \
2389 })
2390 #define INTEL_INFO(p) (&__I915__(p)->info)
2391 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2392 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2393
2394 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2395 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2396 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2397 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2398 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2399 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2400 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2401 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2402 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2403 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2404 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2405 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2406 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2407 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2408 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2409 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2410 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2411 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2412 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2413 INTEL_DEVID(dev) == 0x0152 || \
2414 INTEL_DEVID(dev) == 0x015a)
2415 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2416 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2417 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2418 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2419 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2420 #define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
2421 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2422 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2423 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2424 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2425 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2426 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2427 (INTEL_DEVID(dev) & 0xf) == 0xe))
2428 /* ULX machines are also considered ULT. */
2429 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2430 (INTEL_DEVID(dev) & 0xf) == 0xe)
2431 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2432 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2433 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2434 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2435 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2436 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2437 /* ULX machines are also considered ULT. */
2438 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2439 INTEL_DEVID(dev) == 0x0A1E)
2440 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2441 INTEL_DEVID(dev) == 0x1913 || \
2442 INTEL_DEVID(dev) == 0x1916 || \
2443 INTEL_DEVID(dev) == 0x1921 || \
2444 INTEL_DEVID(dev) == 0x1926)
2445 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2446 INTEL_DEVID(dev) == 0x1915 || \
2447 INTEL_DEVID(dev) == 0x191E)
2448 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2449
2450 #define SKL_REVID_A0 (0x0)
2451 #define SKL_REVID_B0 (0x1)
2452 #define SKL_REVID_C0 (0x2)
2453 #define SKL_REVID_D0 (0x3)
2454 #define SKL_REVID_E0 (0x4)
2455 #define SKL_REVID_F0 (0x5)
2456
2457 #define BXT_REVID_A0 (0x0)
2458 #define BXT_REVID_B0 (0x3)
2459 #define BXT_REVID_C0 (0x6)
2460
2461 /*
2462 * The genX designation typically refers to the render engine, so render
2463 * capability related checks should use IS_GEN, while display and other checks
2464 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2465 * chips, etc.).
2466 */
2467 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2468 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2469 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2470 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2471 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2472 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2473 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2474 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2475
2476 #define RENDER_RING (1<<RCS)
2477 #define BSD_RING (1<<VCS)
2478 #define BLT_RING (1<<BCS)
2479 #define VEBOX_RING (1<<VECS)
2480 #define BSD2_RING (1<<VCS2)
2481 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2482 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2483 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2484 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2485 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2486 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2487 __I915__(dev)->ellc_size)
2488 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2489
2490 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2491 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2492 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2493 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2494
2495 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2496 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2497
2498 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2499 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2500 /*
2501 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2502 * even when in MSI mode. This results in spurious interrupt warnings if the
2503 * legacy irq no. is shared with another device. The kernel then disables that
2504 * interrupt source and so prevents the other device from working properly.
2505 */
2506 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2507 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2508
2509 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2510 * rows, which changed the alignment requirements and fence programming.
2511 */
2512 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2513 IS_I915GM(dev)))
2514 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2515 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2516 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2517 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2518 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2519
2520 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2521 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2522 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2523
2524 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2525
2526 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2527 INTEL_INFO(dev)->gen >= 9)
2528
2529 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2530 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2531 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2532 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2533 IS_SKYLAKE(dev))
2534 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2535 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2536 IS_SKYLAKE(dev))
2537 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2538 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2539
2540 #define HAS_CSR(dev) (IS_SKYLAKE(dev))
2541
2542 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2543 INTEL_INFO(dev)->gen >= 8)
2544
2545 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2546 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2547 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2548 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2549 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2550 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2551 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2552 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2553
2554 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2555 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2556 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2557 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2558 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2559 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2560 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2561
2562 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2563
2564 /* DPF == dynamic parity feature */
2565 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2566 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2567
2568 #define GT_FREQUENCY_MULTIPLIER 50
2569 #define GEN9_FREQ_SCALER 3
2570
2571 #include "i915_trace.h"
2572
2573 extern const struct drm_ioctl_desc i915_ioctls[];
2574 extern int i915_max_ioctl;
2575
2576 extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2577 extern int i915_resume_legacy(struct drm_device *dev);
2578
2579 /* i915_params.c */
2580 struct i915_params {
2581 int modeset;
2582 int panel_ignore_lid;
2583 int semaphores;
2584 int lvds_channel_mode;
2585 int panel_use_ssc;
2586 int vbt_sdvo_panel_type;
2587 int enable_rc6;
2588 int enable_fbc;
2589 int enable_ppgtt;
2590 int enable_execlists;
2591 int enable_psr;
2592 unsigned int preliminary_hw_support;
2593 int disable_power_well;
2594 int enable_ips;
2595 int invert_brightness;
2596 int enable_cmd_parser;
2597 /* leave bools at the end to not create holes */
2598 bool enable_hangcheck;
2599 bool fastboot;
2600 bool prefault_disable;
2601 bool load_detect_test;
2602 bool reset;
2603 bool disable_display;
2604 bool disable_vtd_wa;
2605 int use_mmio_flip;
2606 int mmio_debug;
2607 bool verbose_state_checks;
2608 bool nuclear_pageflip;
2609 int edp_vswing;
2610 };
2611 extern struct i915_params i915 __read_mostly;
2612
2613 /* i915_dma.c */
2614 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2615 extern int i915_driver_unload(struct drm_device *);
2616 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2617 extern void i915_driver_lastclose(struct drm_device * dev);
2618 extern void i915_driver_preclose(struct drm_device *dev,
2619 struct drm_file *file);
2620 extern void i915_driver_postclose(struct drm_device *dev,
2621 struct drm_file *file);
2622 extern int i915_driver_device_is_agp(struct drm_device * dev);
2623 #ifdef CONFIG_COMPAT
2624 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2625 unsigned long arg);
2626 #endif
2627 extern int intel_gpu_reset(struct drm_device *dev);
2628 extern bool intel_has_gpu_reset(struct drm_device *dev);
2629 extern int i915_reset(struct drm_device *dev);
2630 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2631 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2632 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2633 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2634 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2635 void i915_firmware_load_error_print(const char *fw_path, int err);
2636
2637 /* intel_hotplug.c */
2638 void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2639 void intel_hpd_init(struct drm_i915_private *dev_priv);
2640 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2641 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2642 enum port intel_hpd_pin_to_port(enum hpd_pin pin);
2643
2644 /* i915_irq.c */
2645 void i915_queue_hangcheck(struct drm_device *dev);
2646 __printf(3, 4)
2647 void i915_handle_error(struct drm_device *dev, bool wedged,
2648 const char *fmt, ...);
2649
2650 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2651 int intel_irq_install(struct drm_i915_private *dev_priv);
2652 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2653
2654 extern void intel_uncore_sanitize(struct drm_device *dev);
2655 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2656 bool restore_forcewake);
2657 extern void intel_uncore_init(struct drm_device *dev);
2658 extern void intel_uncore_check_errors(struct drm_device *dev);
2659 extern void intel_uncore_fini(struct drm_device *dev);
2660 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2661 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2662 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2663 enum forcewake_domains domains);
2664 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2665 enum forcewake_domains domains);
2666 /* Like above but the caller must manage the uncore.lock itself.
2667 * Must be used with I915_READ_FW and friends.
2668 */
2669 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2670 enum forcewake_domains domains);
2671 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2672 enum forcewake_domains domains);
2673 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2674 static inline bool intel_vgpu_active(struct drm_device *dev)
2675 {
2676 return to_i915(dev)->vgpu.active;
2677 }
2678
2679 void
2680 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2681 u32 status_mask);
2682
2683 void
2684 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2685 u32 status_mask);
2686
2687 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2688 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2689 void
2690 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2691 void
2692 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2693 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2694 uint32_t interrupt_mask,
2695 uint32_t enabled_irq_mask);
2696 #define ibx_enable_display_interrupt(dev_priv, bits) \
2697 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2698 #define ibx_disable_display_interrupt(dev_priv, bits) \
2699 ibx_display_interrupt_update((dev_priv), (bits), 0)
2700
2701 /* i915_gem.c */
2702 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2703 struct drm_file *file_priv);
2704 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2705 struct drm_file *file_priv);
2706 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2707 struct drm_file *file_priv);
2708 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2709 struct drm_file *file_priv);
2710 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2711 struct drm_file *file_priv);
2712 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2713 struct drm_file *file_priv);
2714 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2715 struct drm_file *file_priv);
2716 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2717 struct drm_i915_gem_request *req);
2718 void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
2719 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
2720 struct drm_i915_gem_execbuffer2 *args,
2721 struct list_head *vmas);
2722 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2723 struct drm_file *file_priv);
2724 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2725 struct drm_file *file_priv);
2726 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2727 struct drm_file *file_priv);
2728 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2729 struct drm_file *file);
2730 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2731 struct drm_file *file);
2732 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2733 struct drm_file *file_priv);
2734 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2735 struct drm_file *file_priv);
2736 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2737 struct drm_file *file_priv);
2738 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2739 struct drm_file *file_priv);
2740 int i915_gem_init_userptr(struct drm_device *dev);
2741 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2742 struct drm_file *file);
2743 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2744 struct drm_file *file_priv);
2745 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2746 struct drm_file *file_priv);
2747 void i915_gem_load(struct drm_device *dev);
2748 void *i915_gem_object_alloc(struct drm_device *dev);
2749 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2750 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2751 const struct drm_i915_gem_object_ops *ops);
2752 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2753 size_t size);
2754 void i915_init_vm(struct drm_i915_private *dev_priv,
2755 struct i915_address_space *vm);
2756 void i915_gem_free_object(struct drm_gem_object *obj);
2757 void i915_gem_vma_destroy(struct i915_vma *vma);
2758
2759 /* Flags used by pin/bind&friends. */
2760 #define PIN_MAPPABLE (1<<0)
2761 #define PIN_NONBLOCK (1<<1)
2762 #define PIN_GLOBAL (1<<2)
2763 #define PIN_OFFSET_BIAS (1<<3)
2764 #define PIN_USER (1<<4)
2765 #define PIN_UPDATE (1<<5)
2766 #define PIN_OFFSET_MASK (~4095)
2767 int __must_check
2768 i915_gem_object_pin(struct drm_i915_gem_object *obj,
2769 struct i915_address_space *vm,
2770 uint32_t alignment,
2771 uint64_t flags);
2772 int __must_check
2773 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2774 const struct i915_ggtt_view *view,
2775 uint32_t alignment,
2776 uint64_t flags);
2777
2778 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2779 u32 flags);
2780 int __must_check i915_vma_unbind(struct i915_vma *vma);
2781 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2782 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2783 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2784
2785 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2786 int *needs_clflush);
2787
2788 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2789
2790 static inline int __sg_page_count(struct scatterlist *sg)
2791 {
2792 return sg->length >> PAGE_SHIFT;
2793 }
2794
2795 static inline struct page *
2796 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2797 {
2798 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2799 return NULL;
2800
2801 if (n < obj->get_page.last) {
2802 obj->get_page.sg = obj->pages->sgl;
2803 obj->get_page.last = 0;
2804 }
2805
2806 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2807 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2808 if (unlikely(sg_is_chain(obj->get_page.sg)))
2809 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2810 }
2811
2812 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2813 }
2814
2815 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2816 {
2817 BUG_ON(obj->pages == NULL);
2818 obj->pages_pin_count++;
2819 }
2820 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2821 {
2822 BUG_ON(obj->pages_pin_count == 0);
2823 obj->pages_pin_count--;
2824 }
2825
2826 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2827 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2828 struct intel_engine_cs *to,
2829 struct drm_i915_gem_request **to_req);
2830 void i915_vma_move_to_active(struct i915_vma *vma,
2831 struct drm_i915_gem_request *req);
2832 int i915_gem_dumb_create(struct drm_file *file_priv,
2833 struct drm_device *dev,
2834 struct drm_mode_create_dumb *args);
2835 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2836 uint32_t handle, uint64_t *offset);
2837 /**
2838 * Returns true if seq1 is later than seq2.
2839 */
2840 static inline bool
2841 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2842 {
2843 return (int32_t)(seq1 - seq2) >= 0;
2844 }
2845
2846 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2847 bool lazy_coherency)
2848 {
2849 u32 seqno;
2850
2851 BUG_ON(req == NULL);
2852
2853 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2854
2855 return i915_seqno_passed(seqno, req->seqno);
2856 }
2857
2858 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2859 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2860 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2861 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2862
2863 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2864 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2865
2866 struct drm_i915_gem_request *
2867 i915_gem_find_active_request(struct intel_engine_cs *ring);
2868
2869 bool i915_gem_retire_requests(struct drm_device *dev);
2870 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2871 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2872 bool interruptible);
2873
2874 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2875 {
2876 return unlikely(atomic_read(&error->reset_counter)
2877 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2878 }
2879
2880 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2881 {
2882 return atomic_read(&error->reset_counter) & I915_WEDGED;
2883 }
2884
2885 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2886 {
2887 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2888 }
2889
2890 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2891 {
2892 return dev_priv->gpu_error.stop_rings == 0 ||
2893 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2894 }
2895
2896 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2897 {
2898 return dev_priv->gpu_error.stop_rings == 0 ||
2899 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2900 }
2901
2902 void i915_gem_reset(struct drm_device *dev);
2903 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2904 int __must_check i915_gem_init(struct drm_device *dev);
2905 int i915_gem_init_rings(struct drm_device *dev);
2906 int __must_check i915_gem_init_hw(struct drm_device *dev);
2907 int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
2908 void i915_gem_init_swizzling(struct drm_device *dev);
2909 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2910 int __must_check i915_gpu_idle(struct drm_device *dev);
2911 int __must_check i915_gem_suspend(struct drm_device *dev);
2912 void __i915_add_request(struct drm_i915_gem_request *req,
2913 struct drm_i915_gem_object *batch_obj,
2914 bool flush_caches);
2915 #define i915_add_request(req) \
2916 __i915_add_request(req, NULL, true)
2917 #define i915_add_request_no_flush(req) \
2918 __i915_add_request(req, NULL, false)
2919 int __i915_wait_request(struct drm_i915_gem_request *req,
2920 unsigned reset_counter,
2921 bool interruptible,
2922 s64 *timeout,
2923 struct intel_rps_client *rps);
2924 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
2925 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2926 int __must_check
2927 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2928 bool readonly);
2929 int __must_check
2930 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2931 bool write);
2932 int __must_check
2933 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2934 int __must_check
2935 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2936 u32 alignment,
2937 struct intel_engine_cs *pipelined,
2938 struct drm_i915_gem_request **pipelined_request,
2939 const struct i915_ggtt_view *view);
2940 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2941 const struct i915_ggtt_view *view);
2942 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2943 int align);
2944 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2945 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2946
2947 uint32_t
2948 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2949 uint32_t
2950 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2951 int tiling_mode, bool fenced);
2952
2953 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2954 enum i915_cache_level cache_level);
2955
2956 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2957 struct dma_buf *dma_buf);
2958
2959 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2960 struct drm_gem_object *gem_obj, int flags);
2961
2962 void i915_gem_restore_fences(struct drm_device *dev);
2963
2964 unsigned long
2965 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
2966 const struct i915_ggtt_view *view);
2967 unsigned long
2968 i915_gem_obj_offset(struct drm_i915_gem_object *o,
2969 struct i915_address_space *vm);
2970 static inline unsigned long
2971 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
2972 {
2973 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
2974 }
2975
2976 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2977 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
2978 const struct i915_ggtt_view *view);
2979 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2980 struct i915_address_space *vm);
2981
2982 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2983 struct i915_address_space *vm);
2984 struct i915_vma *
2985 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2986 struct i915_address_space *vm);
2987 struct i915_vma *
2988 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2989 const struct i915_ggtt_view *view);
2990
2991 struct i915_vma *
2992 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2993 struct i915_address_space *vm);
2994 struct i915_vma *
2995 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2996 const struct i915_ggtt_view *view);
2997
2998 static inline struct i915_vma *
2999 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3000 {
3001 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3002 }
3003 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3004
3005 /* Some GGTT VM helpers */
3006 #define i915_obj_to_ggtt(obj) \
3007 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3008 static inline bool i915_is_ggtt(struct i915_address_space *vm)
3009 {
3010 struct i915_address_space *ggtt =
3011 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3012 return vm == ggtt;
3013 }
3014
3015 static inline struct i915_hw_ppgtt *
3016 i915_vm_to_ppgtt(struct i915_address_space *vm)
3017 {
3018 WARN_ON(i915_is_ggtt(vm));
3019
3020 return container_of(vm, struct i915_hw_ppgtt, base);
3021 }
3022
3023
3024 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3025 {
3026 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3027 }
3028
3029 static inline unsigned long
3030 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3031 {
3032 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
3033 }
3034
3035 static inline int __must_check
3036 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3037 uint32_t alignment,
3038 unsigned flags)
3039 {
3040 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3041 alignment, flags | PIN_GLOBAL);
3042 }
3043
3044 static inline int
3045 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3046 {
3047 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3048 }
3049
3050 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3051 const struct i915_ggtt_view *view);
3052 static inline void
3053 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3054 {
3055 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3056 }
3057
3058 /* i915_gem_context.c */
3059 int __must_check i915_gem_context_init(struct drm_device *dev);
3060 void i915_gem_context_fini(struct drm_device *dev);
3061 void i915_gem_context_reset(struct drm_device *dev);
3062 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3063 int i915_gem_context_enable(struct drm_i915_gem_request *req);
3064 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3065 int i915_switch_context(struct drm_i915_gem_request *req);
3066 struct intel_context *
3067 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
3068 void i915_gem_context_free(struct kref *ctx_ref);
3069 struct drm_i915_gem_object *
3070 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3071 static inline void i915_gem_context_reference(struct intel_context *ctx)
3072 {
3073 kref_get(&ctx->ref);
3074 }
3075
3076 static inline void i915_gem_context_unreference(struct intel_context *ctx)
3077 {
3078 kref_put(&ctx->ref, i915_gem_context_free);
3079 }
3080
3081 static inline bool i915_gem_context_is_default(const struct intel_context *c)
3082 {
3083 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3084 }
3085
3086 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3087 struct drm_file *file);
3088 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3089 struct drm_file *file);
3090 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3091 struct drm_file *file_priv);
3092 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3093 struct drm_file *file_priv);
3094
3095 /* i915_gem_evict.c */
3096 int __must_check i915_gem_evict_something(struct drm_device *dev,
3097 struct i915_address_space *vm,
3098 int min_size,
3099 unsigned alignment,
3100 unsigned cache_level,
3101 unsigned long start,
3102 unsigned long end,
3103 unsigned flags);
3104 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3105 int i915_gem_evict_everything(struct drm_device *dev);
3106
3107 /* belongs in i915_gem_gtt.h */
3108 static inline void i915_gem_chipset_flush(struct drm_device *dev)
3109 {
3110 if (INTEL_INFO(dev)->gen < 6)
3111 intel_gtt_chipset_flush();
3112 }
3113
3114 /* i915_gem_stolen.c */
3115 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3116 struct drm_mm_node *node, u64 size,
3117 unsigned alignment);
3118 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3119 struct drm_mm_node *node);
3120 int i915_gem_init_stolen(struct drm_device *dev);
3121 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
3122 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
3123 void i915_gem_cleanup_stolen(struct drm_device *dev);
3124 struct drm_i915_gem_object *
3125 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3126 struct drm_i915_gem_object *
3127 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3128 u32 stolen_offset,
3129 u32 gtt_offset,
3130 u32 size);
3131
3132 /* i915_gem_shrinker.c */
3133 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3134 long target,
3135 unsigned flags);
3136 #define I915_SHRINK_PURGEABLE 0x1
3137 #define I915_SHRINK_UNBOUND 0x2
3138 #define I915_SHRINK_BOUND 0x4
3139 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3140 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3141
3142
3143 /* i915_gem_tiling.c */
3144 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3145 {
3146 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3147
3148 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3149 obj->tiling_mode != I915_TILING_NONE;
3150 }
3151
3152 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3153 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3154 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3155
3156 /* i915_gem_debug.c */
3157 #if WATCH_LISTS
3158 int i915_verify_lists(struct drm_device *dev);
3159 #else
3160 #define i915_verify_lists(dev) 0
3161 #endif
3162
3163 /* i915_debugfs.c */
3164 int i915_debugfs_init(struct drm_minor *minor);
3165 void i915_debugfs_cleanup(struct drm_minor *minor);
3166 #ifdef CONFIG_DEBUG_FS
3167 int i915_debugfs_connector_add(struct drm_connector *connector);
3168 void intel_display_crc_init(struct drm_device *dev);
3169 #else
3170 static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
3171 static inline void intel_display_crc_init(struct drm_device *dev) {}
3172 #endif
3173
3174 /* i915_gpu_error.c */
3175 __printf(2, 3)
3176 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3177 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3178 const struct i915_error_state_file_priv *error);
3179 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3180 struct drm_i915_private *i915,
3181 size_t count, loff_t pos);
3182 static inline void i915_error_state_buf_release(
3183 struct drm_i915_error_state_buf *eb)
3184 {
3185 kfree(eb->buf);
3186 }
3187 void i915_capture_error_state(struct drm_device *dev, bool wedge,
3188 const char *error_msg);
3189 void i915_error_state_get(struct drm_device *dev,
3190 struct i915_error_state_file_priv *error_priv);
3191 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3192 void i915_destroy_error_state(struct drm_device *dev);
3193
3194 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3195 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3196
3197 /* i915_cmd_parser.c */
3198 int i915_cmd_parser_get_version(void);
3199 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3200 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3201 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3202 int i915_parse_cmds(struct intel_engine_cs *ring,
3203 struct drm_i915_gem_object *batch_obj,
3204 struct drm_i915_gem_object *shadow_batch_obj,
3205 u32 batch_start_offset,
3206 u32 batch_len,
3207 bool is_master);
3208
3209 /* i915_suspend.c */
3210 extern int i915_save_state(struct drm_device *dev);
3211 extern int i915_restore_state(struct drm_device *dev);
3212
3213 /* i915_sysfs.c */
3214 void i915_setup_sysfs(struct drm_device *dev_priv);
3215 void i915_teardown_sysfs(struct drm_device *dev_priv);
3216
3217 /* intel_i2c.c */
3218 extern int intel_setup_gmbus(struct drm_device *dev);
3219 extern void intel_teardown_gmbus(struct drm_device *dev);
3220 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3221 unsigned int pin);
3222
3223 extern struct i2c_adapter *
3224 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3225 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3226 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3227 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3228 {
3229 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3230 }
3231 extern void intel_i2c_reset(struct drm_device *dev);
3232
3233 /* intel_opregion.c */
3234 #ifdef CONFIG_ACPI
3235 extern int intel_opregion_setup(struct drm_device *dev);
3236 extern void intel_opregion_init(struct drm_device *dev);
3237 extern void intel_opregion_fini(struct drm_device *dev);
3238 extern void intel_opregion_asle_intr(struct drm_device *dev);
3239 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3240 bool enable);
3241 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3242 pci_power_t state);
3243 #else
3244 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3245 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3246 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3247 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3248 static inline int
3249 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3250 {
3251 return 0;
3252 }
3253 static inline int
3254 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3255 {
3256 return 0;
3257 }
3258 #endif
3259
3260 /* intel_acpi.c */
3261 #ifdef CONFIG_ACPI
3262 extern void intel_register_dsm_handler(void);
3263 extern void intel_unregister_dsm_handler(void);
3264 #else
3265 static inline void intel_register_dsm_handler(void) { return; }
3266 static inline void intel_unregister_dsm_handler(void) { return; }
3267 #endif /* CONFIG_ACPI */
3268
3269 /* modesetting */
3270 extern void intel_modeset_init_hw(struct drm_device *dev);
3271 extern void intel_modeset_init(struct drm_device *dev);
3272 extern void intel_modeset_gem_init(struct drm_device *dev);
3273 extern void intel_modeset_cleanup(struct drm_device *dev);
3274 extern void intel_connector_unregister(struct intel_connector *);
3275 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3276 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3277 bool force_restore);
3278 extern void i915_redisable_vga(struct drm_device *dev);
3279 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3280 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3281 extern void intel_init_pch_refclk(struct drm_device *dev);
3282 extern void intel_set_rps(struct drm_device *dev, u8 val);
3283 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3284 bool enable);
3285 extern void intel_detect_pch(struct drm_device *dev);
3286 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3287 extern int intel_enable_rc6(const struct drm_device *dev);
3288
3289 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3290 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3291 struct drm_file *file);
3292 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3293 struct drm_file *file);
3294
3295 /* overlay */
3296 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3297 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3298 struct intel_overlay_error_state *error);
3299
3300 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3301 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3302 struct drm_device *dev,
3303 struct intel_display_error_state *error);
3304
3305 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3306 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3307
3308 /* intel_sideband.c */
3309 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3310 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3311 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3312 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3313 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3314 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3315 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3316 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3317 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3318 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3319 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3320 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3321 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3322 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3323 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3324 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3325 enum intel_sbi_destination destination);
3326 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3327 enum intel_sbi_destination destination);
3328 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3329 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3330
3331 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3332 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3333
3334 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3335 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3336
3337 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3338 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3339 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3340 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3341
3342 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3343 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3344 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3345 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3346
3347 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3348 * will be implemented using 2 32-bit writes in an arbitrary order with
3349 * an arbitrary delay between them. This can cause the hardware to
3350 * act upon the intermediate value, possibly leading to corruption and
3351 * machine death. You have been warned.
3352 */
3353 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3354 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3355
3356 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3357 u32 upper = I915_READ(upper_reg); \
3358 u32 lower = I915_READ(lower_reg); \
3359 u32 tmp = I915_READ(upper_reg); \
3360 if (upper != tmp) { \
3361 upper = tmp; \
3362 lower = I915_READ(lower_reg); \
3363 WARN_ON(I915_READ(upper_reg) != upper); \
3364 } \
3365 (u64)upper << 32 | lower; })
3366
3367 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3368 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3369
3370 /* These are untraced mmio-accessors that are only valid to be used inside
3371 * criticial sections inside IRQ handlers where forcewake is explicitly
3372 * controlled.
3373 * Think twice, and think again, before using these.
3374 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3375 * intel_uncore_forcewake_irqunlock().
3376 */
3377 #define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3378 #define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3379 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3380
3381 /* "Broadcast RGB" property */
3382 #define INTEL_BROADCAST_RGB_AUTO 0
3383 #define INTEL_BROADCAST_RGB_FULL 1
3384 #define INTEL_BROADCAST_RGB_LIMITED 2
3385
3386 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3387 {
3388 if (IS_VALLEYVIEW(dev))
3389 return VLV_VGACNTRL;
3390 else if (INTEL_INFO(dev)->gen >= 5)
3391 return CPU_VGACNTRL;
3392 else
3393 return VGACNTRL;
3394 }
3395
3396 static inline void __user *to_user_ptr(u64 address)
3397 {
3398 return (void __user *)(uintptr_t)address;
3399 }
3400
3401 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3402 {
3403 unsigned long j = msecs_to_jiffies(m);
3404
3405 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3406 }
3407
3408 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3409 {
3410 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3411 }
3412
3413 static inline unsigned long
3414 timespec_to_jiffies_timeout(const struct timespec *value)
3415 {
3416 unsigned long j = timespec_to_jiffies(value);
3417
3418 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3419 }
3420
3421 /*
3422 * If you need to wait X milliseconds between events A and B, but event B
3423 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3424 * when event A happened, then just before event B you call this function and
3425 * pass the timestamp as the first argument, and X as the second argument.
3426 */
3427 static inline void
3428 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3429 {
3430 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3431
3432 /*
3433 * Don't re-read the value of "jiffies" every time since it may change
3434 * behind our back and break the math.
3435 */
3436 tmp_jiffies = jiffies;
3437 target_jiffies = timestamp_jiffies +
3438 msecs_to_jiffies_timeout(to_wait_ms);
3439
3440 if (time_after(target_jiffies, tmp_jiffies)) {
3441 remaining_jiffies = target_jiffies - tmp_jiffies;
3442 while (remaining_jiffies)
3443 remaining_jiffies =
3444 schedule_timeout_uninterruptible(remaining_jiffies);
3445 }
3446 }
3447
3448 static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3449 struct drm_i915_gem_request *req)
3450 {
3451 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3452 i915_gem_request_assign(&ring->trace_irq_req, req);
3453 }
3454
3455 #endif
This page took 0.109831 seconds and 4 git commands to generate.