6532d9713b721520a5c78deb5a12c68e3e7fab95
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <drm/intel-gtt.h>
42 #include <linux/backlight.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/pm_qos.h>
46
47 /* General customization:
48 */
49
50 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52 #define DRIVER_NAME "i915"
53 #define DRIVER_DESC "Intel Graphics"
54 #define DRIVER_DATE "20080730"
55
56 enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
59 PIPE_C,
60 I915_MAX_PIPES
61 };
62 #define pipe_name(p) ((p) + 'A')
63
64 enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69 };
70 #define transcoder_name(t) ((t) + 'A')
71
72 enum plane {
73 PLANE_A = 0,
74 PLANE_B,
75 PLANE_C,
76 };
77 #define plane_name(p) ((p) + 'A')
78
79 #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
81 enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88 };
89 #define port_name(p) ((p) + 'A')
90
91 enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102 };
103
104 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107 #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
109 enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120 };
121
122 #define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
128
129 #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
130
131 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
135 struct drm_i915_private;
136
137 enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142 };
143 #define I915_NUM_PLLS 2
144
145 struct intel_dpll_hw_state {
146 uint32_t dpll;
147 uint32_t dpll_md;
148 uint32_t fp0;
149 uint32_t fp1;
150 };
151
152 struct intel_shared_dpll {
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
159 struct intel_dpll_hw_state hw_state;
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
169 };
170
171 /* Used by dp and fdi links */
172 struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178 };
179
180 void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
184 struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188 };
189
190 /* Interface history:
191 *
192 * 1.1: Original.
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
195 * 1.4: Fix cmdbuffer path, add heap destroy
196 * 1.5: Add vblank pipe configuration
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
199 */
200 #define DRIVER_MAJOR 1
201 #define DRIVER_MINOR 6
202 #define DRIVER_PATCHLEVEL 0
203
204 #define WATCH_LISTS 0
205 #define WATCH_GTT 0
206
207 #define I915_GEM_PHYS_CURSOR_0 1
208 #define I915_GEM_PHYS_CURSOR_1 2
209 #define I915_GEM_PHYS_OVERLAY_REGS 3
210 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
211
212 struct drm_i915_gem_phys_object {
213 int id;
214 struct page **page_list;
215 drm_dma_handle_t *handle;
216 struct drm_i915_gem_object *cur_obj;
217 };
218
219 struct opregion_header;
220 struct opregion_acpi;
221 struct opregion_swsci;
222 struct opregion_asle;
223
224 struct intel_opregion {
225 struct opregion_header __iomem *header;
226 struct opregion_acpi __iomem *acpi;
227 struct opregion_swsci __iomem *swsci;
228 struct opregion_asle __iomem *asle;
229 void __iomem *vbt;
230 u32 __iomem *lid_state;
231 };
232 #define OPREGION_SIZE (8*1024)
233
234 struct intel_overlay;
235 struct intel_overlay_error_state;
236
237 struct drm_i915_master_private {
238 drm_local_map_t *sarea;
239 struct _drm_i915_sarea *sarea_priv;
240 };
241 #define I915_FENCE_REG_NONE -1
242 #define I915_MAX_NUM_FENCES 32
243 /* 32 fences + sign bit for FENCE_REG_NONE */
244 #define I915_MAX_NUM_FENCE_BITS 6
245
246 struct drm_i915_fence_reg {
247 struct list_head lru_list;
248 struct drm_i915_gem_object *obj;
249 int pin_count;
250 };
251
252 struct sdvo_device_mapping {
253 u8 initialized;
254 u8 dvo_port;
255 u8 slave_addr;
256 u8 dvo_wiring;
257 u8 i2c_pin;
258 u8 ddc_pin;
259 };
260
261 struct intel_display_error_state;
262
263 struct drm_i915_error_state {
264 struct kref ref;
265 u32 eir;
266 u32 pgtbl_er;
267 u32 ier;
268 u32 ccid;
269 u32 derrmr;
270 u32 forcewake;
271 bool waiting[I915_NUM_RINGS];
272 u32 pipestat[I915_MAX_PIPES];
273 u32 tail[I915_NUM_RINGS];
274 u32 head[I915_NUM_RINGS];
275 u32 ctl[I915_NUM_RINGS];
276 u32 ipeir[I915_NUM_RINGS];
277 u32 ipehr[I915_NUM_RINGS];
278 u32 instdone[I915_NUM_RINGS];
279 u32 acthd[I915_NUM_RINGS];
280 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
281 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
282 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
283 /* our own tracking of ring head and tail */
284 u32 cpu_ring_head[I915_NUM_RINGS];
285 u32 cpu_ring_tail[I915_NUM_RINGS];
286 u32 error; /* gen6+ */
287 u32 err_int; /* gen7 */
288 u32 instpm[I915_NUM_RINGS];
289 u32 instps[I915_NUM_RINGS];
290 u32 extra_instdone[I915_NUM_INSTDONE_REG];
291 u32 seqno[I915_NUM_RINGS];
292 u64 bbaddr;
293 u32 fault_reg[I915_NUM_RINGS];
294 u32 done_reg;
295 u32 faddr[I915_NUM_RINGS];
296 u64 fence[I915_MAX_NUM_FENCES];
297 struct timeval time;
298 struct drm_i915_error_ring {
299 struct drm_i915_error_object {
300 int page_count;
301 u32 gtt_offset;
302 u32 *pages[0];
303 } *ringbuffer, *batchbuffer, *ctx;
304 struct drm_i915_error_request {
305 long jiffies;
306 u32 seqno;
307 u32 tail;
308 } *requests;
309 int num_requests;
310 } ring[I915_NUM_RINGS];
311 struct drm_i915_error_buffer {
312 u32 size;
313 u32 name;
314 u32 rseqno, wseqno;
315 u32 gtt_offset;
316 u32 read_domains;
317 u32 write_domain;
318 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
319 s32 pinned:2;
320 u32 tiling:2;
321 u32 dirty:1;
322 u32 purgeable:1;
323 s32 ring:4;
324 u32 cache_level:2;
325 } **active_bo, **pinned_bo;
326 u32 *active_bo_count, *pinned_bo_count;
327 struct intel_overlay_error_state *overlay;
328 struct intel_display_error_state *display;
329 };
330
331 struct intel_crtc_config;
332 struct intel_crtc;
333 struct intel_limit;
334 struct dpll;
335
336 struct drm_i915_display_funcs {
337 bool (*fbc_enabled)(struct drm_device *dev);
338 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
339 void (*disable_fbc)(struct drm_device *dev);
340 int (*get_display_clock_speed)(struct drm_device *dev);
341 int (*get_fifo_size)(struct drm_device *dev, int plane);
342 /**
343 * find_dpll() - Find the best values for the PLL
344 * @limit: limits for the PLL
345 * @crtc: current CRTC
346 * @target: target frequency in kHz
347 * @refclk: reference clock frequency in kHz
348 * @match_clock: if provided, @best_clock P divider must
349 * match the P divider from @match_clock
350 * used for LVDS downclocking
351 * @best_clock: best PLL values found
352 *
353 * Returns true on success, false on failure.
354 */
355 bool (*find_dpll)(const struct intel_limit *limit,
356 struct drm_crtc *crtc,
357 int target, int refclk,
358 struct dpll *match_clock,
359 struct dpll *best_clock);
360 void (*update_wm)(struct drm_device *dev);
361 void (*update_sprite_wm)(struct drm_plane *plane,
362 struct drm_crtc *crtc,
363 uint32_t sprite_width, int pixel_size,
364 bool enable, bool scaled);
365 void (*modeset_global_resources)(struct drm_device *dev);
366 /* Returns the active state of the crtc, and if the crtc is active,
367 * fills out the pipe-config with the hw state. */
368 bool (*get_pipe_config)(struct intel_crtc *,
369 struct intel_crtc_config *);
370 void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
371 int (*crtc_mode_set)(struct drm_crtc *crtc,
372 int x, int y,
373 struct drm_framebuffer *old_fb);
374 void (*crtc_enable)(struct drm_crtc *crtc);
375 void (*crtc_disable)(struct drm_crtc *crtc);
376 void (*off)(struct drm_crtc *crtc);
377 void (*write_eld)(struct drm_connector *connector,
378 struct drm_crtc *crtc);
379 void (*fdi_link_train)(struct drm_crtc *crtc);
380 void (*init_clock_gating)(struct drm_device *dev);
381 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
382 struct drm_framebuffer *fb,
383 struct drm_i915_gem_object *obj);
384 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
385 int x, int y);
386 void (*hpd_irq_setup)(struct drm_device *dev);
387 /* clock updates for mode set */
388 /* cursor updates */
389 /* render clock increase/decrease */
390 /* display clock increase/decrease */
391 /* pll clock increase/decrease */
392 };
393
394 struct intel_uncore_funcs {
395 void (*force_wake_get)(struct drm_i915_private *dev_priv);
396 void (*force_wake_put)(struct drm_i915_private *dev_priv);
397 };
398
399 struct intel_uncore {
400 spinlock_t lock; /** lock is also taken in irq contexts. */
401
402 struct intel_uncore_funcs funcs;
403
404 unsigned fifo_count;
405 unsigned forcewake_count;
406 };
407
408 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
409 func(is_mobile) sep \
410 func(is_i85x) sep \
411 func(is_i915g) sep \
412 func(is_i945gm) sep \
413 func(is_g33) sep \
414 func(need_gfx_hws) sep \
415 func(is_g4x) sep \
416 func(is_pineview) sep \
417 func(is_broadwater) sep \
418 func(is_crestline) sep \
419 func(is_ivybridge) sep \
420 func(is_valleyview) sep \
421 func(is_haswell) sep \
422 func(has_force_wake) sep \
423 func(has_fbc) sep \
424 func(has_pipe_cxsr) sep \
425 func(has_hotplug) sep \
426 func(cursor_needs_physical) sep \
427 func(has_overlay) sep \
428 func(overlay_needs_physical) sep \
429 func(supports_tv) sep \
430 func(has_bsd_ring) sep \
431 func(has_blt_ring) sep \
432 func(has_vebox_ring) sep \
433 func(has_llc) sep \
434 func(has_ddi) sep \
435 func(has_fpga_dbg)
436
437 #define DEFINE_FLAG(name) u8 name:1
438 #define SEP_SEMICOLON ;
439
440 struct intel_device_info {
441 u32 display_mmio_offset;
442 u8 num_pipes:3;
443 u8 gen;
444 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
445 };
446
447 #undef DEFINE_FLAG
448 #undef SEP_SEMICOLON
449
450 enum i915_cache_level {
451 I915_CACHE_NONE = 0,
452 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
453 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
454 caches, eg sampler/render caches, and the
455 large Last-Level-Cache. LLC is coherent with
456 the CPU, but L3 is only visible to the GPU. */
457 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
458 };
459
460 typedef uint32_t gen6_gtt_pte_t;
461
462 struct i915_address_space {
463 struct drm_mm mm;
464 struct drm_device *dev;
465 struct list_head global_link;
466 unsigned long start; /* Start offset always 0 for dri2 */
467 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
468
469 struct {
470 dma_addr_t addr;
471 struct page *page;
472 } scratch;
473
474 /**
475 * List of objects currently involved in rendering.
476 *
477 * Includes buffers having the contents of their GPU caches
478 * flushed, not necessarily primitives. last_rendering_seqno
479 * represents when the rendering involved will be completed.
480 *
481 * A reference is held on the buffer while on this list.
482 */
483 struct list_head active_list;
484
485 /**
486 * LRU list of objects which are not in the ringbuffer and
487 * are ready to unbind, but are still in the GTT.
488 *
489 * last_rendering_seqno is 0 while an object is in this list.
490 *
491 * A reference is not held on the buffer while on this list,
492 * as merely being GTT-bound shouldn't prevent its being
493 * freed, and we'll pull it off the list in the free path.
494 */
495 struct list_head inactive_list;
496
497 /* FIXME: Need a more generic return type */
498 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
499 enum i915_cache_level level);
500 void (*clear_range)(struct i915_address_space *vm,
501 unsigned int first_entry,
502 unsigned int num_entries);
503 void (*insert_entries)(struct i915_address_space *vm,
504 struct sg_table *st,
505 unsigned int first_entry,
506 enum i915_cache_level cache_level);
507 void (*cleanup)(struct i915_address_space *vm);
508 };
509
510 /* The Graphics Translation Table is the way in which GEN hardware translates a
511 * Graphics Virtual Address into a Physical Address. In addition to the normal
512 * collateral associated with any va->pa translations GEN hardware also has a
513 * portion of the GTT which can be mapped by the CPU and remain both coherent
514 * and correct (in cases like swizzling). That region is referred to as GMADR in
515 * the spec.
516 */
517 struct i915_gtt {
518 struct i915_address_space base;
519 size_t stolen_size; /* Total size of stolen memory */
520
521 unsigned long mappable_end; /* End offset that we can CPU map */
522 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
523 phys_addr_t mappable_base; /* PA of our GMADR */
524
525 /** "Graphics Stolen Memory" holds the global PTEs */
526 void __iomem *gsm;
527
528 bool do_idle_maps;
529
530 int mtrr;
531
532 /* global gtt ops */
533 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
534 size_t *stolen, phys_addr_t *mappable_base,
535 unsigned long *mappable_end);
536 };
537 #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
538
539 struct i915_hw_ppgtt {
540 struct i915_address_space base;
541 unsigned num_pd_entries;
542 struct page **pt_pages;
543 uint32_t pd_offset;
544 dma_addr_t *pt_dma_addr;
545
546 int (*enable)(struct drm_device *dev);
547 };
548
549 /**
550 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
551 * VMA's presence cannot be guaranteed before binding, or after unbinding the
552 * object into/from the address space.
553 *
554 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
555 * will always be <= an objects lifetime. So object refcounting should cover us.
556 */
557 struct i915_vma {
558 struct drm_mm_node node;
559 struct drm_i915_gem_object *obj;
560 struct i915_address_space *vm;
561
562 /** This object's place on the active/inactive lists */
563 struct list_head mm_list;
564
565 struct list_head vma_link; /* Link in the object's VMA list */
566 };
567
568 struct i915_ctx_hang_stats {
569 /* This context had batch pending when hang was declared */
570 unsigned batch_pending;
571
572 /* This context had batch active when hang was declared */
573 unsigned batch_active;
574 };
575
576 /* This must match up with the value previously used for execbuf2.rsvd1. */
577 #define DEFAULT_CONTEXT_ID 0
578 struct i915_hw_context {
579 struct kref ref;
580 int id;
581 bool is_initialized;
582 struct drm_i915_file_private *file_priv;
583 struct intel_ring_buffer *ring;
584 struct drm_i915_gem_object *obj;
585 struct i915_ctx_hang_stats hang_stats;
586 };
587
588 struct i915_fbc {
589 unsigned long size;
590 unsigned int fb_id;
591 enum plane plane;
592 int y;
593
594 struct drm_mm_node *compressed_fb;
595 struct drm_mm_node *compressed_llb;
596
597 struct intel_fbc_work {
598 struct delayed_work work;
599 struct drm_crtc *crtc;
600 struct drm_framebuffer *fb;
601 int interval;
602 } *fbc_work;
603
604 enum no_fbc_reason {
605 FBC_OK, /* FBC is enabled */
606 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
607 FBC_NO_OUTPUT, /* no outputs enabled to compress */
608 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
609 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
610 FBC_MODE_TOO_LARGE, /* mode too large for compression */
611 FBC_BAD_PLANE, /* fbc not supported on plane */
612 FBC_NOT_TILED, /* buffer not tiled */
613 FBC_MULTIPLE_PIPES, /* more than one pipe active */
614 FBC_MODULE_PARAM,
615 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
616 } no_fbc_reason;
617 };
618
619 enum no_psr_reason {
620 PSR_NO_SOURCE, /* Not supported on platform */
621 PSR_NO_SINK, /* Not supported by panel */
622 PSR_MODULE_PARAM,
623 PSR_CRTC_NOT_ACTIVE,
624 PSR_PWR_WELL_ENABLED,
625 PSR_NOT_TILED,
626 PSR_SPRITE_ENABLED,
627 PSR_S3D_ENABLED,
628 PSR_INTERLACED_ENABLED,
629 PSR_HSW_NOT_DDIA,
630 };
631
632 enum intel_pch {
633 PCH_NONE = 0, /* No PCH present */
634 PCH_IBX, /* Ibexpeak PCH */
635 PCH_CPT, /* Cougarpoint PCH */
636 PCH_LPT, /* Lynxpoint PCH */
637 PCH_NOP,
638 };
639
640 enum intel_sbi_destination {
641 SBI_ICLK,
642 SBI_MPHY,
643 };
644
645 #define QUIRK_PIPEA_FORCE (1<<0)
646 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
647 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
648 #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
649
650 struct intel_fbdev;
651 struct intel_fbc_work;
652
653 struct intel_gmbus {
654 struct i2c_adapter adapter;
655 u32 force_bit;
656 u32 reg0;
657 u32 gpio_reg;
658 struct i2c_algo_bit_data bit_algo;
659 struct drm_i915_private *dev_priv;
660 };
661
662 struct i915_suspend_saved_registers {
663 u8 saveLBB;
664 u32 saveDSPACNTR;
665 u32 saveDSPBCNTR;
666 u32 saveDSPARB;
667 u32 savePIPEACONF;
668 u32 savePIPEBCONF;
669 u32 savePIPEASRC;
670 u32 savePIPEBSRC;
671 u32 saveFPA0;
672 u32 saveFPA1;
673 u32 saveDPLL_A;
674 u32 saveDPLL_A_MD;
675 u32 saveHTOTAL_A;
676 u32 saveHBLANK_A;
677 u32 saveHSYNC_A;
678 u32 saveVTOTAL_A;
679 u32 saveVBLANK_A;
680 u32 saveVSYNC_A;
681 u32 saveBCLRPAT_A;
682 u32 saveTRANSACONF;
683 u32 saveTRANS_HTOTAL_A;
684 u32 saveTRANS_HBLANK_A;
685 u32 saveTRANS_HSYNC_A;
686 u32 saveTRANS_VTOTAL_A;
687 u32 saveTRANS_VBLANK_A;
688 u32 saveTRANS_VSYNC_A;
689 u32 savePIPEASTAT;
690 u32 saveDSPASTRIDE;
691 u32 saveDSPASIZE;
692 u32 saveDSPAPOS;
693 u32 saveDSPAADDR;
694 u32 saveDSPASURF;
695 u32 saveDSPATILEOFF;
696 u32 savePFIT_PGM_RATIOS;
697 u32 saveBLC_HIST_CTL;
698 u32 saveBLC_PWM_CTL;
699 u32 saveBLC_PWM_CTL2;
700 u32 saveBLC_CPU_PWM_CTL;
701 u32 saveBLC_CPU_PWM_CTL2;
702 u32 saveFPB0;
703 u32 saveFPB1;
704 u32 saveDPLL_B;
705 u32 saveDPLL_B_MD;
706 u32 saveHTOTAL_B;
707 u32 saveHBLANK_B;
708 u32 saveHSYNC_B;
709 u32 saveVTOTAL_B;
710 u32 saveVBLANK_B;
711 u32 saveVSYNC_B;
712 u32 saveBCLRPAT_B;
713 u32 saveTRANSBCONF;
714 u32 saveTRANS_HTOTAL_B;
715 u32 saveTRANS_HBLANK_B;
716 u32 saveTRANS_HSYNC_B;
717 u32 saveTRANS_VTOTAL_B;
718 u32 saveTRANS_VBLANK_B;
719 u32 saveTRANS_VSYNC_B;
720 u32 savePIPEBSTAT;
721 u32 saveDSPBSTRIDE;
722 u32 saveDSPBSIZE;
723 u32 saveDSPBPOS;
724 u32 saveDSPBADDR;
725 u32 saveDSPBSURF;
726 u32 saveDSPBTILEOFF;
727 u32 saveVGA0;
728 u32 saveVGA1;
729 u32 saveVGA_PD;
730 u32 saveVGACNTRL;
731 u32 saveADPA;
732 u32 saveLVDS;
733 u32 savePP_ON_DELAYS;
734 u32 savePP_OFF_DELAYS;
735 u32 saveDVOA;
736 u32 saveDVOB;
737 u32 saveDVOC;
738 u32 savePP_ON;
739 u32 savePP_OFF;
740 u32 savePP_CONTROL;
741 u32 savePP_DIVISOR;
742 u32 savePFIT_CONTROL;
743 u32 save_palette_a[256];
744 u32 save_palette_b[256];
745 u32 saveDPFC_CB_BASE;
746 u32 saveFBC_CFB_BASE;
747 u32 saveFBC_LL_BASE;
748 u32 saveFBC_CONTROL;
749 u32 saveFBC_CONTROL2;
750 u32 saveIER;
751 u32 saveIIR;
752 u32 saveIMR;
753 u32 saveDEIER;
754 u32 saveDEIMR;
755 u32 saveGTIER;
756 u32 saveGTIMR;
757 u32 saveFDI_RXA_IMR;
758 u32 saveFDI_RXB_IMR;
759 u32 saveCACHE_MODE_0;
760 u32 saveMI_ARB_STATE;
761 u32 saveSWF0[16];
762 u32 saveSWF1[16];
763 u32 saveSWF2[3];
764 u8 saveMSR;
765 u8 saveSR[8];
766 u8 saveGR[25];
767 u8 saveAR_INDEX;
768 u8 saveAR[21];
769 u8 saveDACMASK;
770 u8 saveCR[37];
771 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
772 u32 saveCURACNTR;
773 u32 saveCURAPOS;
774 u32 saveCURABASE;
775 u32 saveCURBCNTR;
776 u32 saveCURBPOS;
777 u32 saveCURBBASE;
778 u32 saveCURSIZE;
779 u32 saveDP_B;
780 u32 saveDP_C;
781 u32 saveDP_D;
782 u32 savePIPEA_GMCH_DATA_M;
783 u32 savePIPEB_GMCH_DATA_M;
784 u32 savePIPEA_GMCH_DATA_N;
785 u32 savePIPEB_GMCH_DATA_N;
786 u32 savePIPEA_DP_LINK_M;
787 u32 savePIPEB_DP_LINK_M;
788 u32 savePIPEA_DP_LINK_N;
789 u32 savePIPEB_DP_LINK_N;
790 u32 saveFDI_RXA_CTL;
791 u32 saveFDI_TXA_CTL;
792 u32 saveFDI_RXB_CTL;
793 u32 saveFDI_TXB_CTL;
794 u32 savePFA_CTL_1;
795 u32 savePFB_CTL_1;
796 u32 savePFA_WIN_SZ;
797 u32 savePFB_WIN_SZ;
798 u32 savePFA_WIN_POS;
799 u32 savePFB_WIN_POS;
800 u32 savePCH_DREF_CONTROL;
801 u32 saveDISP_ARB_CTL;
802 u32 savePIPEA_DATA_M1;
803 u32 savePIPEA_DATA_N1;
804 u32 savePIPEA_LINK_M1;
805 u32 savePIPEA_LINK_N1;
806 u32 savePIPEB_DATA_M1;
807 u32 savePIPEB_DATA_N1;
808 u32 savePIPEB_LINK_M1;
809 u32 savePIPEB_LINK_N1;
810 u32 saveMCHBAR_RENDER_STANDBY;
811 u32 savePCH_PORT_HOTPLUG;
812 };
813
814 struct intel_gen6_power_mgmt {
815 /* work and pm_iir are protected by dev_priv->irq_lock */
816 struct work_struct work;
817 u32 pm_iir;
818
819 /* On vlv we need to manually drop to Vmin with a delayed work. */
820 struct delayed_work vlv_work;
821
822 /* The below variables an all the rps hw state are protected by
823 * dev->struct mutext. */
824 u8 cur_delay;
825 u8 min_delay;
826 u8 max_delay;
827 u8 rpe_delay;
828 u8 hw_max;
829
830 struct delayed_work delayed_resume_work;
831
832 /*
833 * Protects RPS/RC6 register access and PCU communication.
834 * Must be taken after struct_mutex if nested.
835 */
836 struct mutex hw_lock;
837 };
838
839 /* defined intel_pm.c */
840 extern spinlock_t mchdev_lock;
841
842 struct intel_ilk_power_mgmt {
843 u8 cur_delay;
844 u8 min_delay;
845 u8 max_delay;
846 u8 fmax;
847 u8 fstart;
848
849 u64 last_count1;
850 unsigned long last_time1;
851 unsigned long chipset_power;
852 u64 last_count2;
853 struct timespec last_time2;
854 unsigned long gfx_power;
855 u8 corr;
856
857 int c_m;
858 int r_t;
859
860 struct drm_i915_gem_object *pwrctx;
861 struct drm_i915_gem_object *renderctx;
862 };
863
864 /* Power well structure for haswell */
865 struct i915_power_well {
866 struct drm_device *device;
867 spinlock_t lock;
868 /* power well enable/disable usage count */
869 int count;
870 int i915_request;
871 };
872
873 struct i915_dri1_state {
874 unsigned allow_batchbuffer : 1;
875 u32 __iomem *gfx_hws_cpu_addr;
876
877 unsigned int cpp;
878 int back_offset;
879 int front_offset;
880 int current_page;
881 int page_flipping;
882
883 uint32_t counter;
884 };
885
886 struct i915_ums_state {
887 /**
888 * Flag if the X Server, and thus DRM, is not currently in
889 * control of the device.
890 *
891 * This is set between LeaveVT and EnterVT. It needs to be
892 * replaced with a semaphore. It also needs to be
893 * transitioned away from for kernel modesetting.
894 */
895 int mm_suspended;
896 };
897
898 struct intel_l3_parity {
899 u32 *remap_info;
900 struct work_struct error_work;
901 };
902
903 struct i915_gem_mm {
904 /** Memory allocator for GTT stolen memory */
905 struct drm_mm stolen;
906 /** List of all objects in gtt_space. Used to restore gtt
907 * mappings on resume */
908 struct list_head bound_list;
909 /**
910 * List of objects which are not bound to the GTT (thus
911 * are idle and not used by the GPU) but still have
912 * (presumably uncached) pages still attached.
913 */
914 struct list_head unbound_list;
915
916 /** Usable portion of the GTT for GEM */
917 unsigned long stolen_base; /* limited to low memory (32-bit) */
918
919 /** PPGTT used for aliasing the PPGTT with the GTT */
920 struct i915_hw_ppgtt *aliasing_ppgtt;
921
922 struct shrinker inactive_shrinker;
923 bool shrinker_no_lock_stealing;
924
925 /** LRU list of objects with fence regs on them. */
926 struct list_head fence_list;
927
928 /**
929 * We leave the user IRQ off as much as possible,
930 * but this means that requests will finish and never
931 * be retired once the system goes idle. Set a timer to
932 * fire periodically while the ring is running. When it
933 * fires, go retire requests.
934 */
935 struct delayed_work retire_work;
936
937 /**
938 * Are we in a non-interruptible section of code like
939 * modesetting?
940 */
941 bool interruptible;
942
943 /** Bit 6 swizzling required for X tiling */
944 uint32_t bit_6_swizzle_x;
945 /** Bit 6 swizzling required for Y tiling */
946 uint32_t bit_6_swizzle_y;
947
948 /* storage for physical objects */
949 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
950
951 /* accounting, useful for userland debugging */
952 spinlock_t object_stat_lock;
953 size_t object_memory;
954 u32 object_count;
955 };
956
957 struct drm_i915_error_state_buf {
958 unsigned bytes;
959 unsigned size;
960 int err;
961 u8 *buf;
962 loff_t start;
963 loff_t pos;
964 };
965
966 struct i915_error_state_file_priv {
967 struct drm_device *dev;
968 struct drm_i915_error_state *error;
969 };
970
971 struct i915_gpu_error {
972 /* For hangcheck timer */
973 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
974 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
975 struct timer_list hangcheck_timer;
976
977 /* For reset and error_state handling. */
978 spinlock_t lock;
979 /* Protected by the above dev->gpu_error.lock. */
980 struct drm_i915_error_state *first_error;
981 struct work_struct work;
982
983 unsigned long last_reset;
984
985 /**
986 * State variable and reset counter controlling the reset flow
987 *
988 * Upper bits are for the reset counter. This counter is used by the
989 * wait_seqno code to race-free noticed that a reset event happened and
990 * that it needs to restart the entire ioctl (since most likely the
991 * seqno it waited for won't ever signal anytime soon).
992 *
993 * This is important for lock-free wait paths, where no contended lock
994 * naturally enforces the correct ordering between the bail-out of the
995 * waiter and the gpu reset work code.
996 *
997 * Lowest bit controls the reset state machine: Set means a reset is in
998 * progress. This state will (presuming we don't have any bugs) decay
999 * into either unset (successful reset) or the special WEDGED value (hw
1000 * terminally sour). All waiters on the reset_queue will be woken when
1001 * that happens.
1002 */
1003 atomic_t reset_counter;
1004
1005 /**
1006 * Special values/flags for reset_counter
1007 *
1008 * Note that the code relies on
1009 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1010 * being true.
1011 */
1012 #define I915_RESET_IN_PROGRESS_FLAG 1
1013 #define I915_WEDGED 0xffffffff
1014
1015 /**
1016 * Waitqueue to signal when the reset has completed. Used by clients
1017 * that wait for dev_priv->mm.wedged to settle.
1018 */
1019 wait_queue_head_t reset_queue;
1020
1021 /* For gpu hang simulation. */
1022 unsigned int stop_rings;
1023 };
1024
1025 enum modeset_restore {
1026 MODESET_ON_LID_OPEN,
1027 MODESET_DONE,
1028 MODESET_SUSPENDED,
1029 };
1030
1031 struct intel_vbt_data {
1032 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1033 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1034
1035 /* Feature bits */
1036 unsigned int int_tv_support:1;
1037 unsigned int lvds_dither:1;
1038 unsigned int lvds_vbt:1;
1039 unsigned int int_crt_support:1;
1040 unsigned int lvds_use_ssc:1;
1041 unsigned int display_clock_mode:1;
1042 unsigned int fdi_rx_polarity_inverted:1;
1043 int lvds_ssc_freq;
1044 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1045
1046 /* eDP */
1047 int edp_rate;
1048 int edp_lanes;
1049 int edp_preemphasis;
1050 int edp_vswing;
1051 bool edp_initialized;
1052 bool edp_support;
1053 int edp_bpp;
1054 struct edp_power_seq edp_pps;
1055
1056 int crt_ddc_pin;
1057
1058 int child_dev_num;
1059 struct child_device_config *child_dev;
1060 };
1061
1062 enum intel_ddb_partitioning {
1063 INTEL_DDB_PART_1_2,
1064 INTEL_DDB_PART_5_6, /* IVB+ */
1065 };
1066
1067 struct intel_wm_level {
1068 bool enable;
1069 uint32_t pri_val;
1070 uint32_t spr_val;
1071 uint32_t cur_val;
1072 uint32_t fbc_val;
1073 };
1074
1075 typedef struct drm_i915_private {
1076 struct drm_device *dev;
1077 struct kmem_cache *slab;
1078
1079 const struct intel_device_info *info;
1080
1081 int relative_constants_mode;
1082
1083 void __iomem *regs;
1084
1085 struct intel_uncore uncore;
1086
1087 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1088
1089
1090 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1091 * controller on different i2c buses. */
1092 struct mutex gmbus_mutex;
1093
1094 /**
1095 * Base address of the gmbus and gpio block.
1096 */
1097 uint32_t gpio_mmio_base;
1098
1099 wait_queue_head_t gmbus_wait_queue;
1100
1101 struct pci_dev *bridge_dev;
1102 struct intel_ring_buffer ring[I915_NUM_RINGS];
1103 uint32_t last_seqno, next_seqno;
1104
1105 drm_dma_handle_t *status_page_dmah;
1106 struct resource mch_res;
1107
1108 atomic_t irq_received;
1109
1110 /* protects the irq masks */
1111 spinlock_t irq_lock;
1112
1113 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1114 struct pm_qos_request pm_qos;
1115
1116 /* DPIO indirect register protection */
1117 struct mutex dpio_lock;
1118
1119 /** Cached value of IMR to avoid reads in updating the bitfield */
1120 u32 irq_mask;
1121 u32 gt_irq_mask;
1122
1123 struct work_struct hotplug_work;
1124 bool enable_hotplug_processing;
1125 struct {
1126 unsigned long hpd_last_jiffies;
1127 int hpd_cnt;
1128 enum {
1129 HPD_ENABLED = 0,
1130 HPD_DISABLED = 1,
1131 HPD_MARK_DISABLED = 2
1132 } hpd_mark;
1133 } hpd_stats[HPD_NUM_PINS];
1134 u32 hpd_event_bits;
1135 struct timer_list hotplug_reenable_timer;
1136
1137 int num_plane;
1138
1139 struct i915_fbc fbc;
1140 struct intel_opregion opregion;
1141 struct intel_vbt_data vbt;
1142
1143 /* overlay */
1144 struct intel_overlay *overlay;
1145 unsigned int sprite_scaling_enabled;
1146
1147 /* backlight */
1148 struct {
1149 int level;
1150 bool enabled;
1151 spinlock_t lock; /* bl registers and the above bl fields */
1152 struct backlight_device *device;
1153 } backlight;
1154
1155 /* LVDS info */
1156 bool no_aux_handshake;
1157
1158 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1159 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1160 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1161
1162 unsigned int fsb_freq, mem_freq, is_ddr3;
1163
1164 struct workqueue_struct *wq;
1165
1166 /* Display functions */
1167 struct drm_i915_display_funcs display;
1168
1169 /* PCH chipset type */
1170 enum intel_pch pch_type;
1171 unsigned short pch_id;
1172
1173 unsigned long quirks;
1174
1175 enum modeset_restore modeset_restore;
1176 struct mutex modeset_restore_lock;
1177
1178 struct list_head vm_list; /* Global list of all address spaces */
1179 struct i915_gtt gtt; /* VMA representing the global address space */
1180
1181 struct i915_gem_mm mm;
1182
1183 /* Kernel Modesetting */
1184
1185 struct sdvo_device_mapping sdvo_mappings[2];
1186
1187 struct drm_crtc *plane_to_crtc_mapping[3];
1188 struct drm_crtc *pipe_to_crtc_mapping[3];
1189 wait_queue_head_t pending_flip_queue;
1190
1191 int num_shared_dpll;
1192 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1193 struct intel_ddi_plls ddi_plls;
1194
1195 /* Reclocking support */
1196 bool render_reclock_avail;
1197 bool lvds_downclock_avail;
1198 /* indicates the reduced downclock for LVDS*/
1199 int lvds_downclock;
1200 u16 orig_clock;
1201
1202 bool mchbar_need_disable;
1203
1204 struct intel_l3_parity l3_parity;
1205
1206 /* Cannot be determined by PCIID. You must always read a register. */
1207 size_t ellc_size;
1208
1209 /* gen6+ rps state */
1210 struct intel_gen6_power_mgmt rps;
1211
1212 /* ilk-only ips/rps state. Everything in here is protected by the global
1213 * mchdev_lock in intel_pm.c */
1214 struct intel_ilk_power_mgmt ips;
1215
1216 /* Haswell power well */
1217 struct i915_power_well power_well;
1218
1219 enum no_psr_reason no_psr_reason;
1220
1221 struct i915_gpu_error gpu_error;
1222
1223 struct drm_i915_gem_object *vlv_pctx;
1224
1225 /* list of fbdev register on this device */
1226 struct intel_fbdev *fbdev;
1227
1228 /*
1229 * The console may be contended at resume, but we don't
1230 * want it to block on it.
1231 */
1232 struct work_struct console_resume_work;
1233
1234 struct drm_property *broadcast_rgb_property;
1235 struct drm_property *force_audio_property;
1236
1237 bool hw_contexts_disabled;
1238 uint32_t hw_context_size;
1239
1240 u32 fdi_rx_config;
1241
1242 struct i915_suspend_saved_registers regfile;
1243
1244 struct {
1245 /*
1246 * Raw watermark latency values:
1247 * in 0.1us units for WM0,
1248 * in 0.5us units for WM1+.
1249 */
1250 /* primary */
1251 uint16_t pri_latency[5];
1252 /* sprite */
1253 uint16_t spr_latency[5];
1254 /* cursor */
1255 uint16_t cur_latency[5];
1256 } wm;
1257
1258 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1259 * here! */
1260 struct i915_dri1_state dri1;
1261 /* Old ums support infrastructure, same warning applies. */
1262 struct i915_ums_state ums;
1263 } drm_i915_private_t;
1264
1265 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1266 {
1267 return dev->dev_private;
1268 }
1269
1270 /* Iterate over initialised rings */
1271 #define for_each_ring(ring__, dev_priv__, i__) \
1272 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1273 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1274
1275 enum hdmi_force_audio {
1276 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1277 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1278 HDMI_AUDIO_AUTO, /* trust EDID */
1279 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1280 };
1281
1282 #define I915_GTT_OFFSET_NONE ((u32)-1)
1283
1284 struct drm_i915_gem_object_ops {
1285 /* Interface between the GEM object and its backing storage.
1286 * get_pages() is called once prior to the use of the associated set
1287 * of pages before to binding them into the GTT, and put_pages() is
1288 * called after we no longer need them. As we expect there to be
1289 * associated cost with migrating pages between the backing storage
1290 * and making them available for the GPU (e.g. clflush), we may hold
1291 * onto the pages after they are no longer referenced by the GPU
1292 * in case they may be used again shortly (for example migrating the
1293 * pages to a different memory domain within the GTT). put_pages()
1294 * will therefore most likely be called when the object itself is
1295 * being released or under memory pressure (where we attempt to
1296 * reap pages for the shrinker).
1297 */
1298 int (*get_pages)(struct drm_i915_gem_object *);
1299 void (*put_pages)(struct drm_i915_gem_object *);
1300 };
1301
1302 struct drm_i915_gem_object {
1303 struct drm_gem_object base;
1304
1305 const struct drm_i915_gem_object_ops *ops;
1306
1307 /** List of VMAs backed by this object */
1308 struct list_head vma_list;
1309
1310 /** Stolen memory for this object, instead of being backed by shmem. */
1311 struct drm_mm_node *stolen;
1312 struct list_head global_list;
1313
1314 struct list_head ring_list;
1315 /** Used in execbuf to temporarily hold a ref */
1316 struct list_head obj_exec_link;
1317 /** This object's place in the batchbuffer or on the eviction list */
1318 struct list_head exec_list;
1319
1320 /**
1321 * This is set if the object is on the active lists (has pending
1322 * rendering and so a non-zero seqno), and is not set if it i s on
1323 * inactive (ready to be unbound) list.
1324 */
1325 unsigned int active:1;
1326
1327 /**
1328 * This is set if the object has been written to since last bound
1329 * to the GTT
1330 */
1331 unsigned int dirty:1;
1332
1333 /**
1334 * Fence register bits (if any) for this object. Will be set
1335 * as needed when mapped into the GTT.
1336 * Protected by dev->struct_mutex.
1337 */
1338 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1339
1340 /**
1341 * Advice: are the backing pages purgeable?
1342 */
1343 unsigned int madv:2;
1344
1345 /**
1346 * Current tiling mode for the object.
1347 */
1348 unsigned int tiling_mode:2;
1349 /**
1350 * Whether the tiling parameters for the currently associated fence
1351 * register have changed. Note that for the purposes of tracking
1352 * tiling changes we also treat the unfenced register, the register
1353 * slot that the object occupies whilst it executes a fenced
1354 * command (such as BLT on gen2/3), as a "fence".
1355 */
1356 unsigned int fence_dirty:1;
1357
1358 /** How many users have pinned this object in GTT space. The following
1359 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1360 * (via user_pin_count), execbuffer (objects are not allowed multiple
1361 * times for the same batchbuffer), and the framebuffer code. When
1362 * switching/pageflipping, the framebuffer code has at most two buffers
1363 * pinned per crtc.
1364 *
1365 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1366 * bits with absolutely no headroom. So use 4 bits. */
1367 unsigned int pin_count:4;
1368 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1369
1370 /**
1371 * Is the object at the current location in the gtt mappable and
1372 * fenceable? Used to avoid costly recalculations.
1373 */
1374 unsigned int map_and_fenceable:1;
1375
1376 /**
1377 * Whether the current gtt mapping needs to be mappable (and isn't just
1378 * mappable by accident). Track pin and fault separate for a more
1379 * accurate mappable working set.
1380 */
1381 unsigned int fault_mappable:1;
1382 unsigned int pin_mappable:1;
1383 unsigned int pin_display:1;
1384
1385 /*
1386 * Is the GPU currently using a fence to access this buffer,
1387 */
1388 unsigned int pending_fenced_gpu_access:1;
1389 unsigned int fenced_gpu_access:1;
1390
1391 unsigned int cache_level:3;
1392
1393 unsigned int has_aliasing_ppgtt_mapping:1;
1394 unsigned int has_global_gtt_mapping:1;
1395 unsigned int has_dma_mapping:1;
1396
1397 struct sg_table *pages;
1398 int pages_pin_count;
1399
1400 /* prime dma-buf support */
1401 void *dma_buf_vmapping;
1402 int vmapping_count;
1403
1404 /**
1405 * Used for performing relocations during execbuffer insertion.
1406 */
1407 struct hlist_node exec_node;
1408 unsigned long exec_handle;
1409 struct drm_i915_gem_exec_object2 *exec_entry;
1410
1411 struct intel_ring_buffer *ring;
1412
1413 /** Breadcrumb of last rendering to the buffer. */
1414 uint32_t last_read_seqno;
1415 uint32_t last_write_seqno;
1416 /** Breadcrumb of last fenced GPU access to the buffer. */
1417 uint32_t last_fenced_seqno;
1418
1419 /** Current tiling stride for the object, if it's tiled. */
1420 uint32_t stride;
1421
1422 /** Record of address bit 17 of each page at last unbind. */
1423 unsigned long *bit_17;
1424
1425 /** User space pin count and filp owning the pin */
1426 uint32_t user_pin_count;
1427 struct drm_file *pin_filp;
1428
1429 /** for phy allocated objects */
1430 struct drm_i915_gem_phys_object *phys_obj;
1431 };
1432 #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1433
1434 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1435
1436 /**
1437 * Request queue structure.
1438 *
1439 * The request queue allows us to note sequence numbers that have been emitted
1440 * and may be associated with active buffers to be retired.
1441 *
1442 * By keeping this list, we can avoid having to do questionable
1443 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1444 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1445 */
1446 struct drm_i915_gem_request {
1447 /** On Which ring this request was generated */
1448 struct intel_ring_buffer *ring;
1449
1450 /** GEM sequence number associated with this request. */
1451 uint32_t seqno;
1452
1453 /** Position in the ringbuffer of the start of the request */
1454 u32 head;
1455
1456 /** Position in the ringbuffer of the end of the request */
1457 u32 tail;
1458
1459 /** Context related to this request */
1460 struct i915_hw_context *ctx;
1461
1462 /** Batch buffer related to this request if any */
1463 struct drm_i915_gem_object *batch_obj;
1464
1465 /** Time at which this request was emitted, in jiffies. */
1466 unsigned long emitted_jiffies;
1467
1468 /** global list entry for this request */
1469 struct list_head list;
1470
1471 struct drm_i915_file_private *file_priv;
1472 /** file_priv list entry for this request */
1473 struct list_head client_list;
1474 };
1475
1476 struct drm_i915_file_private {
1477 struct {
1478 spinlock_t lock;
1479 struct list_head request_list;
1480 } mm;
1481 struct idr context_idr;
1482
1483 struct i915_ctx_hang_stats hang_stats;
1484 };
1485
1486 #define INTEL_INFO(dev) (to_i915(dev)->info)
1487
1488 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
1489 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
1490 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1491 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1492 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1493 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1494 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1495 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1496 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1497 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1498 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1499 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1500 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1501 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1502 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1503 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1504 #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1505 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1506 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1507 #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1508 (dev)->pci_device == 0x0152 || \
1509 (dev)->pci_device == 0x015a)
1510 #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1511 (dev)->pci_device == 0x0106 || \
1512 (dev)->pci_device == 0x010A)
1513 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1514 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1515 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1516 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1517 ((dev)->pci_device & 0xFF00) == 0x0C00)
1518 #define IS_ULT(dev) (IS_HASWELL(dev) && \
1519 ((dev)->pci_device & 0xFF00) == 0x0A00)
1520
1521 /*
1522 * The genX designation typically refers to the render engine, so render
1523 * capability related checks should use IS_GEN, while display and other checks
1524 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1525 * chips, etc.).
1526 */
1527 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1528 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1529 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1530 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1531 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1532 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1533
1534 #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1535 #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
1536 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
1537 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1538 #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1539 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1540
1541 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1542 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1543
1544 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1545 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1546
1547 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1548 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1549
1550 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1551 * rows, which changed the alignment requirements and fence programming.
1552 */
1553 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1554 IS_I915GM(dev)))
1555 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1556 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1557 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1558 #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1559 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1560 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1561 /* dsparb controlled by hw only */
1562 #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1563
1564 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1565 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1566 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1567
1568 #define HAS_IPS(dev) (IS_ULT(dev))
1569
1570 #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
1571
1572 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
1573 #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
1574 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
1575
1576 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
1577 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1578 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1579 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1580 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1581 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1582
1583 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1584 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1585 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1586 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1587 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1588 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1589
1590 #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1591
1592 #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1593
1594 #define GT_FREQUENCY_MULTIPLIER 50
1595
1596 #include "i915_trace.h"
1597
1598 /**
1599 * RC6 is a special power stage which allows the GPU to enter an very
1600 * low-voltage mode when idle, using down to 0V while at this stage. This
1601 * stage is entered automatically when the GPU is idle when RC6 support is
1602 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1603 *
1604 * There are different RC6 modes available in Intel GPU, which differentiate
1605 * among each other with the latency required to enter and leave RC6 and
1606 * voltage consumed by the GPU in different states.
1607 *
1608 * The combination of the following flags define which states GPU is allowed
1609 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1610 * RC6pp is deepest RC6. Their support by hardware varies according to the
1611 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1612 * which brings the most power savings; deeper states save more power, but
1613 * require higher latency to switch to and wake up.
1614 */
1615 #define INTEL_RC6_ENABLE (1<<0)
1616 #define INTEL_RC6p_ENABLE (1<<1)
1617 #define INTEL_RC6pp_ENABLE (1<<2)
1618
1619 extern struct drm_ioctl_desc i915_ioctls[];
1620 extern int i915_max_ioctl;
1621 extern unsigned int i915_fbpercrtc __always_unused;
1622 extern int i915_panel_ignore_lid __read_mostly;
1623 extern unsigned int i915_powersave __read_mostly;
1624 extern int i915_semaphores __read_mostly;
1625 extern unsigned int i915_lvds_downclock __read_mostly;
1626 extern int i915_lvds_channel_mode __read_mostly;
1627 extern int i915_panel_use_ssc __read_mostly;
1628 extern int i915_vbt_sdvo_panel_type __read_mostly;
1629 extern int i915_enable_rc6 __read_mostly;
1630 extern int i915_enable_fbc __read_mostly;
1631 extern bool i915_enable_hangcheck __read_mostly;
1632 extern int i915_enable_ppgtt __read_mostly;
1633 extern int i915_enable_psr __read_mostly;
1634 extern unsigned int i915_preliminary_hw_support __read_mostly;
1635 extern int i915_disable_power_well __read_mostly;
1636 extern int i915_enable_ips __read_mostly;
1637 extern bool i915_fastboot __read_mostly;
1638 extern bool i915_prefault_disable __read_mostly;
1639
1640 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1641 extern int i915_resume(struct drm_device *dev);
1642 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1643 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1644
1645 /* i915_dma.c */
1646 void i915_update_dri1_breadcrumb(struct drm_device *dev);
1647 extern void i915_kernel_lost_context(struct drm_device * dev);
1648 extern int i915_driver_load(struct drm_device *, unsigned long flags);
1649 extern int i915_driver_unload(struct drm_device *);
1650 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1651 extern void i915_driver_lastclose(struct drm_device * dev);
1652 extern void i915_driver_preclose(struct drm_device *dev,
1653 struct drm_file *file_priv);
1654 extern void i915_driver_postclose(struct drm_device *dev,
1655 struct drm_file *file_priv);
1656 extern int i915_driver_device_is_agp(struct drm_device * dev);
1657 #ifdef CONFIG_COMPAT
1658 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1659 unsigned long arg);
1660 #endif
1661 extern int i915_emit_box(struct drm_device *dev,
1662 struct drm_clip_rect *box,
1663 int DR1, int DR4);
1664 extern int intel_gpu_reset(struct drm_device *dev);
1665 extern int i915_reset(struct drm_device *dev);
1666 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1667 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1668 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1669 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1670
1671 extern void intel_console_resume(struct work_struct *work);
1672
1673 /* i915_irq.c */
1674 void i915_queue_hangcheck(struct drm_device *dev);
1675 void i915_handle_error(struct drm_device *dev, bool wedged);
1676
1677 extern void intel_irq_init(struct drm_device *dev);
1678 extern void intel_hpd_init(struct drm_device *dev);
1679 extern void intel_pm_init(struct drm_device *dev);
1680
1681 extern void intel_uncore_sanitize(struct drm_device *dev);
1682 extern void intel_uncore_early_sanitize(struct drm_device *dev);
1683 extern void intel_uncore_init(struct drm_device *dev);
1684 extern void intel_uncore_clear_errors(struct drm_device *dev);
1685 extern void intel_uncore_check_errors(struct drm_device *dev);
1686
1687 void
1688 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1689
1690 void
1691 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1692
1693 /* i915_gem.c */
1694 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1695 struct drm_file *file_priv);
1696 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1697 struct drm_file *file_priv);
1698 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1699 struct drm_file *file_priv);
1700 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1701 struct drm_file *file_priv);
1702 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1703 struct drm_file *file_priv);
1704 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1705 struct drm_file *file_priv);
1706 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1707 struct drm_file *file_priv);
1708 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1709 struct drm_file *file_priv);
1710 int i915_gem_execbuffer(struct drm_device *dev, void *data,
1711 struct drm_file *file_priv);
1712 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1713 struct drm_file *file_priv);
1714 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1715 struct drm_file *file_priv);
1716 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1717 struct drm_file *file_priv);
1718 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1719 struct drm_file *file_priv);
1720 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1721 struct drm_file *file);
1722 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1723 struct drm_file *file);
1724 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1725 struct drm_file *file_priv);
1726 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1727 struct drm_file *file_priv);
1728 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1729 struct drm_file *file_priv);
1730 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1731 struct drm_file *file_priv);
1732 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1733 struct drm_file *file_priv);
1734 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1735 struct drm_file *file_priv);
1736 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1737 struct drm_file *file_priv);
1738 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1739 struct drm_file *file_priv);
1740 void i915_gem_load(struct drm_device *dev);
1741 void *i915_gem_object_alloc(struct drm_device *dev);
1742 void i915_gem_object_free(struct drm_i915_gem_object *obj);
1743 int i915_gem_init_object(struct drm_gem_object *obj);
1744 void i915_gem_object_init(struct drm_i915_gem_object *obj,
1745 const struct drm_i915_gem_object_ops *ops);
1746 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1747 size_t size);
1748 void i915_gem_free_object(struct drm_gem_object *obj);
1749 struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
1750 struct i915_address_space *vm);
1751 void i915_gem_vma_destroy(struct i915_vma *vma);
1752
1753 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1754 struct i915_address_space *vm,
1755 uint32_t alignment,
1756 bool map_and_fenceable,
1757 bool nonblocking);
1758 void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1759 int __must_check i915_vma_unbind(struct i915_vma *vma);
1760 int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
1761 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1762 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1763 void i915_gem_lastclose(struct drm_device *dev);
1764
1765 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1766 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1767 {
1768 struct sg_page_iter sg_iter;
1769
1770 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1771 return sg_page_iter_page(&sg_iter);
1772
1773 return NULL;
1774 }
1775 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1776 {
1777 BUG_ON(obj->pages == NULL);
1778 obj->pages_pin_count++;
1779 }
1780 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1781 {
1782 BUG_ON(obj->pages_pin_count == 0);
1783 obj->pages_pin_count--;
1784 }
1785
1786 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1787 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1788 struct intel_ring_buffer *to);
1789 void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1790 struct intel_ring_buffer *ring);
1791
1792 int i915_gem_dumb_create(struct drm_file *file_priv,
1793 struct drm_device *dev,
1794 struct drm_mode_create_dumb *args);
1795 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1796 uint32_t handle, uint64_t *offset);
1797 int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1798 uint32_t handle);
1799 /**
1800 * Returns true if seq1 is later than seq2.
1801 */
1802 static inline bool
1803 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1804 {
1805 return (int32_t)(seq1 - seq2) >= 0;
1806 }
1807
1808 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1809 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1810 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1811 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1812
1813 static inline bool
1814 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1815 {
1816 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1817 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1818 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1819 return true;
1820 } else
1821 return false;
1822 }
1823
1824 static inline void
1825 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1826 {
1827 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1828 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1829 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1830 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1831 }
1832 }
1833
1834 void i915_gem_retire_requests(struct drm_device *dev);
1835 void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1836 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1837 bool interruptible);
1838 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1839 {
1840 return unlikely(atomic_read(&error->reset_counter)
1841 & I915_RESET_IN_PROGRESS_FLAG);
1842 }
1843
1844 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1845 {
1846 return atomic_read(&error->reset_counter) == I915_WEDGED;
1847 }
1848
1849 void i915_gem_reset(struct drm_device *dev);
1850 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1851 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1852 int __must_check i915_gem_init(struct drm_device *dev);
1853 int __must_check i915_gem_init_hw(struct drm_device *dev);
1854 void i915_gem_l3_remap(struct drm_device *dev);
1855 void i915_gem_init_swizzling(struct drm_device *dev);
1856 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1857 int __must_check i915_gpu_idle(struct drm_device *dev);
1858 int __must_check i915_gem_idle(struct drm_device *dev);
1859 int __i915_add_request(struct intel_ring_buffer *ring,
1860 struct drm_file *file,
1861 struct drm_i915_gem_object *batch_obj,
1862 u32 *seqno);
1863 #define i915_add_request(ring, seqno) \
1864 __i915_add_request(ring, NULL, NULL, seqno)
1865 int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1866 uint32_t seqno);
1867 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1868 int __must_check
1869 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1870 bool write);
1871 int __must_check
1872 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1873 int __must_check
1874 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1875 u32 alignment,
1876 struct intel_ring_buffer *pipelined);
1877 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
1878 int i915_gem_attach_phys_object(struct drm_device *dev,
1879 struct drm_i915_gem_object *obj,
1880 int id,
1881 int align);
1882 void i915_gem_detach_phys_object(struct drm_device *dev,
1883 struct drm_i915_gem_object *obj);
1884 void i915_gem_free_all_phys_object(struct drm_device *dev);
1885 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1886
1887 uint32_t
1888 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1889 uint32_t
1890 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1891 int tiling_mode, bool fenced);
1892
1893 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1894 enum i915_cache_level cache_level);
1895
1896 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1897 struct dma_buf *dma_buf);
1898
1899 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1900 struct drm_gem_object *gem_obj, int flags);
1901
1902 void i915_gem_restore_fences(struct drm_device *dev);
1903
1904 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
1905 struct i915_address_space *vm);
1906 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
1907 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
1908 struct i915_address_space *vm);
1909 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
1910 struct i915_address_space *vm);
1911 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
1912 struct i915_address_space *vm);
1913 /* Some GGTT VM helpers */
1914 #define obj_to_ggtt(obj) \
1915 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
1916 static inline bool i915_is_ggtt(struct i915_address_space *vm)
1917 {
1918 struct i915_address_space *ggtt =
1919 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
1920 return vm == ggtt;
1921 }
1922
1923 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
1924 {
1925 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
1926 }
1927
1928 static inline unsigned long
1929 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
1930 {
1931 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
1932 }
1933
1934 static inline unsigned long
1935 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
1936 {
1937 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
1938 }
1939
1940 static inline int __must_check
1941 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
1942 uint32_t alignment,
1943 bool map_and_fenceable,
1944 bool nonblocking)
1945 {
1946 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
1947 map_and_fenceable, nonblocking);
1948 }
1949 #undef obj_to_ggtt
1950
1951 /* i915_gem_context.c */
1952 void i915_gem_context_init(struct drm_device *dev);
1953 void i915_gem_context_fini(struct drm_device *dev);
1954 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
1955 int i915_switch_context(struct intel_ring_buffer *ring,
1956 struct drm_file *file, int to_id);
1957 void i915_gem_context_free(struct kref *ctx_ref);
1958 static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1959 {
1960 kref_get(&ctx->ref);
1961 }
1962
1963 static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1964 {
1965 kref_put(&ctx->ref, i915_gem_context_free);
1966 }
1967
1968 struct i915_ctx_hang_stats * __must_check
1969 i915_gem_context_get_hang_stats(struct drm_device *dev,
1970 struct drm_file *file,
1971 u32 id);
1972 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1973 struct drm_file *file);
1974 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1975 struct drm_file *file);
1976
1977 /* i915_gem_gtt.c */
1978 void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1979 void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1980 struct drm_i915_gem_object *obj,
1981 enum i915_cache_level cache_level);
1982 void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1983 struct drm_i915_gem_object *obj);
1984
1985 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1986 int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1987 void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1988 enum i915_cache_level cache_level);
1989 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1990 void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
1991 void i915_gem_init_global_gtt(struct drm_device *dev);
1992 void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1993 unsigned long mappable_end, unsigned long end);
1994 int i915_gem_gtt_init(struct drm_device *dev);
1995 static inline void i915_gem_chipset_flush(struct drm_device *dev)
1996 {
1997 if (INTEL_INFO(dev)->gen < 6)
1998 intel_gtt_chipset_flush();
1999 }
2000
2001
2002 /* i915_gem_evict.c */
2003 int __must_check i915_gem_evict_something(struct drm_device *dev,
2004 struct i915_address_space *vm,
2005 int min_size,
2006 unsigned alignment,
2007 unsigned cache_level,
2008 bool mappable,
2009 bool nonblock);
2010 int i915_gem_evict_everything(struct drm_device *dev);
2011
2012 /* i915_gem_stolen.c */
2013 int i915_gem_init_stolen(struct drm_device *dev);
2014 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2015 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2016 void i915_gem_cleanup_stolen(struct drm_device *dev);
2017 struct drm_i915_gem_object *
2018 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2019 struct drm_i915_gem_object *
2020 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2021 u32 stolen_offset,
2022 u32 gtt_offset,
2023 u32 size);
2024 void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2025
2026 /* i915_gem_tiling.c */
2027 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2028 {
2029 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2030
2031 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2032 obj->tiling_mode != I915_TILING_NONE;
2033 }
2034
2035 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2036 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2037 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2038
2039 /* i915_gem_debug.c */
2040 #if WATCH_LISTS
2041 int i915_verify_lists(struct drm_device *dev);
2042 #else
2043 #define i915_verify_lists(dev) 0
2044 #endif
2045
2046 /* i915_debugfs.c */
2047 int i915_debugfs_init(struct drm_minor *minor);
2048 void i915_debugfs_cleanup(struct drm_minor *minor);
2049
2050 /* i915_gpu_error.c */
2051 __printf(2, 3)
2052 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2053 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2054 const struct i915_error_state_file_priv *error);
2055 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2056 size_t count, loff_t pos);
2057 static inline void i915_error_state_buf_release(
2058 struct drm_i915_error_state_buf *eb)
2059 {
2060 kfree(eb->buf);
2061 }
2062 void i915_capture_error_state(struct drm_device *dev);
2063 void i915_error_state_get(struct drm_device *dev,
2064 struct i915_error_state_file_priv *error_priv);
2065 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2066 void i915_destroy_error_state(struct drm_device *dev);
2067
2068 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2069 const char *i915_cache_level_str(int type);
2070
2071 /* i915_suspend.c */
2072 extern int i915_save_state(struct drm_device *dev);
2073 extern int i915_restore_state(struct drm_device *dev);
2074
2075 /* i915_ums.c */
2076 void i915_save_display_reg(struct drm_device *dev);
2077 void i915_restore_display_reg(struct drm_device *dev);
2078
2079 /* i915_sysfs.c */
2080 void i915_setup_sysfs(struct drm_device *dev_priv);
2081 void i915_teardown_sysfs(struct drm_device *dev_priv);
2082
2083 /* intel_i2c.c */
2084 extern int intel_setup_gmbus(struct drm_device *dev);
2085 extern void intel_teardown_gmbus(struct drm_device *dev);
2086 static inline bool intel_gmbus_is_port_valid(unsigned port)
2087 {
2088 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2089 }
2090
2091 extern struct i2c_adapter *intel_gmbus_get_adapter(
2092 struct drm_i915_private *dev_priv, unsigned port);
2093 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2094 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2095 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2096 {
2097 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2098 }
2099 extern void intel_i2c_reset(struct drm_device *dev);
2100
2101 /* intel_opregion.c */
2102 extern int intel_opregion_setup(struct drm_device *dev);
2103 #ifdef CONFIG_ACPI
2104 extern void intel_opregion_init(struct drm_device *dev);
2105 extern void intel_opregion_fini(struct drm_device *dev);
2106 extern void intel_opregion_asle_intr(struct drm_device *dev);
2107 #else
2108 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2109 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2110 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2111 #endif
2112
2113 /* intel_acpi.c */
2114 #ifdef CONFIG_ACPI
2115 extern void intel_register_dsm_handler(void);
2116 extern void intel_unregister_dsm_handler(void);
2117 #else
2118 static inline void intel_register_dsm_handler(void) { return; }
2119 static inline void intel_unregister_dsm_handler(void) { return; }
2120 #endif /* CONFIG_ACPI */
2121
2122 /* modesetting */
2123 extern void intel_modeset_init_hw(struct drm_device *dev);
2124 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2125 extern void intel_modeset_init(struct drm_device *dev);
2126 extern void intel_modeset_gem_init(struct drm_device *dev);
2127 extern void intel_modeset_cleanup(struct drm_device *dev);
2128 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2129 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2130 bool force_restore);
2131 extern void i915_redisable_vga(struct drm_device *dev);
2132 extern bool intel_fbc_enabled(struct drm_device *dev);
2133 extern void intel_disable_fbc(struct drm_device *dev);
2134 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2135 extern void intel_init_pch_refclk(struct drm_device *dev);
2136 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2137 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2138 extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2139 extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2140 extern void intel_detect_pch(struct drm_device *dev);
2141 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2142 extern int intel_enable_rc6(const struct drm_device *dev);
2143
2144 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2145 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2146 struct drm_file *file);
2147
2148 /* overlay */
2149 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2150 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2151 struct intel_overlay_error_state *error);
2152
2153 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2154 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2155 struct drm_device *dev,
2156 struct intel_display_error_state *error);
2157
2158 /* On SNB platform, before reading ring registers forcewake bit
2159 * must be set to prevent GT core from power down and stale values being
2160 * returned.
2161 */
2162 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2163 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
2164
2165 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2166 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2167
2168 /* intel_sideband.c */
2169 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2170 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2171 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2172 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
2173 void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
2174 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2175 enum intel_sbi_destination destination);
2176 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2177 enum intel_sbi_destination destination);
2178
2179 int vlv_gpu_freq(int ddr_freq, int val);
2180 int vlv_freq_opcode(int ddr_freq, int val);
2181
2182 #define __i915_read(x) \
2183 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
2184 __i915_read(8)
2185 __i915_read(16)
2186 __i915_read(32)
2187 __i915_read(64)
2188 #undef __i915_read
2189
2190 #define __i915_write(x) \
2191 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
2192 __i915_write(8)
2193 __i915_write(16)
2194 __i915_write(32)
2195 __i915_write(64)
2196 #undef __i915_write
2197
2198 #define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2199 #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
2200
2201 #define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2202 #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2203 #define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2204 #define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
2205
2206 #define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2207 #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2208 #define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2209 #define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
2210
2211 #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2212 #define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
2213
2214 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2215 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2216
2217 /* "Broadcast RGB" property */
2218 #define INTEL_BROADCAST_RGB_AUTO 0
2219 #define INTEL_BROADCAST_RGB_FULL 1
2220 #define INTEL_BROADCAST_RGB_LIMITED 2
2221
2222 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2223 {
2224 if (HAS_PCH_SPLIT(dev))
2225 return CPU_VGACNTRL;
2226 else if (IS_VALLEYVIEW(dev))
2227 return VLV_VGACNTRL;
2228 else
2229 return VGACNTRL;
2230 }
2231
2232 static inline void __user *to_user_ptr(u64 address)
2233 {
2234 return (void __user *)(uintptr_t)address;
2235 }
2236
2237 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2238 {
2239 unsigned long j = msecs_to_jiffies(m);
2240
2241 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2242 }
2243
2244 static inline unsigned long
2245 timespec_to_jiffies_timeout(const struct timespec *value)
2246 {
2247 unsigned long j = timespec_to_jiffies(value);
2248
2249 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2250 }
2251
2252 #endif
This page took 0.079001 seconds and 4 git commands to generate.