drm/i915: Unduplicate VLV signal level code
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/shmem_fs.h>
45
46 #include <drm/drmP.h>
47 #include <drm/intel-gtt.h>
48 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49 #include <drm/drm_gem.h>
50
51 #include "i915_params.h"
52 #include "i915_reg.h"
53
54 #include "intel_bios.h"
55 #include "intel_dpll_mgr.h"
56 #include "intel_guc.h"
57 #include "intel_lrc.h"
58 #include "intel_ringbuffer.h"
59
60 #include "i915_gem.h"
61 #include "i915_gem_gtt.h"
62 #include "i915_gem_render_state.h"
63
64 /* General customization:
65 */
66
67 #define DRIVER_NAME "i915"
68 #define DRIVER_DESC "Intel Graphics"
69 #define DRIVER_DATE "20160425"
70
71 #undef WARN_ON
72 /* Many gcc seem to no see through this and fall over :( */
73 #if 0
74 #define WARN_ON(x) ({ \
75 bool __i915_warn_cond = (x); \
76 if (__builtin_constant_p(__i915_warn_cond)) \
77 BUILD_BUG_ON(__i915_warn_cond); \
78 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
79 #else
80 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
81 #endif
82
83 #undef WARN_ON_ONCE
84 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
85
86 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
87 (long) (x), __func__);
88
89 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96 #define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
98 if (unlikely(__ret_warn_on)) \
99 if (!WARN(i915.verbose_state_checks, format)) \
100 DRM_ERROR(format); \
101 unlikely(__ret_warn_on); \
102 })
103
104 #define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
106
107 bool __i915_inject_load_failure(const char *func, int line);
108 #define i915_inject_load_failure() \
109 __i915_inject_load_failure(__func__, __LINE__)
110
111 static inline const char *yesno(bool v)
112 {
113 return v ? "yes" : "no";
114 }
115
116 static inline const char *onoff(bool v)
117 {
118 return v ? "on" : "off";
119 }
120
121 enum pipe {
122 INVALID_PIPE = -1,
123 PIPE_A = 0,
124 PIPE_B,
125 PIPE_C,
126 _PIPE_EDP,
127 I915_MAX_PIPES = _PIPE_EDP
128 };
129 #define pipe_name(p) ((p) + 'A')
130
131 enum transcoder {
132 TRANSCODER_A = 0,
133 TRANSCODER_B,
134 TRANSCODER_C,
135 TRANSCODER_EDP,
136 TRANSCODER_DSI_A,
137 TRANSCODER_DSI_C,
138 I915_MAX_TRANSCODERS
139 };
140
141 static inline const char *transcoder_name(enum transcoder transcoder)
142 {
143 switch (transcoder) {
144 case TRANSCODER_A:
145 return "A";
146 case TRANSCODER_B:
147 return "B";
148 case TRANSCODER_C:
149 return "C";
150 case TRANSCODER_EDP:
151 return "EDP";
152 case TRANSCODER_DSI_A:
153 return "DSI A";
154 case TRANSCODER_DSI_C:
155 return "DSI C";
156 default:
157 return "<invalid>";
158 }
159 }
160
161 static inline bool transcoder_is_dsi(enum transcoder transcoder)
162 {
163 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
164 }
165
166 /*
167 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
168 * number of planes per CRTC. Not all platforms really have this many planes,
169 * which means some arrays of size I915_MAX_PLANES may have unused entries
170 * between the topmost sprite plane and the cursor plane.
171 */
172 enum plane {
173 PLANE_A = 0,
174 PLANE_B,
175 PLANE_C,
176 PLANE_CURSOR,
177 I915_MAX_PLANES,
178 };
179 #define plane_name(p) ((p) + 'A')
180
181 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
182
183 enum port {
184 PORT_A = 0,
185 PORT_B,
186 PORT_C,
187 PORT_D,
188 PORT_E,
189 I915_MAX_PORTS
190 };
191 #define port_name(p) ((p) + 'A')
192
193 #define I915_NUM_PHYS_VLV 2
194
195 enum dpio_channel {
196 DPIO_CH0,
197 DPIO_CH1
198 };
199
200 enum dpio_phy {
201 DPIO_PHY0,
202 DPIO_PHY1
203 };
204
205 enum intel_display_power_domain {
206 POWER_DOMAIN_PIPE_A,
207 POWER_DOMAIN_PIPE_B,
208 POWER_DOMAIN_PIPE_C,
209 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
210 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
211 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
212 POWER_DOMAIN_TRANSCODER_A,
213 POWER_DOMAIN_TRANSCODER_B,
214 POWER_DOMAIN_TRANSCODER_C,
215 POWER_DOMAIN_TRANSCODER_EDP,
216 POWER_DOMAIN_TRANSCODER_DSI_A,
217 POWER_DOMAIN_TRANSCODER_DSI_C,
218 POWER_DOMAIN_PORT_DDI_A_LANES,
219 POWER_DOMAIN_PORT_DDI_B_LANES,
220 POWER_DOMAIN_PORT_DDI_C_LANES,
221 POWER_DOMAIN_PORT_DDI_D_LANES,
222 POWER_DOMAIN_PORT_DDI_E_LANES,
223 POWER_DOMAIN_PORT_DSI,
224 POWER_DOMAIN_PORT_CRT,
225 POWER_DOMAIN_PORT_OTHER,
226 POWER_DOMAIN_VGA,
227 POWER_DOMAIN_AUDIO,
228 POWER_DOMAIN_PLLS,
229 POWER_DOMAIN_AUX_A,
230 POWER_DOMAIN_AUX_B,
231 POWER_DOMAIN_AUX_C,
232 POWER_DOMAIN_AUX_D,
233 POWER_DOMAIN_GMBUS,
234 POWER_DOMAIN_MODESET,
235 POWER_DOMAIN_INIT,
236
237 POWER_DOMAIN_NUM,
238 };
239
240 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
241 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
242 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
243 #define POWER_DOMAIN_TRANSCODER(tran) \
244 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
245 (tran) + POWER_DOMAIN_TRANSCODER_A)
246
247 enum hpd_pin {
248 HPD_NONE = 0,
249 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
250 HPD_CRT,
251 HPD_SDVO_B,
252 HPD_SDVO_C,
253 HPD_PORT_A,
254 HPD_PORT_B,
255 HPD_PORT_C,
256 HPD_PORT_D,
257 HPD_PORT_E,
258 HPD_NUM_PINS
259 };
260
261 #define for_each_hpd_pin(__pin) \
262 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
263
264 struct i915_hotplug {
265 struct work_struct hotplug_work;
266
267 struct {
268 unsigned long last_jiffies;
269 int count;
270 enum {
271 HPD_ENABLED = 0,
272 HPD_DISABLED = 1,
273 HPD_MARK_DISABLED = 2
274 } state;
275 } stats[HPD_NUM_PINS];
276 u32 event_bits;
277 struct delayed_work reenable_work;
278
279 struct intel_digital_port *irq_port[I915_MAX_PORTS];
280 u32 long_port_mask;
281 u32 short_port_mask;
282 struct work_struct dig_port_work;
283
284 /*
285 * if we get a HPD irq from DP and a HPD irq from non-DP
286 * the non-DP HPD could block the workqueue on a mode config
287 * mutex getting, that userspace may have taken. However
288 * userspace is waiting on the DP workqueue to run which is
289 * blocked behind the non-DP one.
290 */
291 struct workqueue_struct *dp_wq;
292 };
293
294 #define I915_GEM_GPU_DOMAINS \
295 (I915_GEM_DOMAIN_RENDER | \
296 I915_GEM_DOMAIN_SAMPLER | \
297 I915_GEM_DOMAIN_COMMAND | \
298 I915_GEM_DOMAIN_INSTRUCTION | \
299 I915_GEM_DOMAIN_VERTEX)
300
301 #define for_each_pipe(__dev_priv, __p) \
302 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
303 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
304 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
305 for_each_if ((__mask) & (1 << (__p)))
306 #define for_each_plane(__dev_priv, __pipe, __p) \
307 for ((__p) = 0; \
308 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
309 (__p)++)
310 #define for_each_sprite(__dev_priv, __p, __s) \
311 for ((__s) = 0; \
312 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
313 (__s)++)
314
315 #define for_each_port_masked(__port, __ports_mask) \
316 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
317 for_each_if ((__ports_mask) & (1 << (__port)))
318
319 #define for_each_crtc(dev, crtc) \
320 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
321
322 #define for_each_intel_plane(dev, intel_plane) \
323 list_for_each_entry(intel_plane, \
324 &dev->mode_config.plane_list, \
325 base.head)
326
327 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
328 list_for_each_entry(intel_plane, \
329 &(dev)->mode_config.plane_list, \
330 base.head) \
331 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
332
333 #define for_each_intel_crtc(dev, intel_crtc) \
334 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
335
336 #define for_each_intel_encoder(dev, intel_encoder) \
337 list_for_each_entry(intel_encoder, \
338 &(dev)->mode_config.encoder_list, \
339 base.head)
340
341 #define for_each_intel_connector(dev, intel_connector) \
342 list_for_each_entry(intel_connector, \
343 &dev->mode_config.connector_list, \
344 base.head)
345
346 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
347 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
348 for_each_if ((intel_encoder)->base.crtc == (__crtc))
349
350 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
351 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
352 for_each_if ((intel_connector)->base.encoder == (__encoder))
353
354 #define for_each_power_domain(domain, mask) \
355 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
356 for_each_if ((1 << (domain)) & (mask))
357
358 struct drm_i915_private;
359 struct i915_mm_struct;
360 struct i915_mmu_object;
361
362 struct drm_i915_file_private {
363 struct drm_i915_private *dev_priv;
364 struct drm_file *file;
365
366 struct {
367 spinlock_t lock;
368 struct list_head request_list;
369 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
370 * chosen to prevent the CPU getting more than a frame ahead of the GPU
371 * (when using lax throttling for the frontbuffer). We also use it to
372 * offer free GPU waitboosts for severely congested workloads.
373 */
374 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
375 } mm;
376 struct idr context_idr;
377
378 struct intel_rps_client {
379 struct list_head link;
380 unsigned boosts;
381 } rps;
382
383 unsigned int bsd_ring;
384 };
385
386 /* Used by dp and fdi links */
387 struct intel_link_m_n {
388 uint32_t tu;
389 uint32_t gmch_m;
390 uint32_t gmch_n;
391 uint32_t link_m;
392 uint32_t link_n;
393 };
394
395 void intel_link_compute_m_n(int bpp, int nlanes,
396 int pixel_clock, int link_clock,
397 struct intel_link_m_n *m_n);
398
399 /* Interface history:
400 *
401 * 1.1: Original.
402 * 1.2: Add Power Management
403 * 1.3: Add vblank support
404 * 1.4: Fix cmdbuffer path, add heap destroy
405 * 1.5: Add vblank pipe configuration
406 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
407 * - Support vertical blank on secondary display pipe
408 */
409 #define DRIVER_MAJOR 1
410 #define DRIVER_MINOR 6
411 #define DRIVER_PATCHLEVEL 0
412
413 #define WATCH_LISTS 0
414
415 struct opregion_header;
416 struct opregion_acpi;
417 struct opregion_swsci;
418 struct opregion_asle;
419
420 struct intel_opregion {
421 struct opregion_header *header;
422 struct opregion_acpi *acpi;
423 struct opregion_swsci *swsci;
424 u32 swsci_gbda_sub_functions;
425 u32 swsci_sbcb_sub_functions;
426 struct opregion_asle *asle;
427 void *rvda;
428 const void *vbt;
429 u32 vbt_size;
430 u32 *lid_state;
431 struct work_struct asle_work;
432 };
433 #define OPREGION_SIZE (8*1024)
434
435 struct intel_overlay;
436 struct intel_overlay_error_state;
437
438 #define I915_FENCE_REG_NONE -1
439 #define I915_MAX_NUM_FENCES 32
440 /* 32 fences + sign bit for FENCE_REG_NONE */
441 #define I915_MAX_NUM_FENCE_BITS 6
442
443 struct drm_i915_fence_reg {
444 struct list_head lru_list;
445 struct drm_i915_gem_object *obj;
446 int pin_count;
447 };
448
449 struct sdvo_device_mapping {
450 u8 initialized;
451 u8 dvo_port;
452 u8 slave_addr;
453 u8 dvo_wiring;
454 u8 i2c_pin;
455 u8 ddc_pin;
456 };
457
458 struct intel_display_error_state;
459
460 struct drm_i915_error_state {
461 struct kref ref;
462 struct timeval time;
463
464 char error_msg[128];
465 int iommu;
466 u32 reset_count;
467 u32 suspend_count;
468
469 /* Generic register state */
470 u32 eir;
471 u32 pgtbl_er;
472 u32 ier;
473 u32 gtier[4];
474 u32 ccid;
475 u32 derrmr;
476 u32 forcewake;
477 u32 error; /* gen6+ */
478 u32 err_int; /* gen7 */
479 u32 fault_data0; /* gen8, gen9 */
480 u32 fault_data1; /* gen8, gen9 */
481 u32 done_reg;
482 u32 gac_eco;
483 u32 gam_ecochk;
484 u32 gab_ctl;
485 u32 gfx_mode;
486 u32 extra_instdone[I915_NUM_INSTDONE_REG];
487 u64 fence[I915_MAX_NUM_FENCES];
488 struct intel_overlay_error_state *overlay;
489 struct intel_display_error_state *display;
490 struct drm_i915_error_object *semaphore_obj;
491
492 struct drm_i915_error_ring {
493 bool valid;
494 /* Software tracked state */
495 bool waiting;
496 int hangcheck_score;
497 enum intel_ring_hangcheck_action hangcheck_action;
498 int num_requests;
499
500 /* our own tracking of ring head and tail */
501 u32 cpu_ring_head;
502 u32 cpu_ring_tail;
503
504 u32 last_seqno;
505 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
506
507 /* Register state */
508 u32 start;
509 u32 tail;
510 u32 head;
511 u32 ctl;
512 u32 hws;
513 u32 ipeir;
514 u32 ipehr;
515 u32 instdone;
516 u32 bbstate;
517 u32 instpm;
518 u32 instps;
519 u32 seqno;
520 u64 bbaddr;
521 u64 acthd;
522 u32 fault_reg;
523 u64 faddr;
524 u32 rc_psmi; /* sleep state */
525 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
526
527 struct drm_i915_error_object {
528 int page_count;
529 u64 gtt_offset;
530 u32 *pages[0];
531 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
532
533 struct drm_i915_error_object *wa_ctx;
534
535 struct drm_i915_error_request {
536 long jiffies;
537 u32 seqno;
538 u32 tail;
539 } *requests;
540
541 struct {
542 u32 gfx_mode;
543 union {
544 u64 pdp[4];
545 u32 pp_dir_base;
546 };
547 } vm_info;
548
549 pid_t pid;
550 char comm[TASK_COMM_LEN];
551 } ring[I915_NUM_ENGINES];
552
553 struct drm_i915_error_buffer {
554 u32 size;
555 u32 name;
556 u32 rseqno[I915_NUM_ENGINES], wseqno;
557 u64 gtt_offset;
558 u32 read_domains;
559 u32 write_domain;
560 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
561 s32 pinned:2;
562 u32 tiling:2;
563 u32 dirty:1;
564 u32 purgeable:1;
565 u32 userptr:1;
566 s32 ring:4;
567 u32 cache_level:3;
568 } **active_bo, **pinned_bo;
569
570 u32 *active_bo_count, *pinned_bo_count;
571 u32 vm_count;
572 };
573
574 struct intel_connector;
575 struct intel_encoder;
576 struct intel_crtc_state;
577 struct intel_initial_plane_config;
578 struct intel_crtc;
579 struct intel_limit;
580 struct dpll;
581
582 struct drm_i915_display_funcs {
583 int (*get_display_clock_speed)(struct drm_device *dev);
584 int (*get_fifo_size)(struct drm_device *dev, int plane);
585 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
586 int (*compute_intermediate_wm)(struct drm_device *dev,
587 struct intel_crtc *intel_crtc,
588 struct intel_crtc_state *newstate);
589 void (*initial_watermarks)(struct intel_crtc_state *cstate);
590 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
591 void (*update_wm)(struct drm_crtc *crtc);
592 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
593 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
594 /* Returns the active state of the crtc, and if the crtc is active,
595 * fills out the pipe-config with the hw state. */
596 bool (*get_pipe_config)(struct intel_crtc *,
597 struct intel_crtc_state *);
598 void (*get_initial_plane_config)(struct intel_crtc *,
599 struct intel_initial_plane_config *);
600 int (*crtc_compute_clock)(struct intel_crtc *crtc,
601 struct intel_crtc_state *crtc_state);
602 void (*crtc_enable)(struct drm_crtc *crtc);
603 void (*crtc_disable)(struct drm_crtc *crtc);
604 void (*audio_codec_enable)(struct drm_connector *connector,
605 struct intel_encoder *encoder,
606 const struct drm_display_mode *adjusted_mode);
607 void (*audio_codec_disable)(struct intel_encoder *encoder);
608 void (*fdi_link_train)(struct drm_crtc *crtc);
609 void (*init_clock_gating)(struct drm_device *dev);
610 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
611 struct drm_framebuffer *fb,
612 struct drm_i915_gem_object *obj,
613 struct drm_i915_gem_request *req,
614 uint32_t flags);
615 void (*hpd_irq_setup)(struct drm_device *dev);
616 /* clock updates for mode set */
617 /* cursor updates */
618 /* render clock increase/decrease */
619 /* display clock increase/decrease */
620 /* pll clock increase/decrease */
621
622 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
623 void (*load_luts)(struct drm_crtc_state *crtc_state);
624 };
625
626 enum forcewake_domain_id {
627 FW_DOMAIN_ID_RENDER = 0,
628 FW_DOMAIN_ID_BLITTER,
629 FW_DOMAIN_ID_MEDIA,
630
631 FW_DOMAIN_ID_COUNT
632 };
633
634 enum forcewake_domains {
635 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
636 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
637 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
638 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
639 FORCEWAKE_BLITTER |
640 FORCEWAKE_MEDIA)
641 };
642
643 #define FW_REG_READ (1)
644 #define FW_REG_WRITE (2)
645
646 enum forcewake_domains
647 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
648 i915_reg_t reg, unsigned int op);
649
650 struct intel_uncore_funcs {
651 void (*force_wake_get)(struct drm_i915_private *dev_priv,
652 enum forcewake_domains domains);
653 void (*force_wake_put)(struct drm_i915_private *dev_priv,
654 enum forcewake_domains domains);
655
656 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
657 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
658 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
659 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
660
661 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
662 uint8_t val, bool trace);
663 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
664 uint16_t val, bool trace);
665 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
666 uint32_t val, bool trace);
667 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
668 uint64_t val, bool trace);
669 };
670
671 struct intel_uncore {
672 spinlock_t lock; /** lock is also taken in irq contexts. */
673
674 struct intel_uncore_funcs funcs;
675
676 unsigned fifo_count;
677 enum forcewake_domains fw_domains;
678
679 struct intel_uncore_forcewake_domain {
680 struct drm_i915_private *i915;
681 enum forcewake_domain_id id;
682 enum forcewake_domains mask;
683 unsigned wake_count;
684 struct hrtimer timer;
685 i915_reg_t reg_set;
686 u32 val_set;
687 u32 val_clear;
688 i915_reg_t reg_ack;
689 i915_reg_t reg_post;
690 u32 val_reset;
691 } fw_domain[FW_DOMAIN_ID_COUNT];
692
693 int unclaimed_mmio_check;
694 };
695
696 /* Iterate over initialised fw domains */
697 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
698 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
699 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
700 (domain__)++) \
701 for_each_if ((mask__) & (domain__)->mask)
702
703 #define for_each_fw_domain(domain__, dev_priv__) \
704 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
705
706 #define CSR_VERSION(major, minor) ((major) << 16 | (minor))
707 #define CSR_VERSION_MAJOR(version) ((version) >> 16)
708 #define CSR_VERSION_MINOR(version) ((version) & 0xffff)
709
710 struct intel_csr {
711 struct work_struct work;
712 const char *fw_path;
713 uint32_t *dmc_payload;
714 uint32_t dmc_fw_size;
715 uint32_t version;
716 uint32_t mmio_count;
717 i915_reg_t mmioaddr[8];
718 uint32_t mmiodata[8];
719 uint32_t dc_state;
720 uint32_t allowed_dc_mask;
721 };
722
723 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
724 func(is_mobile) sep \
725 func(is_i85x) sep \
726 func(is_i915g) sep \
727 func(is_i945gm) sep \
728 func(is_g33) sep \
729 func(need_gfx_hws) sep \
730 func(is_g4x) sep \
731 func(is_pineview) sep \
732 func(is_broadwater) sep \
733 func(is_crestline) sep \
734 func(is_ivybridge) sep \
735 func(is_valleyview) sep \
736 func(is_cherryview) sep \
737 func(is_haswell) sep \
738 func(is_skylake) sep \
739 func(is_broxton) sep \
740 func(is_kabylake) sep \
741 func(is_preliminary) sep \
742 func(has_fbc) sep \
743 func(has_pipe_cxsr) sep \
744 func(has_hotplug) sep \
745 func(cursor_needs_physical) sep \
746 func(has_overlay) sep \
747 func(overlay_needs_physical) sep \
748 func(supports_tv) sep \
749 func(has_llc) sep \
750 func(has_snoop) sep \
751 func(has_ddi) sep \
752 func(has_fpga_dbg)
753
754 #define DEFINE_FLAG(name) u8 name:1
755 #define SEP_SEMICOLON ;
756
757 struct intel_device_info {
758 u32 display_mmio_offset;
759 u16 device_id;
760 u8 num_pipes:3;
761 u8 num_sprites[I915_MAX_PIPES];
762 u8 gen;
763 u8 ring_mask; /* Rings supported by the HW */
764 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
765 /* Register offsets for the various display pipes and transcoders */
766 int pipe_offsets[I915_MAX_TRANSCODERS];
767 int trans_offsets[I915_MAX_TRANSCODERS];
768 int palette_offsets[I915_MAX_PIPES];
769 int cursor_offsets[I915_MAX_PIPES];
770
771 /* Slice/subslice/EU info */
772 u8 slice_total;
773 u8 subslice_total;
774 u8 subslice_per_slice;
775 u8 eu_total;
776 u8 eu_per_subslice;
777 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
778 u8 subslice_7eu[3];
779 u8 has_slice_pg:1;
780 u8 has_subslice_pg:1;
781 u8 has_eu_pg:1;
782
783 struct color_luts {
784 u16 degamma_lut_size;
785 u16 gamma_lut_size;
786 } color;
787 };
788
789 #undef DEFINE_FLAG
790 #undef SEP_SEMICOLON
791
792 enum i915_cache_level {
793 I915_CACHE_NONE = 0,
794 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
795 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
796 caches, eg sampler/render caches, and the
797 large Last-Level-Cache. LLC is coherent with
798 the CPU, but L3 is only visible to the GPU. */
799 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
800 };
801
802 struct i915_ctx_hang_stats {
803 /* This context had batch pending when hang was declared */
804 unsigned batch_pending;
805
806 /* This context had batch active when hang was declared */
807 unsigned batch_active;
808
809 /* Time when this context was last blamed for a GPU reset */
810 unsigned long guilty_ts;
811
812 /* If the contexts causes a second GPU hang within this time,
813 * it is permanently banned from submitting any more work.
814 */
815 unsigned long ban_period_seconds;
816
817 /* This context is banned to submit more work */
818 bool banned;
819 };
820
821 /* This must match up with the value previously used for execbuf2.rsvd1. */
822 #define DEFAULT_CONTEXT_HANDLE 0
823
824 #define CONTEXT_NO_ZEROMAP (1<<0)
825 /**
826 * struct intel_context - as the name implies, represents a context.
827 * @ref: reference count.
828 * @user_handle: userspace tracking identity for this context.
829 * @remap_slice: l3 row remapping information.
830 * @flags: context specific flags:
831 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
832 * @file_priv: filp associated with this context (NULL for global default
833 * context).
834 * @hang_stats: information about the role of this context in possible GPU
835 * hangs.
836 * @ppgtt: virtual memory space used by this context.
837 * @legacy_hw_ctx: render context backing object and whether it is correctly
838 * initialized (legacy ring submission mechanism only).
839 * @link: link in the global list of contexts.
840 *
841 * Contexts are memory images used by the hardware to store copies of their
842 * internal state.
843 */
844 struct intel_context {
845 struct kref ref;
846 int user_handle;
847 uint8_t remap_slice;
848 struct drm_i915_private *i915;
849 int flags;
850 struct drm_i915_file_private *file_priv;
851 struct i915_ctx_hang_stats hang_stats;
852 struct i915_hw_ppgtt *ppgtt;
853
854 /* Unique identifier for this context, used by the hw for tracking */
855 unsigned hw_id;
856
857 /* Legacy ring buffer submission */
858 struct {
859 struct drm_i915_gem_object *rcs_state;
860 bool initialized;
861 } legacy_hw_ctx;
862
863 /* Execlists */
864 struct {
865 struct drm_i915_gem_object *state;
866 struct intel_ringbuffer *ringbuf;
867 int pin_count;
868 struct i915_vma *lrc_vma;
869 u64 lrc_desc;
870 uint32_t *lrc_reg_state;
871 bool initialised;
872 } engine[I915_NUM_ENGINES];
873
874 struct list_head link;
875 };
876
877 enum fb_op_origin {
878 ORIGIN_GTT,
879 ORIGIN_CPU,
880 ORIGIN_CS,
881 ORIGIN_FLIP,
882 ORIGIN_DIRTYFB,
883 };
884
885 struct intel_fbc {
886 /* This is always the inner lock when overlapping with struct_mutex and
887 * it's the outer lock when overlapping with stolen_lock. */
888 struct mutex lock;
889 unsigned threshold;
890 unsigned int possible_framebuffer_bits;
891 unsigned int busy_bits;
892 unsigned int visible_pipes_mask;
893 struct intel_crtc *crtc;
894
895 struct drm_mm_node compressed_fb;
896 struct drm_mm_node *compressed_llb;
897
898 bool false_color;
899
900 bool enabled;
901 bool active;
902
903 struct intel_fbc_state_cache {
904 struct {
905 unsigned int mode_flags;
906 uint32_t hsw_bdw_pixel_rate;
907 } crtc;
908
909 struct {
910 unsigned int rotation;
911 int src_w;
912 int src_h;
913 bool visible;
914 } plane;
915
916 struct {
917 u64 ilk_ggtt_offset;
918 uint32_t pixel_format;
919 unsigned int stride;
920 int fence_reg;
921 unsigned int tiling_mode;
922 } fb;
923 } state_cache;
924
925 struct intel_fbc_reg_params {
926 struct {
927 enum pipe pipe;
928 enum plane plane;
929 unsigned int fence_y_offset;
930 } crtc;
931
932 struct {
933 u64 ggtt_offset;
934 uint32_t pixel_format;
935 unsigned int stride;
936 int fence_reg;
937 } fb;
938
939 int cfb_size;
940 } params;
941
942 struct intel_fbc_work {
943 bool scheduled;
944 u32 scheduled_vblank;
945 struct work_struct work;
946 } work;
947
948 const char *no_fbc_reason;
949 };
950
951 /**
952 * HIGH_RR is the highest eDP panel refresh rate read from EDID
953 * LOW_RR is the lowest eDP panel refresh rate found from EDID
954 * parsing for same resolution.
955 */
956 enum drrs_refresh_rate_type {
957 DRRS_HIGH_RR,
958 DRRS_LOW_RR,
959 DRRS_MAX_RR, /* RR count */
960 };
961
962 enum drrs_support_type {
963 DRRS_NOT_SUPPORTED = 0,
964 STATIC_DRRS_SUPPORT = 1,
965 SEAMLESS_DRRS_SUPPORT = 2
966 };
967
968 struct intel_dp;
969 struct i915_drrs {
970 struct mutex mutex;
971 struct delayed_work work;
972 struct intel_dp *dp;
973 unsigned busy_frontbuffer_bits;
974 enum drrs_refresh_rate_type refresh_rate_type;
975 enum drrs_support_type type;
976 };
977
978 struct i915_psr {
979 struct mutex lock;
980 bool sink_support;
981 bool source_ok;
982 struct intel_dp *enabled;
983 bool active;
984 struct delayed_work work;
985 unsigned busy_frontbuffer_bits;
986 bool psr2_support;
987 bool aux_frame_sync;
988 bool link_standby;
989 };
990
991 enum intel_pch {
992 PCH_NONE = 0, /* No PCH present */
993 PCH_IBX, /* Ibexpeak PCH */
994 PCH_CPT, /* Cougarpoint PCH */
995 PCH_LPT, /* Lynxpoint PCH */
996 PCH_SPT, /* Sunrisepoint PCH */
997 PCH_NOP,
998 };
999
1000 enum intel_sbi_destination {
1001 SBI_ICLK,
1002 SBI_MPHY,
1003 };
1004
1005 #define QUIRK_PIPEA_FORCE (1<<0)
1006 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1007 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1008 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1009 #define QUIRK_PIPEB_FORCE (1<<4)
1010 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1011
1012 struct intel_fbdev;
1013 struct intel_fbc_work;
1014
1015 struct intel_gmbus {
1016 struct i2c_adapter adapter;
1017 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1018 u32 force_bit;
1019 u32 reg0;
1020 i915_reg_t gpio_reg;
1021 struct i2c_algo_bit_data bit_algo;
1022 struct drm_i915_private *dev_priv;
1023 };
1024
1025 struct i915_suspend_saved_registers {
1026 u32 saveDSPARB;
1027 u32 saveLVDS;
1028 u32 savePP_ON_DELAYS;
1029 u32 savePP_OFF_DELAYS;
1030 u32 savePP_ON;
1031 u32 savePP_OFF;
1032 u32 savePP_CONTROL;
1033 u32 savePP_DIVISOR;
1034 u32 saveFBC_CONTROL;
1035 u32 saveCACHE_MODE_0;
1036 u32 saveMI_ARB_STATE;
1037 u32 saveSWF0[16];
1038 u32 saveSWF1[16];
1039 u32 saveSWF3[3];
1040 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1041 u32 savePCH_PORT_HOTPLUG;
1042 u16 saveGCDGMBUS;
1043 };
1044
1045 struct vlv_s0ix_state {
1046 /* GAM */
1047 u32 wr_watermark;
1048 u32 gfx_prio_ctrl;
1049 u32 arb_mode;
1050 u32 gfx_pend_tlb0;
1051 u32 gfx_pend_tlb1;
1052 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1053 u32 media_max_req_count;
1054 u32 gfx_max_req_count;
1055 u32 render_hwsp;
1056 u32 ecochk;
1057 u32 bsd_hwsp;
1058 u32 blt_hwsp;
1059 u32 tlb_rd_addr;
1060
1061 /* MBC */
1062 u32 g3dctl;
1063 u32 gsckgctl;
1064 u32 mbctl;
1065
1066 /* GCP */
1067 u32 ucgctl1;
1068 u32 ucgctl3;
1069 u32 rcgctl1;
1070 u32 rcgctl2;
1071 u32 rstctl;
1072 u32 misccpctl;
1073
1074 /* GPM */
1075 u32 gfxpause;
1076 u32 rpdeuhwtc;
1077 u32 rpdeuc;
1078 u32 ecobus;
1079 u32 pwrdwnupctl;
1080 u32 rp_down_timeout;
1081 u32 rp_deucsw;
1082 u32 rcubmabdtmr;
1083 u32 rcedata;
1084 u32 spare2gh;
1085
1086 /* Display 1 CZ domain */
1087 u32 gt_imr;
1088 u32 gt_ier;
1089 u32 pm_imr;
1090 u32 pm_ier;
1091 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1092
1093 /* GT SA CZ domain */
1094 u32 tilectl;
1095 u32 gt_fifoctl;
1096 u32 gtlc_wake_ctrl;
1097 u32 gtlc_survive;
1098 u32 pmwgicz;
1099
1100 /* Display 2 CZ domain */
1101 u32 gu_ctl0;
1102 u32 gu_ctl1;
1103 u32 pcbr;
1104 u32 clock_gate_dis2;
1105 };
1106
1107 struct intel_rps_ei {
1108 u32 cz_clock;
1109 u32 render_c0;
1110 u32 media_c0;
1111 };
1112
1113 struct intel_gen6_power_mgmt {
1114 /*
1115 * work, interrupts_enabled and pm_iir are protected by
1116 * dev_priv->irq_lock
1117 */
1118 struct work_struct work;
1119 bool interrupts_enabled;
1120 u32 pm_iir;
1121
1122 /* Frequencies are stored in potentially platform dependent multiples.
1123 * In other words, *_freq needs to be multiplied by X to be interesting.
1124 * Soft limits are those which are used for the dynamic reclocking done
1125 * by the driver (raise frequencies under heavy loads, and lower for
1126 * lighter loads). Hard limits are those imposed by the hardware.
1127 *
1128 * A distinction is made for overclocking, which is never enabled by
1129 * default, and is considered to be above the hard limit if it's
1130 * possible at all.
1131 */
1132 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1133 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1134 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1135 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1136 u8 min_freq; /* AKA RPn. Minimum frequency */
1137 u8 idle_freq; /* Frequency to request when we are idle */
1138 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1139 u8 rp1_freq; /* "less than" RP0 power/freqency */
1140 u8 rp0_freq; /* Non-overclocked max frequency. */
1141 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1142
1143 u8 up_threshold; /* Current %busy required to uplock */
1144 u8 down_threshold; /* Current %busy required to downclock */
1145
1146 int last_adj;
1147 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1148
1149 spinlock_t client_lock;
1150 struct list_head clients;
1151 bool client_boost;
1152
1153 bool enabled;
1154 struct delayed_work delayed_resume_work;
1155 unsigned boosts;
1156
1157 struct intel_rps_client semaphores, mmioflips;
1158
1159 /* manual wa residency calculations */
1160 struct intel_rps_ei up_ei, down_ei;
1161
1162 /*
1163 * Protects RPS/RC6 register access and PCU communication.
1164 * Must be taken after struct_mutex if nested. Note that
1165 * this lock may be held for long periods of time when
1166 * talking to hw - so only take it when talking to hw!
1167 */
1168 struct mutex hw_lock;
1169 };
1170
1171 /* defined intel_pm.c */
1172 extern spinlock_t mchdev_lock;
1173
1174 struct intel_ilk_power_mgmt {
1175 u8 cur_delay;
1176 u8 min_delay;
1177 u8 max_delay;
1178 u8 fmax;
1179 u8 fstart;
1180
1181 u64 last_count1;
1182 unsigned long last_time1;
1183 unsigned long chipset_power;
1184 u64 last_count2;
1185 u64 last_time2;
1186 unsigned long gfx_power;
1187 u8 corr;
1188
1189 int c_m;
1190 int r_t;
1191 };
1192
1193 struct drm_i915_private;
1194 struct i915_power_well;
1195
1196 struct i915_power_well_ops {
1197 /*
1198 * Synchronize the well's hw state to match the current sw state, for
1199 * example enable/disable it based on the current refcount. Called
1200 * during driver init and resume time, possibly after first calling
1201 * the enable/disable handlers.
1202 */
1203 void (*sync_hw)(struct drm_i915_private *dev_priv,
1204 struct i915_power_well *power_well);
1205 /*
1206 * Enable the well and resources that depend on it (for example
1207 * interrupts located on the well). Called after the 0->1 refcount
1208 * transition.
1209 */
1210 void (*enable)(struct drm_i915_private *dev_priv,
1211 struct i915_power_well *power_well);
1212 /*
1213 * Disable the well and resources that depend on it. Called after
1214 * the 1->0 refcount transition.
1215 */
1216 void (*disable)(struct drm_i915_private *dev_priv,
1217 struct i915_power_well *power_well);
1218 /* Returns the hw enabled state. */
1219 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1220 struct i915_power_well *power_well);
1221 };
1222
1223 /* Power well structure for haswell */
1224 struct i915_power_well {
1225 const char *name;
1226 bool always_on;
1227 /* power well enable/disable usage count */
1228 int count;
1229 /* cached hw enabled state */
1230 bool hw_enabled;
1231 unsigned long domains;
1232 unsigned long data;
1233 const struct i915_power_well_ops *ops;
1234 };
1235
1236 struct i915_power_domains {
1237 /*
1238 * Power wells needed for initialization at driver init and suspend
1239 * time are on. They are kept on until after the first modeset.
1240 */
1241 bool init_power_on;
1242 bool initializing;
1243 int power_well_count;
1244
1245 struct mutex lock;
1246 int domain_use_count[POWER_DOMAIN_NUM];
1247 struct i915_power_well *power_wells;
1248 };
1249
1250 #define MAX_L3_SLICES 2
1251 struct intel_l3_parity {
1252 u32 *remap_info[MAX_L3_SLICES];
1253 struct work_struct error_work;
1254 int which_slice;
1255 };
1256
1257 struct i915_gem_mm {
1258 /** Memory allocator for GTT stolen memory */
1259 struct drm_mm stolen;
1260 /** Protects the usage of the GTT stolen memory allocator. This is
1261 * always the inner lock when overlapping with struct_mutex. */
1262 struct mutex stolen_lock;
1263
1264 /** List of all objects in gtt_space. Used to restore gtt
1265 * mappings on resume */
1266 struct list_head bound_list;
1267 /**
1268 * List of objects which are not bound to the GTT (thus
1269 * are idle and not used by the GPU) but still have
1270 * (presumably uncached) pages still attached.
1271 */
1272 struct list_head unbound_list;
1273
1274 /** Usable portion of the GTT for GEM */
1275 unsigned long stolen_base; /* limited to low memory (32-bit) */
1276
1277 /** PPGTT used for aliasing the PPGTT with the GTT */
1278 struct i915_hw_ppgtt *aliasing_ppgtt;
1279
1280 struct notifier_block oom_notifier;
1281 struct notifier_block vmap_notifier;
1282 struct shrinker shrinker;
1283 bool shrinker_no_lock_stealing;
1284
1285 /** LRU list of objects with fence regs on them. */
1286 struct list_head fence_list;
1287
1288 /**
1289 * We leave the user IRQ off as much as possible,
1290 * but this means that requests will finish and never
1291 * be retired once the system goes idle. Set a timer to
1292 * fire periodically while the ring is running. When it
1293 * fires, go retire requests.
1294 */
1295 struct delayed_work retire_work;
1296
1297 /**
1298 * When we detect an idle GPU, we want to turn on
1299 * powersaving features. So once we see that there
1300 * are no more requests outstanding and no more
1301 * arrive within a small period of time, we fire
1302 * off the idle_work.
1303 */
1304 struct delayed_work idle_work;
1305
1306 /**
1307 * Are we in a non-interruptible section of code like
1308 * modesetting?
1309 */
1310 bool interruptible;
1311
1312 /**
1313 * Is the GPU currently considered idle, or busy executing userspace
1314 * requests? Whilst idle, we attempt to power down the hardware and
1315 * display clocks. In order to reduce the effect on performance, there
1316 * is a slight delay before we do so.
1317 */
1318 bool busy;
1319
1320 /* the indicator for dispatch video commands on two BSD rings */
1321 unsigned int bsd_ring_dispatch_index;
1322
1323 /** Bit 6 swizzling required for X tiling */
1324 uint32_t bit_6_swizzle_x;
1325 /** Bit 6 swizzling required for Y tiling */
1326 uint32_t bit_6_swizzle_y;
1327
1328 /* accounting, useful for userland debugging */
1329 spinlock_t object_stat_lock;
1330 size_t object_memory;
1331 u32 object_count;
1332 };
1333
1334 struct drm_i915_error_state_buf {
1335 struct drm_i915_private *i915;
1336 unsigned bytes;
1337 unsigned size;
1338 int err;
1339 u8 *buf;
1340 loff_t start;
1341 loff_t pos;
1342 };
1343
1344 struct i915_error_state_file_priv {
1345 struct drm_device *dev;
1346 struct drm_i915_error_state *error;
1347 };
1348
1349 struct i915_gpu_error {
1350 /* For hangcheck timer */
1351 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1352 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1353 /* Hang gpu twice in this window and your context gets banned */
1354 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1355
1356 struct workqueue_struct *hangcheck_wq;
1357 struct delayed_work hangcheck_work;
1358
1359 /* For reset and error_state handling. */
1360 spinlock_t lock;
1361 /* Protected by the above dev->gpu_error.lock. */
1362 struct drm_i915_error_state *first_error;
1363
1364 unsigned long missed_irq_rings;
1365
1366 /**
1367 * State variable controlling the reset flow and count
1368 *
1369 * This is a counter which gets incremented when reset is triggered,
1370 * and again when reset has been handled. So odd values (lowest bit set)
1371 * means that reset is in progress and even values that
1372 * (reset_counter >> 1):th reset was successfully completed.
1373 *
1374 * If reset is not completed succesfully, the I915_WEDGE bit is
1375 * set meaning that hardware is terminally sour and there is no
1376 * recovery. All waiters on the reset_queue will be woken when
1377 * that happens.
1378 *
1379 * This counter is used by the wait_seqno code to notice that reset
1380 * event happened and it needs to restart the entire ioctl (since most
1381 * likely the seqno it waited for won't ever signal anytime soon).
1382 *
1383 * This is important for lock-free wait paths, where no contended lock
1384 * naturally enforces the correct ordering between the bail-out of the
1385 * waiter and the gpu reset work code.
1386 */
1387 atomic_t reset_counter;
1388
1389 #define I915_RESET_IN_PROGRESS_FLAG 1
1390 #define I915_WEDGED (1 << 31)
1391
1392 /**
1393 * Waitqueue to signal when the reset has completed. Used by clients
1394 * that wait for dev_priv->mm.wedged to settle.
1395 */
1396 wait_queue_head_t reset_queue;
1397
1398 /* Userspace knobs for gpu hang simulation;
1399 * combines both a ring mask, and extra flags
1400 */
1401 u32 stop_rings;
1402 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1403 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1404
1405 /* For missed irq/seqno simulation. */
1406 unsigned int test_irq_rings;
1407 };
1408
1409 enum modeset_restore {
1410 MODESET_ON_LID_OPEN,
1411 MODESET_DONE,
1412 MODESET_SUSPENDED,
1413 };
1414
1415 #define DP_AUX_A 0x40
1416 #define DP_AUX_B 0x10
1417 #define DP_AUX_C 0x20
1418 #define DP_AUX_D 0x30
1419
1420 #define DDC_PIN_B 0x05
1421 #define DDC_PIN_C 0x04
1422 #define DDC_PIN_D 0x06
1423
1424 struct ddi_vbt_port_info {
1425 /*
1426 * This is an index in the HDMI/DVI DDI buffer translation table.
1427 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1428 * populate this field.
1429 */
1430 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1431 uint8_t hdmi_level_shift;
1432
1433 uint8_t supports_dvi:1;
1434 uint8_t supports_hdmi:1;
1435 uint8_t supports_dp:1;
1436
1437 uint8_t alternate_aux_channel;
1438 uint8_t alternate_ddc_pin;
1439
1440 uint8_t dp_boost_level;
1441 uint8_t hdmi_boost_level;
1442 };
1443
1444 enum psr_lines_to_wait {
1445 PSR_0_LINES_TO_WAIT = 0,
1446 PSR_1_LINE_TO_WAIT,
1447 PSR_4_LINES_TO_WAIT,
1448 PSR_8_LINES_TO_WAIT
1449 };
1450
1451 struct intel_vbt_data {
1452 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1453 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1454
1455 /* Feature bits */
1456 unsigned int int_tv_support:1;
1457 unsigned int lvds_dither:1;
1458 unsigned int lvds_vbt:1;
1459 unsigned int int_crt_support:1;
1460 unsigned int lvds_use_ssc:1;
1461 unsigned int display_clock_mode:1;
1462 unsigned int fdi_rx_polarity_inverted:1;
1463 unsigned int panel_type:4;
1464 int lvds_ssc_freq;
1465 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1466
1467 enum drrs_support_type drrs_type;
1468
1469 struct {
1470 int rate;
1471 int lanes;
1472 int preemphasis;
1473 int vswing;
1474 bool low_vswing;
1475 bool initialized;
1476 bool support;
1477 int bpp;
1478 struct edp_power_seq pps;
1479 } edp;
1480
1481 struct {
1482 bool full_link;
1483 bool require_aux_wakeup;
1484 int idle_frames;
1485 enum psr_lines_to_wait lines_to_wait;
1486 int tp1_wakeup_time;
1487 int tp2_tp3_wakeup_time;
1488 } psr;
1489
1490 struct {
1491 u16 pwm_freq_hz;
1492 bool present;
1493 bool active_low_pwm;
1494 u8 min_brightness; /* min_brightness/255 of max */
1495 } backlight;
1496
1497 /* MIPI DSI */
1498 struct {
1499 u16 panel_id;
1500 struct mipi_config *config;
1501 struct mipi_pps_data *pps;
1502 u8 seq_version;
1503 u32 size;
1504 u8 *data;
1505 const u8 *sequence[MIPI_SEQ_MAX];
1506 } dsi;
1507
1508 int crt_ddc_pin;
1509
1510 int child_dev_num;
1511 union child_device_config *child_dev;
1512
1513 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1514 struct sdvo_device_mapping sdvo_mappings[2];
1515 };
1516
1517 enum intel_ddb_partitioning {
1518 INTEL_DDB_PART_1_2,
1519 INTEL_DDB_PART_5_6, /* IVB+ */
1520 };
1521
1522 struct intel_wm_level {
1523 bool enable;
1524 uint32_t pri_val;
1525 uint32_t spr_val;
1526 uint32_t cur_val;
1527 uint32_t fbc_val;
1528 };
1529
1530 struct ilk_wm_values {
1531 uint32_t wm_pipe[3];
1532 uint32_t wm_lp[3];
1533 uint32_t wm_lp_spr[3];
1534 uint32_t wm_linetime[3];
1535 bool enable_fbc_wm;
1536 enum intel_ddb_partitioning partitioning;
1537 };
1538
1539 struct vlv_pipe_wm {
1540 uint16_t primary;
1541 uint16_t sprite[2];
1542 uint8_t cursor;
1543 };
1544
1545 struct vlv_sr_wm {
1546 uint16_t plane;
1547 uint8_t cursor;
1548 };
1549
1550 struct vlv_wm_values {
1551 struct vlv_pipe_wm pipe[3];
1552 struct vlv_sr_wm sr;
1553 struct {
1554 uint8_t cursor;
1555 uint8_t sprite[2];
1556 uint8_t primary;
1557 } ddl[3];
1558 uint8_t level;
1559 bool cxsr;
1560 };
1561
1562 struct skl_ddb_entry {
1563 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1564 };
1565
1566 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1567 {
1568 return entry->end - entry->start;
1569 }
1570
1571 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1572 const struct skl_ddb_entry *e2)
1573 {
1574 if (e1->start == e2->start && e1->end == e2->end)
1575 return true;
1576
1577 return false;
1578 }
1579
1580 struct skl_ddb_allocation {
1581 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1582 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1583 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1584 };
1585
1586 struct skl_wm_values {
1587 bool dirty[I915_MAX_PIPES];
1588 struct skl_ddb_allocation ddb;
1589 uint32_t wm_linetime[I915_MAX_PIPES];
1590 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1591 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1592 };
1593
1594 struct skl_wm_level {
1595 bool plane_en[I915_MAX_PLANES];
1596 uint16_t plane_res_b[I915_MAX_PLANES];
1597 uint8_t plane_res_l[I915_MAX_PLANES];
1598 };
1599
1600 /*
1601 * This struct helps tracking the state needed for runtime PM, which puts the
1602 * device in PCI D3 state. Notice that when this happens, nothing on the
1603 * graphics device works, even register access, so we don't get interrupts nor
1604 * anything else.
1605 *
1606 * Every piece of our code that needs to actually touch the hardware needs to
1607 * either call intel_runtime_pm_get or call intel_display_power_get with the
1608 * appropriate power domain.
1609 *
1610 * Our driver uses the autosuspend delay feature, which means we'll only really
1611 * suspend if we stay with zero refcount for a certain amount of time. The
1612 * default value is currently very conservative (see intel_runtime_pm_enable), but
1613 * it can be changed with the standard runtime PM files from sysfs.
1614 *
1615 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1616 * goes back to false exactly before we reenable the IRQs. We use this variable
1617 * to check if someone is trying to enable/disable IRQs while they're supposed
1618 * to be disabled. This shouldn't happen and we'll print some error messages in
1619 * case it happens.
1620 *
1621 * For more, read the Documentation/power/runtime_pm.txt.
1622 */
1623 struct i915_runtime_pm {
1624 atomic_t wakeref_count;
1625 atomic_t atomic_seq;
1626 bool suspended;
1627 bool irqs_enabled;
1628 };
1629
1630 enum intel_pipe_crc_source {
1631 INTEL_PIPE_CRC_SOURCE_NONE,
1632 INTEL_PIPE_CRC_SOURCE_PLANE1,
1633 INTEL_PIPE_CRC_SOURCE_PLANE2,
1634 INTEL_PIPE_CRC_SOURCE_PF,
1635 INTEL_PIPE_CRC_SOURCE_PIPE,
1636 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1637 INTEL_PIPE_CRC_SOURCE_TV,
1638 INTEL_PIPE_CRC_SOURCE_DP_B,
1639 INTEL_PIPE_CRC_SOURCE_DP_C,
1640 INTEL_PIPE_CRC_SOURCE_DP_D,
1641 INTEL_PIPE_CRC_SOURCE_AUTO,
1642 INTEL_PIPE_CRC_SOURCE_MAX,
1643 };
1644
1645 struct intel_pipe_crc_entry {
1646 uint32_t frame;
1647 uint32_t crc[5];
1648 };
1649
1650 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1651 struct intel_pipe_crc {
1652 spinlock_t lock;
1653 bool opened; /* exclusive access to the result file */
1654 struct intel_pipe_crc_entry *entries;
1655 enum intel_pipe_crc_source source;
1656 int head, tail;
1657 wait_queue_head_t wq;
1658 };
1659
1660 struct i915_frontbuffer_tracking {
1661 struct mutex lock;
1662
1663 /*
1664 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1665 * scheduled flips.
1666 */
1667 unsigned busy_bits;
1668 unsigned flip_bits;
1669 };
1670
1671 struct i915_wa_reg {
1672 i915_reg_t addr;
1673 u32 value;
1674 /* bitmask representing WA bits */
1675 u32 mask;
1676 };
1677
1678 /*
1679 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1680 * allowing it for RCS as we don't foresee any requirement of having
1681 * a whitelist for other engines. When it is really required for
1682 * other engines then the limit need to be increased.
1683 */
1684 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1685
1686 struct i915_workarounds {
1687 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1688 u32 count;
1689 u32 hw_whitelist_count[I915_NUM_ENGINES];
1690 };
1691
1692 struct i915_virtual_gpu {
1693 bool active;
1694 };
1695
1696 struct i915_execbuffer_params {
1697 struct drm_device *dev;
1698 struct drm_file *file;
1699 uint32_t dispatch_flags;
1700 uint32_t args_batch_start_offset;
1701 uint64_t batch_obj_vm_offset;
1702 struct intel_engine_cs *engine;
1703 struct drm_i915_gem_object *batch_obj;
1704 struct intel_context *ctx;
1705 struct drm_i915_gem_request *request;
1706 };
1707
1708 /* used in computing the new watermarks state */
1709 struct intel_wm_config {
1710 unsigned int num_pipes_active;
1711 bool sprites_enabled;
1712 bool sprites_scaled;
1713 };
1714
1715 struct drm_i915_private {
1716 struct drm_device *dev;
1717 struct kmem_cache *objects;
1718 struct kmem_cache *vmas;
1719 struct kmem_cache *requests;
1720
1721 const struct intel_device_info info;
1722
1723 int relative_constants_mode;
1724
1725 void __iomem *regs;
1726
1727 struct intel_uncore uncore;
1728
1729 struct i915_virtual_gpu vgpu;
1730
1731 struct intel_guc guc;
1732
1733 struct intel_csr csr;
1734
1735 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1736
1737 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1738 * controller on different i2c buses. */
1739 struct mutex gmbus_mutex;
1740
1741 /**
1742 * Base address of the gmbus and gpio block.
1743 */
1744 uint32_t gpio_mmio_base;
1745
1746 /* MMIO base address for MIPI regs */
1747 uint32_t mipi_mmio_base;
1748
1749 uint32_t psr_mmio_base;
1750
1751 wait_queue_head_t gmbus_wait_queue;
1752
1753 struct pci_dev *bridge_dev;
1754 struct intel_engine_cs engine[I915_NUM_ENGINES];
1755 struct drm_i915_gem_object *semaphore_obj;
1756 uint32_t last_seqno, next_seqno;
1757
1758 struct drm_dma_handle *status_page_dmah;
1759 struct resource mch_res;
1760
1761 /* protects the irq masks */
1762 spinlock_t irq_lock;
1763
1764 /* protects the mmio flip data */
1765 spinlock_t mmio_flip_lock;
1766
1767 bool display_irqs_enabled;
1768
1769 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1770 struct pm_qos_request pm_qos;
1771
1772 /* Sideband mailbox protection */
1773 struct mutex sb_lock;
1774
1775 /** Cached value of IMR to avoid reads in updating the bitfield */
1776 union {
1777 u32 irq_mask;
1778 u32 de_irq_mask[I915_MAX_PIPES];
1779 };
1780 u32 gt_irq_mask;
1781 u32 pm_irq_mask;
1782 u32 pm_rps_events;
1783 u32 pipestat_irq_mask[I915_MAX_PIPES];
1784
1785 struct i915_hotplug hotplug;
1786 struct intel_fbc fbc;
1787 struct i915_drrs drrs;
1788 struct intel_opregion opregion;
1789 struct intel_vbt_data vbt;
1790
1791 bool preserve_bios_swizzle;
1792
1793 /* overlay */
1794 struct intel_overlay *overlay;
1795
1796 /* backlight registers and fields in struct intel_panel */
1797 struct mutex backlight_lock;
1798
1799 /* LVDS info */
1800 bool no_aux_handshake;
1801
1802 /* protects panel power sequencer state */
1803 struct mutex pps_mutex;
1804
1805 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1806 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1807
1808 unsigned int fsb_freq, mem_freq, is_ddr3;
1809 unsigned int skl_boot_cdclk;
1810 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
1811 unsigned int max_dotclk_freq;
1812 unsigned int rawclk_freq;
1813 unsigned int hpll_freq;
1814 unsigned int czclk_freq;
1815
1816 /**
1817 * wq - Driver workqueue for GEM.
1818 *
1819 * NOTE: Work items scheduled here are not allowed to grab any modeset
1820 * locks, for otherwise the flushing done in the pageflip code will
1821 * result in deadlocks.
1822 */
1823 struct workqueue_struct *wq;
1824
1825 /* Display functions */
1826 struct drm_i915_display_funcs display;
1827
1828 /* PCH chipset type */
1829 enum intel_pch pch_type;
1830 unsigned short pch_id;
1831
1832 unsigned long quirks;
1833
1834 enum modeset_restore modeset_restore;
1835 struct mutex modeset_restore_lock;
1836 struct drm_atomic_state *modeset_restore_state;
1837
1838 struct list_head vm_list; /* Global list of all address spaces */
1839 struct i915_ggtt ggtt; /* VM representing the global address space */
1840
1841 struct i915_gem_mm mm;
1842 DECLARE_HASHTABLE(mm_structs, 7);
1843 struct mutex mm_lock;
1844
1845 /* The hw wants to have a stable context identifier for the lifetime
1846 * of the context (for OA, PASID, faults, etc). This is limited
1847 * in execlists to 21 bits.
1848 */
1849 struct ida context_hw_ida;
1850 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1851
1852 /* Kernel Modesetting */
1853
1854 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1855 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1856 wait_queue_head_t pending_flip_queue;
1857
1858 #ifdef CONFIG_DEBUG_FS
1859 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1860 #endif
1861
1862 /* dpll and cdclk state is protected by connection_mutex */
1863 int num_shared_dpll;
1864 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1865 const struct intel_dpll_mgr *dpll_mgr;
1866
1867 /*
1868 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1869 * Must be global rather than per dpll, because on some platforms
1870 * plls share registers.
1871 */
1872 struct mutex dpll_lock;
1873
1874 unsigned int active_crtcs;
1875 unsigned int min_pixclk[I915_MAX_PIPES];
1876
1877 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1878
1879 struct i915_workarounds workarounds;
1880
1881 struct i915_frontbuffer_tracking fb_tracking;
1882
1883 u16 orig_clock;
1884
1885 bool mchbar_need_disable;
1886
1887 struct intel_l3_parity l3_parity;
1888
1889 /* Cannot be determined by PCIID. You must always read a register. */
1890 u32 edram_cap;
1891
1892 /* gen6+ rps state */
1893 struct intel_gen6_power_mgmt rps;
1894
1895 /* ilk-only ips/rps state. Everything in here is protected by the global
1896 * mchdev_lock in intel_pm.c */
1897 struct intel_ilk_power_mgmt ips;
1898
1899 struct i915_power_domains power_domains;
1900
1901 struct i915_psr psr;
1902
1903 struct i915_gpu_error gpu_error;
1904
1905 struct drm_i915_gem_object *vlv_pctx;
1906
1907 #ifdef CONFIG_DRM_FBDEV_EMULATION
1908 /* list of fbdev register on this device */
1909 struct intel_fbdev *fbdev;
1910 struct work_struct fbdev_suspend_work;
1911 #endif
1912
1913 struct drm_property *broadcast_rgb_property;
1914 struct drm_property *force_audio_property;
1915
1916 /* hda/i915 audio component */
1917 struct i915_audio_component *audio_component;
1918 bool audio_component_registered;
1919 /**
1920 * av_mutex - mutex for audio/video sync
1921 *
1922 */
1923 struct mutex av_mutex;
1924
1925 uint32_t hw_context_size;
1926 struct list_head context_list;
1927
1928 u32 fdi_rx_config;
1929
1930 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1931 u32 chv_phy_control;
1932 /*
1933 * Shadows for CHV DPLL_MD regs to keep the state
1934 * checker somewhat working in the presence hardware
1935 * crappiness (can't read out DPLL_MD for pipes B & C).
1936 */
1937 u32 chv_dpll_md[I915_MAX_PIPES];
1938 u32 bxt_phy_grc;
1939
1940 u32 suspend_count;
1941 bool suspended_to_idle;
1942 struct i915_suspend_saved_registers regfile;
1943 struct vlv_s0ix_state vlv_s0ix_state;
1944
1945 struct {
1946 /*
1947 * Raw watermark latency values:
1948 * in 0.1us units for WM0,
1949 * in 0.5us units for WM1+.
1950 */
1951 /* primary */
1952 uint16_t pri_latency[5];
1953 /* sprite */
1954 uint16_t spr_latency[5];
1955 /* cursor */
1956 uint16_t cur_latency[5];
1957 /*
1958 * Raw watermark memory latency values
1959 * for SKL for all 8 levels
1960 * in 1us units.
1961 */
1962 uint16_t skl_latency[8];
1963
1964 /* Committed wm config */
1965 struct intel_wm_config config;
1966
1967 /*
1968 * The skl_wm_values structure is a bit too big for stack
1969 * allocation, so we keep the staging struct where we store
1970 * intermediate results here instead.
1971 */
1972 struct skl_wm_values skl_results;
1973
1974 /* current hardware state */
1975 union {
1976 struct ilk_wm_values hw;
1977 struct skl_wm_values skl_hw;
1978 struct vlv_wm_values vlv;
1979 };
1980
1981 uint8_t max_level;
1982
1983 /*
1984 * Should be held around atomic WM register writing; also
1985 * protects * intel_crtc->wm.active and
1986 * cstate->wm.need_postvbl_update.
1987 */
1988 struct mutex wm_mutex;
1989 } wm;
1990
1991 struct i915_runtime_pm pm;
1992
1993 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1994 struct {
1995 int (*execbuf_submit)(struct i915_execbuffer_params *params,
1996 struct drm_i915_gem_execbuffer2 *args,
1997 struct list_head *vmas);
1998 int (*init_engines)(struct drm_device *dev);
1999 void (*cleanup_engine)(struct intel_engine_cs *engine);
2000 void (*stop_engine)(struct intel_engine_cs *engine);
2001 } gt;
2002
2003 struct intel_context *kernel_context;
2004
2005 /* perform PHY state sanity checks? */
2006 bool chv_phy_assert[2];
2007
2008 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2009
2010 /*
2011 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2012 * will be rejected. Instead look for a better place.
2013 */
2014 };
2015
2016 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2017 {
2018 return dev->dev_private;
2019 }
2020
2021 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2022 {
2023 return to_i915(dev_get_drvdata(dev));
2024 }
2025
2026 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2027 {
2028 return container_of(guc, struct drm_i915_private, guc);
2029 }
2030
2031 /* Simple iterator over all initialised engines */
2032 #define for_each_engine(engine__, dev_priv__) \
2033 for ((engine__) = &(dev_priv__)->engine[0]; \
2034 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2035 (engine__)++) \
2036 for_each_if (intel_engine_initialized(engine__))
2037
2038 /* Iterator with engine_id */
2039 #define for_each_engine_id(engine__, dev_priv__, id__) \
2040 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2041 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2042 (engine__)++) \
2043 for_each_if (((id__) = (engine__)->id, \
2044 intel_engine_initialized(engine__)))
2045
2046 /* Iterator over subset of engines selected by mask */
2047 #define for_each_engine_masked(engine__, dev_priv__, mask__) \
2048 for ((engine__) = &(dev_priv__)->engine[0]; \
2049 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2050 (engine__)++) \
2051 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2052 intel_engine_initialized(engine__))
2053
2054 enum hdmi_force_audio {
2055 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2056 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2057 HDMI_AUDIO_AUTO, /* trust EDID */
2058 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2059 };
2060
2061 #define I915_GTT_OFFSET_NONE ((u32)-1)
2062
2063 struct drm_i915_gem_object_ops {
2064 unsigned int flags;
2065 #define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2066
2067 /* Interface between the GEM object and its backing storage.
2068 * get_pages() is called once prior to the use of the associated set
2069 * of pages before to binding them into the GTT, and put_pages() is
2070 * called after we no longer need them. As we expect there to be
2071 * associated cost with migrating pages between the backing storage
2072 * and making them available for the GPU (e.g. clflush), we may hold
2073 * onto the pages after they are no longer referenced by the GPU
2074 * in case they may be used again shortly (for example migrating the
2075 * pages to a different memory domain within the GTT). put_pages()
2076 * will therefore most likely be called when the object itself is
2077 * being released or under memory pressure (where we attempt to
2078 * reap pages for the shrinker).
2079 */
2080 int (*get_pages)(struct drm_i915_gem_object *);
2081 void (*put_pages)(struct drm_i915_gem_object *);
2082
2083 int (*dmabuf_export)(struct drm_i915_gem_object *);
2084 void (*release)(struct drm_i915_gem_object *);
2085 };
2086
2087 /*
2088 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2089 * considered to be the frontbuffer for the given plane interface-wise. This
2090 * doesn't mean that the hw necessarily already scans it out, but that any
2091 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2092 *
2093 * We have one bit per pipe and per scanout plane type.
2094 */
2095 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2096 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2097 #define INTEL_FRONTBUFFER_BITS \
2098 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2099 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2100 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2101 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2102 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2103 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2104 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2105 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2106 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2107 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2108 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2109
2110 struct drm_i915_gem_object {
2111 struct drm_gem_object base;
2112
2113 const struct drm_i915_gem_object_ops *ops;
2114
2115 /** List of VMAs backed by this object */
2116 struct list_head vma_list;
2117
2118 /** Stolen memory for this object, instead of being backed by shmem. */
2119 struct drm_mm_node *stolen;
2120 struct list_head global_list;
2121
2122 struct list_head engine_list[I915_NUM_ENGINES];
2123 /** Used in execbuf to temporarily hold a ref */
2124 struct list_head obj_exec_link;
2125
2126 struct list_head batch_pool_link;
2127
2128 /**
2129 * This is set if the object is on the active lists (has pending
2130 * rendering and so a non-zero seqno), and is not set if it i s on
2131 * inactive (ready to be unbound) list.
2132 */
2133 unsigned int active:I915_NUM_ENGINES;
2134
2135 /**
2136 * This is set if the object has been written to since last bound
2137 * to the GTT
2138 */
2139 unsigned int dirty:1;
2140
2141 /**
2142 * Fence register bits (if any) for this object. Will be set
2143 * as needed when mapped into the GTT.
2144 * Protected by dev->struct_mutex.
2145 */
2146 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2147
2148 /**
2149 * Advice: are the backing pages purgeable?
2150 */
2151 unsigned int madv:2;
2152
2153 /**
2154 * Current tiling mode for the object.
2155 */
2156 unsigned int tiling_mode:2;
2157 /**
2158 * Whether the tiling parameters for the currently associated fence
2159 * register have changed. Note that for the purposes of tracking
2160 * tiling changes we also treat the unfenced register, the register
2161 * slot that the object occupies whilst it executes a fenced
2162 * command (such as BLT on gen2/3), as a "fence".
2163 */
2164 unsigned int fence_dirty:1;
2165
2166 /**
2167 * Is the object at the current location in the gtt mappable and
2168 * fenceable? Used to avoid costly recalculations.
2169 */
2170 unsigned int map_and_fenceable:1;
2171
2172 /**
2173 * Whether the current gtt mapping needs to be mappable (and isn't just
2174 * mappable by accident). Track pin and fault separate for a more
2175 * accurate mappable working set.
2176 */
2177 unsigned int fault_mappable:1;
2178
2179 /*
2180 * Is the object to be mapped as read-only to the GPU
2181 * Only honoured if hardware has relevant pte bit
2182 */
2183 unsigned long gt_ro:1;
2184 unsigned int cache_level:3;
2185 unsigned int cache_dirty:1;
2186
2187 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2188
2189 unsigned int pin_display;
2190
2191 struct sg_table *pages;
2192 int pages_pin_count;
2193 struct get_page {
2194 struct scatterlist *sg;
2195 int last;
2196 } get_page;
2197 void *mapping;
2198
2199 /** Breadcrumb of last rendering to the buffer.
2200 * There can only be one writer, but we allow for multiple readers.
2201 * If there is a writer that necessarily implies that all other
2202 * read requests are complete - but we may only be lazily clearing
2203 * the read requests. A read request is naturally the most recent
2204 * request on a ring, so we may have two different write and read
2205 * requests on one ring where the write request is older than the
2206 * read request. This allows for the CPU to read from an active
2207 * buffer by only waiting for the write to complete.
2208 * */
2209 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
2210 struct drm_i915_gem_request *last_write_req;
2211 /** Breadcrumb of last fenced GPU access to the buffer. */
2212 struct drm_i915_gem_request *last_fenced_req;
2213
2214 /** Current tiling stride for the object, if it's tiled. */
2215 uint32_t stride;
2216
2217 /** References from framebuffers, locks out tiling changes. */
2218 unsigned long framebuffer_references;
2219
2220 /** Record of address bit 17 of each page at last unbind. */
2221 unsigned long *bit_17;
2222
2223 union {
2224 /** for phy allocated objects */
2225 struct drm_dma_handle *phys_handle;
2226
2227 struct i915_gem_userptr {
2228 uintptr_t ptr;
2229 unsigned read_only :1;
2230 unsigned workers :4;
2231 #define I915_GEM_USERPTR_MAX_WORKERS 15
2232
2233 struct i915_mm_struct *mm;
2234 struct i915_mmu_object *mmu_object;
2235 struct work_struct *work;
2236 } userptr;
2237 };
2238 };
2239 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2240
2241 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2242 struct drm_i915_gem_object *new,
2243 unsigned frontbuffer_bits);
2244
2245 /**
2246 * Request queue structure.
2247 *
2248 * The request queue allows us to note sequence numbers that have been emitted
2249 * and may be associated with active buffers to be retired.
2250 *
2251 * By keeping this list, we can avoid having to do questionable sequence
2252 * number comparisons on buffer last_read|write_seqno. It also allows an
2253 * emission time to be associated with the request for tracking how far ahead
2254 * of the GPU the submission is.
2255 *
2256 * The requests are reference counted, so upon creation they should have an
2257 * initial reference taken using kref_init
2258 */
2259 struct drm_i915_gem_request {
2260 struct kref ref;
2261
2262 /** On Which ring this request was generated */
2263 struct drm_i915_private *i915;
2264 struct intel_engine_cs *engine;
2265 unsigned reset_counter;
2266
2267 /** GEM sequence number associated with the previous request,
2268 * when the HWS breadcrumb is equal to this the GPU is processing
2269 * this request.
2270 */
2271 u32 previous_seqno;
2272
2273 /** GEM sequence number associated with this request,
2274 * when the HWS breadcrumb is equal or greater than this the GPU
2275 * has finished processing this request.
2276 */
2277 u32 seqno;
2278
2279 /** Position in the ringbuffer of the start of the request */
2280 u32 head;
2281
2282 /**
2283 * Position in the ringbuffer of the start of the postfix.
2284 * This is required to calculate the maximum available ringbuffer
2285 * space without overwriting the postfix.
2286 */
2287 u32 postfix;
2288
2289 /** Position in the ringbuffer of the end of the whole request */
2290 u32 tail;
2291
2292 /** Preallocate space in the ringbuffer for the emitting the request */
2293 u32 reserved_space;
2294
2295 /**
2296 * Context and ring buffer related to this request
2297 * Contexts are refcounted, so when this request is associated with a
2298 * context, we must increment the context's refcount, to guarantee that
2299 * it persists while any request is linked to it. Requests themselves
2300 * are also refcounted, so the request will only be freed when the last
2301 * reference to it is dismissed, and the code in
2302 * i915_gem_request_free() will then decrement the refcount on the
2303 * context.
2304 */
2305 struct intel_context *ctx;
2306 struct intel_ringbuffer *ringbuf;
2307
2308 /**
2309 * Context related to the previous request.
2310 * As the contexts are accessed by the hardware until the switch is
2311 * completed to a new context, the hardware may still be writing
2312 * to the context object after the breadcrumb is visible. We must
2313 * not unpin/unbind/prune that object whilst still active and so
2314 * we keep the previous context pinned until the following (this)
2315 * request is retired.
2316 */
2317 struct intel_context *previous_context;
2318
2319 /** Batch buffer related to this request if any (used for
2320 error state dump only) */
2321 struct drm_i915_gem_object *batch_obj;
2322
2323 /** Time at which this request was emitted, in jiffies. */
2324 unsigned long emitted_jiffies;
2325
2326 /** global list entry for this request */
2327 struct list_head list;
2328
2329 struct drm_i915_file_private *file_priv;
2330 /** file_priv list entry for this request */
2331 struct list_head client_list;
2332
2333 /** process identifier submitting this request */
2334 struct pid *pid;
2335
2336 /**
2337 * The ELSP only accepts two elements at a time, so we queue
2338 * context/tail pairs on a given queue (ring->execlist_queue) until the
2339 * hardware is available. The queue serves a double purpose: we also use
2340 * it to keep track of the up to 2 contexts currently in the hardware
2341 * (usually one in execution and the other queued up by the GPU): We
2342 * only remove elements from the head of the queue when the hardware
2343 * informs us that an element has been completed.
2344 *
2345 * All accesses to the queue are mediated by a spinlock
2346 * (ring->execlist_lock).
2347 */
2348
2349 /** Execlist link in the submission queue.*/
2350 struct list_head execlist_link;
2351
2352 /** Execlists no. of times this request has been sent to the ELSP */
2353 int elsp_submitted;
2354
2355 /** Execlists context hardware id. */
2356 unsigned ctx_hw_id;
2357 };
2358
2359 struct drm_i915_gem_request * __must_check
2360 i915_gem_request_alloc(struct intel_engine_cs *engine,
2361 struct intel_context *ctx);
2362 void i915_gem_request_free(struct kref *req_ref);
2363 int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2364 struct drm_file *file);
2365
2366 static inline uint32_t
2367 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2368 {
2369 return req ? req->seqno : 0;
2370 }
2371
2372 static inline struct intel_engine_cs *
2373 i915_gem_request_get_engine(struct drm_i915_gem_request *req)
2374 {
2375 return req ? req->engine : NULL;
2376 }
2377
2378 static inline struct drm_i915_gem_request *
2379 i915_gem_request_reference(struct drm_i915_gem_request *req)
2380 {
2381 if (req)
2382 kref_get(&req->ref);
2383 return req;
2384 }
2385
2386 static inline void
2387 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2388 {
2389 kref_put(&req->ref, i915_gem_request_free);
2390 }
2391
2392 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2393 struct drm_i915_gem_request *src)
2394 {
2395 if (src)
2396 i915_gem_request_reference(src);
2397
2398 if (*pdst)
2399 i915_gem_request_unreference(*pdst);
2400
2401 *pdst = src;
2402 }
2403
2404 /*
2405 * XXX: i915_gem_request_completed should be here but currently needs the
2406 * definition of i915_seqno_passed() which is below. It will be moved in
2407 * a later patch when the call to i915_seqno_passed() is obsoleted...
2408 */
2409
2410 /*
2411 * A command that requires special handling by the command parser.
2412 */
2413 struct drm_i915_cmd_descriptor {
2414 /*
2415 * Flags describing how the command parser processes the command.
2416 *
2417 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2418 * a length mask if not set
2419 * CMD_DESC_SKIP: The command is allowed but does not follow the
2420 * standard length encoding for the opcode range in
2421 * which it falls
2422 * CMD_DESC_REJECT: The command is never allowed
2423 * CMD_DESC_REGISTER: The command should be checked against the
2424 * register whitelist for the appropriate ring
2425 * CMD_DESC_MASTER: The command is allowed if the submitting process
2426 * is the DRM master
2427 */
2428 u32 flags;
2429 #define CMD_DESC_FIXED (1<<0)
2430 #define CMD_DESC_SKIP (1<<1)
2431 #define CMD_DESC_REJECT (1<<2)
2432 #define CMD_DESC_REGISTER (1<<3)
2433 #define CMD_DESC_BITMASK (1<<4)
2434 #define CMD_DESC_MASTER (1<<5)
2435
2436 /*
2437 * The command's unique identification bits and the bitmask to get them.
2438 * This isn't strictly the opcode field as defined in the spec and may
2439 * also include type, subtype, and/or subop fields.
2440 */
2441 struct {
2442 u32 value;
2443 u32 mask;
2444 } cmd;
2445
2446 /*
2447 * The command's length. The command is either fixed length (i.e. does
2448 * not include a length field) or has a length field mask. The flag
2449 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2450 * a length mask. All command entries in a command table must include
2451 * length information.
2452 */
2453 union {
2454 u32 fixed;
2455 u32 mask;
2456 } length;
2457
2458 /*
2459 * Describes where to find a register address in the command to check
2460 * against the ring's register whitelist. Only valid if flags has the
2461 * CMD_DESC_REGISTER bit set.
2462 *
2463 * A non-zero step value implies that the command may access multiple
2464 * registers in sequence (e.g. LRI), in that case step gives the
2465 * distance in dwords between individual offset fields.
2466 */
2467 struct {
2468 u32 offset;
2469 u32 mask;
2470 u32 step;
2471 } reg;
2472
2473 #define MAX_CMD_DESC_BITMASKS 3
2474 /*
2475 * Describes command checks where a particular dword is masked and
2476 * compared against an expected value. If the command does not match
2477 * the expected value, the parser rejects it. Only valid if flags has
2478 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2479 * are valid.
2480 *
2481 * If the check specifies a non-zero condition_mask then the parser
2482 * only performs the check when the bits specified by condition_mask
2483 * are non-zero.
2484 */
2485 struct {
2486 u32 offset;
2487 u32 mask;
2488 u32 expected;
2489 u32 condition_offset;
2490 u32 condition_mask;
2491 } bits[MAX_CMD_DESC_BITMASKS];
2492 };
2493
2494 /*
2495 * A table of commands requiring special handling by the command parser.
2496 *
2497 * Each ring has an array of tables. Each table consists of an array of command
2498 * descriptors, which must be sorted with command opcodes in ascending order.
2499 */
2500 struct drm_i915_cmd_table {
2501 const struct drm_i915_cmd_descriptor *table;
2502 int count;
2503 };
2504
2505 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2506 #define __I915__(p) ({ \
2507 struct drm_i915_private *__p; \
2508 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2509 __p = (struct drm_i915_private *)p; \
2510 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2511 __p = to_i915((struct drm_device *)p); \
2512 else \
2513 BUILD_BUG(); \
2514 __p; \
2515 })
2516 #define INTEL_INFO(p) (&__I915__(p)->info)
2517 #define INTEL_GEN(p) (INTEL_INFO(p)->gen)
2518 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2519 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2520
2521 #define REVID_FOREVER 0xff
2522 /*
2523 * Return true if revision is in range [since,until] inclusive.
2524 *
2525 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2526 */
2527 #define IS_REVID(p, since, until) \
2528 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2529
2530 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2531 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2532 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2533 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2534 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2535 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2536 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2537 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2538 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2539 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2540 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2541 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2542 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2543 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2544 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2545 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2546 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2547 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2548 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2549 INTEL_DEVID(dev) == 0x0152 || \
2550 INTEL_DEVID(dev) == 0x015a)
2551 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2552 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
2553 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2554 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
2555 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2556 #define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
2557 #define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
2558 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2559 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2560 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2561 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2562 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2563 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2564 (INTEL_DEVID(dev) & 0xf) == 0xe))
2565 /* ULX machines are also considered ULT. */
2566 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2567 (INTEL_DEVID(dev) & 0xf) == 0xe)
2568 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2569 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2570 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2571 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2572 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2573 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2574 /* ULX machines are also considered ULT. */
2575 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2576 INTEL_DEVID(dev) == 0x0A1E)
2577 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2578 INTEL_DEVID(dev) == 0x1913 || \
2579 INTEL_DEVID(dev) == 0x1916 || \
2580 INTEL_DEVID(dev) == 0x1921 || \
2581 INTEL_DEVID(dev) == 0x1926)
2582 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2583 INTEL_DEVID(dev) == 0x1915 || \
2584 INTEL_DEVID(dev) == 0x191E)
2585 #define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2586 INTEL_DEVID(dev) == 0x5913 || \
2587 INTEL_DEVID(dev) == 0x5916 || \
2588 INTEL_DEVID(dev) == 0x5921 || \
2589 INTEL_DEVID(dev) == 0x5926)
2590 #define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2591 INTEL_DEVID(dev) == 0x5915 || \
2592 INTEL_DEVID(dev) == 0x591E)
2593 #define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2594 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2595 #define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2596 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2597
2598 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2599
2600 #define SKL_REVID_A0 0x0
2601 #define SKL_REVID_B0 0x1
2602 #define SKL_REVID_C0 0x2
2603 #define SKL_REVID_D0 0x3
2604 #define SKL_REVID_E0 0x4
2605 #define SKL_REVID_F0 0x5
2606
2607 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2608
2609 #define BXT_REVID_A0 0x0
2610 #define BXT_REVID_A1 0x1
2611 #define BXT_REVID_B0 0x3
2612 #define BXT_REVID_C0 0x9
2613
2614 #define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2615
2616 /*
2617 * The genX designation typically refers to the render engine, so render
2618 * capability related checks should use IS_GEN, while display and other checks
2619 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2620 * chips, etc.).
2621 */
2622 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2623 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2624 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2625 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2626 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2627 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2628 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2629 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2630
2631 #define RENDER_RING (1<<RCS)
2632 #define BSD_RING (1<<VCS)
2633 #define BLT_RING (1<<BCS)
2634 #define VEBOX_RING (1<<VECS)
2635 #define BSD2_RING (1<<VCS2)
2636 #define ALL_ENGINES (~0)
2637
2638 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2639 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2640 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2641 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2642 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2643 #define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
2644 #define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
2645 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2646 HAS_EDRAM(dev))
2647 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2648
2649 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2650 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2651 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2652 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2653 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2654
2655 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2656 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2657
2658 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2659 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2660
2661 /* WaRsDisableCoarsePowerGating:skl,bxt */
2662 #define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2663 IS_SKL_GT3(dev) || \
2664 IS_SKL_GT4(dev))
2665
2666 /*
2667 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2668 * even when in MSI mode. This results in spurious interrupt warnings if the
2669 * legacy irq no. is shared with another device. The kernel then disables that
2670 * interrupt source and so prevents the other device from working properly.
2671 */
2672 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2673 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2674
2675 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2676 * rows, which changed the alignment requirements and fence programming.
2677 */
2678 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2679 IS_I915GM(dev)))
2680 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2681 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2682
2683 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2684 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2685 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2686
2687 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2688
2689 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2690 INTEL_INFO(dev)->gen >= 9)
2691
2692 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2693 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2694 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2695 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2696 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
2697 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2698 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2699 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2700 IS_KABYLAKE(dev) || IS_BROXTON(dev))
2701 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2702 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2703
2704 #define HAS_CSR(dev) (IS_GEN9(dev))
2705
2706 #define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2707 #define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2708
2709 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2710 INTEL_INFO(dev)->gen >= 8)
2711
2712 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2713 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2714 !IS_BROXTON(dev))
2715
2716 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2717 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2718 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2719 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2720 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2721 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2722 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2723 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2724 #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
2725 #define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
2726 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
2727
2728 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2729 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2730 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2731 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2732 #define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2733 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2734 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2735 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2736 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2737
2738 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2739 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2740
2741 /* DPF == dynamic parity feature */
2742 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2743 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2744
2745 #define GT_FREQUENCY_MULTIPLIER 50
2746 #define GEN9_FREQ_SCALER 3
2747
2748 #include "i915_trace.h"
2749
2750 extern const struct drm_ioctl_desc i915_ioctls[];
2751 extern int i915_max_ioctl;
2752
2753 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2754 extern int i915_resume_switcheroo(struct drm_device *dev);
2755
2756 /* i915_dma.c */
2757 void __printf(3, 4)
2758 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2759 const char *fmt, ...);
2760
2761 #define i915_report_error(dev_priv, fmt, ...) \
2762 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2763
2764 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2765 extern int i915_driver_unload(struct drm_device *);
2766 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2767 extern void i915_driver_lastclose(struct drm_device * dev);
2768 extern void i915_driver_preclose(struct drm_device *dev,
2769 struct drm_file *file);
2770 extern void i915_driver_postclose(struct drm_device *dev,
2771 struct drm_file *file);
2772 #ifdef CONFIG_COMPAT
2773 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2774 unsigned long arg);
2775 #endif
2776 extern int intel_gpu_reset(struct drm_device *dev, u32 engine_mask);
2777 extern bool intel_has_gpu_reset(struct drm_device *dev);
2778 extern int i915_reset(struct drm_device *dev);
2779 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2780 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2781 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2782 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2783 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2784 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2785 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2786
2787 /* intel_hotplug.c */
2788 void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2789 void intel_hpd_init(struct drm_i915_private *dev_priv);
2790 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2791 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2792 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2793
2794 /* i915_irq.c */
2795 void i915_queue_hangcheck(struct drm_device *dev);
2796 __printf(3, 4)
2797 void i915_handle_error(struct drm_device *dev, u32 engine_mask,
2798 const char *fmt, ...);
2799
2800 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2801 int intel_irq_install(struct drm_i915_private *dev_priv);
2802 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2803
2804 extern void intel_uncore_sanitize(struct drm_device *dev);
2805 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2806 bool restore_forcewake);
2807 extern void intel_uncore_init(struct drm_device *dev);
2808 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
2809 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
2810 extern void intel_uncore_fini(struct drm_device *dev);
2811 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2812 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2813 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2814 enum forcewake_domains domains);
2815 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2816 enum forcewake_domains domains);
2817 /* Like above but the caller must manage the uncore.lock itself.
2818 * Must be used with I915_READ_FW and friends.
2819 */
2820 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2821 enum forcewake_domains domains);
2822 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2823 enum forcewake_domains domains);
2824 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2825
2826 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2827 static inline bool intel_vgpu_active(struct drm_device *dev)
2828 {
2829 return to_i915(dev)->vgpu.active;
2830 }
2831
2832 void
2833 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2834 u32 status_mask);
2835
2836 void
2837 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2838 u32 status_mask);
2839
2840 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2841 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2842 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2843 uint32_t mask,
2844 uint32_t bits);
2845 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2846 uint32_t interrupt_mask,
2847 uint32_t enabled_irq_mask);
2848 static inline void
2849 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2850 {
2851 ilk_update_display_irq(dev_priv, bits, bits);
2852 }
2853 static inline void
2854 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2855 {
2856 ilk_update_display_irq(dev_priv, bits, 0);
2857 }
2858 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2859 enum pipe pipe,
2860 uint32_t interrupt_mask,
2861 uint32_t enabled_irq_mask);
2862 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2863 enum pipe pipe, uint32_t bits)
2864 {
2865 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2866 }
2867 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2868 enum pipe pipe, uint32_t bits)
2869 {
2870 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2871 }
2872 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2873 uint32_t interrupt_mask,
2874 uint32_t enabled_irq_mask);
2875 static inline void
2876 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2877 {
2878 ibx_display_interrupt_update(dev_priv, bits, bits);
2879 }
2880 static inline void
2881 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2882 {
2883 ibx_display_interrupt_update(dev_priv, bits, 0);
2884 }
2885
2886
2887 /* i915_gem.c */
2888 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2889 struct drm_file *file_priv);
2890 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2891 struct drm_file *file_priv);
2892 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2893 struct drm_file *file_priv);
2894 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2895 struct drm_file *file_priv);
2896 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2897 struct drm_file *file_priv);
2898 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2899 struct drm_file *file_priv);
2900 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2901 struct drm_file *file_priv);
2902 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2903 struct drm_i915_gem_request *req);
2904 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
2905 struct drm_i915_gem_execbuffer2 *args,
2906 struct list_head *vmas);
2907 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2908 struct drm_file *file_priv);
2909 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2910 struct drm_file *file_priv);
2911 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2912 struct drm_file *file_priv);
2913 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2914 struct drm_file *file);
2915 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2916 struct drm_file *file);
2917 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2918 struct drm_file *file_priv);
2919 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2920 struct drm_file *file_priv);
2921 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2922 struct drm_file *file_priv);
2923 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2924 struct drm_file *file_priv);
2925 int i915_gem_init_userptr(struct drm_device *dev);
2926 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2927 struct drm_file *file);
2928 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2929 struct drm_file *file_priv);
2930 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2931 struct drm_file *file_priv);
2932 void i915_gem_load_init(struct drm_device *dev);
2933 void i915_gem_load_cleanup(struct drm_device *dev);
2934 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
2935 void *i915_gem_object_alloc(struct drm_device *dev);
2936 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2937 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2938 const struct drm_i915_gem_object_ops *ops);
2939 struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
2940 size_t size);
2941 struct drm_i915_gem_object *i915_gem_object_create_from_data(
2942 struct drm_device *dev, const void *data, size_t size);
2943 void i915_gem_free_object(struct drm_gem_object *obj);
2944 void i915_gem_vma_destroy(struct i915_vma *vma);
2945
2946 /* Flags used by pin/bind&friends. */
2947 #define PIN_MAPPABLE (1<<0)
2948 #define PIN_NONBLOCK (1<<1)
2949 #define PIN_GLOBAL (1<<2)
2950 #define PIN_OFFSET_BIAS (1<<3)
2951 #define PIN_USER (1<<4)
2952 #define PIN_UPDATE (1<<5)
2953 #define PIN_ZONE_4G (1<<6)
2954 #define PIN_HIGH (1<<7)
2955 #define PIN_OFFSET_FIXED (1<<8)
2956 #define PIN_OFFSET_MASK (~4095)
2957 int __must_check
2958 i915_gem_object_pin(struct drm_i915_gem_object *obj,
2959 struct i915_address_space *vm,
2960 uint32_t alignment,
2961 uint64_t flags);
2962 int __must_check
2963 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2964 const struct i915_ggtt_view *view,
2965 uint32_t alignment,
2966 uint64_t flags);
2967
2968 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2969 u32 flags);
2970 void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
2971 int __must_check i915_vma_unbind(struct i915_vma *vma);
2972 /*
2973 * BEWARE: Do not use the function below unless you can _absolutely_
2974 * _guarantee_ VMA in question is _not in use_ anywhere.
2975 */
2976 int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
2977 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2978 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2979 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2980
2981 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2982 int *needs_clflush);
2983
2984 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2985
2986 static inline int __sg_page_count(struct scatterlist *sg)
2987 {
2988 return sg->length >> PAGE_SHIFT;
2989 }
2990
2991 struct page *
2992 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2993
2994 static inline struct page *
2995 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2996 {
2997 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2998 return NULL;
2999
3000 if (n < obj->get_page.last) {
3001 obj->get_page.sg = obj->pages->sgl;
3002 obj->get_page.last = 0;
3003 }
3004
3005 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3006 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3007 if (unlikely(sg_is_chain(obj->get_page.sg)))
3008 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3009 }
3010
3011 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3012 }
3013
3014 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3015 {
3016 BUG_ON(obj->pages == NULL);
3017 obj->pages_pin_count++;
3018 }
3019
3020 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3021 {
3022 BUG_ON(obj->pages_pin_count == 0);
3023 obj->pages_pin_count--;
3024 }
3025
3026 /**
3027 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3028 * @obj - the object to map into kernel address space
3029 *
3030 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3031 * pages and then returns a contiguous mapping of the backing storage into
3032 * the kernel address space.
3033 *
3034 * The caller must hold the struct_mutex, and is responsible for calling
3035 * i915_gem_object_unpin_map() when the mapping is no longer required.
3036 *
3037 * Returns the pointer through which to access the mapped object, or an
3038 * ERR_PTR() on error.
3039 */
3040 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3041
3042 /**
3043 * i915_gem_object_unpin_map - releases an earlier mapping
3044 * @obj - the object to unmap
3045 *
3046 * After pinning the object and mapping its pages, once you are finished
3047 * with your access, call i915_gem_object_unpin_map() to release the pin
3048 * upon the mapping. Once the pin count reaches zero, that mapping may be
3049 * removed.
3050 *
3051 * The caller must hold the struct_mutex.
3052 */
3053 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3054 {
3055 lockdep_assert_held(&obj->base.dev->struct_mutex);
3056 i915_gem_object_unpin_pages(obj);
3057 }
3058
3059 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3060 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
3061 struct intel_engine_cs *to,
3062 struct drm_i915_gem_request **to_req);
3063 void i915_vma_move_to_active(struct i915_vma *vma,
3064 struct drm_i915_gem_request *req);
3065 int i915_gem_dumb_create(struct drm_file *file_priv,
3066 struct drm_device *dev,
3067 struct drm_mode_create_dumb *args);
3068 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3069 uint32_t handle, uint64_t *offset);
3070 /**
3071 * Returns true if seq1 is later than seq2.
3072 */
3073 static inline bool
3074 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3075 {
3076 return (int32_t)(seq1 - seq2) >= 0;
3077 }
3078
3079 static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3080 bool lazy_coherency)
3081 {
3082 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3083 req->engine->irq_seqno_barrier(req->engine);
3084 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3085 req->previous_seqno);
3086 }
3087
3088 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3089 bool lazy_coherency)
3090 {
3091 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3092 req->engine->irq_seqno_barrier(req->engine);
3093 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3094 req->seqno);
3095 }
3096
3097 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
3098 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
3099
3100 struct drm_i915_gem_request *
3101 i915_gem_find_active_request(struct intel_engine_cs *engine);
3102
3103 bool i915_gem_retire_requests(struct drm_device *dev);
3104 void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
3105
3106 static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3107 {
3108 return atomic_read(&error->reset_counter);
3109 }
3110
3111 static inline bool __i915_reset_in_progress(u32 reset)
3112 {
3113 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3114 }
3115
3116 static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3117 {
3118 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3119 }
3120
3121 static inline bool __i915_terminally_wedged(u32 reset)
3122 {
3123 return unlikely(reset & I915_WEDGED);
3124 }
3125
3126 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3127 {
3128 return __i915_reset_in_progress(i915_reset_counter(error));
3129 }
3130
3131 static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3132 {
3133 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
3134 }
3135
3136 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3137 {
3138 return __i915_terminally_wedged(i915_reset_counter(error));
3139 }
3140
3141 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3142 {
3143 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
3144 }
3145
3146 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3147 {
3148 return dev_priv->gpu_error.stop_rings == 0 ||
3149 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3150 }
3151
3152 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3153 {
3154 return dev_priv->gpu_error.stop_rings == 0 ||
3155 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3156 }
3157
3158 void i915_gem_reset(struct drm_device *dev);
3159 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3160 int __must_check i915_gem_init(struct drm_device *dev);
3161 int i915_gem_init_engines(struct drm_device *dev);
3162 int __must_check i915_gem_init_hw(struct drm_device *dev);
3163 void i915_gem_init_swizzling(struct drm_device *dev);
3164 void i915_gem_cleanup_engines(struct drm_device *dev);
3165 int __must_check i915_gpu_idle(struct drm_device *dev);
3166 int __must_check i915_gem_suspend(struct drm_device *dev);
3167 void __i915_add_request(struct drm_i915_gem_request *req,
3168 struct drm_i915_gem_object *batch_obj,
3169 bool flush_caches);
3170 #define i915_add_request(req) \
3171 __i915_add_request(req, NULL, true)
3172 #define i915_add_request_no_flush(req) \
3173 __i915_add_request(req, NULL, false)
3174 int __i915_wait_request(struct drm_i915_gem_request *req,
3175 bool interruptible,
3176 s64 *timeout,
3177 struct intel_rps_client *rps);
3178 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
3179 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3180 int __must_check
3181 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3182 bool readonly);
3183 int __must_check
3184 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3185 bool write);
3186 int __must_check
3187 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3188 int __must_check
3189 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3190 u32 alignment,
3191 const struct i915_ggtt_view *view);
3192 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3193 const struct i915_ggtt_view *view);
3194 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3195 int align);
3196 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3197 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3198
3199 uint32_t
3200 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3201 uint32_t
3202 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3203 int tiling_mode, bool fenced);
3204
3205 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3206 enum i915_cache_level cache_level);
3207
3208 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3209 struct dma_buf *dma_buf);
3210
3211 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3212 struct drm_gem_object *gem_obj, int flags);
3213
3214 u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3215 const struct i915_ggtt_view *view);
3216 u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3217 struct i915_address_space *vm);
3218 static inline u64
3219 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3220 {
3221 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3222 }
3223
3224 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3225 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3226 const struct i915_ggtt_view *view);
3227 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3228 struct i915_address_space *vm);
3229
3230 struct i915_vma *
3231 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3232 struct i915_address_space *vm);
3233 struct i915_vma *
3234 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3235 const struct i915_ggtt_view *view);
3236
3237 struct i915_vma *
3238 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3239 struct i915_address_space *vm);
3240 struct i915_vma *
3241 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3242 const struct i915_ggtt_view *view);
3243
3244 static inline struct i915_vma *
3245 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3246 {
3247 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3248 }
3249 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3250
3251 /* Some GGTT VM helpers */
3252 static inline struct i915_hw_ppgtt *
3253 i915_vm_to_ppgtt(struct i915_address_space *vm)
3254 {
3255 return container_of(vm, struct i915_hw_ppgtt, base);
3256 }
3257
3258
3259 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3260 {
3261 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3262 }
3263
3264 unsigned long
3265 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
3266
3267 static inline int __must_check
3268 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3269 uint32_t alignment,
3270 unsigned flags)
3271 {
3272 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3273 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3274
3275 return i915_gem_object_pin(obj, &ggtt->base,
3276 alignment, flags | PIN_GLOBAL);
3277 }
3278
3279 static inline int
3280 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3281 {
3282 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3283 }
3284
3285 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3286 const struct i915_ggtt_view *view);
3287 static inline void
3288 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3289 {
3290 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3291 }
3292
3293 /* i915_gem_fence.c */
3294 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3295 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3296
3297 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3298 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3299
3300 void i915_gem_restore_fences(struct drm_device *dev);
3301
3302 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3303 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3304 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3305
3306 /* i915_gem_context.c */
3307 int __must_check i915_gem_context_init(struct drm_device *dev);
3308 void i915_gem_context_lost(struct drm_i915_private *dev_priv);
3309 void i915_gem_context_fini(struct drm_device *dev);
3310 void i915_gem_context_reset(struct drm_device *dev);
3311 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3312 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3313 int i915_switch_context(struct drm_i915_gem_request *req);
3314 struct intel_context *
3315 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
3316 void i915_gem_context_free(struct kref *ctx_ref);
3317 struct drm_i915_gem_object *
3318 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3319 static inline void i915_gem_context_reference(struct intel_context *ctx)
3320 {
3321 kref_get(&ctx->ref);
3322 }
3323
3324 static inline void i915_gem_context_unreference(struct intel_context *ctx)
3325 {
3326 kref_put(&ctx->ref, i915_gem_context_free);
3327 }
3328
3329 static inline bool i915_gem_context_is_default(const struct intel_context *c)
3330 {
3331 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3332 }
3333
3334 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3335 struct drm_file *file);
3336 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3337 struct drm_file *file);
3338 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3339 struct drm_file *file_priv);
3340 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3341 struct drm_file *file_priv);
3342
3343 /* i915_gem_evict.c */
3344 int __must_check i915_gem_evict_something(struct drm_device *dev,
3345 struct i915_address_space *vm,
3346 int min_size,
3347 unsigned alignment,
3348 unsigned cache_level,
3349 unsigned long start,
3350 unsigned long end,
3351 unsigned flags);
3352 int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
3353 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3354
3355 /* belongs in i915_gem_gtt.h */
3356 static inline void i915_gem_chipset_flush(struct drm_device *dev)
3357 {
3358 if (INTEL_INFO(dev)->gen < 6)
3359 intel_gtt_chipset_flush();
3360 }
3361
3362 /* i915_gem_stolen.c */
3363 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3364 struct drm_mm_node *node, u64 size,
3365 unsigned alignment);
3366 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3367 struct drm_mm_node *node, u64 size,
3368 unsigned alignment, u64 start,
3369 u64 end);
3370 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3371 struct drm_mm_node *node);
3372 int i915_gem_init_stolen(struct drm_device *dev);
3373 void i915_gem_cleanup_stolen(struct drm_device *dev);
3374 struct drm_i915_gem_object *
3375 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3376 struct drm_i915_gem_object *
3377 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3378 u32 stolen_offset,
3379 u32 gtt_offset,
3380 u32 size);
3381
3382 /* i915_gem_shrinker.c */
3383 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3384 unsigned long target,
3385 unsigned flags);
3386 #define I915_SHRINK_PURGEABLE 0x1
3387 #define I915_SHRINK_UNBOUND 0x2
3388 #define I915_SHRINK_BOUND 0x4
3389 #define I915_SHRINK_ACTIVE 0x8
3390 #define I915_SHRINK_VMAPS 0x10
3391 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3392 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3393 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3394
3395
3396 /* i915_gem_tiling.c */
3397 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3398 {
3399 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3400
3401 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3402 obj->tiling_mode != I915_TILING_NONE;
3403 }
3404
3405 /* i915_gem_debug.c */
3406 #if WATCH_LISTS
3407 int i915_verify_lists(struct drm_device *dev);
3408 #else
3409 #define i915_verify_lists(dev) 0
3410 #endif
3411
3412 /* i915_debugfs.c */
3413 int i915_debugfs_init(struct drm_minor *minor);
3414 void i915_debugfs_cleanup(struct drm_minor *minor);
3415 #ifdef CONFIG_DEBUG_FS
3416 int i915_debugfs_connector_add(struct drm_connector *connector);
3417 void intel_display_crc_init(struct drm_device *dev);
3418 #else
3419 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3420 { return 0; }
3421 static inline void intel_display_crc_init(struct drm_device *dev) {}
3422 #endif
3423
3424 /* i915_gpu_error.c */
3425 __printf(2, 3)
3426 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3427 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3428 const struct i915_error_state_file_priv *error);
3429 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3430 struct drm_i915_private *i915,
3431 size_t count, loff_t pos);
3432 static inline void i915_error_state_buf_release(
3433 struct drm_i915_error_state_buf *eb)
3434 {
3435 kfree(eb->buf);
3436 }
3437 void i915_capture_error_state(struct drm_device *dev, u32 engine_mask,
3438 const char *error_msg);
3439 void i915_error_state_get(struct drm_device *dev,
3440 struct i915_error_state_file_priv *error_priv);
3441 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3442 void i915_destroy_error_state(struct drm_device *dev);
3443
3444 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3445 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3446
3447 /* i915_cmd_parser.c */
3448 int i915_cmd_parser_get_version(void);
3449 int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3450 void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3451 bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3452 int i915_parse_cmds(struct intel_engine_cs *engine,
3453 struct drm_i915_gem_object *batch_obj,
3454 struct drm_i915_gem_object *shadow_batch_obj,
3455 u32 batch_start_offset,
3456 u32 batch_len,
3457 bool is_master);
3458
3459 /* i915_suspend.c */
3460 extern int i915_save_state(struct drm_device *dev);
3461 extern int i915_restore_state(struct drm_device *dev);
3462
3463 /* i915_sysfs.c */
3464 void i915_setup_sysfs(struct drm_device *dev_priv);
3465 void i915_teardown_sysfs(struct drm_device *dev_priv);
3466
3467 /* intel_i2c.c */
3468 extern int intel_setup_gmbus(struct drm_device *dev);
3469 extern void intel_teardown_gmbus(struct drm_device *dev);
3470 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3471 unsigned int pin);
3472
3473 extern struct i2c_adapter *
3474 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3475 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3476 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3477 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3478 {
3479 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3480 }
3481 extern void intel_i2c_reset(struct drm_device *dev);
3482
3483 /* intel_bios.c */
3484 int intel_bios_init(struct drm_i915_private *dev_priv);
3485 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3486 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3487 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3488 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3489 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3490 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3491 enum port port);
3492
3493 /* intel_opregion.c */
3494 #ifdef CONFIG_ACPI
3495 extern int intel_opregion_setup(struct drm_device *dev);
3496 extern void intel_opregion_init(struct drm_device *dev);
3497 extern void intel_opregion_fini(struct drm_device *dev);
3498 extern void intel_opregion_asle_intr(struct drm_device *dev);
3499 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3500 bool enable);
3501 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3502 pci_power_t state);
3503 extern int intel_opregion_get_panel_type(struct drm_device *dev);
3504 #else
3505 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3506 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3507 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3508 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3509 static inline int
3510 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3511 {
3512 return 0;
3513 }
3514 static inline int
3515 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3516 {
3517 return 0;
3518 }
3519 static inline int intel_opregion_get_panel_type(struct drm_device *dev)
3520 {
3521 return -ENODEV;
3522 }
3523 #endif
3524
3525 /* intel_acpi.c */
3526 #ifdef CONFIG_ACPI
3527 extern void intel_register_dsm_handler(void);
3528 extern void intel_unregister_dsm_handler(void);
3529 #else
3530 static inline void intel_register_dsm_handler(void) { return; }
3531 static inline void intel_unregister_dsm_handler(void) { return; }
3532 #endif /* CONFIG_ACPI */
3533
3534 /* modesetting */
3535 extern void intel_modeset_init_hw(struct drm_device *dev);
3536 extern void intel_modeset_init(struct drm_device *dev);
3537 extern void intel_modeset_gem_init(struct drm_device *dev);
3538 extern void intel_modeset_cleanup(struct drm_device *dev);
3539 extern void intel_connector_unregister(struct intel_connector *);
3540 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3541 extern void intel_display_resume(struct drm_device *dev);
3542 extern void i915_redisable_vga(struct drm_device *dev);
3543 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3544 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3545 extern void intel_init_pch_refclk(struct drm_device *dev);
3546 extern void intel_set_rps(struct drm_device *dev, u8 val);
3547 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3548 bool enable);
3549 extern void intel_detect_pch(struct drm_device *dev);
3550 extern int intel_enable_rc6(const struct drm_device *dev);
3551
3552 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3553 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3554 struct drm_file *file);
3555 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3556 struct drm_file *file);
3557
3558 /* overlay */
3559 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3560 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3561 struct intel_overlay_error_state *error);
3562
3563 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3564 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3565 struct drm_device *dev,
3566 struct intel_display_error_state *error);
3567
3568 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3569 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3570
3571 /* intel_sideband.c */
3572 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3573 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3574 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3575 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3576 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3577 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3578 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3579 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3580 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3581 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3582 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3583 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3584 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3585 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3586 enum intel_sbi_destination destination);
3587 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3588 enum intel_sbi_destination destination);
3589 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3590 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3591
3592 /* intel_dpio_phy.c */
3593 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3594 u32 deemph_reg_value, u32 margin_reg_value,
3595 bool uniq_trans_scale);
3596 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3597 bool reset);
3598 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3599 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3600 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3601 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3602
3603 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3604 u32 demph_reg_value, u32 preemph_reg_value,
3605 u32 uniqtranscale_reg_value, u32 tx3_demph);
3606
3607 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3608 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3609
3610 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3611 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3612
3613 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3614 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3615 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3616 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3617
3618 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3619 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3620 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3621 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3622
3623 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3624 * will be implemented using 2 32-bit writes in an arbitrary order with
3625 * an arbitrary delay between them. This can cause the hardware to
3626 * act upon the intermediate value, possibly leading to corruption and
3627 * machine death. You have been warned.
3628 */
3629 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3630 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3631
3632 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3633 u32 upper, lower, old_upper, loop = 0; \
3634 upper = I915_READ(upper_reg); \
3635 do { \
3636 old_upper = upper; \
3637 lower = I915_READ(lower_reg); \
3638 upper = I915_READ(upper_reg); \
3639 } while (upper != old_upper && loop++ < 2); \
3640 (u64)upper << 32 | lower; })
3641
3642 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3643 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3644
3645 #define __raw_read(x, s) \
3646 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3647 i915_reg_t reg) \
3648 { \
3649 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3650 }
3651
3652 #define __raw_write(x, s) \
3653 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3654 i915_reg_t reg, uint##x##_t val) \
3655 { \
3656 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3657 }
3658 __raw_read(8, b)
3659 __raw_read(16, w)
3660 __raw_read(32, l)
3661 __raw_read(64, q)
3662
3663 __raw_write(8, b)
3664 __raw_write(16, w)
3665 __raw_write(32, l)
3666 __raw_write(64, q)
3667
3668 #undef __raw_read
3669 #undef __raw_write
3670
3671 /* These are untraced mmio-accessors that are only valid to be used inside
3672 * criticial sections inside IRQ handlers where forcewake is explicitly
3673 * controlled.
3674 * Think twice, and think again, before using these.
3675 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3676 * intel_uncore_forcewake_irqunlock().
3677 */
3678 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3679 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3680 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3681
3682 /* "Broadcast RGB" property */
3683 #define INTEL_BROADCAST_RGB_AUTO 0
3684 #define INTEL_BROADCAST_RGB_FULL 1
3685 #define INTEL_BROADCAST_RGB_LIMITED 2
3686
3687 static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
3688 {
3689 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3690 return VLV_VGACNTRL;
3691 else if (INTEL_INFO(dev)->gen >= 5)
3692 return CPU_VGACNTRL;
3693 else
3694 return VGACNTRL;
3695 }
3696
3697 static inline void __user *to_user_ptr(u64 address)
3698 {
3699 return (void __user *)(uintptr_t)address;
3700 }
3701
3702 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3703 {
3704 unsigned long j = msecs_to_jiffies(m);
3705
3706 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3707 }
3708
3709 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3710 {
3711 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3712 }
3713
3714 static inline unsigned long
3715 timespec_to_jiffies_timeout(const struct timespec *value)
3716 {
3717 unsigned long j = timespec_to_jiffies(value);
3718
3719 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3720 }
3721
3722 /*
3723 * If you need to wait X milliseconds between events A and B, but event B
3724 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3725 * when event A happened, then just before event B you call this function and
3726 * pass the timestamp as the first argument, and X as the second argument.
3727 */
3728 static inline void
3729 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3730 {
3731 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3732
3733 /*
3734 * Don't re-read the value of "jiffies" every time since it may change
3735 * behind our back and break the math.
3736 */
3737 tmp_jiffies = jiffies;
3738 target_jiffies = timestamp_jiffies +
3739 msecs_to_jiffies_timeout(to_wait_ms);
3740
3741 if (time_after(target_jiffies, tmp_jiffies)) {
3742 remaining_jiffies = target_jiffies - tmp_jiffies;
3743 while (remaining_jiffies)
3744 remaining_jiffies =
3745 schedule_timeout_uninterruptible(remaining_jiffies);
3746 }
3747 }
3748
3749 static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
3750 struct drm_i915_gem_request *req)
3751 {
3752 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3753 i915_gem_request_assign(&engine->trace_irq_req, req);
3754 }
3755
3756 #endif
This page took 0.186187 seconds and 5 git commands to generate.