drm/i915: Make i9xx_crtc_clock_get() work for PCH DPLLs
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <drm/intel-gtt.h>
42 #include <linux/backlight.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/pm_qos.h>
46
47 /* General customization:
48 */
49
50 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52 #define DRIVER_NAME "i915"
53 #define DRIVER_DESC "Intel Graphics"
54 #define DRIVER_DATE "20080730"
55
56 enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
59 PIPE_C,
60 I915_MAX_PIPES
61 };
62 #define pipe_name(p) ((p) + 'A')
63
64 enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69 };
70 #define transcoder_name(t) ((t) + 'A')
71
72 enum plane {
73 PLANE_A = 0,
74 PLANE_B,
75 PLANE_C,
76 };
77 #define plane_name(p) ((p) + 'A')
78
79 #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
81 enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88 };
89 #define port_name(p) ((p) + 'A')
90
91 enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102 };
103
104 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107 #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
109 enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120 };
121
122 #define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
128
129 #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
130
131 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
135 struct drm_i915_private;
136
137 enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142 };
143 #define I915_NUM_PLLS 2
144
145 struct intel_dpll_hw_state {
146 uint32_t dpll;
147 uint32_t dpll_md;
148 uint32_t fp0;
149 uint32_t fp1;
150 };
151
152 struct intel_shared_dpll {
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
159 struct intel_dpll_hw_state hw_state;
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
169 };
170
171 /* Used by dp and fdi links */
172 struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178 };
179
180 void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
184 struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188 };
189
190 /* Interface history:
191 *
192 * 1.1: Original.
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
195 * 1.4: Fix cmdbuffer path, add heap destroy
196 * 1.5: Add vblank pipe configuration
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
199 */
200 #define DRIVER_MAJOR 1
201 #define DRIVER_MINOR 6
202 #define DRIVER_PATCHLEVEL 0
203
204 #define WATCH_LISTS 0
205 #define WATCH_GTT 0
206
207 #define I915_GEM_PHYS_CURSOR_0 1
208 #define I915_GEM_PHYS_CURSOR_1 2
209 #define I915_GEM_PHYS_OVERLAY_REGS 3
210 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
211
212 struct drm_i915_gem_phys_object {
213 int id;
214 struct page **page_list;
215 drm_dma_handle_t *handle;
216 struct drm_i915_gem_object *cur_obj;
217 };
218
219 struct opregion_header;
220 struct opregion_acpi;
221 struct opregion_swsci;
222 struct opregion_asle;
223
224 struct intel_opregion {
225 struct opregion_header __iomem *header;
226 struct opregion_acpi __iomem *acpi;
227 struct opregion_swsci __iomem *swsci;
228 u32 swsci_gbda_sub_functions;
229 u32 swsci_sbcb_sub_functions;
230 struct opregion_asle __iomem *asle;
231 void __iomem *vbt;
232 u32 __iomem *lid_state;
233 };
234 #define OPREGION_SIZE (8*1024)
235
236 struct intel_overlay;
237 struct intel_overlay_error_state;
238
239 struct drm_i915_master_private {
240 drm_local_map_t *sarea;
241 struct _drm_i915_sarea *sarea_priv;
242 };
243 #define I915_FENCE_REG_NONE -1
244 #define I915_MAX_NUM_FENCES 32
245 /* 32 fences + sign bit for FENCE_REG_NONE */
246 #define I915_MAX_NUM_FENCE_BITS 6
247
248 struct drm_i915_fence_reg {
249 struct list_head lru_list;
250 struct drm_i915_gem_object *obj;
251 int pin_count;
252 };
253
254 struct sdvo_device_mapping {
255 u8 initialized;
256 u8 dvo_port;
257 u8 slave_addr;
258 u8 dvo_wiring;
259 u8 i2c_pin;
260 u8 ddc_pin;
261 };
262
263 struct intel_display_error_state;
264
265 struct drm_i915_error_state {
266 struct kref ref;
267 u32 eir;
268 u32 pgtbl_er;
269 u32 ier;
270 u32 ccid;
271 u32 derrmr;
272 u32 forcewake;
273 bool waiting[I915_NUM_RINGS];
274 u32 pipestat[I915_MAX_PIPES];
275 u32 tail[I915_NUM_RINGS];
276 u32 head[I915_NUM_RINGS];
277 u32 ctl[I915_NUM_RINGS];
278 u32 ipeir[I915_NUM_RINGS];
279 u32 ipehr[I915_NUM_RINGS];
280 u32 instdone[I915_NUM_RINGS];
281 u32 acthd[I915_NUM_RINGS];
282 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
283 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
284 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
285 /* our own tracking of ring head and tail */
286 u32 cpu_ring_head[I915_NUM_RINGS];
287 u32 cpu_ring_tail[I915_NUM_RINGS];
288 u32 error; /* gen6+ */
289 u32 err_int; /* gen7 */
290 u32 instpm[I915_NUM_RINGS];
291 u32 instps[I915_NUM_RINGS];
292 u32 extra_instdone[I915_NUM_INSTDONE_REG];
293 u32 seqno[I915_NUM_RINGS];
294 u64 bbaddr;
295 u32 fault_reg[I915_NUM_RINGS];
296 u32 done_reg;
297 u32 faddr[I915_NUM_RINGS];
298 u64 fence[I915_MAX_NUM_FENCES];
299 struct timeval time;
300 struct drm_i915_error_ring {
301 struct drm_i915_error_object {
302 int page_count;
303 u32 gtt_offset;
304 u32 *pages[0];
305 } *ringbuffer, *batchbuffer, *ctx;
306 struct drm_i915_error_request {
307 long jiffies;
308 u32 seqno;
309 u32 tail;
310 } *requests;
311 int num_requests;
312 } ring[I915_NUM_RINGS];
313 struct drm_i915_error_buffer {
314 u32 size;
315 u32 name;
316 u32 rseqno, wseqno;
317 u32 gtt_offset;
318 u32 read_domains;
319 u32 write_domain;
320 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
321 s32 pinned:2;
322 u32 tiling:2;
323 u32 dirty:1;
324 u32 purgeable:1;
325 s32 ring:4;
326 u32 cache_level:2;
327 } **active_bo, **pinned_bo;
328 u32 *active_bo_count, *pinned_bo_count;
329 struct intel_overlay_error_state *overlay;
330 struct intel_display_error_state *display;
331 int hangcheck_score[I915_NUM_RINGS];
332 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
333 };
334
335 struct intel_crtc_config;
336 struct intel_crtc;
337 struct intel_limit;
338 struct dpll;
339
340 struct drm_i915_display_funcs {
341 bool (*fbc_enabled)(struct drm_device *dev);
342 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
343 void (*disable_fbc)(struct drm_device *dev);
344 int (*get_display_clock_speed)(struct drm_device *dev);
345 int (*get_fifo_size)(struct drm_device *dev, int plane);
346 /**
347 * find_dpll() - Find the best values for the PLL
348 * @limit: limits for the PLL
349 * @crtc: current CRTC
350 * @target: target frequency in kHz
351 * @refclk: reference clock frequency in kHz
352 * @match_clock: if provided, @best_clock P divider must
353 * match the P divider from @match_clock
354 * used for LVDS downclocking
355 * @best_clock: best PLL values found
356 *
357 * Returns true on success, false on failure.
358 */
359 bool (*find_dpll)(const struct intel_limit *limit,
360 struct drm_crtc *crtc,
361 int target, int refclk,
362 struct dpll *match_clock,
363 struct dpll *best_clock);
364 void (*update_wm)(struct drm_crtc *crtc);
365 void (*update_sprite_wm)(struct drm_plane *plane,
366 struct drm_crtc *crtc,
367 uint32_t sprite_width, int pixel_size,
368 bool enable, bool scaled);
369 void (*modeset_global_resources)(struct drm_device *dev);
370 /* Returns the active state of the crtc, and if the crtc is active,
371 * fills out the pipe-config with the hw state. */
372 bool (*get_pipe_config)(struct intel_crtc *,
373 struct intel_crtc_config *);
374 void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
375 int (*crtc_mode_set)(struct drm_crtc *crtc,
376 int x, int y,
377 struct drm_framebuffer *old_fb);
378 void (*crtc_enable)(struct drm_crtc *crtc);
379 void (*crtc_disable)(struct drm_crtc *crtc);
380 void (*off)(struct drm_crtc *crtc);
381 void (*write_eld)(struct drm_connector *connector,
382 struct drm_crtc *crtc);
383 void (*fdi_link_train)(struct drm_crtc *crtc);
384 void (*init_clock_gating)(struct drm_device *dev);
385 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
386 struct drm_framebuffer *fb,
387 struct drm_i915_gem_object *obj,
388 uint32_t flags);
389 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
390 int x, int y);
391 void (*hpd_irq_setup)(struct drm_device *dev);
392 /* clock updates for mode set */
393 /* cursor updates */
394 /* render clock increase/decrease */
395 /* display clock increase/decrease */
396 /* pll clock increase/decrease */
397 };
398
399 struct intel_uncore_funcs {
400 void (*force_wake_get)(struct drm_i915_private *dev_priv);
401 void (*force_wake_put)(struct drm_i915_private *dev_priv);
402 };
403
404 struct intel_uncore {
405 spinlock_t lock; /** lock is also taken in irq contexts. */
406
407 struct intel_uncore_funcs funcs;
408
409 unsigned fifo_count;
410 unsigned forcewake_count;
411 };
412
413 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
414 func(is_mobile) sep \
415 func(is_i85x) sep \
416 func(is_i915g) sep \
417 func(is_i945gm) sep \
418 func(is_g33) sep \
419 func(need_gfx_hws) sep \
420 func(is_g4x) sep \
421 func(is_pineview) sep \
422 func(is_broadwater) sep \
423 func(is_crestline) sep \
424 func(is_ivybridge) sep \
425 func(is_valleyview) sep \
426 func(is_haswell) sep \
427 func(is_preliminary) sep \
428 func(has_force_wake) sep \
429 func(has_fbc) sep \
430 func(has_pipe_cxsr) sep \
431 func(has_hotplug) sep \
432 func(cursor_needs_physical) sep \
433 func(has_overlay) sep \
434 func(overlay_needs_physical) sep \
435 func(supports_tv) sep \
436 func(has_bsd_ring) sep \
437 func(has_blt_ring) sep \
438 func(has_vebox_ring) sep \
439 func(has_llc) sep \
440 func(has_ddi) sep \
441 func(has_fpga_dbg)
442
443 #define DEFINE_FLAG(name) u8 name:1
444 #define SEP_SEMICOLON ;
445
446 struct intel_device_info {
447 u32 display_mmio_offset;
448 u8 num_pipes:3;
449 u8 gen;
450 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
451 };
452
453 #undef DEFINE_FLAG
454 #undef SEP_SEMICOLON
455
456 enum i915_cache_level {
457 I915_CACHE_NONE = 0,
458 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
459 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
460 caches, eg sampler/render caches, and the
461 large Last-Level-Cache. LLC is coherent with
462 the CPU, but L3 is only visible to the GPU. */
463 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
464 };
465
466 typedef uint32_t gen6_gtt_pte_t;
467
468 struct i915_address_space {
469 struct drm_mm mm;
470 struct drm_device *dev;
471 struct list_head global_link;
472 unsigned long start; /* Start offset always 0 for dri2 */
473 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
474
475 struct {
476 dma_addr_t addr;
477 struct page *page;
478 } scratch;
479
480 /**
481 * List of objects currently involved in rendering.
482 *
483 * Includes buffers having the contents of their GPU caches
484 * flushed, not necessarily primitives. last_rendering_seqno
485 * represents when the rendering involved will be completed.
486 *
487 * A reference is held on the buffer while on this list.
488 */
489 struct list_head active_list;
490
491 /**
492 * LRU list of objects which are not in the ringbuffer and
493 * are ready to unbind, but are still in the GTT.
494 *
495 * last_rendering_seqno is 0 while an object is in this list.
496 *
497 * A reference is not held on the buffer while on this list,
498 * as merely being GTT-bound shouldn't prevent its being
499 * freed, and we'll pull it off the list in the free path.
500 */
501 struct list_head inactive_list;
502
503 /* FIXME: Need a more generic return type */
504 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
505 enum i915_cache_level level);
506 void (*clear_range)(struct i915_address_space *vm,
507 unsigned int first_entry,
508 unsigned int num_entries);
509 void (*insert_entries)(struct i915_address_space *vm,
510 struct sg_table *st,
511 unsigned int first_entry,
512 enum i915_cache_level cache_level);
513 void (*cleanup)(struct i915_address_space *vm);
514 };
515
516 /* The Graphics Translation Table is the way in which GEN hardware translates a
517 * Graphics Virtual Address into a Physical Address. In addition to the normal
518 * collateral associated with any va->pa translations GEN hardware also has a
519 * portion of the GTT which can be mapped by the CPU and remain both coherent
520 * and correct (in cases like swizzling). That region is referred to as GMADR in
521 * the spec.
522 */
523 struct i915_gtt {
524 struct i915_address_space base;
525 size_t stolen_size; /* Total size of stolen memory */
526
527 unsigned long mappable_end; /* End offset that we can CPU map */
528 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
529 phys_addr_t mappable_base; /* PA of our GMADR */
530
531 /** "Graphics Stolen Memory" holds the global PTEs */
532 void __iomem *gsm;
533
534 bool do_idle_maps;
535
536 int mtrr;
537
538 /* global gtt ops */
539 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
540 size_t *stolen, phys_addr_t *mappable_base,
541 unsigned long *mappable_end);
542 };
543 #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
544
545 struct i915_hw_ppgtt {
546 struct i915_address_space base;
547 unsigned num_pd_entries;
548 struct page **pt_pages;
549 uint32_t pd_offset;
550 dma_addr_t *pt_dma_addr;
551
552 int (*enable)(struct drm_device *dev);
553 };
554
555 /**
556 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
557 * VMA's presence cannot be guaranteed before binding, or after unbinding the
558 * object into/from the address space.
559 *
560 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
561 * will always be <= an objects lifetime. So object refcounting should cover us.
562 */
563 struct i915_vma {
564 struct drm_mm_node node;
565 struct drm_i915_gem_object *obj;
566 struct i915_address_space *vm;
567
568 /** This object's place on the active/inactive lists */
569 struct list_head mm_list;
570
571 struct list_head vma_link; /* Link in the object's VMA list */
572
573 /** This vma's place in the batchbuffer or on the eviction list */
574 struct list_head exec_list;
575
576 /**
577 * Used for performing relocations during execbuffer insertion.
578 */
579 struct hlist_node exec_node;
580 unsigned long exec_handle;
581 struct drm_i915_gem_exec_object2 *exec_entry;
582
583 };
584
585 struct i915_ctx_hang_stats {
586 /* This context had batch pending when hang was declared */
587 unsigned batch_pending;
588
589 /* This context had batch active when hang was declared */
590 unsigned batch_active;
591
592 /* Time when this context was last blamed for a GPU reset */
593 unsigned long guilty_ts;
594
595 /* This context is banned to submit more work */
596 bool banned;
597 };
598
599 /* This must match up with the value previously used for execbuf2.rsvd1. */
600 #define DEFAULT_CONTEXT_ID 0
601 struct i915_hw_context {
602 struct kref ref;
603 int id;
604 bool is_initialized;
605 struct drm_i915_file_private *file_priv;
606 struct intel_ring_buffer *ring;
607 struct drm_i915_gem_object *obj;
608 struct i915_ctx_hang_stats hang_stats;
609 };
610
611 struct i915_fbc {
612 unsigned long size;
613 unsigned int fb_id;
614 enum plane plane;
615 int y;
616
617 struct drm_mm_node *compressed_fb;
618 struct drm_mm_node *compressed_llb;
619
620 struct intel_fbc_work {
621 struct delayed_work work;
622 struct drm_crtc *crtc;
623 struct drm_framebuffer *fb;
624 int interval;
625 } *fbc_work;
626
627 enum no_fbc_reason {
628 FBC_OK, /* FBC is enabled */
629 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
630 FBC_NO_OUTPUT, /* no outputs enabled to compress */
631 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
632 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
633 FBC_MODE_TOO_LARGE, /* mode too large for compression */
634 FBC_BAD_PLANE, /* fbc not supported on plane */
635 FBC_NOT_TILED, /* buffer not tiled */
636 FBC_MULTIPLE_PIPES, /* more than one pipe active */
637 FBC_MODULE_PARAM,
638 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
639 } no_fbc_reason;
640 };
641
642 enum no_psr_reason {
643 PSR_NO_SOURCE, /* Not supported on platform */
644 PSR_NO_SINK, /* Not supported by panel */
645 PSR_MODULE_PARAM,
646 PSR_CRTC_NOT_ACTIVE,
647 PSR_PWR_WELL_ENABLED,
648 PSR_NOT_TILED,
649 PSR_SPRITE_ENABLED,
650 PSR_S3D_ENABLED,
651 PSR_INTERLACED_ENABLED,
652 PSR_HSW_NOT_DDIA,
653 };
654
655 enum intel_pch {
656 PCH_NONE = 0, /* No PCH present */
657 PCH_IBX, /* Ibexpeak PCH */
658 PCH_CPT, /* Cougarpoint PCH */
659 PCH_LPT, /* Lynxpoint PCH */
660 PCH_NOP,
661 };
662
663 enum intel_sbi_destination {
664 SBI_ICLK,
665 SBI_MPHY,
666 };
667
668 #define QUIRK_PIPEA_FORCE (1<<0)
669 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
670 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
671 #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
672
673 struct intel_fbdev;
674 struct intel_fbc_work;
675
676 struct intel_gmbus {
677 struct i2c_adapter adapter;
678 u32 force_bit;
679 u32 reg0;
680 u32 gpio_reg;
681 struct i2c_algo_bit_data bit_algo;
682 struct drm_i915_private *dev_priv;
683 };
684
685 struct i915_suspend_saved_registers {
686 u8 saveLBB;
687 u32 saveDSPACNTR;
688 u32 saveDSPBCNTR;
689 u32 saveDSPARB;
690 u32 savePIPEACONF;
691 u32 savePIPEBCONF;
692 u32 savePIPEASRC;
693 u32 savePIPEBSRC;
694 u32 saveFPA0;
695 u32 saveFPA1;
696 u32 saveDPLL_A;
697 u32 saveDPLL_A_MD;
698 u32 saveHTOTAL_A;
699 u32 saveHBLANK_A;
700 u32 saveHSYNC_A;
701 u32 saveVTOTAL_A;
702 u32 saveVBLANK_A;
703 u32 saveVSYNC_A;
704 u32 saveBCLRPAT_A;
705 u32 saveTRANSACONF;
706 u32 saveTRANS_HTOTAL_A;
707 u32 saveTRANS_HBLANK_A;
708 u32 saveTRANS_HSYNC_A;
709 u32 saveTRANS_VTOTAL_A;
710 u32 saveTRANS_VBLANK_A;
711 u32 saveTRANS_VSYNC_A;
712 u32 savePIPEASTAT;
713 u32 saveDSPASTRIDE;
714 u32 saveDSPASIZE;
715 u32 saveDSPAPOS;
716 u32 saveDSPAADDR;
717 u32 saveDSPASURF;
718 u32 saveDSPATILEOFF;
719 u32 savePFIT_PGM_RATIOS;
720 u32 saveBLC_HIST_CTL;
721 u32 saveBLC_PWM_CTL;
722 u32 saveBLC_PWM_CTL2;
723 u32 saveBLC_CPU_PWM_CTL;
724 u32 saveBLC_CPU_PWM_CTL2;
725 u32 saveFPB0;
726 u32 saveFPB1;
727 u32 saveDPLL_B;
728 u32 saveDPLL_B_MD;
729 u32 saveHTOTAL_B;
730 u32 saveHBLANK_B;
731 u32 saveHSYNC_B;
732 u32 saveVTOTAL_B;
733 u32 saveVBLANK_B;
734 u32 saveVSYNC_B;
735 u32 saveBCLRPAT_B;
736 u32 saveTRANSBCONF;
737 u32 saveTRANS_HTOTAL_B;
738 u32 saveTRANS_HBLANK_B;
739 u32 saveTRANS_HSYNC_B;
740 u32 saveTRANS_VTOTAL_B;
741 u32 saveTRANS_VBLANK_B;
742 u32 saveTRANS_VSYNC_B;
743 u32 savePIPEBSTAT;
744 u32 saveDSPBSTRIDE;
745 u32 saveDSPBSIZE;
746 u32 saveDSPBPOS;
747 u32 saveDSPBADDR;
748 u32 saveDSPBSURF;
749 u32 saveDSPBTILEOFF;
750 u32 saveVGA0;
751 u32 saveVGA1;
752 u32 saveVGA_PD;
753 u32 saveVGACNTRL;
754 u32 saveADPA;
755 u32 saveLVDS;
756 u32 savePP_ON_DELAYS;
757 u32 savePP_OFF_DELAYS;
758 u32 saveDVOA;
759 u32 saveDVOB;
760 u32 saveDVOC;
761 u32 savePP_ON;
762 u32 savePP_OFF;
763 u32 savePP_CONTROL;
764 u32 savePP_DIVISOR;
765 u32 savePFIT_CONTROL;
766 u32 save_palette_a[256];
767 u32 save_palette_b[256];
768 u32 saveDPFC_CB_BASE;
769 u32 saveFBC_CFB_BASE;
770 u32 saveFBC_LL_BASE;
771 u32 saveFBC_CONTROL;
772 u32 saveFBC_CONTROL2;
773 u32 saveIER;
774 u32 saveIIR;
775 u32 saveIMR;
776 u32 saveDEIER;
777 u32 saveDEIMR;
778 u32 saveGTIER;
779 u32 saveGTIMR;
780 u32 saveFDI_RXA_IMR;
781 u32 saveFDI_RXB_IMR;
782 u32 saveCACHE_MODE_0;
783 u32 saveMI_ARB_STATE;
784 u32 saveSWF0[16];
785 u32 saveSWF1[16];
786 u32 saveSWF2[3];
787 u8 saveMSR;
788 u8 saveSR[8];
789 u8 saveGR[25];
790 u8 saveAR_INDEX;
791 u8 saveAR[21];
792 u8 saveDACMASK;
793 u8 saveCR[37];
794 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
795 u32 saveCURACNTR;
796 u32 saveCURAPOS;
797 u32 saveCURABASE;
798 u32 saveCURBCNTR;
799 u32 saveCURBPOS;
800 u32 saveCURBBASE;
801 u32 saveCURSIZE;
802 u32 saveDP_B;
803 u32 saveDP_C;
804 u32 saveDP_D;
805 u32 savePIPEA_GMCH_DATA_M;
806 u32 savePIPEB_GMCH_DATA_M;
807 u32 savePIPEA_GMCH_DATA_N;
808 u32 savePIPEB_GMCH_DATA_N;
809 u32 savePIPEA_DP_LINK_M;
810 u32 savePIPEB_DP_LINK_M;
811 u32 savePIPEA_DP_LINK_N;
812 u32 savePIPEB_DP_LINK_N;
813 u32 saveFDI_RXA_CTL;
814 u32 saveFDI_TXA_CTL;
815 u32 saveFDI_RXB_CTL;
816 u32 saveFDI_TXB_CTL;
817 u32 savePFA_CTL_1;
818 u32 savePFB_CTL_1;
819 u32 savePFA_WIN_SZ;
820 u32 savePFB_WIN_SZ;
821 u32 savePFA_WIN_POS;
822 u32 savePFB_WIN_POS;
823 u32 savePCH_DREF_CONTROL;
824 u32 saveDISP_ARB_CTL;
825 u32 savePIPEA_DATA_M1;
826 u32 savePIPEA_DATA_N1;
827 u32 savePIPEA_LINK_M1;
828 u32 savePIPEA_LINK_N1;
829 u32 savePIPEB_DATA_M1;
830 u32 savePIPEB_DATA_N1;
831 u32 savePIPEB_LINK_M1;
832 u32 savePIPEB_LINK_N1;
833 u32 saveMCHBAR_RENDER_STANDBY;
834 u32 savePCH_PORT_HOTPLUG;
835 };
836
837 struct intel_gen6_power_mgmt {
838 /* work and pm_iir are protected by dev_priv->irq_lock */
839 struct work_struct work;
840 u32 pm_iir;
841
842 /* On vlv we need to manually drop to Vmin with a delayed work. */
843 struct delayed_work vlv_work;
844
845 /* The below variables an all the rps hw state are protected by
846 * dev->struct mutext. */
847 u8 cur_delay;
848 u8 min_delay;
849 u8 max_delay;
850 u8 rpe_delay;
851 u8 hw_max;
852
853 struct delayed_work delayed_resume_work;
854
855 /*
856 * Protects RPS/RC6 register access and PCU communication.
857 * Must be taken after struct_mutex if nested.
858 */
859 struct mutex hw_lock;
860 };
861
862 /* defined intel_pm.c */
863 extern spinlock_t mchdev_lock;
864
865 struct intel_ilk_power_mgmt {
866 u8 cur_delay;
867 u8 min_delay;
868 u8 max_delay;
869 u8 fmax;
870 u8 fstart;
871
872 u64 last_count1;
873 unsigned long last_time1;
874 unsigned long chipset_power;
875 u64 last_count2;
876 struct timespec last_time2;
877 unsigned long gfx_power;
878 u8 corr;
879
880 int c_m;
881 int r_t;
882
883 struct drm_i915_gem_object *pwrctx;
884 struct drm_i915_gem_object *renderctx;
885 };
886
887 /* Power well structure for haswell */
888 struct i915_power_well {
889 struct drm_device *device;
890 spinlock_t lock;
891 /* power well enable/disable usage count */
892 int count;
893 int i915_request;
894 };
895
896 struct i915_dri1_state {
897 unsigned allow_batchbuffer : 1;
898 u32 __iomem *gfx_hws_cpu_addr;
899
900 unsigned int cpp;
901 int back_offset;
902 int front_offset;
903 int current_page;
904 int page_flipping;
905
906 uint32_t counter;
907 };
908
909 struct i915_ums_state {
910 /**
911 * Flag if the X Server, and thus DRM, is not currently in
912 * control of the device.
913 *
914 * This is set between LeaveVT and EnterVT. It needs to be
915 * replaced with a semaphore. It also needs to be
916 * transitioned away from for kernel modesetting.
917 */
918 int mm_suspended;
919 };
920
921 struct intel_l3_parity {
922 u32 *remap_info;
923 struct work_struct error_work;
924 };
925
926 struct i915_gem_mm {
927 /** Memory allocator for GTT stolen memory */
928 struct drm_mm stolen;
929 /** List of all objects in gtt_space. Used to restore gtt
930 * mappings on resume */
931 struct list_head bound_list;
932 /**
933 * List of objects which are not bound to the GTT (thus
934 * are idle and not used by the GPU) but still have
935 * (presumably uncached) pages still attached.
936 */
937 struct list_head unbound_list;
938
939 /** Usable portion of the GTT for GEM */
940 unsigned long stolen_base; /* limited to low memory (32-bit) */
941
942 /** PPGTT used for aliasing the PPGTT with the GTT */
943 struct i915_hw_ppgtt *aliasing_ppgtt;
944
945 struct shrinker inactive_shrinker;
946 bool shrinker_no_lock_stealing;
947
948 /** LRU list of objects with fence regs on them. */
949 struct list_head fence_list;
950
951 /**
952 * We leave the user IRQ off as much as possible,
953 * but this means that requests will finish and never
954 * be retired once the system goes idle. Set a timer to
955 * fire periodically while the ring is running. When it
956 * fires, go retire requests.
957 */
958 struct delayed_work retire_work;
959
960 /**
961 * Are we in a non-interruptible section of code like
962 * modesetting?
963 */
964 bool interruptible;
965
966 /** Bit 6 swizzling required for X tiling */
967 uint32_t bit_6_swizzle_x;
968 /** Bit 6 swizzling required for Y tiling */
969 uint32_t bit_6_swizzle_y;
970
971 /* storage for physical objects */
972 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
973
974 /* accounting, useful for userland debugging */
975 spinlock_t object_stat_lock;
976 size_t object_memory;
977 u32 object_count;
978 };
979
980 struct drm_i915_error_state_buf {
981 unsigned bytes;
982 unsigned size;
983 int err;
984 u8 *buf;
985 loff_t start;
986 loff_t pos;
987 };
988
989 struct i915_error_state_file_priv {
990 struct drm_device *dev;
991 struct drm_i915_error_state *error;
992 };
993
994 struct i915_gpu_error {
995 /* For hangcheck timer */
996 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
997 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
998 /* Hang gpu twice in this window and your context gets banned */
999 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1000
1001 struct timer_list hangcheck_timer;
1002
1003 /* For reset and error_state handling. */
1004 spinlock_t lock;
1005 /* Protected by the above dev->gpu_error.lock. */
1006 struct drm_i915_error_state *first_error;
1007 struct work_struct work;
1008
1009 /**
1010 * State variable and reset counter controlling the reset flow
1011 *
1012 * Upper bits are for the reset counter. This counter is used by the
1013 * wait_seqno code to race-free noticed that a reset event happened and
1014 * that it needs to restart the entire ioctl (since most likely the
1015 * seqno it waited for won't ever signal anytime soon).
1016 *
1017 * This is important for lock-free wait paths, where no contended lock
1018 * naturally enforces the correct ordering between the bail-out of the
1019 * waiter and the gpu reset work code.
1020 *
1021 * Lowest bit controls the reset state machine: Set means a reset is in
1022 * progress. This state will (presuming we don't have any bugs) decay
1023 * into either unset (successful reset) or the special WEDGED value (hw
1024 * terminally sour). All waiters on the reset_queue will be woken when
1025 * that happens.
1026 */
1027 atomic_t reset_counter;
1028
1029 /**
1030 * Special values/flags for reset_counter
1031 *
1032 * Note that the code relies on
1033 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1034 * being true.
1035 */
1036 #define I915_RESET_IN_PROGRESS_FLAG 1
1037 #define I915_WEDGED 0xffffffff
1038
1039 /**
1040 * Waitqueue to signal when the reset has completed. Used by clients
1041 * that wait for dev_priv->mm.wedged to settle.
1042 */
1043 wait_queue_head_t reset_queue;
1044
1045 /* For gpu hang simulation. */
1046 unsigned int stop_rings;
1047 };
1048
1049 enum modeset_restore {
1050 MODESET_ON_LID_OPEN,
1051 MODESET_DONE,
1052 MODESET_SUSPENDED,
1053 };
1054
1055 struct intel_vbt_data {
1056 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1057 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1058
1059 /* Feature bits */
1060 unsigned int int_tv_support:1;
1061 unsigned int lvds_dither:1;
1062 unsigned int lvds_vbt:1;
1063 unsigned int int_crt_support:1;
1064 unsigned int lvds_use_ssc:1;
1065 unsigned int display_clock_mode:1;
1066 unsigned int fdi_rx_polarity_inverted:1;
1067 int lvds_ssc_freq;
1068 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1069
1070 /* eDP */
1071 int edp_rate;
1072 int edp_lanes;
1073 int edp_preemphasis;
1074 int edp_vswing;
1075 bool edp_initialized;
1076 bool edp_support;
1077 int edp_bpp;
1078 struct edp_power_seq edp_pps;
1079
1080 /* MIPI DSI */
1081 struct {
1082 u16 panel_id;
1083 } dsi;
1084
1085 int crt_ddc_pin;
1086
1087 int child_dev_num;
1088 struct child_device_config *child_dev;
1089 };
1090
1091 enum intel_ddb_partitioning {
1092 INTEL_DDB_PART_1_2,
1093 INTEL_DDB_PART_5_6, /* IVB+ */
1094 };
1095
1096 struct intel_wm_level {
1097 bool enable;
1098 uint32_t pri_val;
1099 uint32_t spr_val;
1100 uint32_t cur_val;
1101 uint32_t fbc_val;
1102 };
1103
1104 /*
1105 * This struct tracks the state needed for the Package C8+ feature.
1106 *
1107 * Package states C8 and deeper are really deep PC states that can only be
1108 * reached when all the devices on the system allow it, so even if the graphics
1109 * device allows PC8+, it doesn't mean the system will actually get to these
1110 * states.
1111 *
1112 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1113 * is disabled and the GPU is idle. When these conditions are met, we manually
1114 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1115 * refclk to Fclk.
1116 *
1117 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1118 * the state of some registers, so when we come back from PC8+ we need to
1119 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1120 * need to take care of the registers kept by RC6.
1121 *
1122 * The interrupt disabling is part of the requirements. We can only leave the
1123 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1124 * can lock the machine.
1125 *
1126 * Ideally every piece of our code that needs PC8+ disabled would call
1127 * hsw_disable_package_c8, which would increment disable_count and prevent the
1128 * system from reaching PC8+. But we don't have a symmetric way to do this for
1129 * everything, so we have the requirements_met and gpu_idle variables. When we
1130 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1131 * increase it in the opposite case. The requirements_met variable is true when
1132 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1133 * variable is true when the GPU is idle.
1134 *
1135 * In addition to everything, we only actually enable PC8+ if disable_count
1136 * stays at zero for at least some seconds. This is implemented with the
1137 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1138 * consecutive times when all screens are disabled and some background app
1139 * queries the state of our connectors, or we have some application constantly
1140 * waking up to use the GPU. Only after the enable_work function actually
1141 * enables PC8+ the "enable" variable will become true, which means that it can
1142 * be false even if disable_count is 0.
1143 *
1144 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1145 * goes back to false exactly before we reenable the IRQs. We use this variable
1146 * to check if someone is trying to enable/disable IRQs while they're supposed
1147 * to be disabled. This shouldn't happen and we'll print some error messages in
1148 * case it happens, but if it actually happens we'll also update the variables
1149 * inside struct regsave so when we restore the IRQs they will contain the
1150 * latest expected values.
1151 *
1152 * For more, read "Display Sequences for Package C8" on our documentation.
1153 */
1154 struct i915_package_c8 {
1155 bool requirements_met;
1156 bool gpu_idle;
1157 bool irqs_disabled;
1158 /* Only true after the delayed work task actually enables it. */
1159 bool enabled;
1160 int disable_count;
1161 struct mutex lock;
1162 struct delayed_work enable_work;
1163
1164 struct {
1165 uint32_t deimr;
1166 uint32_t sdeimr;
1167 uint32_t gtimr;
1168 uint32_t gtier;
1169 uint32_t gen6_pmimr;
1170 } regsave;
1171 };
1172
1173 typedef struct drm_i915_private {
1174 struct drm_device *dev;
1175 struct kmem_cache *slab;
1176
1177 const struct intel_device_info *info;
1178
1179 int relative_constants_mode;
1180
1181 void __iomem *regs;
1182
1183 struct intel_uncore uncore;
1184
1185 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1186
1187
1188 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1189 * controller on different i2c buses. */
1190 struct mutex gmbus_mutex;
1191
1192 /**
1193 * Base address of the gmbus and gpio block.
1194 */
1195 uint32_t gpio_mmio_base;
1196
1197 wait_queue_head_t gmbus_wait_queue;
1198
1199 struct pci_dev *bridge_dev;
1200 struct intel_ring_buffer ring[I915_NUM_RINGS];
1201 uint32_t last_seqno, next_seqno;
1202
1203 drm_dma_handle_t *status_page_dmah;
1204 struct resource mch_res;
1205
1206 atomic_t irq_received;
1207
1208 /* protects the irq masks */
1209 spinlock_t irq_lock;
1210
1211 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1212 struct pm_qos_request pm_qos;
1213
1214 /* DPIO indirect register protection */
1215 struct mutex dpio_lock;
1216
1217 /** Cached value of IMR to avoid reads in updating the bitfield */
1218 u32 irq_mask;
1219 u32 gt_irq_mask;
1220 u32 pm_irq_mask;
1221
1222 struct work_struct hotplug_work;
1223 bool enable_hotplug_processing;
1224 struct {
1225 unsigned long hpd_last_jiffies;
1226 int hpd_cnt;
1227 enum {
1228 HPD_ENABLED = 0,
1229 HPD_DISABLED = 1,
1230 HPD_MARK_DISABLED = 2
1231 } hpd_mark;
1232 } hpd_stats[HPD_NUM_PINS];
1233 u32 hpd_event_bits;
1234 struct timer_list hotplug_reenable_timer;
1235
1236 int num_plane;
1237
1238 struct i915_fbc fbc;
1239 struct intel_opregion opregion;
1240 struct intel_vbt_data vbt;
1241
1242 /* overlay */
1243 struct intel_overlay *overlay;
1244 unsigned int sprite_scaling_enabled;
1245
1246 /* backlight */
1247 struct {
1248 int level;
1249 bool enabled;
1250 spinlock_t lock; /* bl registers and the above bl fields */
1251 struct backlight_device *device;
1252 } backlight;
1253
1254 /* LVDS info */
1255 bool no_aux_handshake;
1256
1257 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1258 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1259 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1260
1261 unsigned int fsb_freq, mem_freq, is_ddr3;
1262
1263 /**
1264 * wq - Driver workqueue for GEM.
1265 *
1266 * NOTE: Work items scheduled here are not allowed to grab any modeset
1267 * locks, for otherwise the flushing done in the pageflip code will
1268 * result in deadlocks.
1269 */
1270 struct workqueue_struct *wq;
1271
1272 /* Display functions */
1273 struct drm_i915_display_funcs display;
1274
1275 /* PCH chipset type */
1276 enum intel_pch pch_type;
1277 unsigned short pch_id;
1278
1279 unsigned long quirks;
1280
1281 enum modeset_restore modeset_restore;
1282 struct mutex modeset_restore_lock;
1283
1284 struct list_head vm_list; /* Global list of all address spaces */
1285 struct i915_gtt gtt; /* VMA representing the global address space */
1286
1287 struct i915_gem_mm mm;
1288
1289 /* Kernel Modesetting */
1290
1291 struct sdvo_device_mapping sdvo_mappings[2];
1292
1293 struct drm_crtc *plane_to_crtc_mapping[3];
1294 struct drm_crtc *pipe_to_crtc_mapping[3];
1295 wait_queue_head_t pending_flip_queue;
1296
1297 int num_shared_dpll;
1298 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1299 struct intel_ddi_plls ddi_plls;
1300
1301 /* Reclocking support */
1302 bool render_reclock_avail;
1303 bool lvds_downclock_avail;
1304 /* indicates the reduced downclock for LVDS*/
1305 int lvds_downclock;
1306 u16 orig_clock;
1307
1308 bool mchbar_need_disable;
1309
1310 struct intel_l3_parity l3_parity;
1311
1312 /* Cannot be determined by PCIID. You must always read a register. */
1313 size_t ellc_size;
1314
1315 /* gen6+ rps state */
1316 struct intel_gen6_power_mgmt rps;
1317
1318 /* ilk-only ips/rps state. Everything in here is protected by the global
1319 * mchdev_lock in intel_pm.c */
1320 struct intel_ilk_power_mgmt ips;
1321
1322 /* Haswell power well */
1323 struct i915_power_well power_well;
1324
1325 enum no_psr_reason no_psr_reason;
1326
1327 struct i915_gpu_error gpu_error;
1328
1329 struct drm_i915_gem_object *vlv_pctx;
1330
1331 /* list of fbdev register on this device */
1332 struct intel_fbdev *fbdev;
1333
1334 /*
1335 * The console may be contended at resume, but we don't
1336 * want it to block on it.
1337 */
1338 struct work_struct console_resume_work;
1339
1340 struct drm_property *broadcast_rgb_property;
1341 struct drm_property *force_audio_property;
1342
1343 bool hw_contexts_disabled;
1344 uint32_t hw_context_size;
1345
1346 u32 fdi_rx_config;
1347
1348 struct i915_suspend_saved_registers regfile;
1349
1350 struct {
1351 /*
1352 * Raw watermark latency values:
1353 * in 0.1us units for WM0,
1354 * in 0.5us units for WM1+.
1355 */
1356 /* primary */
1357 uint16_t pri_latency[5];
1358 /* sprite */
1359 uint16_t spr_latency[5];
1360 /* cursor */
1361 uint16_t cur_latency[5];
1362 } wm;
1363
1364 struct i915_package_c8 pc8;
1365
1366 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1367 * here! */
1368 struct i915_dri1_state dri1;
1369 /* Old ums support infrastructure, same warning applies. */
1370 struct i915_ums_state ums;
1371 } drm_i915_private_t;
1372
1373 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1374 {
1375 return dev->dev_private;
1376 }
1377
1378 /* Iterate over initialised rings */
1379 #define for_each_ring(ring__, dev_priv__, i__) \
1380 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1381 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1382
1383 enum hdmi_force_audio {
1384 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1385 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1386 HDMI_AUDIO_AUTO, /* trust EDID */
1387 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1388 };
1389
1390 #define I915_GTT_OFFSET_NONE ((u32)-1)
1391
1392 struct drm_i915_gem_object_ops {
1393 /* Interface between the GEM object and its backing storage.
1394 * get_pages() is called once prior to the use of the associated set
1395 * of pages before to binding them into the GTT, and put_pages() is
1396 * called after we no longer need them. As we expect there to be
1397 * associated cost with migrating pages between the backing storage
1398 * and making them available for the GPU (e.g. clflush), we may hold
1399 * onto the pages after they are no longer referenced by the GPU
1400 * in case they may be used again shortly (for example migrating the
1401 * pages to a different memory domain within the GTT). put_pages()
1402 * will therefore most likely be called when the object itself is
1403 * being released or under memory pressure (where we attempt to
1404 * reap pages for the shrinker).
1405 */
1406 int (*get_pages)(struct drm_i915_gem_object *);
1407 void (*put_pages)(struct drm_i915_gem_object *);
1408 };
1409
1410 struct drm_i915_gem_object {
1411 struct drm_gem_object base;
1412
1413 const struct drm_i915_gem_object_ops *ops;
1414
1415 /** List of VMAs backed by this object */
1416 struct list_head vma_list;
1417
1418 /** Stolen memory for this object, instead of being backed by shmem. */
1419 struct drm_mm_node *stolen;
1420 struct list_head global_list;
1421
1422 struct list_head ring_list;
1423 /** Used in execbuf to temporarily hold a ref */
1424 struct list_head obj_exec_link;
1425
1426 /**
1427 * This is set if the object is on the active lists (has pending
1428 * rendering and so a non-zero seqno), and is not set if it i s on
1429 * inactive (ready to be unbound) list.
1430 */
1431 unsigned int active:1;
1432
1433 /**
1434 * This is set if the object has been written to since last bound
1435 * to the GTT
1436 */
1437 unsigned int dirty:1;
1438
1439 /**
1440 * Fence register bits (if any) for this object. Will be set
1441 * as needed when mapped into the GTT.
1442 * Protected by dev->struct_mutex.
1443 */
1444 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1445
1446 /**
1447 * Advice: are the backing pages purgeable?
1448 */
1449 unsigned int madv:2;
1450
1451 /**
1452 * Current tiling mode for the object.
1453 */
1454 unsigned int tiling_mode:2;
1455 /**
1456 * Whether the tiling parameters for the currently associated fence
1457 * register have changed. Note that for the purposes of tracking
1458 * tiling changes we also treat the unfenced register, the register
1459 * slot that the object occupies whilst it executes a fenced
1460 * command (such as BLT on gen2/3), as a "fence".
1461 */
1462 unsigned int fence_dirty:1;
1463
1464 /** How many users have pinned this object in GTT space. The following
1465 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1466 * (via user_pin_count), execbuffer (objects are not allowed multiple
1467 * times for the same batchbuffer), and the framebuffer code. When
1468 * switching/pageflipping, the framebuffer code has at most two buffers
1469 * pinned per crtc.
1470 *
1471 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1472 * bits with absolutely no headroom. So use 4 bits. */
1473 unsigned int pin_count:4;
1474 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1475
1476 /**
1477 * Is the object at the current location in the gtt mappable and
1478 * fenceable? Used to avoid costly recalculations.
1479 */
1480 unsigned int map_and_fenceable:1;
1481
1482 /**
1483 * Whether the current gtt mapping needs to be mappable (and isn't just
1484 * mappable by accident). Track pin and fault separate for a more
1485 * accurate mappable working set.
1486 */
1487 unsigned int fault_mappable:1;
1488 unsigned int pin_mappable:1;
1489 unsigned int pin_display:1;
1490
1491 /*
1492 * Is the GPU currently using a fence to access this buffer,
1493 */
1494 unsigned int pending_fenced_gpu_access:1;
1495 unsigned int fenced_gpu_access:1;
1496
1497 unsigned int cache_level:3;
1498
1499 unsigned int has_aliasing_ppgtt_mapping:1;
1500 unsigned int has_global_gtt_mapping:1;
1501 unsigned int has_dma_mapping:1;
1502
1503 struct sg_table *pages;
1504 int pages_pin_count;
1505
1506 /* prime dma-buf support */
1507 void *dma_buf_vmapping;
1508 int vmapping_count;
1509
1510 struct intel_ring_buffer *ring;
1511
1512 /** Breadcrumb of last rendering to the buffer. */
1513 uint32_t last_read_seqno;
1514 uint32_t last_write_seqno;
1515 /** Breadcrumb of last fenced GPU access to the buffer. */
1516 uint32_t last_fenced_seqno;
1517
1518 /** Current tiling stride for the object, if it's tiled. */
1519 uint32_t stride;
1520
1521 /** Record of address bit 17 of each page at last unbind. */
1522 unsigned long *bit_17;
1523
1524 /** User space pin count and filp owning the pin */
1525 uint32_t user_pin_count;
1526 struct drm_file *pin_filp;
1527
1528 /** for phy allocated objects */
1529 struct drm_i915_gem_phys_object *phys_obj;
1530 };
1531 #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1532
1533 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1534
1535 /**
1536 * Request queue structure.
1537 *
1538 * The request queue allows us to note sequence numbers that have been emitted
1539 * and may be associated with active buffers to be retired.
1540 *
1541 * By keeping this list, we can avoid having to do questionable
1542 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1543 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1544 */
1545 struct drm_i915_gem_request {
1546 /** On Which ring this request was generated */
1547 struct intel_ring_buffer *ring;
1548
1549 /** GEM sequence number associated with this request. */
1550 uint32_t seqno;
1551
1552 /** Position in the ringbuffer of the start of the request */
1553 u32 head;
1554
1555 /** Position in the ringbuffer of the end of the request */
1556 u32 tail;
1557
1558 /** Context related to this request */
1559 struct i915_hw_context *ctx;
1560
1561 /** Batch buffer related to this request if any */
1562 struct drm_i915_gem_object *batch_obj;
1563
1564 /** Time at which this request was emitted, in jiffies. */
1565 unsigned long emitted_jiffies;
1566
1567 /** global list entry for this request */
1568 struct list_head list;
1569
1570 struct drm_i915_file_private *file_priv;
1571 /** file_priv list entry for this request */
1572 struct list_head client_list;
1573 };
1574
1575 struct drm_i915_file_private {
1576 struct {
1577 spinlock_t lock;
1578 struct list_head request_list;
1579 } mm;
1580 struct idr context_idr;
1581
1582 struct i915_ctx_hang_stats hang_stats;
1583 };
1584
1585 #define INTEL_INFO(dev) (to_i915(dev)->info)
1586
1587 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
1588 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
1589 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1590 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1591 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1592 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1593 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1594 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1595 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1596 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1597 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1598 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1599 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1600 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1601 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1602 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1603 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1604 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1605 #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1606 (dev)->pci_device == 0x0152 || \
1607 (dev)->pci_device == 0x015a)
1608 #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1609 (dev)->pci_device == 0x0106 || \
1610 (dev)->pci_device == 0x010A)
1611 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1612 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1613 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1614 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1615 ((dev)->pci_device & 0xFF00) == 0x0C00)
1616 #define IS_ULT(dev) (IS_HASWELL(dev) && \
1617 ((dev)->pci_device & 0xFF00) == 0x0A00)
1618 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1619 ((dev)->pci_device & 0x00F0) == 0x0020)
1620 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1621
1622 /*
1623 * The genX designation typically refers to the render engine, so render
1624 * capability related checks should use IS_GEN, while display and other checks
1625 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1626 * chips, etc.).
1627 */
1628 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1629 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1630 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1631 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1632 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1633 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1634
1635 #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1636 #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
1637 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
1638 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1639 #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1640 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1641
1642 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1643 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1644
1645 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1646 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1647
1648 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1649 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1650
1651 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1652 * rows, which changed the alignment requirements and fence programming.
1653 */
1654 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1655 IS_I915GM(dev)))
1656 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1657 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1658 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1659 #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1660 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1661 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1662
1663 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1664 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1665 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1666
1667 #define HAS_IPS(dev) (IS_ULT(dev))
1668
1669 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
1670 #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
1671 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
1672
1673 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
1674 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1675 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1676 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1677 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1678 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1679
1680 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1681 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1682 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1683 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1684 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1685 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1686
1687 #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1688
1689 #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1690
1691 #define GT_FREQUENCY_MULTIPLIER 50
1692
1693 #include "i915_trace.h"
1694
1695 /**
1696 * RC6 is a special power stage which allows the GPU to enter an very
1697 * low-voltage mode when idle, using down to 0V while at this stage. This
1698 * stage is entered automatically when the GPU is idle when RC6 support is
1699 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1700 *
1701 * There are different RC6 modes available in Intel GPU, which differentiate
1702 * among each other with the latency required to enter and leave RC6 and
1703 * voltage consumed by the GPU in different states.
1704 *
1705 * The combination of the following flags define which states GPU is allowed
1706 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1707 * RC6pp is deepest RC6. Their support by hardware varies according to the
1708 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1709 * which brings the most power savings; deeper states save more power, but
1710 * require higher latency to switch to and wake up.
1711 */
1712 #define INTEL_RC6_ENABLE (1<<0)
1713 #define INTEL_RC6p_ENABLE (1<<1)
1714 #define INTEL_RC6pp_ENABLE (1<<2)
1715
1716 extern const struct drm_ioctl_desc i915_ioctls[];
1717 extern int i915_max_ioctl;
1718 extern unsigned int i915_fbpercrtc __always_unused;
1719 extern int i915_panel_ignore_lid __read_mostly;
1720 extern unsigned int i915_powersave __read_mostly;
1721 extern int i915_semaphores __read_mostly;
1722 extern unsigned int i915_lvds_downclock __read_mostly;
1723 extern int i915_lvds_channel_mode __read_mostly;
1724 extern int i915_panel_use_ssc __read_mostly;
1725 extern int i915_vbt_sdvo_panel_type __read_mostly;
1726 extern int i915_enable_rc6 __read_mostly;
1727 extern int i915_enable_fbc __read_mostly;
1728 extern bool i915_enable_hangcheck __read_mostly;
1729 extern int i915_enable_ppgtt __read_mostly;
1730 extern int i915_enable_psr __read_mostly;
1731 extern unsigned int i915_preliminary_hw_support __read_mostly;
1732 extern int i915_disable_power_well __read_mostly;
1733 extern int i915_enable_ips __read_mostly;
1734 extern bool i915_fastboot __read_mostly;
1735 extern int i915_enable_pc8 __read_mostly;
1736 extern int i915_pc8_timeout __read_mostly;
1737 extern bool i915_prefault_disable __read_mostly;
1738
1739 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1740 extern int i915_resume(struct drm_device *dev);
1741 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1742 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1743
1744 /* i915_dma.c */
1745 void i915_update_dri1_breadcrumb(struct drm_device *dev);
1746 extern void i915_kernel_lost_context(struct drm_device * dev);
1747 extern int i915_driver_load(struct drm_device *, unsigned long flags);
1748 extern int i915_driver_unload(struct drm_device *);
1749 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1750 extern void i915_driver_lastclose(struct drm_device * dev);
1751 extern void i915_driver_preclose(struct drm_device *dev,
1752 struct drm_file *file_priv);
1753 extern void i915_driver_postclose(struct drm_device *dev,
1754 struct drm_file *file_priv);
1755 extern int i915_driver_device_is_agp(struct drm_device * dev);
1756 #ifdef CONFIG_COMPAT
1757 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1758 unsigned long arg);
1759 #endif
1760 extern int i915_emit_box(struct drm_device *dev,
1761 struct drm_clip_rect *box,
1762 int DR1, int DR4);
1763 extern int intel_gpu_reset(struct drm_device *dev);
1764 extern int i915_reset(struct drm_device *dev);
1765 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1766 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1767 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1768 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1769
1770 extern void intel_console_resume(struct work_struct *work);
1771
1772 /* i915_irq.c */
1773 void i915_queue_hangcheck(struct drm_device *dev);
1774 void i915_handle_error(struct drm_device *dev, bool wedged);
1775
1776 extern void intel_irq_init(struct drm_device *dev);
1777 extern void intel_pm_init(struct drm_device *dev);
1778 extern void intel_hpd_init(struct drm_device *dev);
1779 extern void intel_pm_init(struct drm_device *dev);
1780
1781 extern void intel_uncore_sanitize(struct drm_device *dev);
1782 extern void intel_uncore_early_sanitize(struct drm_device *dev);
1783 extern void intel_uncore_init(struct drm_device *dev);
1784 extern void intel_uncore_clear_errors(struct drm_device *dev);
1785 extern void intel_uncore_check_errors(struct drm_device *dev);
1786
1787 void
1788 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1789
1790 void
1791 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1792
1793 /* i915_gem.c */
1794 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1795 struct drm_file *file_priv);
1796 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1797 struct drm_file *file_priv);
1798 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1799 struct drm_file *file_priv);
1800 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1801 struct drm_file *file_priv);
1802 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1803 struct drm_file *file_priv);
1804 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1805 struct drm_file *file_priv);
1806 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1807 struct drm_file *file_priv);
1808 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1809 struct drm_file *file_priv);
1810 int i915_gem_execbuffer(struct drm_device *dev, void *data,
1811 struct drm_file *file_priv);
1812 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1813 struct drm_file *file_priv);
1814 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1815 struct drm_file *file_priv);
1816 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1817 struct drm_file *file_priv);
1818 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1819 struct drm_file *file_priv);
1820 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1821 struct drm_file *file);
1822 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1823 struct drm_file *file);
1824 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1825 struct drm_file *file_priv);
1826 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1827 struct drm_file *file_priv);
1828 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1829 struct drm_file *file_priv);
1830 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1831 struct drm_file *file_priv);
1832 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1833 struct drm_file *file_priv);
1834 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1835 struct drm_file *file_priv);
1836 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1837 struct drm_file *file_priv);
1838 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1839 struct drm_file *file_priv);
1840 void i915_gem_load(struct drm_device *dev);
1841 void *i915_gem_object_alloc(struct drm_device *dev);
1842 void i915_gem_object_free(struct drm_i915_gem_object *obj);
1843 int i915_gem_init_object(struct drm_gem_object *obj);
1844 void i915_gem_object_init(struct drm_i915_gem_object *obj,
1845 const struct drm_i915_gem_object_ops *ops);
1846 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1847 size_t size);
1848 void i915_gem_free_object(struct drm_gem_object *obj);
1849 void i915_gem_vma_destroy(struct i915_vma *vma);
1850
1851 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1852 struct i915_address_space *vm,
1853 uint32_t alignment,
1854 bool map_and_fenceable,
1855 bool nonblocking);
1856 void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1857 int __must_check i915_vma_unbind(struct i915_vma *vma);
1858 int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
1859 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1860 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1861 void i915_gem_lastclose(struct drm_device *dev);
1862
1863 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1864 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1865 {
1866 struct sg_page_iter sg_iter;
1867
1868 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1869 return sg_page_iter_page(&sg_iter);
1870
1871 return NULL;
1872 }
1873 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1874 {
1875 BUG_ON(obj->pages == NULL);
1876 obj->pages_pin_count++;
1877 }
1878 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1879 {
1880 BUG_ON(obj->pages_pin_count == 0);
1881 obj->pages_pin_count--;
1882 }
1883
1884 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1885 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1886 struct intel_ring_buffer *to);
1887 void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1888 struct intel_ring_buffer *ring);
1889
1890 int i915_gem_dumb_create(struct drm_file *file_priv,
1891 struct drm_device *dev,
1892 struct drm_mode_create_dumb *args);
1893 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1894 uint32_t handle, uint64_t *offset);
1895 /**
1896 * Returns true if seq1 is later than seq2.
1897 */
1898 static inline bool
1899 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1900 {
1901 return (int32_t)(seq1 - seq2) >= 0;
1902 }
1903
1904 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1905 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1906 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1907 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1908
1909 static inline bool
1910 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1911 {
1912 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1913 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1914 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1915 return true;
1916 } else
1917 return false;
1918 }
1919
1920 static inline void
1921 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1922 {
1923 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1924 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1925 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1926 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1927 }
1928 }
1929
1930 void i915_gem_retire_requests(struct drm_device *dev);
1931 void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1932 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1933 bool interruptible);
1934 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1935 {
1936 return unlikely(atomic_read(&error->reset_counter)
1937 & I915_RESET_IN_PROGRESS_FLAG);
1938 }
1939
1940 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1941 {
1942 return atomic_read(&error->reset_counter) == I915_WEDGED;
1943 }
1944
1945 void i915_gem_reset(struct drm_device *dev);
1946 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1947 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1948 int __must_check i915_gem_init(struct drm_device *dev);
1949 int __must_check i915_gem_init_hw(struct drm_device *dev);
1950 void i915_gem_l3_remap(struct drm_device *dev);
1951 void i915_gem_init_swizzling(struct drm_device *dev);
1952 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1953 int __must_check i915_gpu_idle(struct drm_device *dev);
1954 int __must_check i915_gem_idle(struct drm_device *dev);
1955 int __i915_add_request(struct intel_ring_buffer *ring,
1956 struct drm_file *file,
1957 struct drm_i915_gem_object *batch_obj,
1958 u32 *seqno);
1959 #define i915_add_request(ring, seqno) \
1960 __i915_add_request(ring, NULL, NULL, seqno)
1961 int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1962 uint32_t seqno);
1963 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1964 int __must_check
1965 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1966 bool write);
1967 int __must_check
1968 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1969 int __must_check
1970 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1971 u32 alignment,
1972 struct intel_ring_buffer *pipelined);
1973 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
1974 int i915_gem_attach_phys_object(struct drm_device *dev,
1975 struct drm_i915_gem_object *obj,
1976 int id,
1977 int align);
1978 void i915_gem_detach_phys_object(struct drm_device *dev,
1979 struct drm_i915_gem_object *obj);
1980 void i915_gem_free_all_phys_object(struct drm_device *dev);
1981 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1982
1983 uint32_t
1984 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1985 uint32_t
1986 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1987 int tiling_mode, bool fenced);
1988
1989 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1990 enum i915_cache_level cache_level);
1991
1992 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1993 struct dma_buf *dma_buf);
1994
1995 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1996 struct drm_gem_object *gem_obj, int flags);
1997
1998 void i915_gem_restore_fences(struct drm_device *dev);
1999
2000 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2001 struct i915_address_space *vm);
2002 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2003 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2004 struct i915_address_space *vm);
2005 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2006 struct i915_address_space *vm);
2007 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2008 struct i915_address_space *vm);
2009 struct i915_vma *
2010 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2011 struct i915_address_space *vm);
2012 /* Some GGTT VM helpers */
2013 #define obj_to_ggtt(obj) \
2014 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2015 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2016 {
2017 struct i915_address_space *ggtt =
2018 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2019 return vm == ggtt;
2020 }
2021
2022 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2023 {
2024 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2025 }
2026
2027 static inline unsigned long
2028 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2029 {
2030 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2031 }
2032
2033 static inline unsigned long
2034 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2035 {
2036 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2037 }
2038
2039 static inline int __must_check
2040 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2041 uint32_t alignment,
2042 bool map_and_fenceable,
2043 bool nonblocking)
2044 {
2045 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2046 map_and_fenceable, nonblocking);
2047 }
2048 #undef obj_to_ggtt
2049
2050 /* i915_gem_context.c */
2051 void i915_gem_context_init(struct drm_device *dev);
2052 void i915_gem_context_fini(struct drm_device *dev);
2053 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2054 int i915_switch_context(struct intel_ring_buffer *ring,
2055 struct drm_file *file, int to_id);
2056 void i915_gem_context_free(struct kref *ctx_ref);
2057 static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2058 {
2059 kref_get(&ctx->ref);
2060 }
2061
2062 static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2063 {
2064 kref_put(&ctx->ref, i915_gem_context_free);
2065 }
2066
2067 struct i915_ctx_hang_stats * __must_check
2068 i915_gem_context_get_hang_stats(struct drm_device *dev,
2069 struct drm_file *file,
2070 u32 id);
2071 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2072 struct drm_file *file);
2073 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2074 struct drm_file *file);
2075
2076 /* i915_gem_gtt.c */
2077 void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
2078 void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2079 struct drm_i915_gem_object *obj,
2080 enum i915_cache_level cache_level);
2081 void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2082 struct drm_i915_gem_object *obj);
2083
2084 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2085 int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2086 void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
2087 enum i915_cache_level cache_level);
2088 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
2089 void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2090 void i915_gem_init_global_gtt(struct drm_device *dev);
2091 void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2092 unsigned long mappable_end, unsigned long end);
2093 int i915_gem_gtt_init(struct drm_device *dev);
2094 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2095 {
2096 if (INTEL_INFO(dev)->gen < 6)
2097 intel_gtt_chipset_flush();
2098 }
2099
2100
2101 /* i915_gem_evict.c */
2102 int __must_check i915_gem_evict_something(struct drm_device *dev,
2103 struct i915_address_space *vm,
2104 int min_size,
2105 unsigned alignment,
2106 unsigned cache_level,
2107 bool mappable,
2108 bool nonblock);
2109 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2110 int i915_gem_evict_everything(struct drm_device *dev);
2111
2112 /* i915_gem_stolen.c */
2113 int i915_gem_init_stolen(struct drm_device *dev);
2114 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2115 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2116 void i915_gem_cleanup_stolen(struct drm_device *dev);
2117 struct drm_i915_gem_object *
2118 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2119 struct drm_i915_gem_object *
2120 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2121 u32 stolen_offset,
2122 u32 gtt_offset,
2123 u32 size);
2124 void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2125
2126 /* i915_gem_tiling.c */
2127 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2128 {
2129 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2130
2131 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2132 obj->tiling_mode != I915_TILING_NONE;
2133 }
2134
2135 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2136 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2137 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2138
2139 /* i915_gem_debug.c */
2140 #if WATCH_LISTS
2141 int i915_verify_lists(struct drm_device *dev);
2142 #else
2143 #define i915_verify_lists(dev) 0
2144 #endif
2145
2146 /* i915_debugfs.c */
2147 int i915_debugfs_init(struct drm_minor *minor);
2148 void i915_debugfs_cleanup(struct drm_minor *minor);
2149
2150 /* i915_gpu_error.c */
2151 __printf(2, 3)
2152 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2153 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2154 const struct i915_error_state_file_priv *error);
2155 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2156 size_t count, loff_t pos);
2157 static inline void i915_error_state_buf_release(
2158 struct drm_i915_error_state_buf *eb)
2159 {
2160 kfree(eb->buf);
2161 }
2162 void i915_capture_error_state(struct drm_device *dev);
2163 void i915_error_state_get(struct drm_device *dev,
2164 struct i915_error_state_file_priv *error_priv);
2165 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2166 void i915_destroy_error_state(struct drm_device *dev);
2167
2168 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2169 const char *i915_cache_level_str(int type);
2170
2171 /* i915_suspend.c */
2172 extern int i915_save_state(struct drm_device *dev);
2173 extern int i915_restore_state(struct drm_device *dev);
2174
2175 /* i915_ums.c */
2176 void i915_save_display_reg(struct drm_device *dev);
2177 void i915_restore_display_reg(struct drm_device *dev);
2178
2179 /* i915_sysfs.c */
2180 void i915_setup_sysfs(struct drm_device *dev_priv);
2181 void i915_teardown_sysfs(struct drm_device *dev_priv);
2182
2183 /* intel_i2c.c */
2184 extern int intel_setup_gmbus(struct drm_device *dev);
2185 extern void intel_teardown_gmbus(struct drm_device *dev);
2186 static inline bool intel_gmbus_is_port_valid(unsigned port)
2187 {
2188 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2189 }
2190
2191 extern struct i2c_adapter *intel_gmbus_get_adapter(
2192 struct drm_i915_private *dev_priv, unsigned port);
2193 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2194 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2195 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2196 {
2197 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2198 }
2199 extern void intel_i2c_reset(struct drm_device *dev);
2200
2201 /* intel_opregion.c */
2202 struct intel_encoder;
2203 extern int intel_opregion_setup(struct drm_device *dev);
2204 #ifdef CONFIG_ACPI
2205 extern void intel_opregion_init(struct drm_device *dev);
2206 extern void intel_opregion_fini(struct drm_device *dev);
2207 extern void intel_opregion_asle_intr(struct drm_device *dev);
2208 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2209 bool enable);
2210 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2211 pci_power_t state);
2212 #else
2213 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2214 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2215 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2216 static inline int
2217 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2218 {
2219 return 0;
2220 }
2221 static inline int
2222 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2223 {
2224 return 0;
2225 }
2226 #endif
2227
2228 /* intel_acpi.c */
2229 #ifdef CONFIG_ACPI
2230 extern void intel_register_dsm_handler(void);
2231 extern void intel_unregister_dsm_handler(void);
2232 #else
2233 static inline void intel_register_dsm_handler(void) { return; }
2234 static inline void intel_unregister_dsm_handler(void) { return; }
2235 #endif /* CONFIG_ACPI */
2236
2237 /* modesetting */
2238 extern void intel_modeset_init_hw(struct drm_device *dev);
2239 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2240 extern void intel_modeset_init(struct drm_device *dev);
2241 extern void intel_modeset_gem_init(struct drm_device *dev);
2242 extern void intel_modeset_cleanup(struct drm_device *dev);
2243 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2244 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2245 bool force_restore);
2246 extern void i915_redisable_vga(struct drm_device *dev);
2247 extern bool intel_fbc_enabled(struct drm_device *dev);
2248 extern void intel_disable_fbc(struct drm_device *dev);
2249 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2250 extern void intel_init_pch_refclk(struct drm_device *dev);
2251 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2252 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2253 extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2254 extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2255 extern void intel_detect_pch(struct drm_device *dev);
2256 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2257 extern int intel_enable_rc6(const struct drm_device *dev);
2258
2259 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2260 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2261 struct drm_file *file);
2262
2263 /* overlay */
2264 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2265 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2266 struct intel_overlay_error_state *error);
2267
2268 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2269 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2270 struct drm_device *dev,
2271 struct intel_display_error_state *error);
2272
2273 /* On SNB platform, before reading ring registers forcewake bit
2274 * must be set to prevent GT core from power down and stale values being
2275 * returned.
2276 */
2277 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2278 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
2279
2280 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2281 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2282
2283 /* intel_sideband.c */
2284 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2285 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2286 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2287 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2288 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2289 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2290 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2291 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2292 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2293 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2294 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2295 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2296 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2297 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2298 enum intel_sbi_destination destination);
2299 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2300 enum intel_sbi_destination destination);
2301
2302 int vlv_gpu_freq(int ddr_freq, int val);
2303 int vlv_freq_opcode(int ddr_freq, int val);
2304
2305 #define __i915_read(x) \
2306 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
2307 __i915_read(8)
2308 __i915_read(16)
2309 __i915_read(32)
2310 __i915_read(64)
2311 #undef __i915_read
2312
2313 #define __i915_write(x) \
2314 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
2315 __i915_write(8)
2316 __i915_write(16)
2317 __i915_write(32)
2318 __i915_write(64)
2319 #undef __i915_write
2320
2321 #define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2322 #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
2323
2324 #define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2325 #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2326 #define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2327 #define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
2328
2329 #define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2330 #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2331 #define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2332 #define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
2333
2334 #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2335 #define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
2336
2337 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2338 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2339
2340 /* "Broadcast RGB" property */
2341 #define INTEL_BROADCAST_RGB_AUTO 0
2342 #define INTEL_BROADCAST_RGB_FULL 1
2343 #define INTEL_BROADCAST_RGB_LIMITED 2
2344
2345 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2346 {
2347 if (HAS_PCH_SPLIT(dev))
2348 return CPU_VGACNTRL;
2349 else if (IS_VALLEYVIEW(dev))
2350 return VLV_VGACNTRL;
2351 else
2352 return VGACNTRL;
2353 }
2354
2355 static inline void __user *to_user_ptr(u64 address)
2356 {
2357 return (void __user *)(uintptr_t)address;
2358 }
2359
2360 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2361 {
2362 unsigned long j = msecs_to_jiffies(m);
2363
2364 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2365 }
2366
2367 static inline unsigned long
2368 timespec_to_jiffies_timeout(const struct timespec *value)
2369 {
2370 unsigned long j = timespec_to_jiffies(value);
2371
2372 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2373 }
2374
2375 #endif
This page took 0.123751 seconds and 5 git commands to generate.