drm/i915: Introduce execlist context status change notification
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/shmem_fs.h>
45
46 #include <drm/drmP.h>
47 #include <drm/intel-gtt.h>
48 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49 #include <drm/drm_gem.h>
50
51 #include "i915_params.h"
52 #include "i915_reg.h"
53
54 #include "intel_bios.h"
55 #include "intel_dpll_mgr.h"
56 #include "intel_guc.h"
57 #include "intel_lrc.h"
58 #include "intel_ringbuffer.h"
59
60 #include "i915_gem.h"
61 #include "i915_gem_gtt.h"
62 #include "i915_gem_render_state.h"
63
64 #include "intel_gvt.h"
65
66 /* General customization:
67 */
68
69 #define DRIVER_NAME "i915"
70 #define DRIVER_DESC "Intel Graphics"
71 #define DRIVER_DATE "20160606"
72
73 #undef WARN_ON
74 /* Many gcc seem to no see through this and fall over :( */
75 #if 0
76 #define WARN_ON(x) ({ \
77 bool __i915_warn_cond = (x); \
78 if (__builtin_constant_p(__i915_warn_cond)) \
79 BUILD_BUG_ON(__i915_warn_cond); \
80 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
81 #else
82 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
83 #endif
84
85 #undef WARN_ON_ONCE
86 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
87
88 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
89 (long) (x), __func__);
90
91 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
92 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
93 * which may not necessarily be a user visible problem. This will either
94 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
95 * enable distros and users to tailor their preferred amount of i915 abrt
96 * spam.
97 */
98 #define I915_STATE_WARN(condition, format...) ({ \
99 int __ret_warn_on = !!(condition); \
100 if (unlikely(__ret_warn_on)) \
101 if (!WARN(i915.verbose_state_checks, format)) \
102 DRM_ERROR(format); \
103 unlikely(__ret_warn_on); \
104 })
105
106 #define I915_STATE_WARN_ON(x) \
107 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
108
109 bool __i915_inject_load_failure(const char *func, int line);
110 #define i915_inject_load_failure() \
111 __i915_inject_load_failure(__func__, __LINE__)
112
113 static inline const char *yesno(bool v)
114 {
115 return v ? "yes" : "no";
116 }
117
118 static inline const char *onoff(bool v)
119 {
120 return v ? "on" : "off";
121 }
122
123 enum pipe {
124 INVALID_PIPE = -1,
125 PIPE_A = 0,
126 PIPE_B,
127 PIPE_C,
128 _PIPE_EDP,
129 I915_MAX_PIPES = _PIPE_EDP
130 };
131 #define pipe_name(p) ((p) + 'A')
132
133 enum transcoder {
134 TRANSCODER_A = 0,
135 TRANSCODER_B,
136 TRANSCODER_C,
137 TRANSCODER_EDP,
138 TRANSCODER_DSI_A,
139 TRANSCODER_DSI_C,
140 I915_MAX_TRANSCODERS
141 };
142
143 static inline const char *transcoder_name(enum transcoder transcoder)
144 {
145 switch (transcoder) {
146 case TRANSCODER_A:
147 return "A";
148 case TRANSCODER_B:
149 return "B";
150 case TRANSCODER_C:
151 return "C";
152 case TRANSCODER_EDP:
153 return "EDP";
154 case TRANSCODER_DSI_A:
155 return "DSI A";
156 case TRANSCODER_DSI_C:
157 return "DSI C";
158 default:
159 return "<invalid>";
160 }
161 }
162
163 static inline bool transcoder_is_dsi(enum transcoder transcoder)
164 {
165 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
166 }
167
168 /*
169 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
170 * number of planes per CRTC. Not all platforms really have this many planes,
171 * which means some arrays of size I915_MAX_PLANES may have unused entries
172 * between the topmost sprite plane and the cursor plane.
173 */
174 enum plane {
175 PLANE_A = 0,
176 PLANE_B,
177 PLANE_C,
178 PLANE_CURSOR,
179 I915_MAX_PLANES,
180 };
181 #define plane_name(p) ((p) + 'A')
182
183 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
184
185 enum port {
186 PORT_A = 0,
187 PORT_B,
188 PORT_C,
189 PORT_D,
190 PORT_E,
191 I915_MAX_PORTS
192 };
193 #define port_name(p) ((p) + 'A')
194
195 #define I915_NUM_PHYS_VLV 2
196
197 enum dpio_channel {
198 DPIO_CH0,
199 DPIO_CH1
200 };
201
202 enum dpio_phy {
203 DPIO_PHY0,
204 DPIO_PHY1
205 };
206
207 enum intel_display_power_domain {
208 POWER_DOMAIN_PIPE_A,
209 POWER_DOMAIN_PIPE_B,
210 POWER_DOMAIN_PIPE_C,
211 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
212 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
213 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
214 POWER_DOMAIN_TRANSCODER_A,
215 POWER_DOMAIN_TRANSCODER_B,
216 POWER_DOMAIN_TRANSCODER_C,
217 POWER_DOMAIN_TRANSCODER_EDP,
218 POWER_DOMAIN_TRANSCODER_DSI_A,
219 POWER_DOMAIN_TRANSCODER_DSI_C,
220 POWER_DOMAIN_PORT_DDI_A_LANES,
221 POWER_DOMAIN_PORT_DDI_B_LANES,
222 POWER_DOMAIN_PORT_DDI_C_LANES,
223 POWER_DOMAIN_PORT_DDI_D_LANES,
224 POWER_DOMAIN_PORT_DDI_E_LANES,
225 POWER_DOMAIN_PORT_DSI,
226 POWER_DOMAIN_PORT_CRT,
227 POWER_DOMAIN_PORT_OTHER,
228 POWER_DOMAIN_VGA,
229 POWER_DOMAIN_AUDIO,
230 POWER_DOMAIN_PLLS,
231 POWER_DOMAIN_AUX_A,
232 POWER_DOMAIN_AUX_B,
233 POWER_DOMAIN_AUX_C,
234 POWER_DOMAIN_AUX_D,
235 POWER_DOMAIN_GMBUS,
236 POWER_DOMAIN_MODESET,
237 POWER_DOMAIN_INIT,
238
239 POWER_DOMAIN_NUM,
240 };
241
242 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
243 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
244 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
245 #define POWER_DOMAIN_TRANSCODER(tran) \
246 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
247 (tran) + POWER_DOMAIN_TRANSCODER_A)
248
249 enum hpd_pin {
250 HPD_NONE = 0,
251 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
252 HPD_CRT,
253 HPD_SDVO_B,
254 HPD_SDVO_C,
255 HPD_PORT_A,
256 HPD_PORT_B,
257 HPD_PORT_C,
258 HPD_PORT_D,
259 HPD_PORT_E,
260 HPD_NUM_PINS
261 };
262
263 #define for_each_hpd_pin(__pin) \
264 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
265
266 struct i915_hotplug {
267 struct work_struct hotplug_work;
268
269 struct {
270 unsigned long last_jiffies;
271 int count;
272 enum {
273 HPD_ENABLED = 0,
274 HPD_DISABLED = 1,
275 HPD_MARK_DISABLED = 2
276 } state;
277 } stats[HPD_NUM_PINS];
278 u32 event_bits;
279 struct delayed_work reenable_work;
280
281 struct intel_digital_port *irq_port[I915_MAX_PORTS];
282 u32 long_port_mask;
283 u32 short_port_mask;
284 struct work_struct dig_port_work;
285
286 /*
287 * if we get a HPD irq from DP and a HPD irq from non-DP
288 * the non-DP HPD could block the workqueue on a mode config
289 * mutex getting, that userspace may have taken. However
290 * userspace is waiting on the DP workqueue to run which is
291 * blocked behind the non-DP one.
292 */
293 struct workqueue_struct *dp_wq;
294 };
295
296 #define I915_GEM_GPU_DOMAINS \
297 (I915_GEM_DOMAIN_RENDER | \
298 I915_GEM_DOMAIN_SAMPLER | \
299 I915_GEM_DOMAIN_COMMAND | \
300 I915_GEM_DOMAIN_INSTRUCTION | \
301 I915_GEM_DOMAIN_VERTEX)
302
303 #define for_each_pipe(__dev_priv, __p) \
304 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
305 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
306 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
307 for_each_if ((__mask) & (1 << (__p)))
308 #define for_each_plane(__dev_priv, __pipe, __p) \
309 for ((__p) = 0; \
310 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
311 (__p)++)
312 #define for_each_sprite(__dev_priv, __p, __s) \
313 for ((__s) = 0; \
314 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
315 (__s)++)
316
317 #define for_each_port_masked(__port, __ports_mask) \
318 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
319 for_each_if ((__ports_mask) & (1 << (__port)))
320
321 #define for_each_crtc(dev, crtc) \
322 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
323
324 #define for_each_intel_plane(dev, intel_plane) \
325 list_for_each_entry(intel_plane, \
326 &dev->mode_config.plane_list, \
327 base.head)
328
329 #define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
330 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, \
331 base.head) \
332 for_each_if ((plane_mask) & \
333 (1 << drm_plane_index(&intel_plane->base)))
334
335 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
336 list_for_each_entry(intel_plane, \
337 &(dev)->mode_config.plane_list, \
338 base.head) \
339 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
340
341 #define for_each_intel_crtc(dev, intel_crtc) \
342 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
343
344 #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
345 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) \
346 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
347
348 #define for_each_intel_encoder(dev, intel_encoder) \
349 list_for_each_entry(intel_encoder, \
350 &(dev)->mode_config.encoder_list, \
351 base.head)
352
353 #define for_each_intel_connector(dev, intel_connector) \
354 list_for_each_entry(intel_connector, \
355 &dev->mode_config.connector_list, \
356 base.head)
357
358 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
359 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
360 for_each_if ((intel_encoder)->base.crtc == (__crtc))
361
362 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
363 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
364 for_each_if ((intel_connector)->base.encoder == (__encoder))
365
366 #define for_each_power_domain(domain, mask) \
367 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
368 for_each_if ((1 << (domain)) & (mask))
369
370 struct drm_i915_private;
371 struct i915_mm_struct;
372 struct i915_mmu_object;
373
374 struct drm_i915_file_private {
375 struct drm_i915_private *dev_priv;
376 struct drm_file *file;
377
378 struct {
379 spinlock_t lock;
380 struct list_head request_list;
381 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
382 * chosen to prevent the CPU getting more than a frame ahead of the GPU
383 * (when using lax throttling for the frontbuffer). We also use it to
384 * offer free GPU waitboosts for severely congested workloads.
385 */
386 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
387 } mm;
388 struct idr context_idr;
389
390 struct intel_rps_client {
391 struct list_head link;
392 unsigned boosts;
393 } rps;
394
395 unsigned int bsd_ring;
396 };
397
398 /* Used by dp and fdi links */
399 struct intel_link_m_n {
400 uint32_t tu;
401 uint32_t gmch_m;
402 uint32_t gmch_n;
403 uint32_t link_m;
404 uint32_t link_n;
405 };
406
407 void intel_link_compute_m_n(int bpp, int nlanes,
408 int pixel_clock, int link_clock,
409 struct intel_link_m_n *m_n);
410
411 /* Interface history:
412 *
413 * 1.1: Original.
414 * 1.2: Add Power Management
415 * 1.3: Add vblank support
416 * 1.4: Fix cmdbuffer path, add heap destroy
417 * 1.5: Add vblank pipe configuration
418 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
419 * - Support vertical blank on secondary display pipe
420 */
421 #define DRIVER_MAJOR 1
422 #define DRIVER_MINOR 6
423 #define DRIVER_PATCHLEVEL 0
424
425 #define WATCH_LISTS 0
426
427 struct opregion_header;
428 struct opregion_acpi;
429 struct opregion_swsci;
430 struct opregion_asle;
431
432 struct intel_opregion {
433 struct opregion_header *header;
434 struct opregion_acpi *acpi;
435 struct opregion_swsci *swsci;
436 u32 swsci_gbda_sub_functions;
437 u32 swsci_sbcb_sub_functions;
438 struct opregion_asle *asle;
439 void *rvda;
440 const void *vbt;
441 u32 vbt_size;
442 u32 *lid_state;
443 struct work_struct asle_work;
444 };
445 #define OPREGION_SIZE (8*1024)
446
447 struct intel_overlay;
448 struct intel_overlay_error_state;
449
450 #define I915_FENCE_REG_NONE -1
451 #define I915_MAX_NUM_FENCES 32
452 /* 32 fences + sign bit for FENCE_REG_NONE */
453 #define I915_MAX_NUM_FENCE_BITS 6
454
455 struct drm_i915_fence_reg {
456 struct list_head lru_list;
457 struct drm_i915_gem_object *obj;
458 int pin_count;
459 };
460
461 struct sdvo_device_mapping {
462 u8 initialized;
463 u8 dvo_port;
464 u8 slave_addr;
465 u8 dvo_wiring;
466 u8 i2c_pin;
467 u8 ddc_pin;
468 };
469
470 struct intel_display_error_state;
471
472 struct drm_i915_error_state {
473 struct kref ref;
474 struct timeval time;
475
476 char error_msg[128];
477 int iommu;
478 u32 reset_count;
479 u32 suspend_count;
480
481 /* Generic register state */
482 u32 eir;
483 u32 pgtbl_er;
484 u32 ier;
485 u32 gtier[4];
486 u32 ccid;
487 u32 derrmr;
488 u32 forcewake;
489 u32 error; /* gen6+ */
490 u32 err_int; /* gen7 */
491 u32 fault_data0; /* gen8, gen9 */
492 u32 fault_data1; /* gen8, gen9 */
493 u32 done_reg;
494 u32 gac_eco;
495 u32 gam_ecochk;
496 u32 gab_ctl;
497 u32 gfx_mode;
498 u32 extra_instdone[I915_NUM_INSTDONE_REG];
499 u64 fence[I915_MAX_NUM_FENCES];
500 struct intel_overlay_error_state *overlay;
501 struct intel_display_error_state *display;
502 struct drm_i915_error_object *semaphore_obj;
503
504 struct drm_i915_error_ring {
505 bool valid;
506 /* Software tracked state */
507 bool waiting;
508 int hangcheck_score;
509 enum intel_ring_hangcheck_action hangcheck_action;
510 int num_requests;
511
512 /* our own tracking of ring head and tail */
513 u32 cpu_ring_head;
514 u32 cpu_ring_tail;
515
516 u32 last_seqno;
517 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
518
519 /* Register state */
520 u32 start;
521 u32 tail;
522 u32 head;
523 u32 ctl;
524 u32 hws;
525 u32 ipeir;
526 u32 ipehr;
527 u32 instdone;
528 u32 bbstate;
529 u32 instpm;
530 u32 instps;
531 u32 seqno;
532 u64 bbaddr;
533 u64 acthd;
534 u32 fault_reg;
535 u64 faddr;
536 u32 rc_psmi; /* sleep state */
537 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
538
539 struct drm_i915_error_object {
540 int page_count;
541 u64 gtt_offset;
542 u32 *pages[0];
543 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
544
545 struct drm_i915_error_object *wa_ctx;
546
547 struct drm_i915_error_request {
548 long jiffies;
549 u32 seqno;
550 u32 tail;
551 } *requests;
552
553 struct {
554 u32 gfx_mode;
555 union {
556 u64 pdp[4];
557 u32 pp_dir_base;
558 };
559 } vm_info;
560
561 pid_t pid;
562 char comm[TASK_COMM_LEN];
563 } ring[I915_NUM_ENGINES];
564
565 struct drm_i915_error_buffer {
566 u32 size;
567 u32 name;
568 u32 rseqno[I915_NUM_ENGINES], wseqno;
569 u64 gtt_offset;
570 u32 read_domains;
571 u32 write_domain;
572 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
573 s32 pinned:2;
574 u32 tiling:2;
575 u32 dirty:1;
576 u32 purgeable:1;
577 u32 userptr:1;
578 s32 ring:4;
579 u32 cache_level:3;
580 } **active_bo, **pinned_bo;
581
582 u32 *active_bo_count, *pinned_bo_count;
583 u32 vm_count;
584 };
585
586 struct intel_connector;
587 struct intel_encoder;
588 struct intel_crtc_state;
589 struct intel_initial_plane_config;
590 struct intel_crtc;
591 struct intel_limit;
592 struct dpll;
593
594 struct drm_i915_display_funcs {
595 int (*get_display_clock_speed)(struct drm_device *dev);
596 int (*get_fifo_size)(struct drm_device *dev, int plane);
597 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
598 int (*compute_intermediate_wm)(struct drm_device *dev,
599 struct intel_crtc *intel_crtc,
600 struct intel_crtc_state *newstate);
601 void (*initial_watermarks)(struct intel_crtc_state *cstate);
602 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
603 int (*compute_global_watermarks)(struct drm_atomic_state *state);
604 void (*update_wm)(struct drm_crtc *crtc);
605 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
606 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
607 /* Returns the active state of the crtc, and if the crtc is active,
608 * fills out the pipe-config with the hw state. */
609 bool (*get_pipe_config)(struct intel_crtc *,
610 struct intel_crtc_state *);
611 void (*get_initial_plane_config)(struct intel_crtc *,
612 struct intel_initial_plane_config *);
613 int (*crtc_compute_clock)(struct intel_crtc *crtc,
614 struct intel_crtc_state *crtc_state);
615 void (*crtc_enable)(struct drm_crtc *crtc);
616 void (*crtc_disable)(struct drm_crtc *crtc);
617 void (*audio_codec_enable)(struct drm_connector *connector,
618 struct intel_encoder *encoder,
619 const struct drm_display_mode *adjusted_mode);
620 void (*audio_codec_disable)(struct intel_encoder *encoder);
621 void (*fdi_link_train)(struct drm_crtc *crtc);
622 void (*init_clock_gating)(struct drm_device *dev);
623 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
624 struct drm_framebuffer *fb,
625 struct drm_i915_gem_object *obj,
626 struct drm_i915_gem_request *req,
627 uint32_t flags);
628 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
629 /* clock updates for mode set */
630 /* cursor updates */
631 /* render clock increase/decrease */
632 /* display clock increase/decrease */
633 /* pll clock increase/decrease */
634
635 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
636 void (*load_luts)(struct drm_crtc_state *crtc_state);
637 };
638
639 enum forcewake_domain_id {
640 FW_DOMAIN_ID_RENDER = 0,
641 FW_DOMAIN_ID_BLITTER,
642 FW_DOMAIN_ID_MEDIA,
643
644 FW_DOMAIN_ID_COUNT
645 };
646
647 enum forcewake_domains {
648 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
649 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
650 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
651 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
652 FORCEWAKE_BLITTER |
653 FORCEWAKE_MEDIA)
654 };
655
656 #define FW_REG_READ (1)
657 #define FW_REG_WRITE (2)
658
659 enum forcewake_domains
660 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
661 i915_reg_t reg, unsigned int op);
662
663 struct intel_uncore_funcs {
664 void (*force_wake_get)(struct drm_i915_private *dev_priv,
665 enum forcewake_domains domains);
666 void (*force_wake_put)(struct drm_i915_private *dev_priv,
667 enum forcewake_domains domains);
668
669 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
670 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
671 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
672 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
673
674 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
675 uint8_t val, bool trace);
676 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
677 uint16_t val, bool trace);
678 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
679 uint32_t val, bool trace);
680 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
681 uint64_t val, bool trace);
682 };
683
684 struct intel_uncore {
685 spinlock_t lock; /** lock is also taken in irq contexts. */
686
687 struct intel_uncore_funcs funcs;
688
689 unsigned fifo_count;
690 enum forcewake_domains fw_domains;
691
692 struct intel_uncore_forcewake_domain {
693 struct drm_i915_private *i915;
694 enum forcewake_domain_id id;
695 enum forcewake_domains mask;
696 unsigned wake_count;
697 struct hrtimer timer;
698 i915_reg_t reg_set;
699 u32 val_set;
700 u32 val_clear;
701 i915_reg_t reg_ack;
702 i915_reg_t reg_post;
703 u32 val_reset;
704 } fw_domain[FW_DOMAIN_ID_COUNT];
705
706 int unclaimed_mmio_check;
707 };
708
709 /* Iterate over initialised fw domains */
710 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
711 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
712 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
713 (domain__)++) \
714 for_each_if ((mask__) & (domain__)->mask)
715
716 #define for_each_fw_domain(domain__, dev_priv__) \
717 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
718
719 #define CSR_VERSION(major, minor) ((major) << 16 | (minor))
720 #define CSR_VERSION_MAJOR(version) ((version) >> 16)
721 #define CSR_VERSION_MINOR(version) ((version) & 0xffff)
722
723 struct intel_csr {
724 struct work_struct work;
725 const char *fw_path;
726 uint32_t *dmc_payload;
727 uint32_t dmc_fw_size;
728 uint32_t version;
729 uint32_t mmio_count;
730 i915_reg_t mmioaddr[8];
731 uint32_t mmiodata[8];
732 uint32_t dc_state;
733 uint32_t allowed_dc_mask;
734 };
735
736 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
737 func(is_mobile) sep \
738 func(is_i85x) sep \
739 func(is_i915g) sep \
740 func(is_i945gm) sep \
741 func(is_g33) sep \
742 func(need_gfx_hws) sep \
743 func(is_g4x) sep \
744 func(is_pineview) sep \
745 func(is_broadwater) sep \
746 func(is_crestline) sep \
747 func(is_ivybridge) sep \
748 func(is_valleyview) sep \
749 func(is_cherryview) sep \
750 func(is_haswell) sep \
751 func(is_broadwell) sep \
752 func(is_skylake) sep \
753 func(is_broxton) sep \
754 func(is_kabylake) sep \
755 func(is_preliminary) sep \
756 func(has_fbc) sep \
757 func(has_pipe_cxsr) sep \
758 func(has_hotplug) sep \
759 func(cursor_needs_physical) sep \
760 func(has_overlay) sep \
761 func(overlay_needs_physical) sep \
762 func(supports_tv) sep \
763 func(has_llc) sep \
764 func(has_snoop) sep \
765 func(has_ddi) sep \
766 func(has_fpga_dbg) sep \
767 func(has_pooled_eu)
768
769 #define DEFINE_FLAG(name) u8 name:1
770 #define SEP_SEMICOLON ;
771
772 struct intel_device_info {
773 u32 display_mmio_offset;
774 u16 device_id;
775 u8 num_pipes;
776 u8 num_sprites[I915_MAX_PIPES];
777 u8 gen;
778 u16 gen_mask;
779 u8 ring_mask; /* Rings supported by the HW */
780 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
781 /* Register offsets for the various display pipes and transcoders */
782 int pipe_offsets[I915_MAX_TRANSCODERS];
783 int trans_offsets[I915_MAX_TRANSCODERS];
784 int palette_offsets[I915_MAX_PIPES];
785 int cursor_offsets[I915_MAX_PIPES];
786
787 /* Slice/subslice/EU info */
788 u8 slice_total;
789 u8 subslice_total;
790 u8 subslice_per_slice;
791 u8 eu_total;
792 u8 eu_per_subslice;
793 u8 min_eu_in_pool;
794 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
795 u8 subslice_7eu[3];
796 u8 has_slice_pg:1;
797 u8 has_subslice_pg:1;
798 u8 has_eu_pg:1;
799
800 struct color_luts {
801 u16 degamma_lut_size;
802 u16 gamma_lut_size;
803 } color;
804 };
805
806 #undef DEFINE_FLAG
807 #undef SEP_SEMICOLON
808
809 enum i915_cache_level {
810 I915_CACHE_NONE = 0,
811 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
812 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
813 caches, eg sampler/render caches, and the
814 large Last-Level-Cache. LLC is coherent with
815 the CPU, but L3 is only visible to the GPU. */
816 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
817 };
818
819 struct i915_ctx_hang_stats {
820 /* This context had batch pending when hang was declared */
821 unsigned batch_pending;
822
823 /* This context had batch active when hang was declared */
824 unsigned batch_active;
825
826 /* Time when this context was last blamed for a GPU reset */
827 unsigned long guilty_ts;
828
829 /* If the contexts causes a second GPU hang within this time,
830 * it is permanently banned from submitting any more work.
831 */
832 unsigned long ban_period_seconds;
833
834 /* This context is banned to submit more work */
835 bool banned;
836 };
837
838 /* This must match up with the value previously used for execbuf2.rsvd1. */
839 #define DEFAULT_CONTEXT_HANDLE 0
840
841 /**
842 * struct i915_gem_context - as the name implies, represents a context.
843 * @ref: reference count.
844 * @user_handle: userspace tracking identity for this context.
845 * @remap_slice: l3 row remapping information.
846 * @flags: context specific flags:
847 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
848 * @file_priv: filp associated with this context (NULL for global default
849 * context).
850 * @hang_stats: information about the role of this context in possible GPU
851 * hangs.
852 * @ppgtt: virtual memory space used by this context.
853 * @legacy_hw_ctx: render context backing object and whether it is correctly
854 * initialized (legacy ring submission mechanism only).
855 * @link: link in the global list of contexts.
856 *
857 * Contexts are memory images used by the hardware to store copies of their
858 * internal state.
859 */
860 struct i915_gem_context {
861 struct kref ref;
862 struct drm_i915_private *i915;
863 struct drm_i915_file_private *file_priv;
864 struct i915_hw_ppgtt *ppgtt;
865
866 struct i915_ctx_hang_stats hang_stats;
867
868 /* Unique identifier for this context, used by the hw for tracking */
869 unsigned long flags;
870 unsigned hw_id;
871 u32 user_handle;
872 #define CONTEXT_NO_ZEROMAP (1<<0)
873
874 struct intel_context {
875 struct drm_i915_gem_object *state;
876 struct intel_ringbuffer *ringbuf;
877 struct i915_vma *lrc_vma;
878 uint32_t *lrc_reg_state;
879 u64 lrc_desc;
880 int pin_count;
881 bool initialised;
882 } engine[I915_NUM_ENGINES];
883 u32 ring_size;
884 u32 desc_template;
885 struct atomic_notifier_head status_notifier;
886
887 struct list_head link;
888
889 u8 remap_slice;
890 };
891
892 enum fb_op_origin {
893 ORIGIN_GTT,
894 ORIGIN_CPU,
895 ORIGIN_CS,
896 ORIGIN_FLIP,
897 ORIGIN_DIRTYFB,
898 };
899
900 struct intel_fbc {
901 /* This is always the inner lock when overlapping with struct_mutex and
902 * it's the outer lock when overlapping with stolen_lock. */
903 struct mutex lock;
904 unsigned threshold;
905 unsigned int possible_framebuffer_bits;
906 unsigned int busy_bits;
907 unsigned int visible_pipes_mask;
908 struct intel_crtc *crtc;
909
910 struct drm_mm_node compressed_fb;
911 struct drm_mm_node *compressed_llb;
912
913 bool false_color;
914
915 bool enabled;
916 bool active;
917
918 struct intel_fbc_state_cache {
919 struct {
920 unsigned int mode_flags;
921 uint32_t hsw_bdw_pixel_rate;
922 } crtc;
923
924 struct {
925 unsigned int rotation;
926 int src_w;
927 int src_h;
928 bool visible;
929 } plane;
930
931 struct {
932 u64 ilk_ggtt_offset;
933 uint32_t pixel_format;
934 unsigned int stride;
935 int fence_reg;
936 unsigned int tiling_mode;
937 } fb;
938 } state_cache;
939
940 struct intel_fbc_reg_params {
941 struct {
942 enum pipe pipe;
943 enum plane plane;
944 unsigned int fence_y_offset;
945 } crtc;
946
947 struct {
948 u64 ggtt_offset;
949 uint32_t pixel_format;
950 unsigned int stride;
951 int fence_reg;
952 } fb;
953
954 int cfb_size;
955 } params;
956
957 struct intel_fbc_work {
958 bool scheduled;
959 u32 scheduled_vblank;
960 struct work_struct work;
961 } work;
962
963 const char *no_fbc_reason;
964 };
965
966 /**
967 * HIGH_RR is the highest eDP panel refresh rate read from EDID
968 * LOW_RR is the lowest eDP panel refresh rate found from EDID
969 * parsing for same resolution.
970 */
971 enum drrs_refresh_rate_type {
972 DRRS_HIGH_RR,
973 DRRS_LOW_RR,
974 DRRS_MAX_RR, /* RR count */
975 };
976
977 enum drrs_support_type {
978 DRRS_NOT_SUPPORTED = 0,
979 STATIC_DRRS_SUPPORT = 1,
980 SEAMLESS_DRRS_SUPPORT = 2
981 };
982
983 struct intel_dp;
984 struct i915_drrs {
985 struct mutex mutex;
986 struct delayed_work work;
987 struct intel_dp *dp;
988 unsigned busy_frontbuffer_bits;
989 enum drrs_refresh_rate_type refresh_rate_type;
990 enum drrs_support_type type;
991 };
992
993 struct i915_psr {
994 struct mutex lock;
995 bool sink_support;
996 bool source_ok;
997 struct intel_dp *enabled;
998 bool active;
999 struct delayed_work work;
1000 unsigned busy_frontbuffer_bits;
1001 bool psr2_support;
1002 bool aux_frame_sync;
1003 bool link_standby;
1004 };
1005
1006 enum intel_pch {
1007 PCH_NONE = 0, /* No PCH present */
1008 PCH_IBX, /* Ibexpeak PCH */
1009 PCH_CPT, /* Cougarpoint PCH */
1010 PCH_LPT, /* Lynxpoint PCH */
1011 PCH_SPT, /* Sunrisepoint PCH */
1012 PCH_NOP,
1013 };
1014
1015 enum intel_sbi_destination {
1016 SBI_ICLK,
1017 SBI_MPHY,
1018 };
1019
1020 #define QUIRK_PIPEA_FORCE (1<<0)
1021 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1022 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1023 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1024 #define QUIRK_PIPEB_FORCE (1<<4)
1025 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1026
1027 struct intel_fbdev;
1028 struct intel_fbc_work;
1029
1030 struct intel_gmbus {
1031 struct i2c_adapter adapter;
1032 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1033 u32 force_bit;
1034 u32 reg0;
1035 i915_reg_t gpio_reg;
1036 struct i2c_algo_bit_data bit_algo;
1037 struct drm_i915_private *dev_priv;
1038 };
1039
1040 struct i915_suspend_saved_registers {
1041 u32 saveDSPARB;
1042 u32 saveLVDS;
1043 u32 savePP_ON_DELAYS;
1044 u32 savePP_OFF_DELAYS;
1045 u32 savePP_ON;
1046 u32 savePP_OFF;
1047 u32 savePP_CONTROL;
1048 u32 savePP_DIVISOR;
1049 u32 saveFBC_CONTROL;
1050 u32 saveCACHE_MODE_0;
1051 u32 saveMI_ARB_STATE;
1052 u32 saveSWF0[16];
1053 u32 saveSWF1[16];
1054 u32 saveSWF3[3];
1055 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1056 u32 savePCH_PORT_HOTPLUG;
1057 u16 saveGCDGMBUS;
1058 };
1059
1060 struct vlv_s0ix_state {
1061 /* GAM */
1062 u32 wr_watermark;
1063 u32 gfx_prio_ctrl;
1064 u32 arb_mode;
1065 u32 gfx_pend_tlb0;
1066 u32 gfx_pend_tlb1;
1067 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1068 u32 media_max_req_count;
1069 u32 gfx_max_req_count;
1070 u32 render_hwsp;
1071 u32 ecochk;
1072 u32 bsd_hwsp;
1073 u32 blt_hwsp;
1074 u32 tlb_rd_addr;
1075
1076 /* MBC */
1077 u32 g3dctl;
1078 u32 gsckgctl;
1079 u32 mbctl;
1080
1081 /* GCP */
1082 u32 ucgctl1;
1083 u32 ucgctl3;
1084 u32 rcgctl1;
1085 u32 rcgctl2;
1086 u32 rstctl;
1087 u32 misccpctl;
1088
1089 /* GPM */
1090 u32 gfxpause;
1091 u32 rpdeuhwtc;
1092 u32 rpdeuc;
1093 u32 ecobus;
1094 u32 pwrdwnupctl;
1095 u32 rp_down_timeout;
1096 u32 rp_deucsw;
1097 u32 rcubmabdtmr;
1098 u32 rcedata;
1099 u32 spare2gh;
1100
1101 /* Display 1 CZ domain */
1102 u32 gt_imr;
1103 u32 gt_ier;
1104 u32 pm_imr;
1105 u32 pm_ier;
1106 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1107
1108 /* GT SA CZ domain */
1109 u32 tilectl;
1110 u32 gt_fifoctl;
1111 u32 gtlc_wake_ctrl;
1112 u32 gtlc_survive;
1113 u32 pmwgicz;
1114
1115 /* Display 2 CZ domain */
1116 u32 gu_ctl0;
1117 u32 gu_ctl1;
1118 u32 pcbr;
1119 u32 clock_gate_dis2;
1120 };
1121
1122 struct intel_rps_ei {
1123 u32 cz_clock;
1124 u32 render_c0;
1125 u32 media_c0;
1126 };
1127
1128 struct intel_gen6_power_mgmt {
1129 /*
1130 * work, interrupts_enabled and pm_iir are protected by
1131 * dev_priv->irq_lock
1132 */
1133 struct work_struct work;
1134 bool interrupts_enabled;
1135 u32 pm_iir;
1136
1137 u32 pm_intr_keep;
1138
1139 /* Frequencies are stored in potentially platform dependent multiples.
1140 * In other words, *_freq needs to be multiplied by X to be interesting.
1141 * Soft limits are those which are used for the dynamic reclocking done
1142 * by the driver (raise frequencies under heavy loads, and lower for
1143 * lighter loads). Hard limits are those imposed by the hardware.
1144 *
1145 * A distinction is made for overclocking, which is never enabled by
1146 * default, and is considered to be above the hard limit if it's
1147 * possible at all.
1148 */
1149 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1150 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1151 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1152 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1153 u8 min_freq; /* AKA RPn. Minimum frequency */
1154 u8 idle_freq; /* Frequency to request when we are idle */
1155 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1156 u8 rp1_freq; /* "less than" RP0 power/freqency */
1157 u8 rp0_freq; /* Non-overclocked max frequency. */
1158 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1159
1160 u8 up_threshold; /* Current %busy required to uplock */
1161 u8 down_threshold; /* Current %busy required to downclock */
1162
1163 int last_adj;
1164 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1165
1166 spinlock_t client_lock;
1167 struct list_head clients;
1168 bool client_boost;
1169
1170 bool enabled;
1171 struct delayed_work delayed_resume_work;
1172 unsigned boosts;
1173
1174 struct intel_rps_client semaphores, mmioflips;
1175
1176 /* manual wa residency calculations */
1177 struct intel_rps_ei up_ei, down_ei;
1178
1179 /*
1180 * Protects RPS/RC6 register access and PCU communication.
1181 * Must be taken after struct_mutex if nested. Note that
1182 * this lock may be held for long periods of time when
1183 * talking to hw - so only take it when talking to hw!
1184 */
1185 struct mutex hw_lock;
1186 };
1187
1188 /* defined intel_pm.c */
1189 extern spinlock_t mchdev_lock;
1190
1191 struct intel_ilk_power_mgmt {
1192 u8 cur_delay;
1193 u8 min_delay;
1194 u8 max_delay;
1195 u8 fmax;
1196 u8 fstart;
1197
1198 u64 last_count1;
1199 unsigned long last_time1;
1200 unsigned long chipset_power;
1201 u64 last_count2;
1202 u64 last_time2;
1203 unsigned long gfx_power;
1204 u8 corr;
1205
1206 int c_m;
1207 int r_t;
1208 };
1209
1210 struct drm_i915_private;
1211 struct i915_power_well;
1212
1213 struct i915_power_well_ops {
1214 /*
1215 * Synchronize the well's hw state to match the current sw state, for
1216 * example enable/disable it based on the current refcount. Called
1217 * during driver init and resume time, possibly after first calling
1218 * the enable/disable handlers.
1219 */
1220 void (*sync_hw)(struct drm_i915_private *dev_priv,
1221 struct i915_power_well *power_well);
1222 /*
1223 * Enable the well and resources that depend on it (for example
1224 * interrupts located on the well). Called after the 0->1 refcount
1225 * transition.
1226 */
1227 void (*enable)(struct drm_i915_private *dev_priv,
1228 struct i915_power_well *power_well);
1229 /*
1230 * Disable the well and resources that depend on it. Called after
1231 * the 1->0 refcount transition.
1232 */
1233 void (*disable)(struct drm_i915_private *dev_priv,
1234 struct i915_power_well *power_well);
1235 /* Returns the hw enabled state. */
1236 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1237 struct i915_power_well *power_well);
1238 };
1239
1240 /* Power well structure for haswell */
1241 struct i915_power_well {
1242 const char *name;
1243 bool always_on;
1244 /* power well enable/disable usage count */
1245 int count;
1246 /* cached hw enabled state */
1247 bool hw_enabled;
1248 unsigned long domains;
1249 unsigned long data;
1250 const struct i915_power_well_ops *ops;
1251 };
1252
1253 struct i915_power_domains {
1254 /*
1255 * Power wells needed for initialization at driver init and suspend
1256 * time are on. They are kept on until after the first modeset.
1257 */
1258 bool init_power_on;
1259 bool initializing;
1260 int power_well_count;
1261
1262 struct mutex lock;
1263 int domain_use_count[POWER_DOMAIN_NUM];
1264 struct i915_power_well *power_wells;
1265 };
1266
1267 #define MAX_L3_SLICES 2
1268 struct intel_l3_parity {
1269 u32 *remap_info[MAX_L3_SLICES];
1270 struct work_struct error_work;
1271 int which_slice;
1272 };
1273
1274 struct i915_gem_mm {
1275 /** Memory allocator for GTT stolen memory */
1276 struct drm_mm stolen;
1277 /** Protects the usage of the GTT stolen memory allocator. This is
1278 * always the inner lock when overlapping with struct_mutex. */
1279 struct mutex stolen_lock;
1280
1281 /** List of all objects in gtt_space. Used to restore gtt
1282 * mappings on resume */
1283 struct list_head bound_list;
1284 /**
1285 * List of objects which are not bound to the GTT (thus
1286 * are idle and not used by the GPU) but still have
1287 * (presumably uncached) pages still attached.
1288 */
1289 struct list_head unbound_list;
1290
1291 /** Usable portion of the GTT for GEM */
1292 unsigned long stolen_base; /* limited to low memory (32-bit) */
1293
1294 /** PPGTT used for aliasing the PPGTT with the GTT */
1295 struct i915_hw_ppgtt *aliasing_ppgtt;
1296
1297 struct notifier_block oom_notifier;
1298 struct notifier_block vmap_notifier;
1299 struct shrinker shrinker;
1300 bool shrinker_no_lock_stealing;
1301
1302 /** LRU list of objects with fence regs on them. */
1303 struct list_head fence_list;
1304
1305 /**
1306 * We leave the user IRQ off as much as possible,
1307 * but this means that requests will finish and never
1308 * be retired once the system goes idle. Set a timer to
1309 * fire periodically while the ring is running. When it
1310 * fires, go retire requests.
1311 */
1312 struct delayed_work retire_work;
1313
1314 /**
1315 * When we detect an idle GPU, we want to turn on
1316 * powersaving features. So once we see that there
1317 * are no more requests outstanding and no more
1318 * arrive within a small period of time, we fire
1319 * off the idle_work.
1320 */
1321 struct delayed_work idle_work;
1322
1323 /**
1324 * Are we in a non-interruptible section of code like
1325 * modesetting?
1326 */
1327 bool interruptible;
1328
1329 /**
1330 * Is the GPU currently considered idle, or busy executing userspace
1331 * requests? Whilst idle, we attempt to power down the hardware and
1332 * display clocks. In order to reduce the effect on performance, there
1333 * is a slight delay before we do so.
1334 */
1335 bool busy;
1336
1337 /* the indicator for dispatch video commands on two BSD rings */
1338 unsigned int bsd_ring_dispatch_index;
1339
1340 /** Bit 6 swizzling required for X tiling */
1341 uint32_t bit_6_swizzle_x;
1342 /** Bit 6 swizzling required for Y tiling */
1343 uint32_t bit_6_swizzle_y;
1344
1345 /* accounting, useful for userland debugging */
1346 spinlock_t object_stat_lock;
1347 size_t object_memory;
1348 u32 object_count;
1349 };
1350
1351 struct drm_i915_error_state_buf {
1352 struct drm_i915_private *i915;
1353 unsigned bytes;
1354 unsigned size;
1355 int err;
1356 u8 *buf;
1357 loff_t start;
1358 loff_t pos;
1359 };
1360
1361 struct i915_error_state_file_priv {
1362 struct drm_device *dev;
1363 struct drm_i915_error_state *error;
1364 };
1365
1366 struct i915_gpu_error {
1367 /* For hangcheck timer */
1368 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1369 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1370 /* Hang gpu twice in this window and your context gets banned */
1371 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1372
1373 struct workqueue_struct *hangcheck_wq;
1374 struct delayed_work hangcheck_work;
1375
1376 /* For reset and error_state handling. */
1377 spinlock_t lock;
1378 /* Protected by the above dev->gpu_error.lock. */
1379 struct drm_i915_error_state *first_error;
1380
1381 unsigned long missed_irq_rings;
1382
1383 /**
1384 * State variable controlling the reset flow and count
1385 *
1386 * This is a counter which gets incremented when reset is triggered,
1387 * and again when reset has been handled. So odd values (lowest bit set)
1388 * means that reset is in progress and even values that
1389 * (reset_counter >> 1):th reset was successfully completed.
1390 *
1391 * If reset is not completed succesfully, the I915_WEDGE bit is
1392 * set meaning that hardware is terminally sour and there is no
1393 * recovery. All waiters on the reset_queue will be woken when
1394 * that happens.
1395 *
1396 * This counter is used by the wait_seqno code to notice that reset
1397 * event happened and it needs to restart the entire ioctl (since most
1398 * likely the seqno it waited for won't ever signal anytime soon).
1399 *
1400 * This is important for lock-free wait paths, where no contended lock
1401 * naturally enforces the correct ordering between the bail-out of the
1402 * waiter and the gpu reset work code.
1403 */
1404 atomic_t reset_counter;
1405
1406 #define I915_RESET_IN_PROGRESS_FLAG 1
1407 #define I915_WEDGED (1 << 31)
1408
1409 /**
1410 * Waitqueue to signal when the reset has completed. Used by clients
1411 * that wait for dev_priv->mm.wedged to settle.
1412 */
1413 wait_queue_head_t reset_queue;
1414
1415 /* Userspace knobs for gpu hang simulation;
1416 * combines both a ring mask, and extra flags
1417 */
1418 u32 stop_rings;
1419 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1420 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1421
1422 /* For missed irq/seqno simulation. */
1423 unsigned int test_irq_rings;
1424 };
1425
1426 enum modeset_restore {
1427 MODESET_ON_LID_OPEN,
1428 MODESET_DONE,
1429 MODESET_SUSPENDED,
1430 };
1431
1432 #define DP_AUX_A 0x40
1433 #define DP_AUX_B 0x10
1434 #define DP_AUX_C 0x20
1435 #define DP_AUX_D 0x30
1436
1437 #define DDC_PIN_B 0x05
1438 #define DDC_PIN_C 0x04
1439 #define DDC_PIN_D 0x06
1440
1441 struct ddi_vbt_port_info {
1442 /*
1443 * This is an index in the HDMI/DVI DDI buffer translation table.
1444 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1445 * populate this field.
1446 */
1447 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1448 uint8_t hdmi_level_shift;
1449
1450 uint8_t supports_dvi:1;
1451 uint8_t supports_hdmi:1;
1452 uint8_t supports_dp:1;
1453
1454 uint8_t alternate_aux_channel;
1455 uint8_t alternate_ddc_pin;
1456
1457 uint8_t dp_boost_level;
1458 uint8_t hdmi_boost_level;
1459 };
1460
1461 enum psr_lines_to_wait {
1462 PSR_0_LINES_TO_WAIT = 0,
1463 PSR_1_LINE_TO_WAIT,
1464 PSR_4_LINES_TO_WAIT,
1465 PSR_8_LINES_TO_WAIT
1466 };
1467
1468 struct intel_vbt_data {
1469 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1470 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1471
1472 /* Feature bits */
1473 unsigned int int_tv_support:1;
1474 unsigned int lvds_dither:1;
1475 unsigned int lvds_vbt:1;
1476 unsigned int int_crt_support:1;
1477 unsigned int lvds_use_ssc:1;
1478 unsigned int display_clock_mode:1;
1479 unsigned int fdi_rx_polarity_inverted:1;
1480 unsigned int panel_type:4;
1481 int lvds_ssc_freq;
1482 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1483
1484 enum drrs_support_type drrs_type;
1485
1486 struct {
1487 int rate;
1488 int lanes;
1489 int preemphasis;
1490 int vswing;
1491 bool low_vswing;
1492 bool initialized;
1493 bool support;
1494 int bpp;
1495 struct edp_power_seq pps;
1496 } edp;
1497
1498 struct {
1499 bool full_link;
1500 bool require_aux_wakeup;
1501 int idle_frames;
1502 enum psr_lines_to_wait lines_to_wait;
1503 int tp1_wakeup_time;
1504 int tp2_tp3_wakeup_time;
1505 } psr;
1506
1507 struct {
1508 u16 pwm_freq_hz;
1509 bool present;
1510 bool active_low_pwm;
1511 u8 min_brightness; /* min_brightness/255 of max */
1512 enum intel_backlight_type type;
1513 } backlight;
1514
1515 /* MIPI DSI */
1516 struct {
1517 u16 panel_id;
1518 struct mipi_config *config;
1519 struct mipi_pps_data *pps;
1520 u8 seq_version;
1521 u32 size;
1522 u8 *data;
1523 const u8 *sequence[MIPI_SEQ_MAX];
1524 } dsi;
1525
1526 int crt_ddc_pin;
1527
1528 int child_dev_num;
1529 union child_device_config *child_dev;
1530
1531 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1532 struct sdvo_device_mapping sdvo_mappings[2];
1533 };
1534
1535 enum intel_ddb_partitioning {
1536 INTEL_DDB_PART_1_2,
1537 INTEL_DDB_PART_5_6, /* IVB+ */
1538 };
1539
1540 struct intel_wm_level {
1541 bool enable;
1542 uint32_t pri_val;
1543 uint32_t spr_val;
1544 uint32_t cur_val;
1545 uint32_t fbc_val;
1546 };
1547
1548 struct ilk_wm_values {
1549 uint32_t wm_pipe[3];
1550 uint32_t wm_lp[3];
1551 uint32_t wm_lp_spr[3];
1552 uint32_t wm_linetime[3];
1553 bool enable_fbc_wm;
1554 enum intel_ddb_partitioning partitioning;
1555 };
1556
1557 struct vlv_pipe_wm {
1558 uint16_t primary;
1559 uint16_t sprite[2];
1560 uint8_t cursor;
1561 };
1562
1563 struct vlv_sr_wm {
1564 uint16_t plane;
1565 uint8_t cursor;
1566 };
1567
1568 struct vlv_wm_values {
1569 struct vlv_pipe_wm pipe[3];
1570 struct vlv_sr_wm sr;
1571 struct {
1572 uint8_t cursor;
1573 uint8_t sprite[2];
1574 uint8_t primary;
1575 } ddl[3];
1576 uint8_t level;
1577 bool cxsr;
1578 };
1579
1580 struct skl_ddb_entry {
1581 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1582 };
1583
1584 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1585 {
1586 return entry->end - entry->start;
1587 }
1588
1589 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1590 const struct skl_ddb_entry *e2)
1591 {
1592 if (e1->start == e2->start && e1->end == e2->end)
1593 return true;
1594
1595 return false;
1596 }
1597
1598 struct skl_ddb_allocation {
1599 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1600 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1601 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1602 };
1603
1604 struct skl_wm_values {
1605 unsigned dirty_pipes;
1606 struct skl_ddb_allocation ddb;
1607 uint32_t wm_linetime[I915_MAX_PIPES];
1608 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1609 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1610 };
1611
1612 struct skl_wm_level {
1613 bool plane_en[I915_MAX_PLANES];
1614 uint16_t plane_res_b[I915_MAX_PLANES];
1615 uint8_t plane_res_l[I915_MAX_PLANES];
1616 };
1617
1618 /*
1619 * This struct helps tracking the state needed for runtime PM, which puts the
1620 * device in PCI D3 state. Notice that when this happens, nothing on the
1621 * graphics device works, even register access, so we don't get interrupts nor
1622 * anything else.
1623 *
1624 * Every piece of our code that needs to actually touch the hardware needs to
1625 * either call intel_runtime_pm_get or call intel_display_power_get with the
1626 * appropriate power domain.
1627 *
1628 * Our driver uses the autosuspend delay feature, which means we'll only really
1629 * suspend if we stay with zero refcount for a certain amount of time. The
1630 * default value is currently very conservative (see intel_runtime_pm_enable), but
1631 * it can be changed with the standard runtime PM files from sysfs.
1632 *
1633 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1634 * goes back to false exactly before we reenable the IRQs. We use this variable
1635 * to check if someone is trying to enable/disable IRQs while they're supposed
1636 * to be disabled. This shouldn't happen and we'll print some error messages in
1637 * case it happens.
1638 *
1639 * For more, read the Documentation/power/runtime_pm.txt.
1640 */
1641 struct i915_runtime_pm {
1642 atomic_t wakeref_count;
1643 atomic_t atomic_seq;
1644 bool suspended;
1645 bool irqs_enabled;
1646 };
1647
1648 enum intel_pipe_crc_source {
1649 INTEL_PIPE_CRC_SOURCE_NONE,
1650 INTEL_PIPE_CRC_SOURCE_PLANE1,
1651 INTEL_PIPE_CRC_SOURCE_PLANE2,
1652 INTEL_PIPE_CRC_SOURCE_PF,
1653 INTEL_PIPE_CRC_SOURCE_PIPE,
1654 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1655 INTEL_PIPE_CRC_SOURCE_TV,
1656 INTEL_PIPE_CRC_SOURCE_DP_B,
1657 INTEL_PIPE_CRC_SOURCE_DP_C,
1658 INTEL_PIPE_CRC_SOURCE_DP_D,
1659 INTEL_PIPE_CRC_SOURCE_AUTO,
1660 INTEL_PIPE_CRC_SOURCE_MAX,
1661 };
1662
1663 struct intel_pipe_crc_entry {
1664 uint32_t frame;
1665 uint32_t crc[5];
1666 };
1667
1668 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1669 struct intel_pipe_crc {
1670 spinlock_t lock;
1671 bool opened; /* exclusive access to the result file */
1672 struct intel_pipe_crc_entry *entries;
1673 enum intel_pipe_crc_source source;
1674 int head, tail;
1675 wait_queue_head_t wq;
1676 };
1677
1678 struct i915_frontbuffer_tracking {
1679 struct mutex lock;
1680
1681 /*
1682 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1683 * scheduled flips.
1684 */
1685 unsigned busy_bits;
1686 unsigned flip_bits;
1687 };
1688
1689 struct i915_wa_reg {
1690 i915_reg_t addr;
1691 u32 value;
1692 /* bitmask representing WA bits */
1693 u32 mask;
1694 };
1695
1696 /*
1697 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1698 * allowing it for RCS as we don't foresee any requirement of having
1699 * a whitelist for other engines. When it is really required for
1700 * other engines then the limit need to be increased.
1701 */
1702 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1703
1704 struct i915_workarounds {
1705 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1706 u32 count;
1707 u32 hw_whitelist_count[I915_NUM_ENGINES];
1708 };
1709
1710 struct i915_virtual_gpu {
1711 bool active;
1712 };
1713
1714 struct i915_execbuffer_params {
1715 struct drm_device *dev;
1716 struct drm_file *file;
1717 uint32_t dispatch_flags;
1718 uint32_t args_batch_start_offset;
1719 uint64_t batch_obj_vm_offset;
1720 struct intel_engine_cs *engine;
1721 struct drm_i915_gem_object *batch_obj;
1722 struct i915_gem_context *ctx;
1723 struct drm_i915_gem_request *request;
1724 };
1725
1726 /* used in computing the new watermarks state */
1727 struct intel_wm_config {
1728 unsigned int num_pipes_active;
1729 bool sprites_enabled;
1730 bool sprites_scaled;
1731 };
1732
1733 struct drm_i915_private {
1734 struct drm_device *dev;
1735 struct kmem_cache *objects;
1736 struct kmem_cache *vmas;
1737 struct kmem_cache *requests;
1738
1739 const struct intel_device_info info;
1740
1741 int relative_constants_mode;
1742
1743 void __iomem *regs;
1744
1745 struct intel_uncore uncore;
1746
1747 struct i915_virtual_gpu vgpu;
1748
1749 struct intel_gvt gvt;
1750
1751 struct intel_guc guc;
1752
1753 struct intel_csr csr;
1754
1755 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1756
1757 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1758 * controller on different i2c buses. */
1759 struct mutex gmbus_mutex;
1760
1761 /**
1762 * Base address of the gmbus and gpio block.
1763 */
1764 uint32_t gpio_mmio_base;
1765
1766 /* MMIO base address for MIPI regs */
1767 uint32_t mipi_mmio_base;
1768
1769 uint32_t psr_mmio_base;
1770
1771 wait_queue_head_t gmbus_wait_queue;
1772
1773 struct pci_dev *bridge_dev;
1774 struct i915_gem_context *kernel_context;
1775 struct intel_engine_cs engine[I915_NUM_ENGINES];
1776 struct drm_i915_gem_object *semaphore_obj;
1777 uint32_t last_seqno, next_seqno;
1778
1779 struct drm_dma_handle *status_page_dmah;
1780 struct resource mch_res;
1781
1782 /* protects the irq masks */
1783 spinlock_t irq_lock;
1784
1785 /* protects the mmio flip data */
1786 spinlock_t mmio_flip_lock;
1787
1788 bool display_irqs_enabled;
1789
1790 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1791 struct pm_qos_request pm_qos;
1792
1793 /* Sideband mailbox protection */
1794 struct mutex sb_lock;
1795
1796 /** Cached value of IMR to avoid reads in updating the bitfield */
1797 union {
1798 u32 irq_mask;
1799 u32 de_irq_mask[I915_MAX_PIPES];
1800 };
1801 u32 gt_irq_mask;
1802 u32 pm_irq_mask;
1803 u32 pm_rps_events;
1804 u32 pipestat_irq_mask[I915_MAX_PIPES];
1805
1806 struct i915_hotplug hotplug;
1807 struct intel_fbc fbc;
1808 struct i915_drrs drrs;
1809 struct intel_opregion opregion;
1810 struct intel_vbt_data vbt;
1811
1812 bool preserve_bios_swizzle;
1813
1814 /* overlay */
1815 struct intel_overlay *overlay;
1816
1817 /* backlight registers and fields in struct intel_panel */
1818 struct mutex backlight_lock;
1819
1820 /* LVDS info */
1821 bool no_aux_handshake;
1822
1823 /* protects panel power sequencer state */
1824 struct mutex pps_mutex;
1825
1826 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1827 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1828
1829 unsigned int fsb_freq, mem_freq, is_ddr3;
1830 unsigned int skl_preferred_vco_freq;
1831 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
1832 unsigned int max_dotclk_freq;
1833 unsigned int rawclk_freq;
1834 unsigned int hpll_freq;
1835 unsigned int czclk_freq;
1836
1837 struct {
1838 unsigned int vco, ref;
1839 } cdclk_pll;
1840
1841 /**
1842 * wq - Driver workqueue for GEM.
1843 *
1844 * NOTE: Work items scheduled here are not allowed to grab any modeset
1845 * locks, for otherwise the flushing done in the pageflip code will
1846 * result in deadlocks.
1847 */
1848 struct workqueue_struct *wq;
1849
1850 /* Display functions */
1851 struct drm_i915_display_funcs display;
1852
1853 /* PCH chipset type */
1854 enum intel_pch pch_type;
1855 unsigned short pch_id;
1856
1857 unsigned long quirks;
1858
1859 enum modeset_restore modeset_restore;
1860 struct mutex modeset_restore_lock;
1861 struct drm_atomic_state *modeset_restore_state;
1862
1863 struct list_head vm_list; /* Global list of all address spaces */
1864 struct i915_ggtt ggtt; /* VM representing the global address space */
1865
1866 struct i915_gem_mm mm;
1867 DECLARE_HASHTABLE(mm_structs, 7);
1868 struct mutex mm_lock;
1869
1870 /* The hw wants to have a stable context identifier for the lifetime
1871 * of the context (for OA, PASID, faults, etc). This is limited
1872 * in execlists to 21 bits.
1873 */
1874 struct ida context_hw_ida;
1875 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1876
1877 /* Kernel Modesetting */
1878
1879 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1880 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1881 wait_queue_head_t pending_flip_queue;
1882
1883 #ifdef CONFIG_DEBUG_FS
1884 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1885 #endif
1886
1887 /* dpll and cdclk state is protected by connection_mutex */
1888 int num_shared_dpll;
1889 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1890 const struct intel_dpll_mgr *dpll_mgr;
1891
1892 /*
1893 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1894 * Must be global rather than per dpll, because on some platforms
1895 * plls share registers.
1896 */
1897 struct mutex dpll_lock;
1898
1899 unsigned int active_crtcs;
1900 unsigned int min_pixclk[I915_MAX_PIPES];
1901
1902 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1903
1904 struct i915_workarounds workarounds;
1905
1906 struct i915_frontbuffer_tracking fb_tracking;
1907
1908 u16 orig_clock;
1909
1910 bool mchbar_need_disable;
1911
1912 struct intel_l3_parity l3_parity;
1913
1914 /* Cannot be determined by PCIID. You must always read a register. */
1915 u32 edram_cap;
1916
1917 /* gen6+ rps state */
1918 struct intel_gen6_power_mgmt rps;
1919
1920 /* ilk-only ips/rps state. Everything in here is protected by the global
1921 * mchdev_lock in intel_pm.c */
1922 struct intel_ilk_power_mgmt ips;
1923
1924 struct i915_power_domains power_domains;
1925
1926 struct i915_psr psr;
1927
1928 struct i915_gpu_error gpu_error;
1929
1930 struct drm_i915_gem_object *vlv_pctx;
1931
1932 #ifdef CONFIG_DRM_FBDEV_EMULATION
1933 /* list of fbdev register on this device */
1934 struct intel_fbdev *fbdev;
1935 struct work_struct fbdev_suspend_work;
1936 #endif
1937
1938 struct drm_property *broadcast_rgb_property;
1939 struct drm_property *force_audio_property;
1940
1941 /* hda/i915 audio component */
1942 struct i915_audio_component *audio_component;
1943 bool audio_component_registered;
1944 /**
1945 * av_mutex - mutex for audio/video sync
1946 *
1947 */
1948 struct mutex av_mutex;
1949
1950 uint32_t hw_context_size;
1951 struct list_head context_list;
1952
1953 u32 fdi_rx_config;
1954
1955 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1956 u32 chv_phy_control;
1957 /*
1958 * Shadows for CHV DPLL_MD regs to keep the state
1959 * checker somewhat working in the presence hardware
1960 * crappiness (can't read out DPLL_MD for pipes B & C).
1961 */
1962 u32 chv_dpll_md[I915_MAX_PIPES];
1963 u32 bxt_phy_grc;
1964
1965 u32 suspend_count;
1966 bool suspended_to_idle;
1967 struct i915_suspend_saved_registers regfile;
1968 struct vlv_s0ix_state vlv_s0ix_state;
1969
1970 struct {
1971 /*
1972 * Raw watermark latency values:
1973 * in 0.1us units for WM0,
1974 * in 0.5us units for WM1+.
1975 */
1976 /* primary */
1977 uint16_t pri_latency[5];
1978 /* sprite */
1979 uint16_t spr_latency[5];
1980 /* cursor */
1981 uint16_t cur_latency[5];
1982 /*
1983 * Raw watermark memory latency values
1984 * for SKL for all 8 levels
1985 * in 1us units.
1986 */
1987 uint16_t skl_latency[8];
1988
1989 /*
1990 * The skl_wm_values structure is a bit too big for stack
1991 * allocation, so we keep the staging struct where we store
1992 * intermediate results here instead.
1993 */
1994 struct skl_wm_values skl_results;
1995
1996 /* current hardware state */
1997 union {
1998 struct ilk_wm_values hw;
1999 struct skl_wm_values skl_hw;
2000 struct vlv_wm_values vlv;
2001 };
2002
2003 uint8_t max_level;
2004
2005 /*
2006 * Should be held around atomic WM register writing; also
2007 * protects * intel_crtc->wm.active and
2008 * cstate->wm.need_postvbl_update.
2009 */
2010 struct mutex wm_mutex;
2011
2012 /*
2013 * Set during HW readout of watermarks/DDB. Some platforms
2014 * need to know when we're still using BIOS-provided values
2015 * (which we don't fully trust).
2016 */
2017 bool distrust_bios_wm;
2018 } wm;
2019
2020 struct i915_runtime_pm pm;
2021
2022 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2023 struct {
2024 int (*execbuf_submit)(struct i915_execbuffer_params *params,
2025 struct drm_i915_gem_execbuffer2 *args,
2026 struct list_head *vmas);
2027 int (*init_engines)(struct drm_device *dev);
2028 void (*cleanup_engine)(struct intel_engine_cs *engine);
2029 void (*stop_engine)(struct intel_engine_cs *engine);
2030 } gt;
2031
2032 /* perform PHY state sanity checks? */
2033 bool chv_phy_assert[2];
2034
2035 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2036
2037 /*
2038 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2039 * will be rejected. Instead look for a better place.
2040 */
2041 };
2042
2043 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2044 {
2045 return dev->dev_private;
2046 }
2047
2048 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2049 {
2050 return to_i915(dev_get_drvdata(dev));
2051 }
2052
2053 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2054 {
2055 return container_of(guc, struct drm_i915_private, guc);
2056 }
2057
2058 /* Simple iterator over all initialised engines */
2059 #define for_each_engine(engine__, dev_priv__) \
2060 for ((engine__) = &(dev_priv__)->engine[0]; \
2061 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2062 (engine__)++) \
2063 for_each_if (intel_engine_initialized(engine__))
2064
2065 /* Iterator with engine_id */
2066 #define for_each_engine_id(engine__, dev_priv__, id__) \
2067 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2068 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2069 (engine__)++) \
2070 for_each_if (((id__) = (engine__)->id, \
2071 intel_engine_initialized(engine__)))
2072
2073 /* Iterator over subset of engines selected by mask */
2074 #define for_each_engine_masked(engine__, dev_priv__, mask__) \
2075 for ((engine__) = &(dev_priv__)->engine[0]; \
2076 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2077 (engine__)++) \
2078 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2079 intel_engine_initialized(engine__))
2080
2081 enum hdmi_force_audio {
2082 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2083 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2084 HDMI_AUDIO_AUTO, /* trust EDID */
2085 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2086 };
2087
2088 #define I915_GTT_OFFSET_NONE ((u32)-1)
2089
2090 struct drm_i915_gem_object_ops {
2091 unsigned int flags;
2092 #define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2093
2094 /* Interface between the GEM object and its backing storage.
2095 * get_pages() is called once prior to the use of the associated set
2096 * of pages before to binding them into the GTT, and put_pages() is
2097 * called after we no longer need them. As we expect there to be
2098 * associated cost with migrating pages between the backing storage
2099 * and making them available for the GPU (e.g. clflush), we may hold
2100 * onto the pages after they are no longer referenced by the GPU
2101 * in case they may be used again shortly (for example migrating the
2102 * pages to a different memory domain within the GTT). put_pages()
2103 * will therefore most likely be called when the object itself is
2104 * being released or under memory pressure (where we attempt to
2105 * reap pages for the shrinker).
2106 */
2107 int (*get_pages)(struct drm_i915_gem_object *);
2108 void (*put_pages)(struct drm_i915_gem_object *);
2109
2110 int (*dmabuf_export)(struct drm_i915_gem_object *);
2111 void (*release)(struct drm_i915_gem_object *);
2112 };
2113
2114 /*
2115 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2116 * considered to be the frontbuffer for the given plane interface-wise. This
2117 * doesn't mean that the hw necessarily already scans it out, but that any
2118 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2119 *
2120 * We have one bit per pipe and per scanout plane type.
2121 */
2122 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2123 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2124 #define INTEL_FRONTBUFFER_BITS \
2125 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2126 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2127 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2128 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2129 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2130 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2131 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2132 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2133 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2134 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2135 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2136
2137 struct drm_i915_gem_object {
2138 struct drm_gem_object base;
2139
2140 const struct drm_i915_gem_object_ops *ops;
2141
2142 /** List of VMAs backed by this object */
2143 struct list_head vma_list;
2144
2145 /** Stolen memory for this object, instead of being backed by shmem. */
2146 struct drm_mm_node *stolen;
2147 struct list_head global_list;
2148
2149 struct list_head engine_list[I915_NUM_ENGINES];
2150 /** Used in execbuf to temporarily hold a ref */
2151 struct list_head obj_exec_link;
2152
2153 struct list_head batch_pool_link;
2154
2155 /**
2156 * This is set if the object is on the active lists (has pending
2157 * rendering and so a non-zero seqno), and is not set if it i s on
2158 * inactive (ready to be unbound) list.
2159 */
2160 unsigned int active:I915_NUM_ENGINES;
2161
2162 /**
2163 * This is set if the object has been written to since last bound
2164 * to the GTT
2165 */
2166 unsigned int dirty:1;
2167
2168 /**
2169 * Fence register bits (if any) for this object. Will be set
2170 * as needed when mapped into the GTT.
2171 * Protected by dev->struct_mutex.
2172 */
2173 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2174
2175 /**
2176 * Advice: are the backing pages purgeable?
2177 */
2178 unsigned int madv:2;
2179
2180 /**
2181 * Current tiling mode for the object.
2182 */
2183 unsigned int tiling_mode:2;
2184 /**
2185 * Whether the tiling parameters for the currently associated fence
2186 * register have changed. Note that for the purposes of tracking
2187 * tiling changes we also treat the unfenced register, the register
2188 * slot that the object occupies whilst it executes a fenced
2189 * command (such as BLT on gen2/3), as a "fence".
2190 */
2191 unsigned int fence_dirty:1;
2192
2193 /**
2194 * Is the object at the current location in the gtt mappable and
2195 * fenceable? Used to avoid costly recalculations.
2196 */
2197 unsigned int map_and_fenceable:1;
2198
2199 /**
2200 * Whether the current gtt mapping needs to be mappable (and isn't just
2201 * mappable by accident). Track pin and fault separate for a more
2202 * accurate mappable working set.
2203 */
2204 unsigned int fault_mappable:1;
2205
2206 /*
2207 * Is the object to be mapped as read-only to the GPU
2208 * Only honoured if hardware has relevant pte bit
2209 */
2210 unsigned long gt_ro:1;
2211 unsigned int cache_level:3;
2212 unsigned int cache_dirty:1;
2213
2214 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2215
2216 unsigned int pin_display;
2217
2218 struct sg_table *pages;
2219 int pages_pin_count;
2220 struct get_page {
2221 struct scatterlist *sg;
2222 int last;
2223 } get_page;
2224 void *mapping;
2225
2226 /** Breadcrumb of last rendering to the buffer.
2227 * There can only be one writer, but we allow for multiple readers.
2228 * If there is a writer that necessarily implies that all other
2229 * read requests are complete - but we may only be lazily clearing
2230 * the read requests. A read request is naturally the most recent
2231 * request on a ring, so we may have two different write and read
2232 * requests on one ring where the write request is older than the
2233 * read request. This allows for the CPU to read from an active
2234 * buffer by only waiting for the write to complete.
2235 * */
2236 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
2237 struct drm_i915_gem_request *last_write_req;
2238 /** Breadcrumb of last fenced GPU access to the buffer. */
2239 struct drm_i915_gem_request *last_fenced_req;
2240
2241 /** Current tiling stride for the object, if it's tiled. */
2242 uint32_t stride;
2243
2244 /** References from framebuffers, locks out tiling changes. */
2245 unsigned long framebuffer_references;
2246
2247 /** Record of address bit 17 of each page at last unbind. */
2248 unsigned long *bit_17;
2249
2250 union {
2251 /** for phy allocated objects */
2252 struct drm_dma_handle *phys_handle;
2253
2254 struct i915_gem_userptr {
2255 uintptr_t ptr;
2256 unsigned read_only :1;
2257 unsigned workers :4;
2258 #define I915_GEM_USERPTR_MAX_WORKERS 15
2259
2260 struct i915_mm_struct *mm;
2261 struct i915_mmu_object *mmu_object;
2262 struct work_struct *work;
2263 } userptr;
2264 };
2265 };
2266 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2267
2268 /*
2269 * Optimised SGL iterator for GEM objects
2270 */
2271 static __always_inline struct sgt_iter {
2272 struct scatterlist *sgp;
2273 union {
2274 unsigned long pfn;
2275 dma_addr_t dma;
2276 };
2277 unsigned int curr;
2278 unsigned int max;
2279 } __sgt_iter(struct scatterlist *sgl, bool dma) {
2280 struct sgt_iter s = { .sgp = sgl };
2281
2282 if (s.sgp) {
2283 s.max = s.curr = s.sgp->offset;
2284 s.max += s.sgp->length;
2285 if (dma)
2286 s.dma = sg_dma_address(s.sgp);
2287 else
2288 s.pfn = page_to_pfn(sg_page(s.sgp));
2289 }
2290
2291 return s;
2292 }
2293
2294 /**
2295 * __sg_next - return the next scatterlist entry in a list
2296 * @sg: The current sg entry
2297 *
2298 * Description:
2299 * If the entry is the last, return NULL; otherwise, step to the next
2300 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2301 * otherwise just return the pointer to the current element.
2302 **/
2303 static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2304 {
2305 #ifdef CONFIG_DEBUG_SG
2306 BUG_ON(sg->sg_magic != SG_MAGIC);
2307 #endif
2308 return sg_is_last(sg) ? NULL :
2309 likely(!sg_is_chain(++sg)) ? sg :
2310 sg_chain_ptr(sg);
2311 }
2312
2313 /**
2314 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2315 * @__dmap: DMA address (output)
2316 * @__iter: 'struct sgt_iter' (iterator state, internal)
2317 * @__sgt: sg_table to iterate over (input)
2318 */
2319 #define for_each_sgt_dma(__dmap, __iter, __sgt) \
2320 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2321 ((__dmap) = (__iter).dma + (__iter).curr); \
2322 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
2323 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2324
2325 /**
2326 * for_each_sgt_page - iterate over the pages of the given sg_table
2327 * @__pp: page pointer (output)
2328 * @__iter: 'struct sgt_iter' (iterator state, internal)
2329 * @__sgt: sg_table to iterate over (input)
2330 */
2331 #define for_each_sgt_page(__pp, __iter, __sgt) \
2332 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2333 ((__pp) = (__iter).pfn == 0 ? NULL : \
2334 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2335 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
2336 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2337
2338 /**
2339 * Request queue structure.
2340 *
2341 * The request queue allows us to note sequence numbers that have been emitted
2342 * and may be associated with active buffers to be retired.
2343 *
2344 * By keeping this list, we can avoid having to do questionable sequence
2345 * number comparisons on buffer last_read|write_seqno. It also allows an
2346 * emission time to be associated with the request for tracking how far ahead
2347 * of the GPU the submission is.
2348 *
2349 * The requests are reference counted, so upon creation they should have an
2350 * initial reference taken using kref_init
2351 */
2352 struct drm_i915_gem_request {
2353 struct kref ref;
2354
2355 /** On Which ring this request was generated */
2356 struct drm_i915_private *i915;
2357 struct intel_engine_cs *engine;
2358 unsigned reset_counter;
2359
2360 /** GEM sequence number associated with the previous request,
2361 * when the HWS breadcrumb is equal to this the GPU is processing
2362 * this request.
2363 */
2364 u32 previous_seqno;
2365
2366 /** GEM sequence number associated with this request,
2367 * when the HWS breadcrumb is equal or greater than this the GPU
2368 * has finished processing this request.
2369 */
2370 u32 seqno;
2371
2372 /** Position in the ringbuffer of the start of the request */
2373 u32 head;
2374
2375 /**
2376 * Position in the ringbuffer of the start of the postfix.
2377 * This is required to calculate the maximum available ringbuffer
2378 * space without overwriting the postfix.
2379 */
2380 u32 postfix;
2381
2382 /** Position in the ringbuffer of the end of the whole request */
2383 u32 tail;
2384
2385 /** Preallocate space in the ringbuffer for the emitting the request */
2386 u32 reserved_space;
2387
2388 /**
2389 * Context and ring buffer related to this request
2390 * Contexts are refcounted, so when this request is associated with a
2391 * context, we must increment the context's refcount, to guarantee that
2392 * it persists while any request is linked to it. Requests themselves
2393 * are also refcounted, so the request will only be freed when the last
2394 * reference to it is dismissed, and the code in
2395 * i915_gem_request_free() will then decrement the refcount on the
2396 * context.
2397 */
2398 struct i915_gem_context *ctx;
2399 struct intel_ringbuffer *ringbuf;
2400
2401 /**
2402 * Context related to the previous request.
2403 * As the contexts are accessed by the hardware until the switch is
2404 * completed to a new context, the hardware may still be writing
2405 * to the context object after the breadcrumb is visible. We must
2406 * not unpin/unbind/prune that object whilst still active and so
2407 * we keep the previous context pinned until the following (this)
2408 * request is retired.
2409 */
2410 struct i915_gem_context *previous_context;
2411
2412 /** Batch buffer related to this request if any (used for
2413 error state dump only) */
2414 struct drm_i915_gem_object *batch_obj;
2415
2416 /** Time at which this request was emitted, in jiffies. */
2417 unsigned long emitted_jiffies;
2418
2419 /** global list entry for this request */
2420 struct list_head list;
2421
2422 struct drm_i915_file_private *file_priv;
2423 /** file_priv list entry for this request */
2424 struct list_head client_list;
2425
2426 /** process identifier submitting this request */
2427 struct pid *pid;
2428
2429 /**
2430 * The ELSP only accepts two elements at a time, so we queue
2431 * context/tail pairs on a given queue (ring->execlist_queue) until the
2432 * hardware is available. The queue serves a double purpose: we also use
2433 * it to keep track of the up to 2 contexts currently in the hardware
2434 * (usually one in execution and the other queued up by the GPU): We
2435 * only remove elements from the head of the queue when the hardware
2436 * informs us that an element has been completed.
2437 *
2438 * All accesses to the queue are mediated by a spinlock
2439 * (ring->execlist_lock).
2440 */
2441
2442 /** Execlist link in the submission queue.*/
2443 struct list_head execlist_link;
2444
2445 /** Execlists no. of times this request has been sent to the ELSP */
2446 int elsp_submitted;
2447
2448 /** Execlists context hardware id. */
2449 unsigned ctx_hw_id;
2450 };
2451
2452 struct drm_i915_gem_request * __must_check
2453 i915_gem_request_alloc(struct intel_engine_cs *engine,
2454 struct i915_gem_context *ctx);
2455 void i915_gem_request_free(struct kref *req_ref);
2456 int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2457 struct drm_file *file);
2458
2459 static inline uint32_t
2460 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2461 {
2462 return req ? req->seqno : 0;
2463 }
2464
2465 static inline struct intel_engine_cs *
2466 i915_gem_request_get_engine(struct drm_i915_gem_request *req)
2467 {
2468 return req ? req->engine : NULL;
2469 }
2470
2471 static inline struct drm_i915_gem_request *
2472 i915_gem_request_reference(struct drm_i915_gem_request *req)
2473 {
2474 if (req)
2475 kref_get(&req->ref);
2476 return req;
2477 }
2478
2479 static inline void
2480 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2481 {
2482 kref_put(&req->ref, i915_gem_request_free);
2483 }
2484
2485 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2486 struct drm_i915_gem_request *src)
2487 {
2488 if (src)
2489 i915_gem_request_reference(src);
2490
2491 if (*pdst)
2492 i915_gem_request_unreference(*pdst);
2493
2494 *pdst = src;
2495 }
2496
2497 /*
2498 * XXX: i915_gem_request_completed should be here but currently needs the
2499 * definition of i915_seqno_passed() which is below. It will be moved in
2500 * a later patch when the call to i915_seqno_passed() is obsoleted...
2501 */
2502
2503 /*
2504 * A command that requires special handling by the command parser.
2505 */
2506 struct drm_i915_cmd_descriptor {
2507 /*
2508 * Flags describing how the command parser processes the command.
2509 *
2510 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2511 * a length mask if not set
2512 * CMD_DESC_SKIP: The command is allowed but does not follow the
2513 * standard length encoding for the opcode range in
2514 * which it falls
2515 * CMD_DESC_REJECT: The command is never allowed
2516 * CMD_DESC_REGISTER: The command should be checked against the
2517 * register whitelist for the appropriate ring
2518 * CMD_DESC_MASTER: The command is allowed if the submitting process
2519 * is the DRM master
2520 */
2521 u32 flags;
2522 #define CMD_DESC_FIXED (1<<0)
2523 #define CMD_DESC_SKIP (1<<1)
2524 #define CMD_DESC_REJECT (1<<2)
2525 #define CMD_DESC_REGISTER (1<<3)
2526 #define CMD_DESC_BITMASK (1<<4)
2527 #define CMD_DESC_MASTER (1<<5)
2528
2529 /*
2530 * The command's unique identification bits and the bitmask to get them.
2531 * This isn't strictly the opcode field as defined in the spec and may
2532 * also include type, subtype, and/or subop fields.
2533 */
2534 struct {
2535 u32 value;
2536 u32 mask;
2537 } cmd;
2538
2539 /*
2540 * The command's length. The command is either fixed length (i.e. does
2541 * not include a length field) or has a length field mask. The flag
2542 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2543 * a length mask. All command entries in a command table must include
2544 * length information.
2545 */
2546 union {
2547 u32 fixed;
2548 u32 mask;
2549 } length;
2550
2551 /*
2552 * Describes where to find a register address in the command to check
2553 * against the ring's register whitelist. Only valid if flags has the
2554 * CMD_DESC_REGISTER bit set.
2555 *
2556 * A non-zero step value implies that the command may access multiple
2557 * registers in sequence (e.g. LRI), in that case step gives the
2558 * distance in dwords between individual offset fields.
2559 */
2560 struct {
2561 u32 offset;
2562 u32 mask;
2563 u32 step;
2564 } reg;
2565
2566 #define MAX_CMD_DESC_BITMASKS 3
2567 /*
2568 * Describes command checks where a particular dword is masked and
2569 * compared against an expected value. If the command does not match
2570 * the expected value, the parser rejects it. Only valid if flags has
2571 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2572 * are valid.
2573 *
2574 * If the check specifies a non-zero condition_mask then the parser
2575 * only performs the check when the bits specified by condition_mask
2576 * are non-zero.
2577 */
2578 struct {
2579 u32 offset;
2580 u32 mask;
2581 u32 expected;
2582 u32 condition_offset;
2583 u32 condition_mask;
2584 } bits[MAX_CMD_DESC_BITMASKS];
2585 };
2586
2587 /*
2588 * A table of commands requiring special handling by the command parser.
2589 *
2590 * Each ring has an array of tables. Each table consists of an array of command
2591 * descriptors, which must be sorted with command opcodes in ascending order.
2592 */
2593 struct drm_i915_cmd_table {
2594 const struct drm_i915_cmd_descriptor *table;
2595 int count;
2596 };
2597
2598 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2599 #define __I915__(p) ({ \
2600 struct drm_i915_private *__p; \
2601 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2602 __p = (struct drm_i915_private *)p; \
2603 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2604 __p = to_i915((struct drm_device *)p); \
2605 else \
2606 BUILD_BUG(); \
2607 __p; \
2608 })
2609 #define INTEL_INFO(p) (&__I915__(p)->info)
2610 #define INTEL_GEN(p) (INTEL_INFO(p)->gen)
2611 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2612
2613 #define REVID_FOREVER 0xff
2614 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2615
2616 #define GEN_FOREVER (0)
2617 /*
2618 * Returns true if Gen is in inclusive range [Start, End].
2619 *
2620 * Use GEN_FOREVER for unbound start and or end.
2621 */
2622 #define IS_GEN(p, s, e) ({ \
2623 unsigned int __s = (s), __e = (e); \
2624 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2625 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2626 if ((__s) != GEN_FOREVER) \
2627 __s = (s) - 1; \
2628 if ((__e) == GEN_FOREVER) \
2629 __e = BITS_PER_LONG - 1; \
2630 else \
2631 __e = (e) - 1; \
2632 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2633 })
2634
2635 /*
2636 * Return true if revision is in range [since,until] inclusive.
2637 *
2638 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2639 */
2640 #define IS_REVID(p, since, until) \
2641 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2642
2643 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2644 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2645 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2646 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2647 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2648 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2649 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2650 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2651 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2652 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2653 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2654 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2655 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2656 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2657 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2658 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2659 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2660 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2661 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2662 INTEL_DEVID(dev) == 0x0152 || \
2663 INTEL_DEVID(dev) == 0x015a)
2664 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2665 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
2666 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2667 #define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
2668 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2669 #define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
2670 #define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
2671 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2672 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2673 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2674 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2675 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2676 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2677 (INTEL_DEVID(dev) & 0xf) == 0xe))
2678 /* ULX machines are also considered ULT. */
2679 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2680 (INTEL_DEVID(dev) & 0xf) == 0xe)
2681 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2682 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2683 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2684 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2685 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2686 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2687 /* ULX machines are also considered ULT. */
2688 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2689 INTEL_DEVID(dev) == 0x0A1E)
2690 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2691 INTEL_DEVID(dev) == 0x1913 || \
2692 INTEL_DEVID(dev) == 0x1916 || \
2693 INTEL_DEVID(dev) == 0x1921 || \
2694 INTEL_DEVID(dev) == 0x1926)
2695 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2696 INTEL_DEVID(dev) == 0x1915 || \
2697 INTEL_DEVID(dev) == 0x191E)
2698 #define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2699 INTEL_DEVID(dev) == 0x5913 || \
2700 INTEL_DEVID(dev) == 0x5916 || \
2701 INTEL_DEVID(dev) == 0x5921 || \
2702 INTEL_DEVID(dev) == 0x5926)
2703 #define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2704 INTEL_DEVID(dev) == 0x5915 || \
2705 INTEL_DEVID(dev) == 0x591E)
2706 #define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2707 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2708 #define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2709 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2710
2711 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2712
2713 #define SKL_REVID_A0 0x0
2714 #define SKL_REVID_B0 0x1
2715 #define SKL_REVID_C0 0x2
2716 #define SKL_REVID_D0 0x3
2717 #define SKL_REVID_E0 0x4
2718 #define SKL_REVID_F0 0x5
2719
2720 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2721
2722 #define BXT_REVID_A0 0x0
2723 #define BXT_REVID_A1 0x1
2724 #define BXT_REVID_B0 0x3
2725 #define BXT_REVID_C0 0x9
2726
2727 #define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2728
2729 #define KBL_REVID_A0 0x0
2730 #define KBL_REVID_B0 0x1
2731 #define KBL_REVID_C0 0x2
2732 #define KBL_REVID_D0 0x3
2733 #define KBL_REVID_E0 0x4
2734
2735 #define IS_KBL_REVID(p, since, until) \
2736 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2737
2738 /*
2739 * The genX designation typically refers to the render engine, so render
2740 * capability related checks should use IS_GEN, while display and other checks
2741 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2742 * chips, etc.).
2743 */
2744 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2745 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2746 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2747 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2748 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2749 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2750 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2751 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
2752
2753 #define RENDER_RING (1<<RCS)
2754 #define BSD_RING (1<<VCS)
2755 #define BLT_RING (1<<BCS)
2756 #define VEBOX_RING (1<<VECS)
2757 #define BSD2_RING (1<<VCS2)
2758 #define ALL_ENGINES (~0)
2759
2760 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2761 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2762 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2763 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2764 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2765 #define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
2766 #define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
2767 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2768 HAS_EDRAM(dev))
2769 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2770
2771 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2772 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2773 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2774 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2775 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2776
2777 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2778 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2779
2780 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2781 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2782
2783 /* WaRsDisableCoarsePowerGating:skl,bxt */
2784 #define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2785 IS_SKL_GT3(dev) || \
2786 IS_SKL_GT4(dev))
2787
2788 /*
2789 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2790 * even when in MSI mode. This results in spurious interrupt warnings if the
2791 * legacy irq no. is shared with another device. The kernel then disables that
2792 * interrupt source and so prevents the other device from working properly.
2793 */
2794 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2795 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2796
2797 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2798 * rows, which changed the alignment requirements and fence programming.
2799 */
2800 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2801 IS_I915GM(dev)))
2802 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2803 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2804
2805 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2806 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2807 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2808
2809 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2810
2811 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2812 INTEL_INFO(dev)->gen >= 9)
2813
2814 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2815 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2816 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2817 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2818 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
2819 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2820 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2821 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2822 IS_KABYLAKE(dev) || IS_BROXTON(dev))
2823 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2824 #define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
2825
2826 #define HAS_CSR(dev) (IS_GEN9(dev))
2827
2828 /*
2829 * For now, anything with a GuC requires uCode loading, and then supports
2830 * command submission once loaded. But these are logically independent
2831 * properties, so we have separate macros to test them.
2832 */
2833 #define HAS_GUC(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2834 #define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2835 #define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
2836
2837 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2838 INTEL_INFO(dev)->gen >= 8)
2839
2840 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2841 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2842 !IS_BROXTON(dev))
2843
2844 #define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2845
2846 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2847 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2848 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2849 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2850 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2851 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2852 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2853 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2854 #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
2855 #define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
2856 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
2857
2858 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2859 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2860 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2861 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2862 #define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2863 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2864 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2865 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2866 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2867
2868 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2869 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2870
2871 /* DPF == dynamic parity feature */
2872 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2873 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2874
2875 #define GT_FREQUENCY_MULTIPLIER 50
2876 #define GEN9_FREQ_SCALER 3
2877
2878 #include "i915_trace.h"
2879
2880 extern const struct drm_ioctl_desc i915_ioctls[];
2881 extern int i915_max_ioctl;
2882
2883 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2884 extern int i915_resume_switcheroo(struct drm_device *dev);
2885
2886 int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2887 int enable_ppgtt);
2888
2889 /* i915_dma.c */
2890 void __printf(3, 4)
2891 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2892 const char *fmt, ...);
2893
2894 #define i915_report_error(dev_priv, fmt, ...) \
2895 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2896
2897 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2898 extern int i915_driver_unload(struct drm_device *);
2899 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2900 extern void i915_driver_lastclose(struct drm_device * dev);
2901 extern void i915_driver_preclose(struct drm_device *dev,
2902 struct drm_file *file);
2903 extern void i915_driver_postclose(struct drm_device *dev,
2904 struct drm_file *file);
2905 #ifdef CONFIG_COMPAT
2906 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2907 unsigned long arg);
2908 #endif
2909 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2910 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2911 extern int i915_reset(struct drm_i915_private *dev_priv);
2912 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2913 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2914 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2915 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2916 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2917 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2918 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2919
2920 /* intel_hotplug.c */
2921 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2922 u32 pin_mask, u32 long_mask);
2923 void intel_hpd_init(struct drm_i915_private *dev_priv);
2924 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2925 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2926 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2927
2928 /* i915_irq.c */
2929 void i915_queue_hangcheck(struct drm_i915_private *dev_priv);
2930 __printf(3, 4)
2931 void i915_handle_error(struct drm_i915_private *dev_priv,
2932 u32 engine_mask,
2933 const char *fmt, ...);
2934
2935 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2936 int intel_irq_install(struct drm_i915_private *dev_priv);
2937 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2938
2939 extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2940 extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
2941 bool restore_forcewake);
2942 extern void intel_uncore_init(struct drm_i915_private *dev_priv);
2943 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
2944 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
2945 extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2946 extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2947 bool restore);
2948 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2949 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2950 enum forcewake_domains domains);
2951 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2952 enum forcewake_domains domains);
2953 /* Like above but the caller must manage the uncore.lock itself.
2954 * Must be used with I915_READ_FW and friends.
2955 */
2956 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2957 enum forcewake_domains domains);
2958 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2959 enum forcewake_domains domains);
2960 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2961
2962 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2963
2964 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2965 {
2966 return dev_priv->gvt.initialized;
2967 }
2968
2969 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2970 {
2971 return dev_priv->vgpu.active;
2972 }
2973
2974 void
2975 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2976 u32 status_mask);
2977
2978 void
2979 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2980 u32 status_mask);
2981
2982 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2983 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2984 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2985 uint32_t mask,
2986 uint32_t bits);
2987 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2988 uint32_t interrupt_mask,
2989 uint32_t enabled_irq_mask);
2990 static inline void
2991 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2992 {
2993 ilk_update_display_irq(dev_priv, bits, bits);
2994 }
2995 static inline void
2996 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2997 {
2998 ilk_update_display_irq(dev_priv, bits, 0);
2999 }
3000 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3001 enum pipe pipe,
3002 uint32_t interrupt_mask,
3003 uint32_t enabled_irq_mask);
3004 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3005 enum pipe pipe, uint32_t bits)
3006 {
3007 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3008 }
3009 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3010 enum pipe pipe, uint32_t bits)
3011 {
3012 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3013 }
3014 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3015 uint32_t interrupt_mask,
3016 uint32_t enabled_irq_mask);
3017 static inline void
3018 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3019 {
3020 ibx_display_interrupt_update(dev_priv, bits, bits);
3021 }
3022 static inline void
3023 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3024 {
3025 ibx_display_interrupt_update(dev_priv, bits, 0);
3026 }
3027
3028
3029 /* i915_gem.c */
3030 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3031 struct drm_file *file_priv);
3032 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3033 struct drm_file *file_priv);
3034 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3035 struct drm_file *file_priv);
3036 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3037 struct drm_file *file_priv);
3038 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3039 struct drm_file *file_priv);
3040 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3041 struct drm_file *file_priv);
3042 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3043 struct drm_file *file_priv);
3044 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
3045 struct drm_i915_gem_request *req);
3046 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
3047 struct drm_i915_gem_execbuffer2 *args,
3048 struct list_head *vmas);
3049 int i915_gem_execbuffer(struct drm_device *dev, void *data,
3050 struct drm_file *file_priv);
3051 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3052 struct drm_file *file_priv);
3053 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3054 struct drm_file *file_priv);
3055 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3056 struct drm_file *file);
3057 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3058 struct drm_file *file);
3059 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3060 struct drm_file *file_priv);
3061 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3062 struct drm_file *file_priv);
3063 int i915_gem_set_tiling(struct drm_device *dev, void *data,
3064 struct drm_file *file_priv);
3065 int i915_gem_get_tiling(struct drm_device *dev, void *data,
3066 struct drm_file *file_priv);
3067 void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3068 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3069 struct drm_file *file);
3070 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3071 struct drm_file *file_priv);
3072 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3073 struct drm_file *file_priv);
3074 void i915_gem_load_init(struct drm_device *dev);
3075 void i915_gem_load_cleanup(struct drm_device *dev);
3076 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3077 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3078
3079 void *i915_gem_object_alloc(struct drm_device *dev);
3080 void i915_gem_object_free(struct drm_i915_gem_object *obj);
3081 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3082 const struct drm_i915_gem_object_ops *ops);
3083 struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
3084 size_t size);
3085 struct drm_i915_gem_object *i915_gem_object_create_from_data(
3086 struct drm_device *dev, const void *data, size_t size);
3087 void i915_gem_free_object(struct drm_gem_object *obj);
3088 void i915_gem_vma_destroy(struct i915_vma *vma);
3089
3090 /* Flags used by pin/bind&friends. */
3091 #define PIN_MAPPABLE (1<<0)
3092 #define PIN_NONBLOCK (1<<1)
3093 #define PIN_GLOBAL (1<<2)
3094 #define PIN_OFFSET_BIAS (1<<3)
3095 #define PIN_USER (1<<4)
3096 #define PIN_UPDATE (1<<5)
3097 #define PIN_ZONE_4G (1<<6)
3098 #define PIN_HIGH (1<<7)
3099 #define PIN_OFFSET_FIXED (1<<8)
3100 #define PIN_OFFSET_MASK (~4095)
3101 int __must_check
3102 i915_gem_object_pin(struct drm_i915_gem_object *obj,
3103 struct i915_address_space *vm,
3104 uint32_t alignment,
3105 uint64_t flags);
3106 int __must_check
3107 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3108 const struct i915_ggtt_view *view,
3109 uint32_t alignment,
3110 uint64_t flags);
3111
3112 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3113 u32 flags);
3114 void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
3115 int __must_check i915_vma_unbind(struct i915_vma *vma);
3116 /*
3117 * BEWARE: Do not use the function below unless you can _absolutely_
3118 * _guarantee_ VMA in question is _not in use_ anywhere.
3119 */
3120 int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
3121 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
3122 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
3123 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3124
3125 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3126 int *needs_clflush);
3127
3128 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3129
3130 static inline int __sg_page_count(struct scatterlist *sg)
3131 {
3132 return sg->length >> PAGE_SHIFT;
3133 }
3134
3135 struct page *
3136 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3137
3138 static inline dma_addr_t
3139 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3140 {
3141 if (n < obj->get_page.last) {
3142 obj->get_page.sg = obj->pages->sgl;
3143 obj->get_page.last = 0;
3144 }
3145
3146 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3147 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3148 if (unlikely(sg_is_chain(obj->get_page.sg)))
3149 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3150 }
3151
3152 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3153 }
3154
3155 static inline struct page *
3156 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
3157 {
3158 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3159 return NULL;
3160
3161 if (n < obj->get_page.last) {
3162 obj->get_page.sg = obj->pages->sgl;
3163 obj->get_page.last = 0;
3164 }
3165
3166 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3167 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3168 if (unlikely(sg_is_chain(obj->get_page.sg)))
3169 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3170 }
3171
3172 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3173 }
3174
3175 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3176 {
3177 BUG_ON(obj->pages == NULL);
3178 obj->pages_pin_count++;
3179 }
3180
3181 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3182 {
3183 BUG_ON(obj->pages_pin_count == 0);
3184 obj->pages_pin_count--;
3185 }
3186
3187 /**
3188 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3189 * @obj - the object to map into kernel address space
3190 *
3191 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3192 * pages and then returns a contiguous mapping of the backing storage into
3193 * the kernel address space.
3194 *
3195 * The caller must hold the struct_mutex, and is responsible for calling
3196 * i915_gem_object_unpin_map() when the mapping is no longer required.
3197 *
3198 * Returns the pointer through which to access the mapped object, or an
3199 * ERR_PTR() on error.
3200 */
3201 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3202
3203 /**
3204 * i915_gem_object_unpin_map - releases an earlier mapping
3205 * @obj - the object to unmap
3206 *
3207 * After pinning the object and mapping its pages, once you are finished
3208 * with your access, call i915_gem_object_unpin_map() to release the pin
3209 * upon the mapping. Once the pin count reaches zero, that mapping may be
3210 * removed.
3211 *
3212 * The caller must hold the struct_mutex.
3213 */
3214 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3215 {
3216 lockdep_assert_held(&obj->base.dev->struct_mutex);
3217 i915_gem_object_unpin_pages(obj);
3218 }
3219
3220 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3221 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
3222 struct intel_engine_cs *to,
3223 struct drm_i915_gem_request **to_req);
3224 void i915_vma_move_to_active(struct i915_vma *vma,
3225 struct drm_i915_gem_request *req);
3226 int i915_gem_dumb_create(struct drm_file *file_priv,
3227 struct drm_device *dev,
3228 struct drm_mode_create_dumb *args);
3229 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3230 uint32_t handle, uint64_t *offset);
3231
3232 void i915_gem_track_fb(struct drm_i915_gem_object *old,
3233 struct drm_i915_gem_object *new,
3234 unsigned frontbuffer_bits);
3235
3236 /**
3237 * Returns true if seq1 is later than seq2.
3238 */
3239 static inline bool
3240 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3241 {
3242 return (int32_t)(seq1 - seq2) >= 0;
3243 }
3244
3245 static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3246 bool lazy_coherency)
3247 {
3248 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3249 req->engine->irq_seqno_barrier(req->engine);
3250 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3251 req->previous_seqno);
3252 }
3253
3254 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3255 bool lazy_coherency)
3256 {
3257 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3258 req->engine->irq_seqno_barrier(req->engine);
3259 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3260 req->seqno);
3261 }
3262
3263 int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
3264 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
3265
3266 struct drm_i915_gem_request *
3267 i915_gem_find_active_request(struct intel_engine_cs *engine);
3268
3269 bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3270 void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
3271
3272 static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3273 {
3274 return atomic_read(&error->reset_counter);
3275 }
3276
3277 static inline bool __i915_reset_in_progress(u32 reset)
3278 {
3279 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3280 }
3281
3282 static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3283 {
3284 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3285 }
3286
3287 static inline bool __i915_terminally_wedged(u32 reset)
3288 {
3289 return unlikely(reset & I915_WEDGED);
3290 }
3291
3292 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3293 {
3294 return __i915_reset_in_progress(i915_reset_counter(error));
3295 }
3296
3297 static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3298 {
3299 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
3300 }
3301
3302 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3303 {
3304 return __i915_terminally_wedged(i915_reset_counter(error));
3305 }
3306
3307 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3308 {
3309 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
3310 }
3311
3312 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3313 {
3314 return dev_priv->gpu_error.stop_rings == 0 ||
3315 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3316 }
3317
3318 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3319 {
3320 return dev_priv->gpu_error.stop_rings == 0 ||
3321 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3322 }
3323
3324 void i915_gem_reset(struct drm_device *dev);
3325 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3326 int __must_check i915_gem_init(struct drm_device *dev);
3327 int i915_gem_init_engines(struct drm_device *dev);
3328 int __must_check i915_gem_init_hw(struct drm_device *dev);
3329 void i915_gem_init_swizzling(struct drm_device *dev);
3330 void i915_gem_cleanup_engines(struct drm_device *dev);
3331 int __must_check i915_gpu_idle(struct drm_device *dev);
3332 int __must_check i915_gem_suspend(struct drm_device *dev);
3333 void __i915_add_request(struct drm_i915_gem_request *req,
3334 struct drm_i915_gem_object *batch_obj,
3335 bool flush_caches);
3336 #define i915_add_request(req) \
3337 __i915_add_request(req, NULL, true)
3338 #define i915_add_request_no_flush(req) \
3339 __i915_add_request(req, NULL, false)
3340 int __i915_wait_request(struct drm_i915_gem_request *req,
3341 bool interruptible,
3342 s64 *timeout,
3343 struct intel_rps_client *rps);
3344 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
3345 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3346 int __must_check
3347 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3348 bool readonly);
3349 int __must_check
3350 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3351 bool write);
3352 int __must_check
3353 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3354 int __must_check
3355 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3356 u32 alignment,
3357 const struct i915_ggtt_view *view);
3358 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3359 const struct i915_ggtt_view *view);
3360 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3361 int align);
3362 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3363 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3364
3365 uint32_t
3366 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3367 uint32_t
3368 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3369 int tiling_mode, bool fenced);
3370
3371 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3372 enum i915_cache_level cache_level);
3373
3374 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3375 struct dma_buf *dma_buf);
3376
3377 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3378 struct drm_gem_object *gem_obj, int flags);
3379
3380 u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3381 const struct i915_ggtt_view *view);
3382 u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3383 struct i915_address_space *vm);
3384 static inline u64
3385 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3386 {
3387 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3388 }
3389
3390 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3391 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3392 const struct i915_ggtt_view *view);
3393 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3394 struct i915_address_space *vm);
3395
3396 struct i915_vma *
3397 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3398 struct i915_address_space *vm);
3399 struct i915_vma *
3400 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3401 const struct i915_ggtt_view *view);
3402
3403 struct i915_vma *
3404 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3405 struct i915_address_space *vm);
3406 struct i915_vma *
3407 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3408 const struct i915_ggtt_view *view);
3409
3410 static inline struct i915_vma *
3411 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3412 {
3413 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3414 }
3415 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3416
3417 /* Some GGTT VM helpers */
3418 static inline struct i915_hw_ppgtt *
3419 i915_vm_to_ppgtt(struct i915_address_space *vm)
3420 {
3421 return container_of(vm, struct i915_hw_ppgtt, base);
3422 }
3423
3424
3425 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3426 {
3427 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3428 }
3429
3430 unsigned long
3431 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
3432
3433 static inline int __must_check
3434 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3435 uint32_t alignment,
3436 unsigned flags)
3437 {
3438 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3439 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3440
3441 return i915_gem_object_pin(obj, &ggtt->base,
3442 alignment, flags | PIN_GLOBAL);
3443 }
3444
3445 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3446 const struct i915_ggtt_view *view);
3447 static inline void
3448 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3449 {
3450 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3451 }
3452
3453 /* i915_gem_fence.c */
3454 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3455 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3456
3457 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3458 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3459
3460 void i915_gem_restore_fences(struct drm_device *dev);
3461
3462 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3463 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3464 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3465
3466 /* i915_gem_context.c */
3467 int __must_check i915_gem_context_init(struct drm_device *dev);
3468 void i915_gem_context_lost(struct drm_i915_private *dev_priv);
3469 void i915_gem_context_fini(struct drm_device *dev);
3470 void i915_gem_context_reset(struct drm_device *dev);
3471 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3472 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3473 int i915_switch_context(struct drm_i915_gem_request *req);
3474 void i915_gem_context_free(struct kref *ctx_ref);
3475 struct drm_i915_gem_object *
3476 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3477
3478 static inline struct i915_gem_context *
3479 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3480 {
3481 struct i915_gem_context *ctx;
3482
3483 lockdep_assert_held(&file_priv->dev_priv->dev->struct_mutex);
3484
3485 ctx = idr_find(&file_priv->context_idr, id);
3486 if (!ctx)
3487 return ERR_PTR(-ENOENT);
3488
3489 return ctx;
3490 }
3491
3492 static inline void i915_gem_context_reference(struct i915_gem_context *ctx)
3493 {
3494 kref_get(&ctx->ref);
3495 }
3496
3497 static inline void i915_gem_context_unreference(struct i915_gem_context *ctx)
3498 {
3499 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
3500 kref_put(&ctx->ref, i915_gem_context_free);
3501 }
3502
3503 static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3504 {
3505 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3506 }
3507
3508 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3509 struct drm_file *file);
3510 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3511 struct drm_file *file);
3512 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3513 struct drm_file *file_priv);
3514 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3515 struct drm_file *file_priv);
3516 int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3517 struct drm_file *file);
3518
3519 /* i915_gem_evict.c */
3520 int __must_check i915_gem_evict_something(struct drm_device *dev,
3521 struct i915_address_space *vm,
3522 int min_size,
3523 unsigned alignment,
3524 unsigned cache_level,
3525 unsigned long start,
3526 unsigned long end,
3527 unsigned flags);
3528 int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
3529 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3530
3531 /* belongs in i915_gem_gtt.h */
3532 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3533 {
3534 if (INTEL_GEN(dev_priv) < 6)
3535 intel_gtt_chipset_flush();
3536 }
3537
3538 /* i915_gem_stolen.c */
3539 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3540 struct drm_mm_node *node, u64 size,
3541 unsigned alignment);
3542 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3543 struct drm_mm_node *node, u64 size,
3544 unsigned alignment, u64 start,
3545 u64 end);
3546 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3547 struct drm_mm_node *node);
3548 int i915_gem_init_stolen(struct drm_device *dev);
3549 void i915_gem_cleanup_stolen(struct drm_device *dev);
3550 struct drm_i915_gem_object *
3551 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3552 struct drm_i915_gem_object *
3553 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3554 u32 stolen_offset,
3555 u32 gtt_offset,
3556 u32 size);
3557
3558 /* i915_gem_shrinker.c */
3559 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3560 unsigned long target,
3561 unsigned flags);
3562 #define I915_SHRINK_PURGEABLE 0x1
3563 #define I915_SHRINK_UNBOUND 0x2
3564 #define I915_SHRINK_BOUND 0x4
3565 #define I915_SHRINK_ACTIVE 0x8
3566 #define I915_SHRINK_VMAPS 0x10
3567 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3568 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3569 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3570
3571
3572 /* i915_gem_tiling.c */
3573 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3574 {
3575 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3576
3577 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3578 obj->tiling_mode != I915_TILING_NONE;
3579 }
3580
3581 /* i915_gem_debug.c */
3582 #if WATCH_LISTS
3583 int i915_verify_lists(struct drm_device *dev);
3584 #else
3585 #define i915_verify_lists(dev) 0
3586 #endif
3587
3588 /* i915_debugfs.c */
3589 int i915_debugfs_init(struct drm_minor *minor);
3590 void i915_debugfs_cleanup(struct drm_minor *minor);
3591 #ifdef CONFIG_DEBUG_FS
3592 int i915_debugfs_connector_add(struct drm_connector *connector);
3593 void intel_display_crc_init(struct drm_device *dev);
3594 #else
3595 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3596 { return 0; }
3597 static inline void intel_display_crc_init(struct drm_device *dev) {}
3598 #endif
3599
3600 /* i915_gpu_error.c */
3601 __printf(2, 3)
3602 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3603 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3604 const struct i915_error_state_file_priv *error);
3605 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3606 struct drm_i915_private *i915,
3607 size_t count, loff_t pos);
3608 static inline void i915_error_state_buf_release(
3609 struct drm_i915_error_state_buf *eb)
3610 {
3611 kfree(eb->buf);
3612 }
3613 void i915_capture_error_state(struct drm_i915_private *dev_priv,
3614 u32 engine_mask,
3615 const char *error_msg);
3616 void i915_error_state_get(struct drm_device *dev,
3617 struct i915_error_state_file_priv *error_priv);
3618 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3619 void i915_destroy_error_state(struct drm_device *dev);
3620
3621 void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
3622 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3623
3624 /* i915_cmd_parser.c */
3625 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3626 int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3627 void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3628 bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3629 int i915_parse_cmds(struct intel_engine_cs *engine,
3630 struct drm_i915_gem_object *batch_obj,
3631 struct drm_i915_gem_object *shadow_batch_obj,
3632 u32 batch_start_offset,
3633 u32 batch_len,
3634 bool is_master);
3635
3636 /* i915_suspend.c */
3637 extern int i915_save_state(struct drm_device *dev);
3638 extern int i915_restore_state(struct drm_device *dev);
3639
3640 /* i915_sysfs.c */
3641 void i915_setup_sysfs(struct drm_device *dev_priv);
3642 void i915_teardown_sysfs(struct drm_device *dev_priv);
3643
3644 /* intel_i2c.c */
3645 extern int intel_setup_gmbus(struct drm_device *dev);
3646 extern void intel_teardown_gmbus(struct drm_device *dev);
3647 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3648 unsigned int pin);
3649
3650 extern struct i2c_adapter *
3651 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3652 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3653 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3654 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3655 {
3656 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3657 }
3658 extern void intel_i2c_reset(struct drm_device *dev);
3659
3660 /* intel_bios.c */
3661 int intel_bios_init(struct drm_i915_private *dev_priv);
3662 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3663 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3664 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3665 bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3666 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3667 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3668 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3669 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3670 enum port port);
3671
3672 /* intel_opregion.c */
3673 #ifdef CONFIG_ACPI
3674 extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3675 extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3676 extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3677 extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3678 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3679 bool enable);
3680 extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3681 pci_power_t state);
3682 extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3683 #else
3684 static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3685 static inline void intel_opregion_init(struct drm_i915_private *dev) { }
3686 static inline void intel_opregion_fini(struct drm_i915_private *dev) { }
3687 static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3688 {
3689 }
3690 static inline int
3691 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3692 {
3693 return 0;
3694 }
3695 static inline int
3696 intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3697 {
3698 return 0;
3699 }
3700 static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3701 {
3702 return -ENODEV;
3703 }
3704 #endif
3705
3706 /* intel_acpi.c */
3707 #ifdef CONFIG_ACPI
3708 extern void intel_register_dsm_handler(void);
3709 extern void intel_unregister_dsm_handler(void);
3710 #else
3711 static inline void intel_register_dsm_handler(void) { return; }
3712 static inline void intel_unregister_dsm_handler(void) { return; }
3713 #endif /* CONFIG_ACPI */
3714
3715 /* modesetting */
3716 extern void intel_modeset_init_hw(struct drm_device *dev);
3717 extern void intel_modeset_init(struct drm_device *dev);
3718 extern void intel_modeset_gem_init(struct drm_device *dev);
3719 extern void intel_modeset_cleanup(struct drm_device *dev);
3720 extern void intel_connector_unregister(struct intel_connector *);
3721 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3722 extern void intel_display_resume(struct drm_device *dev);
3723 extern void i915_redisable_vga(struct drm_device *dev);
3724 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3725 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3726 extern void intel_init_pch_refclk(struct drm_device *dev);
3727 extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3728 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3729 bool enable);
3730 extern void intel_detect_pch(struct drm_device *dev);
3731
3732 extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
3733 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3734 struct drm_file *file);
3735
3736 /* overlay */
3737 extern struct intel_overlay_error_state *
3738 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3739 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3740 struct intel_overlay_error_state *error);
3741
3742 extern struct intel_display_error_state *
3743 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3744 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3745 struct drm_device *dev,
3746 struct intel_display_error_state *error);
3747
3748 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3749 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3750
3751 /* intel_sideband.c */
3752 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3753 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3754 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3755 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3756 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3757 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3758 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3759 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3760 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3761 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3762 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3763 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3764 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3765 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3766 enum intel_sbi_destination destination);
3767 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3768 enum intel_sbi_destination destination);
3769 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3770 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3771
3772 /* intel_dpio_phy.c */
3773 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3774 u32 deemph_reg_value, u32 margin_reg_value,
3775 bool uniq_trans_scale);
3776 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3777 bool reset);
3778 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3779 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3780 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3781 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3782
3783 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3784 u32 demph_reg_value, u32 preemph_reg_value,
3785 u32 uniqtranscale_reg_value, u32 tx3_demph);
3786 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3787 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3788 void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3789
3790 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3791 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3792
3793 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3794 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3795
3796 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3797 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3798 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3799 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3800
3801 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3802 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3803 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3804 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3805
3806 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3807 * will be implemented using 2 32-bit writes in an arbitrary order with
3808 * an arbitrary delay between them. This can cause the hardware to
3809 * act upon the intermediate value, possibly leading to corruption and
3810 * machine death. You have been warned.
3811 */
3812 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3813 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3814
3815 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3816 u32 upper, lower, old_upper, loop = 0; \
3817 upper = I915_READ(upper_reg); \
3818 do { \
3819 old_upper = upper; \
3820 lower = I915_READ(lower_reg); \
3821 upper = I915_READ(upper_reg); \
3822 } while (upper != old_upper && loop++ < 2); \
3823 (u64)upper << 32 | lower; })
3824
3825 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3826 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3827
3828 #define __raw_read(x, s) \
3829 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3830 i915_reg_t reg) \
3831 { \
3832 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3833 }
3834
3835 #define __raw_write(x, s) \
3836 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3837 i915_reg_t reg, uint##x##_t val) \
3838 { \
3839 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3840 }
3841 __raw_read(8, b)
3842 __raw_read(16, w)
3843 __raw_read(32, l)
3844 __raw_read(64, q)
3845
3846 __raw_write(8, b)
3847 __raw_write(16, w)
3848 __raw_write(32, l)
3849 __raw_write(64, q)
3850
3851 #undef __raw_read
3852 #undef __raw_write
3853
3854 /* These are untraced mmio-accessors that are only valid to be used inside
3855 * criticial sections inside IRQ handlers where forcewake is explicitly
3856 * controlled.
3857 * Think twice, and think again, before using these.
3858 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3859 * intel_uncore_forcewake_irqunlock().
3860 */
3861 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3862 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3863 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3864
3865 /* "Broadcast RGB" property */
3866 #define INTEL_BROADCAST_RGB_AUTO 0
3867 #define INTEL_BROADCAST_RGB_FULL 1
3868 #define INTEL_BROADCAST_RGB_LIMITED 2
3869
3870 static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
3871 {
3872 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3873 return VLV_VGACNTRL;
3874 else if (INTEL_INFO(dev)->gen >= 5)
3875 return CPU_VGACNTRL;
3876 else
3877 return VGACNTRL;
3878 }
3879
3880 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3881 {
3882 unsigned long j = msecs_to_jiffies(m);
3883
3884 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3885 }
3886
3887 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3888 {
3889 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3890 }
3891
3892 static inline unsigned long
3893 timespec_to_jiffies_timeout(const struct timespec *value)
3894 {
3895 unsigned long j = timespec_to_jiffies(value);
3896
3897 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3898 }
3899
3900 /*
3901 * If you need to wait X milliseconds between events A and B, but event B
3902 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3903 * when event A happened, then just before event B you call this function and
3904 * pass the timestamp as the first argument, and X as the second argument.
3905 */
3906 static inline void
3907 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3908 {
3909 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3910
3911 /*
3912 * Don't re-read the value of "jiffies" every time since it may change
3913 * behind our back and break the math.
3914 */
3915 tmp_jiffies = jiffies;
3916 target_jiffies = timestamp_jiffies +
3917 msecs_to_jiffies_timeout(to_wait_ms);
3918
3919 if (time_after(target_jiffies, tmp_jiffies)) {
3920 remaining_jiffies = target_jiffies - tmp_jiffies;
3921 while (remaining_jiffies)
3922 remaining_jiffies =
3923 schedule_timeout_uninterruptible(remaining_jiffies);
3924 }
3925 }
3926
3927 static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
3928 struct drm_i915_gem_request *req)
3929 {
3930 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3931 i915_gem_request_assign(&engine->trace_irq_req, req);
3932 }
3933
3934 #endif
This page took 0.23383 seconds and 5 git commands to generate.