a189f756036f70a14eba4eb824354a1b39e98d62
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include "i915_reg.h"
34 #include "intel_bios.h"
35 #include "intel_ringbuffer.h"
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <drm/intel-gtt.h>
40 #include <linux/backlight.h>
41 #include <linux/intel-iommu.h>
42
43 /* General customization:
44 */
45
46 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
47
48 #define DRIVER_NAME "i915"
49 #define DRIVER_DESC "Intel Graphics"
50 #define DRIVER_DATE "20080730"
51
52 enum pipe {
53 PIPE_A = 0,
54 PIPE_B,
55 PIPE_C,
56 I915_MAX_PIPES
57 };
58 #define pipe_name(p) ((p) + 'A')
59
60 enum plane {
61 PLANE_A = 0,
62 PLANE_B,
63 PLANE_C,
64 };
65 #define plane_name(p) ((p) + 'A')
66
67 enum port {
68 PORT_A = 0,
69 PORT_B,
70 PORT_C,
71 PORT_D,
72 PORT_E,
73 I915_MAX_PORTS
74 };
75 #define port_name(p) ((p) + 'A')
76
77 #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
78
79 #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
80
81 /* Interface history:
82 *
83 * 1.1: Original.
84 * 1.2: Add Power Management
85 * 1.3: Add vblank support
86 * 1.4: Fix cmdbuffer path, add heap destroy
87 * 1.5: Add vblank pipe configuration
88 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
89 * - Support vertical blank on secondary display pipe
90 */
91 #define DRIVER_MAJOR 1
92 #define DRIVER_MINOR 6
93 #define DRIVER_PATCHLEVEL 0
94
95 #define WATCH_COHERENCY 0
96 #define WATCH_LISTS 0
97
98 #define I915_GEM_PHYS_CURSOR_0 1
99 #define I915_GEM_PHYS_CURSOR_1 2
100 #define I915_GEM_PHYS_OVERLAY_REGS 3
101 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
102
103 struct drm_i915_gem_phys_object {
104 int id;
105 struct page **page_list;
106 drm_dma_handle_t *handle;
107 struct drm_i915_gem_object *cur_obj;
108 };
109
110 struct mem_block {
111 struct mem_block *next;
112 struct mem_block *prev;
113 int start;
114 int size;
115 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
116 };
117
118 struct opregion_header;
119 struct opregion_acpi;
120 struct opregion_swsci;
121 struct opregion_asle;
122 struct drm_i915_private;
123
124 struct intel_opregion {
125 struct opregion_header *header;
126 struct opregion_acpi *acpi;
127 struct opregion_swsci *swsci;
128 struct opregion_asle *asle;
129 void *vbt;
130 u32 __iomem *lid_state;
131 };
132 #define OPREGION_SIZE (8*1024)
133
134 struct intel_overlay;
135 struct intel_overlay_error_state;
136
137 struct drm_i915_master_private {
138 drm_local_map_t *sarea;
139 struct _drm_i915_sarea *sarea_priv;
140 };
141 #define I915_FENCE_REG_NONE -1
142 #define I915_MAX_NUM_FENCES 16
143 /* 16 fences + sign bit for FENCE_REG_NONE */
144 #define I915_MAX_NUM_FENCE_BITS 5
145
146 struct drm_i915_fence_reg {
147 struct list_head lru_list;
148 struct drm_i915_gem_object *obj;
149 uint32_t setup_seqno;
150 int pin_count;
151 };
152
153 struct sdvo_device_mapping {
154 u8 initialized;
155 u8 dvo_port;
156 u8 slave_addr;
157 u8 dvo_wiring;
158 u8 i2c_pin;
159 u8 ddc_pin;
160 };
161
162 struct intel_display_error_state;
163
164 struct drm_i915_error_state {
165 u32 eir;
166 u32 pgtbl_er;
167 u32 pipestat[I915_MAX_PIPES];
168 u32 tail[I915_NUM_RINGS];
169 u32 head[I915_NUM_RINGS];
170 u32 ipeir[I915_NUM_RINGS];
171 u32 ipehr[I915_NUM_RINGS];
172 u32 instdone[I915_NUM_RINGS];
173 u32 acthd[I915_NUM_RINGS];
174 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
175 /* our own tracking of ring head and tail */
176 u32 cpu_ring_head[I915_NUM_RINGS];
177 u32 cpu_ring_tail[I915_NUM_RINGS];
178 u32 error; /* gen6+ */
179 u32 instpm[I915_NUM_RINGS];
180 u32 instps[I915_NUM_RINGS];
181 u32 instdone1;
182 u32 seqno[I915_NUM_RINGS];
183 u64 bbaddr;
184 u32 fault_reg[I915_NUM_RINGS];
185 u32 done_reg;
186 u32 faddr[I915_NUM_RINGS];
187 u64 fence[I915_MAX_NUM_FENCES];
188 struct timeval time;
189 struct drm_i915_error_ring {
190 struct drm_i915_error_object {
191 int page_count;
192 u32 gtt_offset;
193 u32 *pages[0];
194 } *ringbuffer, *batchbuffer;
195 struct drm_i915_error_request {
196 long jiffies;
197 u32 seqno;
198 u32 tail;
199 } *requests;
200 int num_requests;
201 } ring[I915_NUM_RINGS];
202 struct drm_i915_error_buffer {
203 u32 size;
204 u32 name;
205 u32 seqno;
206 u32 gtt_offset;
207 u32 read_domains;
208 u32 write_domain;
209 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
210 s32 pinned:2;
211 u32 tiling:2;
212 u32 dirty:1;
213 u32 purgeable:1;
214 s32 ring:4;
215 u32 cache_level:2;
216 } *active_bo, *pinned_bo;
217 u32 active_bo_count, pinned_bo_count;
218 struct intel_overlay_error_state *overlay;
219 struct intel_display_error_state *display;
220 };
221
222 struct drm_i915_display_funcs {
223 void (*dpms)(struct drm_crtc *crtc, int mode);
224 bool (*fbc_enabled)(struct drm_device *dev);
225 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
226 void (*disable_fbc)(struct drm_device *dev);
227 int (*get_display_clock_speed)(struct drm_device *dev);
228 int (*get_fifo_size)(struct drm_device *dev, int plane);
229 void (*update_wm)(struct drm_device *dev);
230 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
231 uint32_t sprite_width, int pixel_size);
232 int (*crtc_mode_set)(struct drm_crtc *crtc,
233 struct drm_display_mode *mode,
234 struct drm_display_mode *adjusted_mode,
235 int x, int y,
236 struct drm_framebuffer *old_fb);
237 void (*write_eld)(struct drm_connector *connector,
238 struct drm_crtc *crtc);
239 void (*fdi_link_train)(struct drm_crtc *crtc);
240 void (*init_clock_gating)(struct drm_device *dev);
241 void (*init_pch_clock_gating)(struct drm_device *dev);
242 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
243 struct drm_framebuffer *fb,
244 struct drm_i915_gem_object *obj);
245 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
246 int x, int y);
247 void (*force_wake_get)(struct drm_i915_private *dev_priv);
248 void (*force_wake_put)(struct drm_i915_private *dev_priv);
249 /* clock updates for mode set */
250 /* cursor updates */
251 /* render clock increase/decrease */
252 /* display clock increase/decrease */
253 /* pll clock increase/decrease */
254 };
255
256 struct intel_device_info {
257 u8 gen;
258 u8 is_mobile:1;
259 u8 is_i85x:1;
260 u8 is_i915g:1;
261 u8 is_i945gm:1;
262 u8 is_g33:1;
263 u8 need_gfx_hws:1;
264 u8 is_g4x:1;
265 u8 is_pineview:1;
266 u8 is_broadwater:1;
267 u8 is_crestline:1;
268 u8 is_ivybridge:1;
269 u8 is_valleyview:1;
270 u8 has_pch_split:1;
271 u8 is_haswell:1;
272 u8 has_fbc:1;
273 u8 has_pipe_cxsr:1;
274 u8 has_hotplug:1;
275 u8 cursor_needs_physical:1;
276 u8 has_overlay:1;
277 u8 overlay_needs_physical:1;
278 u8 supports_tv:1;
279 u8 has_bsd_ring:1;
280 u8 has_blt_ring:1;
281 u8 has_llc:1;
282 };
283
284 #define I915_PPGTT_PD_ENTRIES 512
285 #define I915_PPGTT_PT_ENTRIES 1024
286 struct i915_hw_ppgtt {
287 unsigned num_pd_entries;
288 struct page **pt_pages;
289 uint32_t pd_offset;
290 dma_addr_t *pt_dma_addr;
291 dma_addr_t scratch_page_dma_addr;
292 };
293
294 enum no_fbc_reason {
295 FBC_NO_OUTPUT, /* no outputs enabled to compress */
296 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
297 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
298 FBC_MODE_TOO_LARGE, /* mode too large for compression */
299 FBC_BAD_PLANE, /* fbc not supported on plane */
300 FBC_NOT_TILED, /* buffer not tiled */
301 FBC_MULTIPLE_PIPES, /* more than one pipe active */
302 FBC_MODULE_PARAM,
303 };
304
305 enum intel_pch {
306 PCH_IBX, /* Ibexpeak PCH */
307 PCH_CPT, /* Cougarpoint PCH */
308 PCH_LPT, /* Lynxpoint PCH */
309 };
310
311 #define QUIRK_PIPEA_FORCE (1<<0)
312 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
313 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
314
315 struct intel_fbdev;
316 struct intel_fbc_work;
317
318 struct intel_gmbus {
319 struct i2c_adapter adapter;
320 bool force_bit;
321 u32 reg0;
322 u32 gpio_reg;
323 struct i2c_algo_bit_data bit_algo;
324 struct drm_i915_private *dev_priv;
325 };
326
327 typedef struct drm_i915_private {
328 struct drm_device *dev;
329
330 const struct intel_device_info *info;
331
332 int has_gem;
333 int relative_constants_mode;
334
335 void __iomem *regs;
336 /** gt_fifo_count and the subsequent register write are synchronized
337 * with dev->struct_mutex. */
338 unsigned gt_fifo_count;
339 /** forcewake_count is protected by gt_lock */
340 unsigned forcewake_count;
341 /** gt_lock is also taken in irq contexts. */
342 struct spinlock gt_lock;
343
344 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
345
346 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
347 * controller on different i2c buses. */
348 struct mutex gmbus_mutex;
349
350 /**
351 * Base address of the gmbus and gpio block.
352 */
353 uint32_t gpio_mmio_base;
354
355 struct pci_dev *bridge_dev;
356 struct intel_ring_buffer ring[I915_NUM_RINGS];
357 uint32_t next_seqno;
358
359 drm_dma_handle_t *status_page_dmah;
360 uint32_t counter;
361 drm_local_map_t hws_map;
362 struct drm_i915_gem_object *pwrctx;
363 struct drm_i915_gem_object *renderctx;
364
365 struct resource mch_res;
366
367 unsigned int cpp;
368 int back_offset;
369 int front_offset;
370 int current_page;
371 int page_flipping;
372
373 atomic_t irq_received;
374
375 /* protects the irq masks */
376 spinlock_t irq_lock;
377
378 /* DPIO indirect register protection */
379 spinlock_t dpio_lock;
380
381 /** Cached value of IMR to avoid reads in updating the bitfield */
382 u32 pipestat[2];
383 u32 irq_mask;
384 u32 gt_irq_mask;
385 u32 pch_irq_mask;
386
387 u32 hotplug_supported_mask;
388 struct work_struct hotplug_work;
389
390 int tex_lru_log_granularity;
391 int allow_batchbuffer;
392 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
393 int vblank_pipe;
394 int num_pipe;
395
396 /* For hangcheck timer */
397 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
398 struct timer_list hangcheck_timer;
399 int hangcheck_count;
400 uint32_t last_acthd;
401 uint32_t last_acthd_bsd;
402 uint32_t last_acthd_blt;
403 uint32_t last_instdone;
404 uint32_t last_instdone1;
405
406 unsigned long cfb_size;
407 unsigned int cfb_fb;
408 enum plane cfb_plane;
409 int cfb_y;
410 struct intel_fbc_work *fbc_work;
411
412 struct intel_opregion opregion;
413
414 /* overlay */
415 struct intel_overlay *overlay;
416 bool sprite_scaling_enabled;
417
418 /* LVDS info */
419 int backlight_level; /* restore backlight to this value */
420 bool backlight_enabled;
421 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
422 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
423
424 /* Feature bits from the VBIOS */
425 unsigned int int_tv_support:1;
426 unsigned int lvds_dither:1;
427 unsigned int lvds_vbt:1;
428 unsigned int int_crt_support:1;
429 unsigned int lvds_use_ssc:1;
430 unsigned int display_clock_mode:1;
431 int lvds_ssc_freq;
432 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
433 unsigned int lvds_val; /* used for checking LVDS channel mode */
434 struct {
435 int rate;
436 int lanes;
437 int preemphasis;
438 int vswing;
439
440 bool initialized;
441 bool support;
442 int bpp;
443 struct edp_power_seq pps;
444 } edp;
445 bool no_aux_handshake;
446
447 struct notifier_block lid_notifier;
448
449 int crt_ddc_pin;
450 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
451 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
452 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
453
454 unsigned int fsb_freq, mem_freq, is_ddr3;
455
456 spinlock_t error_lock;
457 struct drm_i915_error_state *first_error;
458 struct work_struct error_work;
459 struct completion error_completion;
460 struct workqueue_struct *wq;
461
462 /* Display functions */
463 struct drm_i915_display_funcs display;
464
465 /* PCH chipset type */
466 enum intel_pch pch_type;
467
468 unsigned long quirks;
469
470 /* Register state */
471 bool modeset_on_lid;
472 u8 saveLBB;
473 u32 saveDSPACNTR;
474 u32 saveDSPBCNTR;
475 u32 saveDSPARB;
476 u32 saveHWS;
477 u32 savePIPEACONF;
478 u32 savePIPEBCONF;
479 u32 savePIPEASRC;
480 u32 savePIPEBSRC;
481 u32 saveFPA0;
482 u32 saveFPA1;
483 u32 saveDPLL_A;
484 u32 saveDPLL_A_MD;
485 u32 saveHTOTAL_A;
486 u32 saveHBLANK_A;
487 u32 saveHSYNC_A;
488 u32 saveVTOTAL_A;
489 u32 saveVBLANK_A;
490 u32 saveVSYNC_A;
491 u32 saveBCLRPAT_A;
492 u32 saveTRANSACONF;
493 u32 saveTRANS_HTOTAL_A;
494 u32 saveTRANS_HBLANK_A;
495 u32 saveTRANS_HSYNC_A;
496 u32 saveTRANS_VTOTAL_A;
497 u32 saveTRANS_VBLANK_A;
498 u32 saveTRANS_VSYNC_A;
499 u32 savePIPEASTAT;
500 u32 saveDSPASTRIDE;
501 u32 saveDSPASIZE;
502 u32 saveDSPAPOS;
503 u32 saveDSPAADDR;
504 u32 saveDSPASURF;
505 u32 saveDSPATILEOFF;
506 u32 savePFIT_PGM_RATIOS;
507 u32 saveBLC_HIST_CTL;
508 u32 saveBLC_PWM_CTL;
509 u32 saveBLC_PWM_CTL2;
510 u32 saveBLC_CPU_PWM_CTL;
511 u32 saveBLC_CPU_PWM_CTL2;
512 u32 saveFPB0;
513 u32 saveFPB1;
514 u32 saveDPLL_B;
515 u32 saveDPLL_B_MD;
516 u32 saveHTOTAL_B;
517 u32 saveHBLANK_B;
518 u32 saveHSYNC_B;
519 u32 saveVTOTAL_B;
520 u32 saveVBLANK_B;
521 u32 saveVSYNC_B;
522 u32 saveBCLRPAT_B;
523 u32 saveTRANSBCONF;
524 u32 saveTRANS_HTOTAL_B;
525 u32 saveTRANS_HBLANK_B;
526 u32 saveTRANS_HSYNC_B;
527 u32 saveTRANS_VTOTAL_B;
528 u32 saveTRANS_VBLANK_B;
529 u32 saveTRANS_VSYNC_B;
530 u32 savePIPEBSTAT;
531 u32 saveDSPBSTRIDE;
532 u32 saveDSPBSIZE;
533 u32 saveDSPBPOS;
534 u32 saveDSPBADDR;
535 u32 saveDSPBSURF;
536 u32 saveDSPBTILEOFF;
537 u32 saveVGA0;
538 u32 saveVGA1;
539 u32 saveVGA_PD;
540 u32 saveVGACNTRL;
541 u32 saveADPA;
542 u32 saveLVDS;
543 u32 savePP_ON_DELAYS;
544 u32 savePP_OFF_DELAYS;
545 u32 saveDVOA;
546 u32 saveDVOB;
547 u32 saveDVOC;
548 u32 savePP_ON;
549 u32 savePP_OFF;
550 u32 savePP_CONTROL;
551 u32 savePP_DIVISOR;
552 u32 savePFIT_CONTROL;
553 u32 save_palette_a[256];
554 u32 save_palette_b[256];
555 u32 saveDPFC_CB_BASE;
556 u32 saveFBC_CFB_BASE;
557 u32 saveFBC_LL_BASE;
558 u32 saveFBC_CONTROL;
559 u32 saveFBC_CONTROL2;
560 u32 saveIER;
561 u32 saveIIR;
562 u32 saveIMR;
563 u32 saveDEIER;
564 u32 saveDEIMR;
565 u32 saveGTIER;
566 u32 saveGTIMR;
567 u32 saveFDI_RXA_IMR;
568 u32 saveFDI_RXB_IMR;
569 u32 saveCACHE_MODE_0;
570 u32 saveMI_ARB_STATE;
571 u32 saveSWF0[16];
572 u32 saveSWF1[16];
573 u32 saveSWF2[3];
574 u8 saveMSR;
575 u8 saveSR[8];
576 u8 saveGR[25];
577 u8 saveAR_INDEX;
578 u8 saveAR[21];
579 u8 saveDACMASK;
580 u8 saveCR[37];
581 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
582 u32 saveCURACNTR;
583 u32 saveCURAPOS;
584 u32 saveCURABASE;
585 u32 saveCURBCNTR;
586 u32 saveCURBPOS;
587 u32 saveCURBBASE;
588 u32 saveCURSIZE;
589 u32 saveDP_B;
590 u32 saveDP_C;
591 u32 saveDP_D;
592 u32 savePIPEA_GMCH_DATA_M;
593 u32 savePIPEB_GMCH_DATA_M;
594 u32 savePIPEA_GMCH_DATA_N;
595 u32 savePIPEB_GMCH_DATA_N;
596 u32 savePIPEA_DP_LINK_M;
597 u32 savePIPEB_DP_LINK_M;
598 u32 savePIPEA_DP_LINK_N;
599 u32 savePIPEB_DP_LINK_N;
600 u32 saveFDI_RXA_CTL;
601 u32 saveFDI_TXA_CTL;
602 u32 saveFDI_RXB_CTL;
603 u32 saveFDI_TXB_CTL;
604 u32 savePFA_CTL_1;
605 u32 savePFB_CTL_1;
606 u32 savePFA_WIN_SZ;
607 u32 savePFB_WIN_SZ;
608 u32 savePFA_WIN_POS;
609 u32 savePFB_WIN_POS;
610 u32 savePCH_DREF_CONTROL;
611 u32 saveDISP_ARB_CTL;
612 u32 savePIPEA_DATA_M1;
613 u32 savePIPEA_DATA_N1;
614 u32 savePIPEA_LINK_M1;
615 u32 savePIPEA_LINK_N1;
616 u32 savePIPEB_DATA_M1;
617 u32 savePIPEB_DATA_N1;
618 u32 savePIPEB_LINK_M1;
619 u32 savePIPEB_LINK_N1;
620 u32 saveMCHBAR_RENDER_STANDBY;
621 u32 savePCH_PORT_HOTPLUG;
622
623 struct {
624 /** Bridge to intel-gtt-ko */
625 const struct intel_gtt *gtt;
626 /** Memory allocator for GTT stolen memory */
627 struct drm_mm stolen;
628 /** Memory allocator for GTT */
629 struct drm_mm gtt_space;
630 /** List of all objects in gtt_space. Used to restore gtt
631 * mappings on resume */
632 struct list_head gtt_list;
633
634 /** Usable portion of the GTT for GEM */
635 unsigned long gtt_start;
636 unsigned long gtt_mappable_end;
637 unsigned long gtt_end;
638
639 struct io_mapping *gtt_mapping;
640 int gtt_mtrr;
641
642 /** PPGTT used for aliasing the PPGTT with the GTT */
643 struct i915_hw_ppgtt *aliasing_ppgtt;
644
645 struct shrinker inactive_shrinker;
646
647 /**
648 * List of objects currently involved in rendering.
649 *
650 * Includes buffers having the contents of their GPU caches
651 * flushed, not necessarily primitives. last_rendering_seqno
652 * represents when the rendering involved will be completed.
653 *
654 * A reference is held on the buffer while on this list.
655 */
656 struct list_head active_list;
657
658 /**
659 * List of objects which are not in the ringbuffer but which
660 * still have a write_domain which needs to be flushed before
661 * unbinding.
662 *
663 * last_rendering_seqno is 0 while an object is in this list.
664 *
665 * A reference is held on the buffer while on this list.
666 */
667 struct list_head flushing_list;
668
669 /**
670 * LRU list of objects which are not in the ringbuffer and
671 * are ready to unbind, but are still in the GTT.
672 *
673 * last_rendering_seqno is 0 while an object is in this list.
674 *
675 * A reference is not held on the buffer while on this list,
676 * as merely being GTT-bound shouldn't prevent its being
677 * freed, and we'll pull it off the list in the free path.
678 */
679 struct list_head inactive_list;
680
681 /**
682 * LRU list of objects which are not in the ringbuffer but
683 * are still pinned in the GTT.
684 */
685 struct list_head pinned_list;
686
687 /** LRU list of objects with fence regs on them. */
688 struct list_head fence_list;
689
690 /**
691 * List of objects currently pending being freed.
692 *
693 * These objects are no longer in use, but due to a signal
694 * we were prevented from freeing them at the appointed time.
695 */
696 struct list_head deferred_free_list;
697
698 /**
699 * We leave the user IRQ off as much as possible,
700 * but this means that requests will finish and never
701 * be retired once the system goes idle. Set a timer to
702 * fire periodically while the ring is running. When it
703 * fires, go retire requests.
704 */
705 struct delayed_work retire_work;
706
707 /**
708 * Are we in a non-interruptible section of code like
709 * modesetting?
710 */
711 bool interruptible;
712
713 /**
714 * Flag if the X Server, and thus DRM, is not currently in
715 * control of the device.
716 *
717 * This is set between LeaveVT and EnterVT. It needs to be
718 * replaced with a semaphore. It also needs to be
719 * transitioned away from for kernel modesetting.
720 */
721 int suspended;
722
723 /**
724 * Flag if the hardware appears to be wedged.
725 *
726 * This is set when attempts to idle the device timeout.
727 * It prevents command submission from occurring and makes
728 * every pending request fail
729 */
730 atomic_t wedged;
731
732 /** Bit 6 swizzling required for X tiling */
733 uint32_t bit_6_swizzle_x;
734 /** Bit 6 swizzling required for Y tiling */
735 uint32_t bit_6_swizzle_y;
736
737 /* storage for physical objects */
738 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
739
740 /* accounting, useful for userland debugging */
741 size_t gtt_total;
742 size_t mappable_gtt_total;
743 size_t object_memory;
744 u32 object_count;
745 } mm;
746 struct sdvo_device_mapping sdvo_mappings[2];
747 /* indicate whether the LVDS_BORDER should be enabled or not */
748 unsigned int lvds_border_bits;
749 /* Panel fitter placement and size for Ironlake+ */
750 u32 pch_pf_pos, pch_pf_size;
751
752 struct drm_crtc *plane_to_crtc_mapping[3];
753 struct drm_crtc *pipe_to_crtc_mapping[3];
754 wait_queue_head_t pending_flip_queue;
755 bool flip_pending_is_done;
756
757 /* Reclocking support */
758 bool render_reclock_avail;
759 bool lvds_downclock_avail;
760 /* indicates the reduced downclock for LVDS*/
761 int lvds_downclock;
762 struct work_struct idle_work;
763 struct timer_list idle_timer;
764 bool busy;
765 u16 orig_clock;
766 int child_dev_num;
767 struct child_device_config *child_dev;
768 struct drm_connector *int_lvds_connector;
769 struct drm_connector *int_edp_connector;
770
771 bool mchbar_need_disable;
772
773 struct work_struct rps_work;
774 spinlock_t rps_lock;
775 u32 pm_iir;
776
777 u8 cur_delay;
778 u8 min_delay;
779 u8 max_delay;
780 u8 fmax;
781 u8 fstart;
782
783 u64 last_count1;
784 unsigned long last_time1;
785 unsigned long chipset_power;
786 u64 last_count2;
787 struct timespec last_time2;
788 unsigned long gfx_power;
789 int c_m;
790 int r_t;
791 u8 corr;
792 spinlock_t *mchdev_lock;
793
794 enum no_fbc_reason no_fbc_reason;
795
796 struct drm_mm_node *compressed_fb;
797 struct drm_mm_node *compressed_llb;
798
799 unsigned long last_gpu_reset;
800
801 /* list of fbdev register on this device */
802 struct intel_fbdev *fbdev;
803
804 struct backlight_device *backlight;
805
806 struct drm_property *broadcast_rgb_property;
807 struct drm_property *force_audio_property;
808 } drm_i915_private_t;
809
810 enum hdmi_force_audio {
811 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
812 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
813 HDMI_AUDIO_AUTO, /* trust EDID */
814 HDMI_AUDIO_ON, /* force turn on HDMI audio */
815 };
816
817 enum i915_cache_level {
818 I915_CACHE_NONE,
819 I915_CACHE_LLC,
820 I915_CACHE_LLC_MLC, /* gen6+ */
821 };
822
823 struct drm_i915_gem_object {
824 struct drm_gem_object base;
825
826 /** Current space allocated to this object in the GTT, if any. */
827 struct drm_mm_node *gtt_space;
828 struct list_head gtt_list;
829
830 /** This object's place on the active/flushing/inactive lists */
831 struct list_head ring_list;
832 struct list_head mm_list;
833 /** This object's place on GPU write list */
834 struct list_head gpu_write_list;
835 /** This object's place in the batchbuffer or on the eviction list */
836 struct list_head exec_list;
837
838 /**
839 * This is set if the object is on the active or flushing lists
840 * (has pending rendering), and is not set if it's on inactive (ready
841 * to be unbound).
842 */
843 unsigned int active:1;
844
845 /**
846 * This is set if the object has been written to since last bound
847 * to the GTT
848 */
849 unsigned int dirty:1;
850
851 /**
852 * This is set if the object has been written to since the last
853 * GPU flush.
854 */
855 unsigned int pending_gpu_write:1;
856
857 /**
858 * Fence register bits (if any) for this object. Will be set
859 * as needed when mapped into the GTT.
860 * Protected by dev->struct_mutex.
861 */
862 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
863
864 /**
865 * Advice: are the backing pages purgeable?
866 */
867 unsigned int madv:2;
868
869 /**
870 * Current tiling mode for the object.
871 */
872 unsigned int tiling_mode:2;
873 unsigned int tiling_changed:1;
874
875 /** How many users have pinned this object in GTT space. The following
876 * users can each hold at most one reference: pwrite/pread, pin_ioctl
877 * (via user_pin_count), execbuffer (objects are not allowed multiple
878 * times for the same batchbuffer), and the framebuffer code. When
879 * switching/pageflipping, the framebuffer code has at most two buffers
880 * pinned per crtc.
881 *
882 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
883 * bits with absolutely no headroom. So use 4 bits. */
884 unsigned int pin_count:4;
885 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
886
887 /**
888 * Is the object at the current location in the gtt mappable and
889 * fenceable? Used to avoid costly recalculations.
890 */
891 unsigned int map_and_fenceable:1;
892
893 /**
894 * Whether the current gtt mapping needs to be mappable (and isn't just
895 * mappable by accident). Track pin and fault separate for a more
896 * accurate mappable working set.
897 */
898 unsigned int fault_mappable:1;
899 unsigned int pin_mappable:1;
900
901 /*
902 * Is the GPU currently using a fence to access this buffer,
903 */
904 unsigned int pending_fenced_gpu_access:1;
905 unsigned int fenced_gpu_access:1;
906
907 unsigned int cache_level:2;
908
909 unsigned int has_aliasing_ppgtt_mapping:1;
910 unsigned int has_global_gtt_mapping:1;
911
912 struct page **pages;
913
914 /**
915 * DMAR support
916 */
917 struct scatterlist *sg_list;
918 int num_sg;
919
920 /**
921 * Used for performing relocations during execbuffer insertion.
922 */
923 struct hlist_node exec_node;
924 unsigned long exec_handle;
925 struct drm_i915_gem_exec_object2 *exec_entry;
926
927 /**
928 * Current offset of the object in GTT space.
929 *
930 * This is the same as gtt_space->start
931 */
932 uint32_t gtt_offset;
933
934 /** Breadcrumb of last rendering to the buffer. */
935 uint32_t last_rendering_seqno;
936 struct intel_ring_buffer *ring;
937
938 /** Breadcrumb of last fenced GPU access to the buffer. */
939 uint32_t last_fenced_seqno;
940 struct intel_ring_buffer *last_fenced_ring;
941
942 /** Current tiling stride for the object, if it's tiled. */
943 uint32_t stride;
944
945 /** Record of address bit 17 of each page at last unbind. */
946 unsigned long *bit_17;
947
948 /** User space pin count and filp owning the pin */
949 uint32_t user_pin_count;
950 struct drm_file *pin_filp;
951
952 /** for phy allocated objects */
953 struct drm_i915_gem_phys_object *phys_obj;
954
955 /**
956 * Number of crtcs where this object is currently the fb, but
957 * will be page flipped away on the next vblank. When it
958 * reaches 0, dev_priv->pending_flip_queue will be woken up.
959 */
960 atomic_t pending_flip;
961 };
962
963 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
964
965 /**
966 * Request queue structure.
967 *
968 * The request queue allows us to note sequence numbers that have been emitted
969 * and may be associated with active buffers to be retired.
970 *
971 * By keeping this list, we can avoid having to do questionable
972 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
973 * an emission time with seqnos for tracking how far ahead of the GPU we are.
974 */
975 struct drm_i915_gem_request {
976 /** On Which ring this request was generated */
977 struct intel_ring_buffer *ring;
978
979 /** GEM sequence number associated with this request. */
980 uint32_t seqno;
981
982 /** Postion in the ringbuffer of the end of the request */
983 u32 tail;
984
985 /** Time at which this request was emitted, in jiffies. */
986 unsigned long emitted_jiffies;
987
988 /** global list entry for this request */
989 struct list_head list;
990
991 struct drm_i915_file_private *file_priv;
992 /** file_priv list entry for this request */
993 struct list_head client_list;
994 };
995
996 struct drm_i915_file_private {
997 struct {
998 struct spinlock lock;
999 struct list_head request_list;
1000 } mm;
1001 };
1002
1003 #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1004
1005 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
1006 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
1007 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1008 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1009 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1010 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1011 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1012 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1013 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1014 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1015 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1016 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1017 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1018 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1019 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1020 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1021 #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1022 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1023 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1024 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1025 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1026 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1027
1028 /*
1029 * The genX designation typically refers to the render engine, so render
1030 * capability related checks should use IS_GEN, while display and other checks
1031 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1032 * chips, etc.).
1033 */
1034 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1035 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1036 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1037 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1038 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1039 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1040
1041 #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1042 #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
1043 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1044 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1045
1046 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1047
1048 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1049 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1050
1051 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1052 * rows, which changed the alignment requirements and fence programming.
1053 */
1054 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1055 IS_I915GM(dev)))
1056 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1057 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1058 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1059 #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1060 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1061 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1062 /* dsparb controlled by hw only */
1063 #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1064
1065 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1066 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1067 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1068
1069 #define HAS_PCH_SPLIT(dev) (INTEL_INFO(dev)->has_pch_split)
1070 #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
1071
1072 #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1073 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1074 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1075 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1076
1077 #include "i915_trace.h"
1078
1079 /**
1080 * RC6 is a special power stage which allows the GPU to enter an very
1081 * low-voltage mode when idle, using down to 0V while at this stage. This
1082 * stage is entered automatically when the GPU is idle when RC6 support is
1083 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1084 *
1085 * There are different RC6 modes available in Intel GPU, which differentiate
1086 * among each other with the latency required to enter and leave RC6 and
1087 * voltage consumed by the GPU in different states.
1088 *
1089 * The combination of the following flags define which states GPU is allowed
1090 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1091 * RC6pp is deepest RC6. Their support by hardware varies according to the
1092 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1093 * which brings the most power savings; deeper states save more power, but
1094 * require higher latency to switch to and wake up.
1095 */
1096 #define INTEL_RC6_ENABLE (1<<0)
1097 #define INTEL_RC6p_ENABLE (1<<1)
1098 #define INTEL_RC6pp_ENABLE (1<<2)
1099
1100 extern struct drm_ioctl_desc i915_ioctls[];
1101 extern int i915_max_ioctl;
1102 extern unsigned int i915_fbpercrtc __always_unused;
1103 extern int i915_panel_ignore_lid __read_mostly;
1104 extern unsigned int i915_powersave __read_mostly;
1105 extern int i915_semaphores __read_mostly;
1106 extern unsigned int i915_lvds_downclock __read_mostly;
1107 extern int i915_lvds_channel_mode __read_mostly;
1108 extern int i915_panel_use_ssc __read_mostly;
1109 extern int i915_vbt_sdvo_panel_type __read_mostly;
1110 extern int i915_enable_rc6 __read_mostly;
1111 extern int i915_enable_fbc __read_mostly;
1112 extern bool i915_enable_hangcheck __read_mostly;
1113 extern int i915_enable_ppgtt __read_mostly;
1114
1115 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1116 extern int i915_resume(struct drm_device *dev);
1117 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1118 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1119
1120 /* i915_dma.c */
1121 extern void i915_kernel_lost_context(struct drm_device * dev);
1122 extern int i915_driver_load(struct drm_device *, unsigned long flags);
1123 extern int i915_driver_unload(struct drm_device *);
1124 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1125 extern void i915_driver_lastclose(struct drm_device * dev);
1126 extern void i915_driver_preclose(struct drm_device *dev,
1127 struct drm_file *file_priv);
1128 extern void i915_driver_postclose(struct drm_device *dev,
1129 struct drm_file *file_priv);
1130 extern int i915_driver_device_is_agp(struct drm_device * dev);
1131 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1132 unsigned long arg);
1133 extern int i915_emit_box(struct drm_device *dev,
1134 struct drm_clip_rect *box,
1135 int DR1, int DR4);
1136 extern int i915_reset(struct drm_device *dev, u8 flags);
1137 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1138 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1139 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1140 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1141
1142
1143 /* i915_irq.c */
1144 void i915_hangcheck_elapsed(unsigned long data);
1145 void i915_handle_error(struct drm_device *dev, bool wedged);
1146 extern int i915_irq_emit(struct drm_device *dev, void *data,
1147 struct drm_file *file_priv);
1148 extern int i915_irq_wait(struct drm_device *dev, void *data,
1149 struct drm_file *file_priv);
1150
1151 extern void intel_irq_init(struct drm_device *dev);
1152
1153 extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1154 struct drm_file *file_priv);
1155 extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1156 struct drm_file *file_priv);
1157 extern int i915_vblank_swap(struct drm_device *dev, void *data,
1158 struct drm_file *file_priv);
1159
1160 void
1161 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1162
1163 void
1164 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1165
1166 void intel_enable_asle(struct drm_device *dev);
1167
1168 #ifdef CONFIG_DEBUG_FS
1169 extern void i915_destroy_error_state(struct drm_device *dev);
1170 #else
1171 #define i915_destroy_error_state(x)
1172 #endif
1173
1174
1175 /* i915_gem.c */
1176 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1177 struct drm_file *file_priv);
1178 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1179 struct drm_file *file_priv);
1180 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1181 struct drm_file *file_priv);
1182 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1183 struct drm_file *file_priv);
1184 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1185 struct drm_file *file_priv);
1186 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1187 struct drm_file *file_priv);
1188 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1189 struct drm_file *file_priv);
1190 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1191 struct drm_file *file_priv);
1192 int i915_gem_execbuffer(struct drm_device *dev, void *data,
1193 struct drm_file *file_priv);
1194 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1195 struct drm_file *file_priv);
1196 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1197 struct drm_file *file_priv);
1198 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1199 struct drm_file *file_priv);
1200 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1201 struct drm_file *file_priv);
1202 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1203 struct drm_file *file_priv);
1204 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1205 struct drm_file *file_priv);
1206 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1207 struct drm_file *file_priv);
1208 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1209 struct drm_file *file_priv);
1210 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1211 struct drm_file *file_priv);
1212 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1213 struct drm_file *file_priv);
1214 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1215 struct drm_file *file_priv);
1216 void i915_gem_load(struct drm_device *dev);
1217 int i915_gem_init_object(struct drm_gem_object *obj);
1218 int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
1219 uint32_t invalidate_domains,
1220 uint32_t flush_domains);
1221 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1222 size_t size);
1223 void i915_gem_free_object(struct drm_gem_object *obj);
1224 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1225 uint32_t alignment,
1226 bool map_and_fenceable);
1227 void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1228 int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1229 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1230 void i915_gem_lastclose(struct drm_device *dev);
1231
1232 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1233 int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
1234 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1235 struct intel_ring_buffer *to);
1236 void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1237 struct intel_ring_buffer *ring,
1238 u32 seqno);
1239
1240 int i915_gem_dumb_create(struct drm_file *file_priv,
1241 struct drm_device *dev,
1242 struct drm_mode_create_dumb *args);
1243 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1244 uint32_t handle, uint64_t *offset);
1245 int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1246 uint32_t handle);
1247 /**
1248 * Returns true if seq1 is later than seq2.
1249 */
1250 static inline bool
1251 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1252 {
1253 return (int32_t)(seq1 - seq2) >= 0;
1254 }
1255
1256 u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
1257
1258 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1259 struct intel_ring_buffer *pipelined);
1260 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1261
1262 static inline bool
1263 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1264 {
1265 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1266 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1267 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1268 return true;
1269 } else
1270 return false;
1271 }
1272
1273 static inline void
1274 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1275 {
1276 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1277 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1278 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1279 }
1280 }
1281
1282 void i915_gem_retire_requests(struct drm_device *dev);
1283 void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1284
1285 void i915_gem_reset(struct drm_device *dev);
1286 void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1287 int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1288 uint32_t read_domains,
1289 uint32_t write_domain);
1290 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1291 int __must_check i915_gem_init_hw(struct drm_device *dev);
1292 void i915_gem_init_swizzling(struct drm_device *dev);
1293 void i915_gem_init_ppgtt(struct drm_device *dev);
1294 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1295 int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
1296 int __must_check i915_gem_idle(struct drm_device *dev);
1297 int __must_check i915_add_request(struct intel_ring_buffer *ring,
1298 struct drm_file *file,
1299 struct drm_i915_gem_request *request);
1300 int __must_check i915_wait_request(struct intel_ring_buffer *ring,
1301 uint32_t seqno,
1302 bool do_retire);
1303 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1304 int __must_check
1305 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1306 bool write);
1307 int __must_check
1308 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1309 int __must_check
1310 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1311 u32 alignment,
1312 struct intel_ring_buffer *pipelined);
1313 int i915_gem_attach_phys_object(struct drm_device *dev,
1314 struct drm_i915_gem_object *obj,
1315 int id,
1316 int align);
1317 void i915_gem_detach_phys_object(struct drm_device *dev,
1318 struct drm_i915_gem_object *obj);
1319 void i915_gem_free_all_phys_object(struct drm_device *dev);
1320 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1321
1322 uint32_t
1323 i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1324 uint32_t size,
1325 int tiling_mode);
1326
1327 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1328 enum i915_cache_level cache_level);
1329
1330 /* i915_gem_gtt.c */
1331 int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1332 void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1333 void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1334 struct drm_i915_gem_object *obj,
1335 enum i915_cache_level cache_level);
1336 void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1337 struct drm_i915_gem_object *obj);
1338
1339 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1340 int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1341 void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1342 enum i915_cache_level cache_level);
1343 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1344 void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
1345 void i915_gem_init_global_gtt(struct drm_device *dev,
1346 unsigned long start,
1347 unsigned long mappable_end,
1348 unsigned long end);
1349
1350 /* i915_gem_evict.c */
1351 int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1352 unsigned alignment, bool mappable);
1353 int __must_check i915_gem_evict_everything(struct drm_device *dev,
1354 bool purgeable_only);
1355 int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1356 bool purgeable_only);
1357
1358 /* i915_gem_tiling.c */
1359 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1360 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1361 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1362
1363 /* i915_gem_debug.c */
1364 void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1365 const char *where, uint32_t mark);
1366 #if WATCH_LISTS
1367 int i915_verify_lists(struct drm_device *dev);
1368 #else
1369 #define i915_verify_lists(dev) 0
1370 #endif
1371 void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1372 int handle);
1373 void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1374 const char *where, uint32_t mark);
1375
1376 /* i915_debugfs.c */
1377 int i915_debugfs_init(struct drm_minor *minor);
1378 void i915_debugfs_cleanup(struct drm_minor *minor);
1379
1380 /* i915_suspend.c */
1381 extern int i915_save_state(struct drm_device *dev);
1382 extern int i915_restore_state(struct drm_device *dev);
1383
1384 /* i915_suspend.c */
1385 extern int i915_save_state(struct drm_device *dev);
1386 extern int i915_restore_state(struct drm_device *dev);
1387
1388 /* i915_sysfs.c */
1389 void i915_setup_sysfs(struct drm_device *dev_priv);
1390 void i915_teardown_sysfs(struct drm_device *dev_priv);
1391
1392 /* intel_i2c.c */
1393 extern int intel_setup_gmbus(struct drm_device *dev);
1394 extern void intel_teardown_gmbus(struct drm_device *dev);
1395 extern inline bool intel_gmbus_is_port_valid(unsigned port)
1396 {
1397 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
1398 }
1399
1400 extern struct i2c_adapter *intel_gmbus_get_adapter(
1401 struct drm_i915_private *dev_priv, unsigned port);
1402 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1403 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1404 extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1405 {
1406 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1407 }
1408 extern void intel_i2c_reset(struct drm_device *dev);
1409
1410 /* intel_opregion.c */
1411 extern int intel_opregion_setup(struct drm_device *dev);
1412 #ifdef CONFIG_ACPI
1413 extern void intel_opregion_init(struct drm_device *dev);
1414 extern void intel_opregion_fini(struct drm_device *dev);
1415 extern void intel_opregion_asle_intr(struct drm_device *dev);
1416 extern void intel_opregion_gse_intr(struct drm_device *dev);
1417 extern void intel_opregion_enable_asle(struct drm_device *dev);
1418 #else
1419 static inline void intel_opregion_init(struct drm_device *dev) { return; }
1420 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1421 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1422 static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1423 static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1424 #endif
1425
1426 /* intel_acpi.c */
1427 #ifdef CONFIG_ACPI
1428 extern void intel_register_dsm_handler(void);
1429 extern void intel_unregister_dsm_handler(void);
1430 #else
1431 static inline void intel_register_dsm_handler(void) { return; }
1432 static inline void intel_unregister_dsm_handler(void) { return; }
1433 #endif /* CONFIG_ACPI */
1434
1435 /* modesetting */
1436 extern void intel_modeset_init(struct drm_device *dev);
1437 extern void intel_modeset_gem_init(struct drm_device *dev);
1438 extern void intel_modeset_cleanup(struct drm_device *dev);
1439 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1440 extern bool intel_fbc_enabled(struct drm_device *dev);
1441 extern void intel_disable_fbc(struct drm_device *dev);
1442 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1443 extern void ironlake_init_pch_refclk(struct drm_device *dev);
1444 extern void ironlake_enable_rc6(struct drm_device *dev);
1445 extern void gen6_set_rps(struct drm_device *dev, u8 val);
1446 extern void intel_detect_pch(struct drm_device *dev);
1447 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
1448 extern int intel_enable_rc6(const struct drm_device *dev);
1449
1450 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
1451 extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1452 extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1453 extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1454 extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1455
1456 extern void vlv_force_wake_get(struct drm_i915_private *dev_priv);
1457 extern void vlv_force_wake_put(struct drm_i915_private *dev_priv);
1458
1459 /* overlay */
1460 #ifdef CONFIG_DEBUG_FS
1461 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1462 extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1463
1464 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1465 extern void intel_display_print_error_state(struct seq_file *m,
1466 struct drm_device *dev,
1467 struct intel_display_error_state *error);
1468 #endif
1469
1470 #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1471
1472 #define BEGIN_LP_RING(n) \
1473 intel_ring_begin(LP_RING(dev_priv), (n))
1474
1475 #define OUT_RING(x) \
1476 intel_ring_emit(LP_RING(dev_priv), x)
1477
1478 #define ADVANCE_LP_RING() \
1479 intel_ring_advance(LP_RING(dev_priv))
1480
1481 /**
1482 * Lock test for when it's just for synchronization of ring access.
1483 *
1484 * In that case, we don't need to do it when GEM is initialized as nobody else
1485 * has access to the ring.
1486 */
1487 #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1488 if (LP_RING(dev->dev_private)->obj == NULL) \
1489 LOCK_TEST_WITH_RETURN(dev, file); \
1490 } while (0)
1491
1492 /* On SNB platform, before reading ring registers forcewake bit
1493 * must be set to prevent GT core from power down and stale values being
1494 * returned.
1495 */
1496 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1497 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1498 int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1499
1500 #define __i915_read(x, y) \
1501 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
1502
1503 __i915_read(8, b)
1504 __i915_read(16, w)
1505 __i915_read(32, l)
1506 __i915_read(64, q)
1507 #undef __i915_read
1508
1509 #define __i915_write(x, y) \
1510 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1511
1512 __i915_write(8, b)
1513 __i915_write(16, w)
1514 __i915_write(32, l)
1515 __i915_write(64, q)
1516 #undef __i915_write
1517
1518 #define I915_READ8(reg) i915_read8(dev_priv, (reg))
1519 #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1520
1521 #define I915_READ16(reg) i915_read16(dev_priv, (reg))
1522 #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1523 #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1524 #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1525
1526 #define I915_READ(reg) i915_read32(dev_priv, (reg))
1527 #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
1528 #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1529 #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
1530
1531 #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1532 #define I915_READ64(reg) i915_read64(dev_priv, (reg))
1533
1534 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1535 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1536
1537
1538 #endif
This page took 0.100003 seconds and 4 git commands to generate.