drm/i915/bxt: Define bxt DDI PLLs and implement enable/disable sequence
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include "i915_reg.h"
37 #include "intel_bios.h"
38 #include "intel_ringbuffer.h"
39 #include "intel_lrc.h"
40 #include "i915_gem_gtt.h"
41 #include "i915_gem_render_state.h"
42 #include <linux/io-mapping.h>
43 #include <linux/i2c.h>
44 #include <linux/i2c-algo-bit.h>
45 #include <drm/intel-gtt.h>
46 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
47 #include <drm/drm_gem.h>
48 #include <linux/backlight.h>
49 #include <linux/hashtable.h>
50 #include <linux/intel-iommu.h>
51 #include <linux/kref.h>
52 #include <linux/pm_qos.h>
53
54 /* General customization:
55 */
56
57 #define DRIVER_NAME "i915"
58 #define DRIVER_DESC "Intel Graphics"
59 #define DRIVER_DATE "20150410"
60
61 #undef WARN_ON
62 /* Many gcc seem to no see through this and fall over :( */
63 #if 0
64 #define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69 #else
70 #define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71 #endif
72
73 #undef WARN_ON_ONCE
74 #define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
76 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
78
79 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86 #define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
90 WARN(1, format); \
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95 })
96
97 #define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
101 WARN(1, "WARN_ON(" #condition ")\n"); \
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106 })
107
108 enum pipe {
109 INVALID_PIPE = -1,
110 PIPE_A = 0,
111 PIPE_B,
112 PIPE_C,
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
115 };
116 #define pipe_name(p) ((p) + 'A')
117
118 enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
124 };
125 #define transcoder_name(t) ((t) + 'A')
126
127 /*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
133 #define I915_MAX_PLANES 4
134
135 enum plane {
136 PLANE_A = 0,
137 PLANE_B,
138 PLANE_C,
139 };
140 #define plane_name(p) ((p) + 'A')
141
142 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
143
144 enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151 };
152 #define port_name(p) ((p) + 'A')
153
154 #define I915_NUM_PHYS_VLV 2
155
156 enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159 };
160
161 enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164 };
165
166 enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
176 POWER_DOMAIN_TRANSCODER_EDP,
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
188 POWER_DOMAIN_VGA,
189 POWER_DOMAIN_AUDIO,
190 POWER_DOMAIN_PLLS,
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
195 POWER_DOMAIN_INIT,
196
197 POWER_DOMAIN_NUM,
198 };
199
200 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
203 #define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
206
207 enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218 };
219
220 #define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
226
227 #define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
229 #define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
233 #define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
237
238 #define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
241 #define for_each_intel_crtc(dev, intel_crtc) \
242 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
243
244 #define for_each_intel_encoder(dev, intel_encoder) \
245 list_for_each_entry(intel_encoder, \
246 &(dev)->mode_config.encoder_list, \
247 base.head)
248
249 #define for_each_intel_connector(dev, intel_connector) \
250 list_for_each_entry(intel_connector, \
251 &dev->mode_config.connector_list, \
252 base.head)
253
254
255 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
256 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
257 if ((intel_encoder)->base.crtc == (__crtc))
258
259 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
260 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
261 if ((intel_connector)->base.encoder == (__encoder))
262
263 #define for_each_power_domain(domain, mask) \
264 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
265 if ((1 << (domain)) & (mask))
266
267 struct drm_i915_private;
268 struct i915_mm_struct;
269 struct i915_mmu_object;
270
271 enum intel_dpll_id {
272 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
273 /* real shared dpll ids must be >= 0 */
274 DPLL_ID_PCH_PLL_A = 0,
275 DPLL_ID_PCH_PLL_B = 1,
276 /* hsw/bdw */
277 DPLL_ID_WRPLL1 = 0,
278 DPLL_ID_WRPLL2 = 1,
279 /* skl */
280 DPLL_ID_SKL_DPLL1 = 0,
281 DPLL_ID_SKL_DPLL2 = 1,
282 DPLL_ID_SKL_DPLL3 = 2,
283 };
284 #define I915_NUM_PLLS 3
285
286 struct intel_dpll_hw_state {
287 /* i9xx, pch plls */
288 uint32_t dpll;
289 uint32_t dpll_md;
290 uint32_t fp0;
291 uint32_t fp1;
292
293 /* hsw, bdw */
294 uint32_t wrpll;
295
296 /* skl */
297 /*
298 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
299 * lower part of crtl1 and they get shifted into position when writing
300 * the register. This allows us to easily compare the state to share
301 * the DPLL.
302 */
303 uint32_t ctrl1;
304 /* HDMI only, 0 when used for DP */
305 uint32_t cfgcr1, cfgcr2;
306
307 /* bxt */
308 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pcsdw12;
309 };
310
311 struct intel_shared_dpll_config {
312 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
313 struct intel_dpll_hw_state hw_state;
314 };
315
316 struct intel_shared_dpll {
317 struct intel_shared_dpll_config config;
318 struct intel_shared_dpll_config *new_config;
319
320 int active; /* count of number of active CRTCs (i.e. DPMS on) */
321 bool on; /* is the PLL actually active? Disabled during modeset */
322 const char *name;
323 /* should match the index in the dev_priv->shared_dplls array */
324 enum intel_dpll_id id;
325 /* The mode_set hook is optional and should be used together with the
326 * intel_prepare_shared_dpll function. */
327 void (*mode_set)(struct drm_i915_private *dev_priv,
328 struct intel_shared_dpll *pll);
329 void (*enable)(struct drm_i915_private *dev_priv,
330 struct intel_shared_dpll *pll);
331 void (*disable)(struct drm_i915_private *dev_priv,
332 struct intel_shared_dpll *pll);
333 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
334 struct intel_shared_dpll *pll,
335 struct intel_dpll_hw_state *hw_state);
336 };
337
338 #define SKL_DPLL0 0
339 #define SKL_DPLL1 1
340 #define SKL_DPLL2 2
341 #define SKL_DPLL3 3
342
343 /* Used by dp and fdi links */
344 struct intel_link_m_n {
345 uint32_t tu;
346 uint32_t gmch_m;
347 uint32_t gmch_n;
348 uint32_t link_m;
349 uint32_t link_n;
350 };
351
352 void intel_link_compute_m_n(int bpp, int nlanes,
353 int pixel_clock, int link_clock,
354 struct intel_link_m_n *m_n);
355
356 /* Interface history:
357 *
358 * 1.1: Original.
359 * 1.2: Add Power Management
360 * 1.3: Add vblank support
361 * 1.4: Fix cmdbuffer path, add heap destroy
362 * 1.5: Add vblank pipe configuration
363 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
364 * - Support vertical blank on secondary display pipe
365 */
366 #define DRIVER_MAJOR 1
367 #define DRIVER_MINOR 6
368 #define DRIVER_PATCHLEVEL 0
369
370 #define WATCH_LISTS 0
371
372 struct opregion_header;
373 struct opregion_acpi;
374 struct opregion_swsci;
375 struct opregion_asle;
376
377 struct intel_opregion {
378 struct opregion_header __iomem *header;
379 struct opregion_acpi __iomem *acpi;
380 struct opregion_swsci __iomem *swsci;
381 u32 swsci_gbda_sub_functions;
382 u32 swsci_sbcb_sub_functions;
383 struct opregion_asle __iomem *asle;
384 void __iomem *vbt;
385 u32 __iomem *lid_state;
386 struct work_struct asle_work;
387 };
388 #define OPREGION_SIZE (8*1024)
389
390 struct intel_overlay;
391 struct intel_overlay_error_state;
392
393 #define I915_FENCE_REG_NONE -1
394 #define I915_MAX_NUM_FENCES 32
395 /* 32 fences + sign bit for FENCE_REG_NONE */
396 #define I915_MAX_NUM_FENCE_BITS 6
397
398 struct drm_i915_fence_reg {
399 struct list_head lru_list;
400 struct drm_i915_gem_object *obj;
401 int pin_count;
402 };
403
404 struct sdvo_device_mapping {
405 u8 initialized;
406 u8 dvo_port;
407 u8 slave_addr;
408 u8 dvo_wiring;
409 u8 i2c_pin;
410 u8 ddc_pin;
411 };
412
413 struct intel_display_error_state;
414
415 struct drm_i915_error_state {
416 struct kref ref;
417 struct timeval time;
418
419 char error_msg[128];
420 u32 reset_count;
421 u32 suspend_count;
422
423 /* Generic register state */
424 u32 eir;
425 u32 pgtbl_er;
426 u32 ier;
427 u32 gtier[4];
428 u32 ccid;
429 u32 derrmr;
430 u32 forcewake;
431 u32 error; /* gen6+ */
432 u32 err_int; /* gen7 */
433 u32 fault_data0; /* gen8, gen9 */
434 u32 fault_data1; /* gen8, gen9 */
435 u32 done_reg;
436 u32 gac_eco;
437 u32 gam_ecochk;
438 u32 gab_ctl;
439 u32 gfx_mode;
440 u32 extra_instdone[I915_NUM_INSTDONE_REG];
441 u64 fence[I915_MAX_NUM_FENCES];
442 struct intel_overlay_error_state *overlay;
443 struct intel_display_error_state *display;
444 struct drm_i915_error_object *semaphore_obj;
445
446 struct drm_i915_error_ring {
447 bool valid;
448 /* Software tracked state */
449 bool waiting;
450 int hangcheck_score;
451 enum intel_ring_hangcheck_action hangcheck_action;
452 int num_requests;
453
454 /* our own tracking of ring head and tail */
455 u32 cpu_ring_head;
456 u32 cpu_ring_tail;
457
458 u32 semaphore_seqno[I915_NUM_RINGS - 1];
459
460 /* Register state */
461 u32 start;
462 u32 tail;
463 u32 head;
464 u32 ctl;
465 u32 hws;
466 u32 ipeir;
467 u32 ipehr;
468 u32 instdone;
469 u32 bbstate;
470 u32 instpm;
471 u32 instps;
472 u32 seqno;
473 u64 bbaddr;
474 u64 acthd;
475 u32 fault_reg;
476 u64 faddr;
477 u32 rc_psmi; /* sleep state */
478 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
479
480 struct drm_i915_error_object {
481 int page_count;
482 u32 gtt_offset;
483 u32 *pages[0];
484 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
485
486 struct drm_i915_error_request {
487 long jiffies;
488 u32 seqno;
489 u32 tail;
490 } *requests;
491
492 struct {
493 u32 gfx_mode;
494 union {
495 u64 pdp[4];
496 u32 pp_dir_base;
497 };
498 } vm_info;
499
500 pid_t pid;
501 char comm[TASK_COMM_LEN];
502 } ring[I915_NUM_RINGS];
503
504 struct drm_i915_error_buffer {
505 u32 size;
506 u32 name;
507 u32 rseqno, wseqno;
508 u32 gtt_offset;
509 u32 read_domains;
510 u32 write_domain;
511 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
512 s32 pinned:2;
513 u32 tiling:2;
514 u32 dirty:1;
515 u32 purgeable:1;
516 u32 userptr:1;
517 s32 ring:4;
518 u32 cache_level:3;
519 } **active_bo, **pinned_bo;
520
521 u32 *active_bo_count, *pinned_bo_count;
522 u32 vm_count;
523 };
524
525 struct intel_connector;
526 struct intel_encoder;
527 struct intel_crtc_state;
528 struct intel_initial_plane_config;
529 struct intel_crtc;
530 struct intel_limit;
531 struct dpll;
532
533 struct drm_i915_display_funcs {
534 bool (*fbc_enabled)(struct drm_device *dev);
535 void (*enable_fbc)(struct drm_crtc *crtc);
536 void (*disable_fbc)(struct drm_device *dev);
537 int (*get_display_clock_speed)(struct drm_device *dev);
538 int (*get_fifo_size)(struct drm_device *dev, int plane);
539 /**
540 * find_dpll() - Find the best values for the PLL
541 * @limit: limits for the PLL
542 * @crtc: current CRTC
543 * @target: target frequency in kHz
544 * @refclk: reference clock frequency in kHz
545 * @match_clock: if provided, @best_clock P divider must
546 * match the P divider from @match_clock
547 * used for LVDS downclocking
548 * @best_clock: best PLL values found
549 *
550 * Returns true on success, false on failure.
551 */
552 bool (*find_dpll)(const struct intel_limit *limit,
553 struct intel_crtc_state *crtc_state,
554 int target, int refclk,
555 struct dpll *match_clock,
556 struct dpll *best_clock);
557 void (*update_wm)(struct drm_crtc *crtc);
558 void (*update_sprite_wm)(struct drm_plane *plane,
559 struct drm_crtc *crtc,
560 uint32_t sprite_width, uint32_t sprite_height,
561 int pixel_size, bool enable, bool scaled);
562 void (*modeset_global_resources)(struct drm_atomic_state *state);
563 /* Returns the active state of the crtc, and if the crtc is active,
564 * fills out the pipe-config with the hw state. */
565 bool (*get_pipe_config)(struct intel_crtc *,
566 struct intel_crtc_state *);
567 void (*get_initial_plane_config)(struct intel_crtc *,
568 struct intel_initial_plane_config *);
569 int (*crtc_compute_clock)(struct intel_crtc *crtc,
570 struct intel_crtc_state *crtc_state);
571 void (*crtc_enable)(struct drm_crtc *crtc);
572 void (*crtc_disable)(struct drm_crtc *crtc);
573 void (*off)(struct drm_crtc *crtc);
574 void (*audio_codec_enable)(struct drm_connector *connector,
575 struct intel_encoder *encoder,
576 struct drm_display_mode *mode);
577 void (*audio_codec_disable)(struct intel_encoder *encoder);
578 void (*fdi_link_train)(struct drm_crtc *crtc);
579 void (*init_clock_gating)(struct drm_device *dev);
580 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
581 struct drm_framebuffer *fb,
582 struct drm_i915_gem_object *obj,
583 struct intel_engine_cs *ring,
584 uint32_t flags);
585 void (*update_primary_plane)(struct drm_crtc *crtc,
586 struct drm_framebuffer *fb,
587 int x, int y);
588 void (*hpd_irq_setup)(struct drm_device *dev);
589 /* clock updates for mode set */
590 /* cursor updates */
591 /* render clock increase/decrease */
592 /* display clock increase/decrease */
593 /* pll clock increase/decrease */
594
595 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
596 uint32_t (*get_backlight)(struct intel_connector *connector);
597 void (*set_backlight)(struct intel_connector *connector,
598 uint32_t level);
599 void (*disable_backlight)(struct intel_connector *connector);
600 void (*enable_backlight)(struct intel_connector *connector);
601 };
602
603 enum forcewake_domain_id {
604 FW_DOMAIN_ID_RENDER = 0,
605 FW_DOMAIN_ID_BLITTER,
606 FW_DOMAIN_ID_MEDIA,
607
608 FW_DOMAIN_ID_COUNT
609 };
610
611 enum forcewake_domains {
612 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
613 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
614 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
615 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
616 FORCEWAKE_BLITTER |
617 FORCEWAKE_MEDIA)
618 };
619
620 struct intel_uncore_funcs {
621 void (*force_wake_get)(struct drm_i915_private *dev_priv,
622 enum forcewake_domains domains);
623 void (*force_wake_put)(struct drm_i915_private *dev_priv,
624 enum forcewake_domains domains);
625
626 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
627 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
628 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
629 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
630
631 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
632 uint8_t val, bool trace);
633 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
634 uint16_t val, bool trace);
635 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
636 uint32_t val, bool trace);
637 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
638 uint64_t val, bool trace);
639 };
640
641 struct intel_uncore {
642 spinlock_t lock; /** lock is also taken in irq contexts. */
643
644 struct intel_uncore_funcs funcs;
645
646 unsigned fifo_count;
647 enum forcewake_domains fw_domains;
648
649 struct intel_uncore_forcewake_domain {
650 struct drm_i915_private *i915;
651 enum forcewake_domain_id id;
652 unsigned wake_count;
653 struct timer_list timer;
654 u32 reg_set;
655 u32 val_set;
656 u32 val_clear;
657 u32 reg_ack;
658 u32 reg_post;
659 u32 val_reset;
660 } fw_domain[FW_DOMAIN_ID_COUNT];
661 };
662
663 /* Iterate over initialised fw domains */
664 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
665 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
666 (i__) < FW_DOMAIN_ID_COUNT; \
667 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
668 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
669
670 #define for_each_fw_domain(domain__, dev_priv__, i__) \
671 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
672
673 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
674 func(is_mobile) sep \
675 func(is_i85x) sep \
676 func(is_i915g) sep \
677 func(is_i945gm) sep \
678 func(is_g33) sep \
679 func(need_gfx_hws) sep \
680 func(is_g4x) sep \
681 func(is_pineview) sep \
682 func(is_broadwater) sep \
683 func(is_crestline) sep \
684 func(is_ivybridge) sep \
685 func(is_valleyview) sep \
686 func(is_haswell) sep \
687 func(is_skylake) sep \
688 func(is_preliminary) sep \
689 func(has_fbc) sep \
690 func(has_pipe_cxsr) sep \
691 func(has_hotplug) sep \
692 func(cursor_needs_physical) sep \
693 func(has_overlay) sep \
694 func(overlay_needs_physical) sep \
695 func(supports_tv) sep \
696 func(has_llc) sep \
697 func(has_ddi) sep \
698 func(has_fpga_dbg)
699
700 #define DEFINE_FLAG(name) u8 name:1
701 #define SEP_SEMICOLON ;
702
703 struct intel_device_info {
704 u32 display_mmio_offset;
705 u16 device_id;
706 u8 num_pipes:3;
707 u8 num_sprites[I915_MAX_PIPES];
708 u8 gen;
709 u8 ring_mask; /* Rings supported by the HW */
710 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
711 /* Register offsets for the various display pipes and transcoders */
712 int pipe_offsets[I915_MAX_TRANSCODERS];
713 int trans_offsets[I915_MAX_TRANSCODERS];
714 int palette_offsets[I915_MAX_PIPES];
715 int cursor_offsets[I915_MAX_PIPES];
716
717 /* Slice/subslice/EU info */
718 u8 slice_total;
719 u8 subslice_total;
720 u8 subslice_per_slice;
721 u8 eu_total;
722 u8 eu_per_subslice;
723 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
724 u8 subslice_7eu[3];
725 u8 has_slice_pg:1;
726 u8 has_subslice_pg:1;
727 u8 has_eu_pg:1;
728 };
729
730 #undef DEFINE_FLAG
731 #undef SEP_SEMICOLON
732
733 enum i915_cache_level {
734 I915_CACHE_NONE = 0,
735 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
736 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
737 caches, eg sampler/render caches, and the
738 large Last-Level-Cache. LLC is coherent with
739 the CPU, but L3 is only visible to the GPU. */
740 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
741 };
742
743 struct i915_ctx_hang_stats {
744 /* This context had batch pending when hang was declared */
745 unsigned batch_pending;
746
747 /* This context had batch active when hang was declared */
748 unsigned batch_active;
749
750 /* Time when this context was last blamed for a GPU reset */
751 unsigned long guilty_ts;
752
753 /* If the contexts causes a second GPU hang within this time,
754 * it is permanently banned from submitting any more work.
755 */
756 unsigned long ban_period_seconds;
757
758 /* This context is banned to submit more work */
759 bool banned;
760 };
761
762 /* This must match up with the value previously used for execbuf2.rsvd1. */
763 #define DEFAULT_CONTEXT_HANDLE 0
764 /**
765 * struct intel_context - as the name implies, represents a context.
766 * @ref: reference count.
767 * @user_handle: userspace tracking identity for this context.
768 * @remap_slice: l3 row remapping information.
769 * @file_priv: filp associated with this context (NULL for global default
770 * context).
771 * @hang_stats: information about the role of this context in possible GPU
772 * hangs.
773 * @vm: virtual memory space used by this context.
774 * @legacy_hw_ctx: render context backing object and whether it is correctly
775 * initialized (legacy ring submission mechanism only).
776 * @link: link in the global list of contexts.
777 *
778 * Contexts are memory images used by the hardware to store copies of their
779 * internal state.
780 */
781 struct intel_context {
782 struct kref ref;
783 int user_handle;
784 uint8_t remap_slice;
785 struct drm_i915_file_private *file_priv;
786 struct i915_ctx_hang_stats hang_stats;
787 struct i915_hw_ppgtt *ppgtt;
788
789 /* Legacy ring buffer submission */
790 struct {
791 struct drm_i915_gem_object *rcs_state;
792 bool initialized;
793 } legacy_hw_ctx;
794
795 /* Execlists */
796 bool rcs_initialized;
797 struct {
798 struct drm_i915_gem_object *state;
799 struct intel_ringbuffer *ringbuf;
800 int pin_count;
801 } engine[I915_NUM_RINGS];
802
803 struct list_head link;
804 };
805
806 enum fb_op_origin {
807 ORIGIN_GTT,
808 ORIGIN_CPU,
809 ORIGIN_CS,
810 ORIGIN_FLIP,
811 };
812
813 struct i915_fbc {
814 unsigned long uncompressed_size;
815 unsigned threshold;
816 unsigned int fb_id;
817 unsigned int possible_framebuffer_bits;
818 unsigned int busy_bits;
819 struct intel_crtc *crtc;
820 int y;
821
822 struct drm_mm_node compressed_fb;
823 struct drm_mm_node *compressed_llb;
824
825 bool false_color;
826
827 /* Tracks whether the HW is actually enabled, not whether the feature is
828 * possible. */
829 bool enabled;
830
831 struct intel_fbc_work {
832 struct delayed_work work;
833 struct drm_crtc *crtc;
834 struct drm_framebuffer *fb;
835 } *fbc_work;
836
837 enum no_fbc_reason {
838 FBC_OK, /* FBC is enabled */
839 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
840 FBC_NO_OUTPUT, /* no outputs enabled to compress */
841 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
842 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
843 FBC_MODE_TOO_LARGE, /* mode too large for compression */
844 FBC_BAD_PLANE, /* fbc not supported on plane */
845 FBC_NOT_TILED, /* buffer not tiled */
846 FBC_MULTIPLE_PIPES, /* more than one pipe active */
847 FBC_MODULE_PARAM,
848 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
849 } no_fbc_reason;
850 };
851
852 /**
853 * HIGH_RR is the highest eDP panel refresh rate read from EDID
854 * LOW_RR is the lowest eDP panel refresh rate found from EDID
855 * parsing for same resolution.
856 */
857 enum drrs_refresh_rate_type {
858 DRRS_HIGH_RR,
859 DRRS_LOW_RR,
860 DRRS_MAX_RR, /* RR count */
861 };
862
863 enum drrs_support_type {
864 DRRS_NOT_SUPPORTED = 0,
865 STATIC_DRRS_SUPPORT = 1,
866 SEAMLESS_DRRS_SUPPORT = 2
867 };
868
869 struct intel_dp;
870 struct i915_drrs {
871 struct mutex mutex;
872 struct delayed_work work;
873 struct intel_dp *dp;
874 unsigned busy_frontbuffer_bits;
875 enum drrs_refresh_rate_type refresh_rate_type;
876 enum drrs_support_type type;
877 };
878
879 struct i915_psr {
880 struct mutex lock;
881 bool sink_support;
882 bool source_ok;
883 struct intel_dp *enabled;
884 bool active;
885 struct delayed_work work;
886 unsigned busy_frontbuffer_bits;
887 bool psr2_support;
888 bool aux_frame_sync;
889 };
890
891 enum intel_pch {
892 PCH_NONE = 0, /* No PCH present */
893 PCH_IBX, /* Ibexpeak PCH */
894 PCH_CPT, /* Cougarpoint PCH */
895 PCH_LPT, /* Lynxpoint PCH */
896 PCH_SPT, /* Sunrisepoint PCH */
897 PCH_NOP,
898 };
899
900 enum intel_sbi_destination {
901 SBI_ICLK,
902 SBI_MPHY,
903 };
904
905 #define QUIRK_PIPEA_FORCE (1<<0)
906 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
907 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
908 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
909 #define QUIRK_PIPEB_FORCE (1<<4)
910 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
911
912 struct intel_fbdev;
913 struct intel_fbc_work;
914
915 struct intel_gmbus {
916 struct i2c_adapter adapter;
917 u32 force_bit;
918 u32 reg0;
919 u32 gpio_reg;
920 struct i2c_algo_bit_data bit_algo;
921 struct drm_i915_private *dev_priv;
922 };
923
924 struct i915_suspend_saved_registers {
925 u32 saveDSPARB;
926 u32 saveLVDS;
927 u32 savePP_ON_DELAYS;
928 u32 savePP_OFF_DELAYS;
929 u32 savePP_ON;
930 u32 savePP_OFF;
931 u32 savePP_CONTROL;
932 u32 savePP_DIVISOR;
933 u32 saveFBC_CONTROL;
934 u32 saveCACHE_MODE_0;
935 u32 saveMI_ARB_STATE;
936 u32 saveSWF0[16];
937 u32 saveSWF1[16];
938 u32 saveSWF2[3];
939 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
940 u32 savePCH_PORT_HOTPLUG;
941 u16 saveGCDGMBUS;
942 };
943
944 struct vlv_s0ix_state {
945 /* GAM */
946 u32 wr_watermark;
947 u32 gfx_prio_ctrl;
948 u32 arb_mode;
949 u32 gfx_pend_tlb0;
950 u32 gfx_pend_tlb1;
951 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
952 u32 media_max_req_count;
953 u32 gfx_max_req_count;
954 u32 render_hwsp;
955 u32 ecochk;
956 u32 bsd_hwsp;
957 u32 blt_hwsp;
958 u32 tlb_rd_addr;
959
960 /* MBC */
961 u32 g3dctl;
962 u32 gsckgctl;
963 u32 mbctl;
964
965 /* GCP */
966 u32 ucgctl1;
967 u32 ucgctl3;
968 u32 rcgctl1;
969 u32 rcgctl2;
970 u32 rstctl;
971 u32 misccpctl;
972
973 /* GPM */
974 u32 gfxpause;
975 u32 rpdeuhwtc;
976 u32 rpdeuc;
977 u32 ecobus;
978 u32 pwrdwnupctl;
979 u32 rp_down_timeout;
980 u32 rp_deucsw;
981 u32 rcubmabdtmr;
982 u32 rcedata;
983 u32 spare2gh;
984
985 /* Display 1 CZ domain */
986 u32 gt_imr;
987 u32 gt_ier;
988 u32 pm_imr;
989 u32 pm_ier;
990 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
991
992 /* GT SA CZ domain */
993 u32 tilectl;
994 u32 gt_fifoctl;
995 u32 gtlc_wake_ctrl;
996 u32 gtlc_survive;
997 u32 pmwgicz;
998
999 /* Display 2 CZ domain */
1000 u32 gu_ctl0;
1001 u32 gu_ctl1;
1002 u32 clock_gate_dis2;
1003 };
1004
1005 struct intel_rps_ei {
1006 u32 cz_clock;
1007 u32 render_c0;
1008 u32 media_c0;
1009 };
1010
1011 struct intel_gen6_power_mgmt {
1012 /*
1013 * work, interrupts_enabled and pm_iir are protected by
1014 * dev_priv->irq_lock
1015 */
1016 struct work_struct work;
1017 bool interrupts_enabled;
1018 u32 pm_iir;
1019
1020 /* Frequencies are stored in potentially platform dependent multiples.
1021 * In other words, *_freq needs to be multiplied by X to be interesting.
1022 * Soft limits are those which are used for the dynamic reclocking done
1023 * by the driver (raise frequencies under heavy loads, and lower for
1024 * lighter loads). Hard limits are those imposed by the hardware.
1025 *
1026 * A distinction is made for overclocking, which is never enabled by
1027 * default, and is considered to be above the hard limit if it's
1028 * possible at all.
1029 */
1030 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1031 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1032 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1033 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1034 u8 min_freq; /* AKA RPn. Minimum frequency */
1035 u8 idle_freq; /* Frequency to request when we are idle */
1036 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1037 u8 rp1_freq; /* "less than" RP0 power/freqency */
1038 u8 rp0_freq; /* Non-overclocked max frequency. */
1039 u32 cz_freq;
1040
1041 u8 up_threshold; /* Current %busy required to uplock */
1042 u8 down_threshold; /* Current %busy required to downclock */
1043
1044 int last_adj;
1045 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1046
1047 bool enabled;
1048 struct delayed_work delayed_resume_work;
1049 struct list_head clients;
1050 unsigned boosts;
1051
1052 /* manual wa residency calculations */
1053 struct intel_rps_ei up_ei, down_ei;
1054
1055 /*
1056 * Protects RPS/RC6 register access and PCU communication.
1057 * Must be taken after struct_mutex if nested.
1058 */
1059 struct mutex hw_lock;
1060 };
1061
1062 /* defined intel_pm.c */
1063 extern spinlock_t mchdev_lock;
1064
1065 struct intel_ilk_power_mgmt {
1066 u8 cur_delay;
1067 u8 min_delay;
1068 u8 max_delay;
1069 u8 fmax;
1070 u8 fstart;
1071
1072 u64 last_count1;
1073 unsigned long last_time1;
1074 unsigned long chipset_power;
1075 u64 last_count2;
1076 u64 last_time2;
1077 unsigned long gfx_power;
1078 u8 corr;
1079
1080 int c_m;
1081 int r_t;
1082 };
1083
1084 struct drm_i915_private;
1085 struct i915_power_well;
1086
1087 struct i915_power_well_ops {
1088 /*
1089 * Synchronize the well's hw state to match the current sw state, for
1090 * example enable/disable it based on the current refcount. Called
1091 * during driver init and resume time, possibly after first calling
1092 * the enable/disable handlers.
1093 */
1094 void (*sync_hw)(struct drm_i915_private *dev_priv,
1095 struct i915_power_well *power_well);
1096 /*
1097 * Enable the well and resources that depend on it (for example
1098 * interrupts located on the well). Called after the 0->1 refcount
1099 * transition.
1100 */
1101 void (*enable)(struct drm_i915_private *dev_priv,
1102 struct i915_power_well *power_well);
1103 /*
1104 * Disable the well and resources that depend on it. Called after
1105 * the 1->0 refcount transition.
1106 */
1107 void (*disable)(struct drm_i915_private *dev_priv,
1108 struct i915_power_well *power_well);
1109 /* Returns the hw enabled state. */
1110 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1111 struct i915_power_well *power_well);
1112 };
1113
1114 /* Power well structure for haswell */
1115 struct i915_power_well {
1116 const char *name;
1117 bool always_on;
1118 /* power well enable/disable usage count */
1119 int count;
1120 /* cached hw enabled state */
1121 bool hw_enabled;
1122 unsigned long domains;
1123 unsigned long data;
1124 const struct i915_power_well_ops *ops;
1125 };
1126
1127 struct i915_power_domains {
1128 /*
1129 * Power wells needed for initialization at driver init and suspend
1130 * time are on. They are kept on until after the first modeset.
1131 */
1132 bool init_power_on;
1133 bool initializing;
1134 int power_well_count;
1135
1136 struct mutex lock;
1137 int domain_use_count[POWER_DOMAIN_NUM];
1138 struct i915_power_well *power_wells;
1139 };
1140
1141 #define MAX_L3_SLICES 2
1142 struct intel_l3_parity {
1143 u32 *remap_info[MAX_L3_SLICES];
1144 struct work_struct error_work;
1145 int which_slice;
1146 };
1147
1148 struct i915_gem_mm {
1149 /** Memory allocator for GTT stolen memory */
1150 struct drm_mm stolen;
1151 /** List of all objects in gtt_space. Used to restore gtt
1152 * mappings on resume */
1153 struct list_head bound_list;
1154 /**
1155 * List of objects which are not bound to the GTT (thus
1156 * are idle and not used by the GPU) but still have
1157 * (presumably uncached) pages still attached.
1158 */
1159 struct list_head unbound_list;
1160
1161 /** Usable portion of the GTT for GEM */
1162 unsigned long stolen_base; /* limited to low memory (32-bit) */
1163
1164 /** PPGTT used for aliasing the PPGTT with the GTT */
1165 struct i915_hw_ppgtt *aliasing_ppgtt;
1166
1167 struct notifier_block oom_notifier;
1168 struct shrinker shrinker;
1169 bool shrinker_no_lock_stealing;
1170
1171 /** LRU list of objects with fence regs on them. */
1172 struct list_head fence_list;
1173
1174 /**
1175 * We leave the user IRQ off as much as possible,
1176 * but this means that requests will finish and never
1177 * be retired once the system goes idle. Set a timer to
1178 * fire periodically while the ring is running. When it
1179 * fires, go retire requests.
1180 */
1181 struct delayed_work retire_work;
1182
1183 /**
1184 * When we detect an idle GPU, we want to turn on
1185 * powersaving features. So once we see that there
1186 * are no more requests outstanding and no more
1187 * arrive within a small period of time, we fire
1188 * off the idle_work.
1189 */
1190 struct delayed_work idle_work;
1191
1192 /**
1193 * Are we in a non-interruptible section of code like
1194 * modesetting?
1195 */
1196 bool interruptible;
1197
1198 /**
1199 * Is the GPU currently considered idle, or busy executing userspace
1200 * requests? Whilst idle, we attempt to power down the hardware and
1201 * display clocks. In order to reduce the effect on performance, there
1202 * is a slight delay before we do so.
1203 */
1204 bool busy;
1205
1206 /* the indicator for dispatch video commands on two BSD rings */
1207 int bsd_ring_dispatch_index;
1208
1209 /** Bit 6 swizzling required for X tiling */
1210 uint32_t bit_6_swizzle_x;
1211 /** Bit 6 swizzling required for Y tiling */
1212 uint32_t bit_6_swizzle_y;
1213
1214 /* accounting, useful for userland debugging */
1215 spinlock_t object_stat_lock;
1216 size_t object_memory;
1217 u32 object_count;
1218 };
1219
1220 struct drm_i915_error_state_buf {
1221 struct drm_i915_private *i915;
1222 unsigned bytes;
1223 unsigned size;
1224 int err;
1225 u8 *buf;
1226 loff_t start;
1227 loff_t pos;
1228 };
1229
1230 struct i915_error_state_file_priv {
1231 struct drm_device *dev;
1232 struct drm_i915_error_state *error;
1233 };
1234
1235 struct i915_gpu_error {
1236 /* For hangcheck timer */
1237 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1238 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1239 /* Hang gpu twice in this window and your context gets banned */
1240 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1241
1242 struct workqueue_struct *hangcheck_wq;
1243 struct delayed_work hangcheck_work;
1244
1245 /* For reset and error_state handling. */
1246 spinlock_t lock;
1247 /* Protected by the above dev->gpu_error.lock. */
1248 struct drm_i915_error_state *first_error;
1249
1250 unsigned long missed_irq_rings;
1251
1252 /**
1253 * State variable controlling the reset flow and count
1254 *
1255 * This is a counter which gets incremented when reset is triggered,
1256 * and again when reset has been handled. So odd values (lowest bit set)
1257 * means that reset is in progress and even values that
1258 * (reset_counter >> 1):th reset was successfully completed.
1259 *
1260 * If reset is not completed succesfully, the I915_WEDGE bit is
1261 * set meaning that hardware is terminally sour and there is no
1262 * recovery. All waiters on the reset_queue will be woken when
1263 * that happens.
1264 *
1265 * This counter is used by the wait_seqno code to notice that reset
1266 * event happened and it needs to restart the entire ioctl (since most
1267 * likely the seqno it waited for won't ever signal anytime soon).
1268 *
1269 * This is important for lock-free wait paths, where no contended lock
1270 * naturally enforces the correct ordering between the bail-out of the
1271 * waiter and the gpu reset work code.
1272 */
1273 atomic_t reset_counter;
1274
1275 #define I915_RESET_IN_PROGRESS_FLAG 1
1276 #define I915_WEDGED (1 << 31)
1277
1278 /**
1279 * Waitqueue to signal when the reset has completed. Used by clients
1280 * that wait for dev_priv->mm.wedged to settle.
1281 */
1282 wait_queue_head_t reset_queue;
1283
1284 /* Userspace knobs for gpu hang simulation;
1285 * combines both a ring mask, and extra flags
1286 */
1287 u32 stop_rings;
1288 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1289 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1290
1291 /* For missed irq/seqno simulation. */
1292 unsigned int test_irq_rings;
1293
1294 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1295 bool reload_in_reset;
1296 };
1297
1298 enum modeset_restore {
1299 MODESET_ON_LID_OPEN,
1300 MODESET_DONE,
1301 MODESET_SUSPENDED,
1302 };
1303
1304 struct ddi_vbt_port_info {
1305 /*
1306 * This is an index in the HDMI/DVI DDI buffer translation table.
1307 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1308 * populate this field.
1309 */
1310 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1311 uint8_t hdmi_level_shift;
1312
1313 uint8_t supports_dvi:1;
1314 uint8_t supports_hdmi:1;
1315 uint8_t supports_dp:1;
1316 };
1317
1318 enum psr_lines_to_wait {
1319 PSR_0_LINES_TO_WAIT = 0,
1320 PSR_1_LINE_TO_WAIT,
1321 PSR_4_LINES_TO_WAIT,
1322 PSR_8_LINES_TO_WAIT
1323 };
1324
1325 struct intel_vbt_data {
1326 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1327 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1328
1329 /* Feature bits */
1330 unsigned int int_tv_support:1;
1331 unsigned int lvds_dither:1;
1332 unsigned int lvds_vbt:1;
1333 unsigned int int_crt_support:1;
1334 unsigned int lvds_use_ssc:1;
1335 unsigned int display_clock_mode:1;
1336 unsigned int fdi_rx_polarity_inverted:1;
1337 unsigned int has_mipi:1;
1338 int lvds_ssc_freq;
1339 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1340
1341 enum drrs_support_type drrs_type;
1342
1343 /* eDP */
1344 int edp_rate;
1345 int edp_lanes;
1346 int edp_preemphasis;
1347 int edp_vswing;
1348 bool edp_initialized;
1349 bool edp_support;
1350 int edp_bpp;
1351 bool edp_low_vswing;
1352 struct edp_power_seq edp_pps;
1353
1354 struct {
1355 bool full_link;
1356 bool require_aux_wakeup;
1357 int idle_frames;
1358 enum psr_lines_to_wait lines_to_wait;
1359 int tp1_wakeup_time;
1360 int tp2_tp3_wakeup_time;
1361 } psr;
1362
1363 struct {
1364 u16 pwm_freq_hz;
1365 bool present;
1366 bool active_low_pwm;
1367 u8 min_brightness; /* min_brightness/255 of max */
1368 } backlight;
1369
1370 /* MIPI DSI */
1371 struct {
1372 u16 port;
1373 u16 panel_id;
1374 struct mipi_config *config;
1375 struct mipi_pps_data *pps;
1376 u8 seq_version;
1377 u32 size;
1378 u8 *data;
1379 u8 *sequence[MIPI_SEQ_MAX];
1380 } dsi;
1381
1382 int crt_ddc_pin;
1383
1384 int child_dev_num;
1385 union child_device_config *child_dev;
1386
1387 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1388 };
1389
1390 enum intel_ddb_partitioning {
1391 INTEL_DDB_PART_1_2,
1392 INTEL_DDB_PART_5_6, /* IVB+ */
1393 };
1394
1395 struct intel_wm_level {
1396 bool enable;
1397 uint32_t pri_val;
1398 uint32_t spr_val;
1399 uint32_t cur_val;
1400 uint32_t fbc_val;
1401 };
1402
1403 struct ilk_wm_values {
1404 uint32_t wm_pipe[3];
1405 uint32_t wm_lp[3];
1406 uint32_t wm_lp_spr[3];
1407 uint32_t wm_linetime[3];
1408 bool enable_fbc_wm;
1409 enum intel_ddb_partitioning partitioning;
1410 };
1411
1412 struct vlv_wm_values {
1413 struct {
1414 uint16_t primary;
1415 uint16_t sprite[2];
1416 uint8_t cursor;
1417 } pipe[3];
1418
1419 struct {
1420 uint16_t plane;
1421 uint8_t cursor;
1422 } sr;
1423
1424 struct {
1425 uint8_t cursor;
1426 uint8_t sprite[2];
1427 uint8_t primary;
1428 } ddl[3];
1429 };
1430
1431 struct skl_ddb_entry {
1432 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1433 };
1434
1435 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1436 {
1437 return entry->end - entry->start;
1438 }
1439
1440 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1441 const struct skl_ddb_entry *e2)
1442 {
1443 if (e1->start == e2->start && e1->end == e2->end)
1444 return true;
1445
1446 return false;
1447 }
1448
1449 struct skl_ddb_allocation {
1450 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1451 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1452 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1453 };
1454
1455 struct skl_wm_values {
1456 bool dirty[I915_MAX_PIPES];
1457 struct skl_ddb_allocation ddb;
1458 uint32_t wm_linetime[I915_MAX_PIPES];
1459 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1460 uint32_t cursor[I915_MAX_PIPES][8];
1461 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1462 uint32_t cursor_trans[I915_MAX_PIPES];
1463 };
1464
1465 struct skl_wm_level {
1466 bool plane_en[I915_MAX_PLANES];
1467 bool cursor_en;
1468 uint16_t plane_res_b[I915_MAX_PLANES];
1469 uint8_t plane_res_l[I915_MAX_PLANES];
1470 uint16_t cursor_res_b;
1471 uint8_t cursor_res_l;
1472 };
1473
1474 /*
1475 * This struct helps tracking the state needed for runtime PM, which puts the
1476 * device in PCI D3 state. Notice that when this happens, nothing on the
1477 * graphics device works, even register access, so we don't get interrupts nor
1478 * anything else.
1479 *
1480 * Every piece of our code that needs to actually touch the hardware needs to
1481 * either call intel_runtime_pm_get or call intel_display_power_get with the
1482 * appropriate power domain.
1483 *
1484 * Our driver uses the autosuspend delay feature, which means we'll only really
1485 * suspend if we stay with zero refcount for a certain amount of time. The
1486 * default value is currently very conservative (see intel_runtime_pm_enable), but
1487 * it can be changed with the standard runtime PM files from sysfs.
1488 *
1489 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1490 * goes back to false exactly before we reenable the IRQs. We use this variable
1491 * to check if someone is trying to enable/disable IRQs while they're supposed
1492 * to be disabled. This shouldn't happen and we'll print some error messages in
1493 * case it happens.
1494 *
1495 * For more, read the Documentation/power/runtime_pm.txt.
1496 */
1497 struct i915_runtime_pm {
1498 bool suspended;
1499 bool irqs_enabled;
1500 };
1501
1502 enum intel_pipe_crc_source {
1503 INTEL_PIPE_CRC_SOURCE_NONE,
1504 INTEL_PIPE_CRC_SOURCE_PLANE1,
1505 INTEL_PIPE_CRC_SOURCE_PLANE2,
1506 INTEL_PIPE_CRC_SOURCE_PF,
1507 INTEL_PIPE_CRC_SOURCE_PIPE,
1508 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1509 INTEL_PIPE_CRC_SOURCE_TV,
1510 INTEL_PIPE_CRC_SOURCE_DP_B,
1511 INTEL_PIPE_CRC_SOURCE_DP_C,
1512 INTEL_PIPE_CRC_SOURCE_DP_D,
1513 INTEL_PIPE_CRC_SOURCE_AUTO,
1514 INTEL_PIPE_CRC_SOURCE_MAX,
1515 };
1516
1517 struct intel_pipe_crc_entry {
1518 uint32_t frame;
1519 uint32_t crc[5];
1520 };
1521
1522 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1523 struct intel_pipe_crc {
1524 spinlock_t lock;
1525 bool opened; /* exclusive access to the result file */
1526 struct intel_pipe_crc_entry *entries;
1527 enum intel_pipe_crc_source source;
1528 int head, tail;
1529 wait_queue_head_t wq;
1530 };
1531
1532 struct i915_frontbuffer_tracking {
1533 struct mutex lock;
1534
1535 /*
1536 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1537 * scheduled flips.
1538 */
1539 unsigned busy_bits;
1540 unsigned flip_bits;
1541 };
1542
1543 struct i915_wa_reg {
1544 u32 addr;
1545 u32 value;
1546 /* bitmask representing WA bits */
1547 u32 mask;
1548 };
1549
1550 #define I915_MAX_WA_REGS 16
1551
1552 struct i915_workarounds {
1553 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1554 u32 count;
1555 };
1556
1557 struct i915_virtual_gpu {
1558 bool active;
1559 };
1560
1561 struct drm_i915_private {
1562 struct drm_device *dev;
1563 struct kmem_cache *objects;
1564 struct kmem_cache *vmas;
1565 struct kmem_cache *requests;
1566
1567 const struct intel_device_info info;
1568
1569 int relative_constants_mode;
1570
1571 void __iomem *regs;
1572
1573 struct intel_uncore uncore;
1574
1575 struct i915_virtual_gpu vgpu;
1576
1577 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1578
1579 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1580 * controller on different i2c buses. */
1581 struct mutex gmbus_mutex;
1582
1583 /**
1584 * Base address of the gmbus and gpio block.
1585 */
1586 uint32_t gpio_mmio_base;
1587
1588 /* MMIO base address for MIPI regs */
1589 uint32_t mipi_mmio_base;
1590
1591 wait_queue_head_t gmbus_wait_queue;
1592
1593 struct pci_dev *bridge_dev;
1594 struct intel_engine_cs ring[I915_NUM_RINGS];
1595 struct drm_i915_gem_object *semaphore_obj;
1596 uint32_t last_seqno, next_seqno;
1597
1598 struct drm_dma_handle *status_page_dmah;
1599 struct resource mch_res;
1600
1601 /* protects the irq masks */
1602 spinlock_t irq_lock;
1603
1604 /* protects the mmio flip data */
1605 spinlock_t mmio_flip_lock;
1606
1607 bool display_irqs_enabled;
1608
1609 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1610 struct pm_qos_request pm_qos;
1611
1612 /* DPIO indirect register protection */
1613 struct mutex dpio_lock;
1614
1615 /** Cached value of IMR to avoid reads in updating the bitfield */
1616 union {
1617 u32 irq_mask;
1618 u32 de_irq_mask[I915_MAX_PIPES];
1619 };
1620 u32 gt_irq_mask;
1621 u32 pm_irq_mask;
1622 u32 pm_rps_events;
1623 u32 pipestat_irq_mask[I915_MAX_PIPES];
1624
1625 struct work_struct hotplug_work;
1626 struct {
1627 unsigned long hpd_last_jiffies;
1628 int hpd_cnt;
1629 enum {
1630 HPD_ENABLED = 0,
1631 HPD_DISABLED = 1,
1632 HPD_MARK_DISABLED = 2
1633 } hpd_mark;
1634 } hpd_stats[HPD_NUM_PINS];
1635 u32 hpd_event_bits;
1636 struct delayed_work hotplug_reenable_work;
1637
1638 struct i915_fbc fbc;
1639 struct i915_drrs drrs;
1640 struct intel_opregion opregion;
1641 struct intel_vbt_data vbt;
1642
1643 bool preserve_bios_swizzle;
1644
1645 /* overlay */
1646 struct intel_overlay *overlay;
1647
1648 /* backlight registers and fields in struct intel_panel */
1649 struct mutex backlight_lock;
1650
1651 /* LVDS info */
1652 bool no_aux_handshake;
1653
1654 /* protects panel power sequencer state */
1655 struct mutex pps_mutex;
1656
1657 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1658 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1659 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1660
1661 unsigned int fsb_freq, mem_freq, is_ddr3;
1662 unsigned int cdclk_freq;
1663 unsigned int hpll_freq;
1664
1665 /**
1666 * wq - Driver workqueue for GEM.
1667 *
1668 * NOTE: Work items scheduled here are not allowed to grab any modeset
1669 * locks, for otherwise the flushing done in the pageflip code will
1670 * result in deadlocks.
1671 */
1672 struct workqueue_struct *wq;
1673
1674 /* Display functions */
1675 struct drm_i915_display_funcs display;
1676
1677 /* PCH chipset type */
1678 enum intel_pch pch_type;
1679 unsigned short pch_id;
1680
1681 unsigned long quirks;
1682
1683 enum modeset_restore modeset_restore;
1684 struct mutex modeset_restore_lock;
1685
1686 struct list_head vm_list; /* Global list of all address spaces */
1687 struct i915_gtt gtt; /* VM representing the global address space */
1688
1689 struct i915_gem_mm mm;
1690 DECLARE_HASHTABLE(mm_structs, 7);
1691 struct mutex mm_lock;
1692
1693 /* Kernel Modesetting */
1694
1695 struct sdvo_device_mapping sdvo_mappings[2];
1696
1697 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1698 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1699 wait_queue_head_t pending_flip_queue;
1700
1701 #ifdef CONFIG_DEBUG_FS
1702 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1703 #endif
1704
1705 int num_shared_dpll;
1706 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1707 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1708
1709 struct i915_workarounds workarounds;
1710
1711 /* Reclocking support */
1712 bool render_reclock_avail;
1713 bool lvds_downclock_avail;
1714 /* indicates the reduced downclock for LVDS*/
1715 int lvds_downclock;
1716
1717 struct i915_frontbuffer_tracking fb_tracking;
1718
1719 u16 orig_clock;
1720
1721 bool mchbar_need_disable;
1722
1723 struct intel_l3_parity l3_parity;
1724
1725 /* Cannot be determined by PCIID. You must always read a register. */
1726 size_t ellc_size;
1727
1728 /* gen6+ rps state */
1729 struct intel_gen6_power_mgmt rps;
1730
1731 /* ilk-only ips/rps state. Everything in here is protected by the global
1732 * mchdev_lock in intel_pm.c */
1733 struct intel_ilk_power_mgmt ips;
1734
1735 struct i915_power_domains power_domains;
1736
1737 struct i915_psr psr;
1738
1739 struct i915_gpu_error gpu_error;
1740
1741 struct drm_i915_gem_object *vlv_pctx;
1742
1743 #ifdef CONFIG_DRM_I915_FBDEV
1744 /* list of fbdev register on this device */
1745 struct intel_fbdev *fbdev;
1746 struct work_struct fbdev_suspend_work;
1747 #endif
1748
1749 struct drm_property *broadcast_rgb_property;
1750 struct drm_property *force_audio_property;
1751
1752 /* hda/i915 audio component */
1753 bool audio_component_registered;
1754
1755 uint32_t hw_context_size;
1756 struct list_head context_list;
1757
1758 u32 fdi_rx_config;
1759
1760 u32 suspend_count;
1761 struct i915_suspend_saved_registers regfile;
1762 struct vlv_s0ix_state vlv_s0ix_state;
1763
1764 struct {
1765 /*
1766 * Raw watermark latency values:
1767 * in 0.1us units for WM0,
1768 * in 0.5us units for WM1+.
1769 */
1770 /* primary */
1771 uint16_t pri_latency[5];
1772 /* sprite */
1773 uint16_t spr_latency[5];
1774 /* cursor */
1775 uint16_t cur_latency[5];
1776 /*
1777 * Raw watermark memory latency values
1778 * for SKL for all 8 levels
1779 * in 1us units.
1780 */
1781 uint16_t skl_latency[8];
1782
1783 /*
1784 * The skl_wm_values structure is a bit too big for stack
1785 * allocation, so we keep the staging struct where we store
1786 * intermediate results here instead.
1787 */
1788 struct skl_wm_values skl_results;
1789
1790 /* current hardware state */
1791 union {
1792 struct ilk_wm_values hw;
1793 struct skl_wm_values skl_hw;
1794 struct vlv_wm_values vlv;
1795 };
1796 } wm;
1797
1798 struct i915_runtime_pm pm;
1799
1800 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1801 u32 long_hpd_port_mask;
1802 u32 short_hpd_port_mask;
1803 struct work_struct dig_port_work;
1804
1805 /*
1806 * if we get a HPD irq from DP and a HPD irq from non-DP
1807 * the non-DP HPD could block the workqueue on a mode config
1808 * mutex getting, that userspace may have taken. However
1809 * userspace is waiting on the DP workqueue to run which is
1810 * blocked behind the non-DP one.
1811 */
1812 struct workqueue_struct *dp_wq;
1813
1814 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1815 struct {
1816 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1817 struct intel_engine_cs *ring,
1818 struct intel_context *ctx,
1819 struct drm_i915_gem_execbuffer2 *args,
1820 struct list_head *vmas,
1821 struct drm_i915_gem_object *batch_obj,
1822 u64 exec_start, u32 flags);
1823 int (*init_rings)(struct drm_device *dev);
1824 void (*cleanup_ring)(struct intel_engine_cs *ring);
1825 void (*stop_ring)(struct intel_engine_cs *ring);
1826 } gt;
1827
1828 /*
1829 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1830 * will be rejected. Instead look for a better place.
1831 */
1832 };
1833
1834 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1835 {
1836 return dev->dev_private;
1837 }
1838
1839 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1840 {
1841 return to_i915(dev_get_drvdata(dev));
1842 }
1843
1844 /* Iterate over initialised rings */
1845 #define for_each_ring(ring__, dev_priv__, i__) \
1846 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1847 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1848
1849 enum hdmi_force_audio {
1850 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1851 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1852 HDMI_AUDIO_AUTO, /* trust EDID */
1853 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1854 };
1855
1856 #define I915_GTT_OFFSET_NONE ((u32)-1)
1857
1858 struct drm_i915_gem_object_ops {
1859 /* Interface between the GEM object and its backing storage.
1860 * get_pages() is called once prior to the use of the associated set
1861 * of pages before to binding them into the GTT, and put_pages() is
1862 * called after we no longer need them. As we expect there to be
1863 * associated cost with migrating pages between the backing storage
1864 * and making them available for the GPU (e.g. clflush), we may hold
1865 * onto the pages after they are no longer referenced by the GPU
1866 * in case they may be used again shortly (for example migrating the
1867 * pages to a different memory domain within the GTT). put_pages()
1868 * will therefore most likely be called when the object itself is
1869 * being released or under memory pressure (where we attempt to
1870 * reap pages for the shrinker).
1871 */
1872 int (*get_pages)(struct drm_i915_gem_object *);
1873 void (*put_pages)(struct drm_i915_gem_object *);
1874 int (*dmabuf_export)(struct drm_i915_gem_object *);
1875 void (*release)(struct drm_i915_gem_object *);
1876 };
1877
1878 /*
1879 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1880 * considered to be the frontbuffer for the given plane interface-vise. This
1881 * doesn't mean that the hw necessarily already scans it out, but that any
1882 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1883 *
1884 * We have one bit per pipe and per scanout plane type.
1885 */
1886 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1887 #define INTEL_FRONTBUFFER_BITS \
1888 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1889 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1890 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1891 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1892 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1893 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1894 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1895 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1896 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1897 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1898 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1899
1900 struct drm_i915_gem_object {
1901 struct drm_gem_object base;
1902
1903 const struct drm_i915_gem_object_ops *ops;
1904
1905 /** List of VMAs backed by this object */
1906 struct list_head vma_list;
1907
1908 /** Stolen memory for this object, instead of being backed by shmem. */
1909 struct drm_mm_node *stolen;
1910 struct list_head global_list;
1911
1912 struct list_head ring_list;
1913 /** Used in execbuf to temporarily hold a ref */
1914 struct list_head obj_exec_link;
1915
1916 struct list_head batch_pool_link;
1917
1918 /**
1919 * This is set if the object is on the active lists (has pending
1920 * rendering and so a non-zero seqno), and is not set if it i s on
1921 * inactive (ready to be unbound) list.
1922 */
1923 unsigned int active:1;
1924
1925 /**
1926 * This is set if the object has been written to since last bound
1927 * to the GTT
1928 */
1929 unsigned int dirty:1;
1930
1931 /**
1932 * Fence register bits (if any) for this object. Will be set
1933 * as needed when mapped into the GTT.
1934 * Protected by dev->struct_mutex.
1935 */
1936 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1937
1938 /**
1939 * Advice: are the backing pages purgeable?
1940 */
1941 unsigned int madv:2;
1942
1943 /**
1944 * Current tiling mode for the object.
1945 */
1946 unsigned int tiling_mode:2;
1947 /**
1948 * Whether the tiling parameters for the currently associated fence
1949 * register have changed. Note that for the purposes of tracking
1950 * tiling changes we also treat the unfenced register, the register
1951 * slot that the object occupies whilst it executes a fenced
1952 * command (such as BLT on gen2/3), as a "fence".
1953 */
1954 unsigned int fence_dirty:1;
1955
1956 /**
1957 * Is the object at the current location in the gtt mappable and
1958 * fenceable? Used to avoid costly recalculations.
1959 */
1960 unsigned int map_and_fenceable:1;
1961
1962 /**
1963 * Whether the current gtt mapping needs to be mappable (and isn't just
1964 * mappable by accident). Track pin and fault separate for a more
1965 * accurate mappable working set.
1966 */
1967 unsigned int fault_mappable:1;
1968 unsigned int pin_display:1;
1969
1970 /*
1971 * Is the object to be mapped as read-only to the GPU
1972 * Only honoured if hardware has relevant pte bit
1973 */
1974 unsigned long gt_ro:1;
1975 unsigned int cache_level:3;
1976 unsigned int cache_dirty:1;
1977
1978 unsigned int has_dma_mapping:1;
1979
1980 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1981
1982 struct sg_table *pages;
1983 int pages_pin_count;
1984 struct get_page {
1985 struct scatterlist *sg;
1986 int last;
1987 } get_page;
1988
1989 /* prime dma-buf support */
1990 void *dma_buf_vmapping;
1991 int vmapping_count;
1992
1993 /** Breadcrumb of last rendering to the buffer. */
1994 struct drm_i915_gem_request *last_read_req;
1995 struct drm_i915_gem_request *last_write_req;
1996 /** Breadcrumb of last fenced GPU access to the buffer. */
1997 struct drm_i915_gem_request *last_fenced_req;
1998
1999 /** Current tiling stride for the object, if it's tiled. */
2000 uint32_t stride;
2001
2002 /** References from framebuffers, locks out tiling changes. */
2003 unsigned long framebuffer_references;
2004
2005 /** Record of address bit 17 of each page at last unbind. */
2006 unsigned long *bit_17;
2007
2008 union {
2009 /** for phy allocated objects */
2010 struct drm_dma_handle *phys_handle;
2011
2012 struct i915_gem_userptr {
2013 uintptr_t ptr;
2014 unsigned read_only :1;
2015 unsigned workers :4;
2016 #define I915_GEM_USERPTR_MAX_WORKERS 15
2017
2018 struct i915_mm_struct *mm;
2019 struct i915_mmu_object *mmu_object;
2020 struct work_struct *work;
2021 } userptr;
2022 };
2023 };
2024 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2025
2026 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2027 struct drm_i915_gem_object *new,
2028 unsigned frontbuffer_bits);
2029
2030 /**
2031 * Request queue structure.
2032 *
2033 * The request queue allows us to note sequence numbers that have been emitted
2034 * and may be associated with active buffers to be retired.
2035 *
2036 * By keeping this list, we can avoid having to do questionable sequence
2037 * number comparisons on buffer last_read|write_seqno. It also allows an
2038 * emission time to be associated with the request for tracking how far ahead
2039 * of the GPU the submission is.
2040 *
2041 * The requests are reference counted, so upon creation they should have an
2042 * initial reference taken using kref_init
2043 */
2044 struct drm_i915_gem_request {
2045 struct kref ref;
2046
2047 /** On Which ring this request was generated */
2048 struct drm_i915_private *i915;
2049 struct intel_engine_cs *ring;
2050
2051 /** GEM sequence number associated with this request. */
2052 uint32_t seqno;
2053
2054 /** Position in the ringbuffer of the start of the request */
2055 u32 head;
2056
2057 /**
2058 * Position in the ringbuffer of the start of the postfix.
2059 * This is required to calculate the maximum available ringbuffer
2060 * space without overwriting the postfix.
2061 */
2062 u32 postfix;
2063
2064 /** Position in the ringbuffer of the end of the whole request */
2065 u32 tail;
2066
2067 /**
2068 * Context and ring buffer related to this request
2069 * Contexts are refcounted, so when this request is associated with a
2070 * context, we must increment the context's refcount, to guarantee that
2071 * it persists while any request is linked to it. Requests themselves
2072 * are also refcounted, so the request will only be freed when the last
2073 * reference to it is dismissed, and the code in
2074 * i915_gem_request_free() will then decrement the refcount on the
2075 * context.
2076 */
2077 struct intel_context *ctx;
2078 struct intel_ringbuffer *ringbuf;
2079
2080 /** Batch buffer related to this request if any */
2081 struct drm_i915_gem_object *batch_obj;
2082
2083 /** Time at which this request was emitted, in jiffies. */
2084 unsigned long emitted_jiffies;
2085
2086 /** global list entry for this request */
2087 struct list_head list;
2088
2089 struct drm_i915_file_private *file_priv;
2090 /** file_priv list entry for this request */
2091 struct list_head client_list;
2092
2093 /** process identifier submitting this request */
2094 struct pid *pid;
2095
2096 /**
2097 * The ELSP only accepts two elements at a time, so we queue
2098 * context/tail pairs on a given queue (ring->execlist_queue) until the
2099 * hardware is available. The queue serves a double purpose: we also use
2100 * it to keep track of the up to 2 contexts currently in the hardware
2101 * (usually one in execution and the other queued up by the GPU): We
2102 * only remove elements from the head of the queue when the hardware
2103 * informs us that an element has been completed.
2104 *
2105 * All accesses to the queue are mediated by a spinlock
2106 * (ring->execlist_lock).
2107 */
2108
2109 /** Execlist link in the submission queue.*/
2110 struct list_head execlist_link;
2111
2112 /** Execlists no. of times this request has been sent to the ELSP */
2113 int elsp_submitted;
2114
2115 };
2116
2117 int i915_gem_request_alloc(struct intel_engine_cs *ring,
2118 struct intel_context *ctx);
2119 void i915_gem_request_free(struct kref *req_ref);
2120
2121 static inline uint32_t
2122 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2123 {
2124 return req ? req->seqno : 0;
2125 }
2126
2127 static inline struct intel_engine_cs *
2128 i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2129 {
2130 return req ? req->ring : NULL;
2131 }
2132
2133 static inline void
2134 i915_gem_request_reference(struct drm_i915_gem_request *req)
2135 {
2136 kref_get(&req->ref);
2137 }
2138
2139 static inline void
2140 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2141 {
2142 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2143 kref_put(&req->ref, i915_gem_request_free);
2144 }
2145
2146 static inline void
2147 i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2148 {
2149 struct drm_device *dev;
2150
2151 if (!req)
2152 return;
2153
2154 dev = req->ring->dev;
2155 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
2156 mutex_unlock(&dev->struct_mutex);
2157 }
2158
2159 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2160 struct drm_i915_gem_request *src)
2161 {
2162 if (src)
2163 i915_gem_request_reference(src);
2164
2165 if (*pdst)
2166 i915_gem_request_unreference(*pdst);
2167
2168 *pdst = src;
2169 }
2170
2171 /*
2172 * XXX: i915_gem_request_completed should be here but currently needs the
2173 * definition of i915_seqno_passed() which is below. It will be moved in
2174 * a later patch when the call to i915_seqno_passed() is obsoleted...
2175 */
2176
2177 struct drm_i915_file_private {
2178 struct drm_i915_private *dev_priv;
2179 struct drm_file *file;
2180
2181 struct {
2182 spinlock_t lock;
2183 struct list_head request_list;
2184 } mm;
2185 struct idr context_idr;
2186
2187 struct list_head rps_boost;
2188 struct intel_engine_cs *bsd_ring;
2189
2190 unsigned rps_boosts;
2191 };
2192
2193 /*
2194 * A command that requires special handling by the command parser.
2195 */
2196 struct drm_i915_cmd_descriptor {
2197 /*
2198 * Flags describing how the command parser processes the command.
2199 *
2200 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2201 * a length mask if not set
2202 * CMD_DESC_SKIP: The command is allowed but does not follow the
2203 * standard length encoding for the opcode range in
2204 * which it falls
2205 * CMD_DESC_REJECT: The command is never allowed
2206 * CMD_DESC_REGISTER: The command should be checked against the
2207 * register whitelist for the appropriate ring
2208 * CMD_DESC_MASTER: The command is allowed if the submitting process
2209 * is the DRM master
2210 */
2211 u32 flags;
2212 #define CMD_DESC_FIXED (1<<0)
2213 #define CMD_DESC_SKIP (1<<1)
2214 #define CMD_DESC_REJECT (1<<2)
2215 #define CMD_DESC_REGISTER (1<<3)
2216 #define CMD_DESC_BITMASK (1<<4)
2217 #define CMD_DESC_MASTER (1<<5)
2218
2219 /*
2220 * The command's unique identification bits and the bitmask to get them.
2221 * This isn't strictly the opcode field as defined in the spec and may
2222 * also include type, subtype, and/or subop fields.
2223 */
2224 struct {
2225 u32 value;
2226 u32 mask;
2227 } cmd;
2228
2229 /*
2230 * The command's length. The command is either fixed length (i.e. does
2231 * not include a length field) or has a length field mask. The flag
2232 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2233 * a length mask. All command entries in a command table must include
2234 * length information.
2235 */
2236 union {
2237 u32 fixed;
2238 u32 mask;
2239 } length;
2240
2241 /*
2242 * Describes where to find a register address in the command to check
2243 * against the ring's register whitelist. Only valid if flags has the
2244 * CMD_DESC_REGISTER bit set.
2245 */
2246 struct {
2247 u32 offset;
2248 u32 mask;
2249 } reg;
2250
2251 #define MAX_CMD_DESC_BITMASKS 3
2252 /*
2253 * Describes command checks where a particular dword is masked and
2254 * compared against an expected value. If the command does not match
2255 * the expected value, the parser rejects it. Only valid if flags has
2256 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2257 * are valid.
2258 *
2259 * If the check specifies a non-zero condition_mask then the parser
2260 * only performs the check when the bits specified by condition_mask
2261 * are non-zero.
2262 */
2263 struct {
2264 u32 offset;
2265 u32 mask;
2266 u32 expected;
2267 u32 condition_offset;
2268 u32 condition_mask;
2269 } bits[MAX_CMD_DESC_BITMASKS];
2270 };
2271
2272 /*
2273 * A table of commands requiring special handling by the command parser.
2274 *
2275 * Each ring has an array of tables. Each table consists of an array of command
2276 * descriptors, which must be sorted with command opcodes in ascending order.
2277 */
2278 struct drm_i915_cmd_table {
2279 const struct drm_i915_cmd_descriptor *table;
2280 int count;
2281 };
2282
2283 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2284 #define __I915__(p) ({ \
2285 struct drm_i915_private *__p; \
2286 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2287 __p = (struct drm_i915_private *)p; \
2288 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2289 __p = to_i915((struct drm_device *)p); \
2290 else \
2291 BUILD_BUG(); \
2292 __p; \
2293 })
2294 #define INTEL_INFO(p) (&__I915__(p)->info)
2295 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2296 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2297
2298 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2299 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2300 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2301 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2302 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2303 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2304 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2305 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2306 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2307 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2308 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2309 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2310 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2311 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2312 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2313 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2314 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2315 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2316 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2317 INTEL_DEVID(dev) == 0x0152 || \
2318 INTEL_DEVID(dev) == 0x015a)
2319 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2320 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2321 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2322 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2323 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2324 #define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
2325 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2326 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2327 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2328 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2329 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2330 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2331 (INTEL_DEVID(dev) & 0xf) == 0xe))
2332 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2333 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2334 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2335 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2336 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2337 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2338 /* ULX machines are also considered ULT. */
2339 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2340 INTEL_DEVID(dev) == 0x0A1E)
2341 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2342
2343 #define SKL_REVID_A0 (0x0)
2344 #define SKL_REVID_B0 (0x1)
2345 #define SKL_REVID_C0 (0x2)
2346 #define SKL_REVID_D0 (0x3)
2347 #define SKL_REVID_E0 (0x4)
2348
2349 #define BXT_REVID_A0 (0x0)
2350 #define BXT_REVID_B0 (0x3)
2351 #define BXT_REVID_C0 (0x6)
2352
2353 /*
2354 * The genX designation typically refers to the render engine, so render
2355 * capability related checks should use IS_GEN, while display and other checks
2356 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2357 * chips, etc.).
2358 */
2359 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2360 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2361 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2362 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2363 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2364 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2365 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2366 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2367
2368 #define RENDER_RING (1<<RCS)
2369 #define BSD_RING (1<<VCS)
2370 #define BLT_RING (1<<BCS)
2371 #define VEBOX_RING (1<<VECS)
2372 #define BSD2_RING (1<<VCS2)
2373 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2374 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2375 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2376 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2377 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2378 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2379 __I915__(dev)->ellc_size)
2380 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2381
2382 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2383 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2384 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2385 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2386
2387 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2388 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2389
2390 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2391 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2392 /*
2393 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2394 * even when in MSI mode. This results in spurious interrupt warnings if the
2395 * legacy irq no. is shared with another device. The kernel then disables that
2396 * interrupt source and so prevents the other device from working properly.
2397 */
2398 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2399 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2400
2401 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2402 * rows, which changed the alignment requirements and fence programming.
2403 */
2404 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2405 IS_I915GM(dev)))
2406 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2407 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2408 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2409 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2410 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2411
2412 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2413 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2414 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2415
2416 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2417
2418 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2419 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2420 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2421 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2422 IS_SKYLAKE(dev))
2423 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2424 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2425 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2426 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2427
2428 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2429 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2430 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2431 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2432 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2433 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2434 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2435 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2436
2437 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2438 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2439 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2440 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2441 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2442 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2443 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2444
2445 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2446
2447 /* DPF == dynamic parity feature */
2448 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2449 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2450
2451 #define GT_FREQUENCY_MULTIPLIER 50
2452 #define GEN9_FREQ_SCALER 3
2453
2454 #include "i915_trace.h"
2455
2456 extern const struct drm_ioctl_desc i915_ioctls[];
2457 extern int i915_max_ioctl;
2458
2459 extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2460 extern int i915_resume_legacy(struct drm_device *dev);
2461
2462 /* i915_params.c */
2463 struct i915_params {
2464 int modeset;
2465 int panel_ignore_lid;
2466 int semaphores;
2467 unsigned int lvds_downclock;
2468 int lvds_channel_mode;
2469 int panel_use_ssc;
2470 int vbt_sdvo_panel_type;
2471 int enable_rc6;
2472 int enable_fbc;
2473 int enable_ppgtt;
2474 int enable_execlists;
2475 int enable_psr;
2476 unsigned int preliminary_hw_support;
2477 int disable_power_well;
2478 int enable_ips;
2479 int invert_brightness;
2480 int enable_cmd_parser;
2481 /* leave bools at the end to not create holes */
2482 bool enable_hangcheck;
2483 bool fastboot;
2484 bool prefault_disable;
2485 bool load_detect_test;
2486 bool reset;
2487 bool disable_display;
2488 bool disable_vtd_wa;
2489 int use_mmio_flip;
2490 int mmio_debug;
2491 bool verbose_state_checks;
2492 bool nuclear_pageflip;
2493 };
2494 extern struct i915_params i915 __read_mostly;
2495
2496 /* i915_dma.c */
2497 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2498 extern int i915_driver_unload(struct drm_device *);
2499 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2500 extern void i915_driver_lastclose(struct drm_device * dev);
2501 extern void i915_driver_preclose(struct drm_device *dev,
2502 struct drm_file *file);
2503 extern void i915_driver_postclose(struct drm_device *dev,
2504 struct drm_file *file);
2505 extern int i915_driver_device_is_agp(struct drm_device * dev);
2506 #ifdef CONFIG_COMPAT
2507 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2508 unsigned long arg);
2509 #endif
2510 extern int intel_gpu_reset(struct drm_device *dev);
2511 extern int i915_reset(struct drm_device *dev);
2512 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2513 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2514 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2515 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2516 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2517 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2518
2519 /* i915_irq.c */
2520 void i915_queue_hangcheck(struct drm_device *dev);
2521 __printf(3, 4)
2522 void i915_handle_error(struct drm_device *dev, bool wedged,
2523 const char *fmt, ...);
2524
2525 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2526 extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2527 int intel_irq_install(struct drm_i915_private *dev_priv);
2528 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2529
2530 extern void intel_uncore_sanitize(struct drm_device *dev);
2531 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2532 bool restore_forcewake);
2533 extern void intel_uncore_init(struct drm_device *dev);
2534 extern void intel_uncore_check_errors(struct drm_device *dev);
2535 extern void intel_uncore_fini(struct drm_device *dev);
2536 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2537 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2538 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2539 enum forcewake_domains domains);
2540 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2541 enum forcewake_domains domains);
2542 /* Like above but the caller must manage the uncore.lock itself.
2543 * Must be used with I915_READ_FW and friends.
2544 */
2545 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2546 enum forcewake_domains domains);
2547 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2548 enum forcewake_domains domains);
2549 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2550 static inline bool intel_vgpu_active(struct drm_device *dev)
2551 {
2552 return to_i915(dev)->vgpu.active;
2553 }
2554
2555 void
2556 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2557 u32 status_mask);
2558
2559 void
2560 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2561 u32 status_mask);
2562
2563 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2564 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2565 void
2566 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2567 void
2568 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2569 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2570 uint32_t interrupt_mask,
2571 uint32_t enabled_irq_mask);
2572 #define ibx_enable_display_interrupt(dev_priv, bits) \
2573 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2574 #define ibx_disable_display_interrupt(dev_priv, bits) \
2575 ibx_display_interrupt_update((dev_priv), (bits), 0)
2576
2577 /* i915_gem.c */
2578 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2579 struct drm_file *file_priv);
2580 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2581 struct drm_file *file_priv);
2582 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2583 struct drm_file *file_priv);
2584 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2585 struct drm_file *file_priv);
2586 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2587 struct drm_file *file_priv);
2588 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2589 struct drm_file *file_priv);
2590 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2591 struct drm_file *file_priv);
2592 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2593 struct intel_engine_cs *ring);
2594 void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2595 struct drm_file *file,
2596 struct intel_engine_cs *ring,
2597 struct drm_i915_gem_object *obj);
2598 int i915_gem_ringbuffer_submission(struct drm_device *dev,
2599 struct drm_file *file,
2600 struct intel_engine_cs *ring,
2601 struct intel_context *ctx,
2602 struct drm_i915_gem_execbuffer2 *args,
2603 struct list_head *vmas,
2604 struct drm_i915_gem_object *batch_obj,
2605 u64 exec_start, u32 flags);
2606 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2607 struct drm_file *file_priv);
2608 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2609 struct drm_file *file_priv);
2610 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2611 struct drm_file *file_priv);
2612 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2613 struct drm_file *file);
2614 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2615 struct drm_file *file);
2616 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2617 struct drm_file *file_priv);
2618 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2619 struct drm_file *file_priv);
2620 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2621 struct drm_file *file_priv);
2622 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2623 struct drm_file *file_priv);
2624 int i915_gem_init_userptr(struct drm_device *dev);
2625 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2626 struct drm_file *file);
2627 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2628 struct drm_file *file_priv);
2629 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2630 struct drm_file *file_priv);
2631 void i915_gem_load(struct drm_device *dev);
2632 void *i915_gem_object_alloc(struct drm_device *dev);
2633 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2634 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2635 const struct drm_i915_gem_object_ops *ops);
2636 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2637 size_t size);
2638 void i915_init_vm(struct drm_i915_private *dev_priv,
2639 struct i915_address_space *vm);
2640 void i915_gem_free_object(struct drm_gem_object *obj);
2641 void i915_gem_vma_destroy(struct i915_vma *vma);
2642
2643 #define PIN_MAPPABLE 0x1
2644 #define PIN_NONBLOCK 0x2
2645 #define PIN_GLOBAL 0x4
2646 #define PIN_OFFSET_BIAS 0x8
2647 #define PIN_OFFSET_MASK (~4095)
2648 int __must_check
2649 i915_gem_object_pin(struct drm_i915_gem_object *obj,
2650 struct i915_address_space *vm,
2651 uint32_t alignment,
2652 uint64_t flags);
2653 int __must_check
2654 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2655 const struct i915_ggtt_view *view,
2656 uint32_t alignment,
2657 uint64_t flags);
2658
2659 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2660 u32 flags);
2661 int __must_check i915_vma_unbind(struct i915_vma *vma);
2662 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2663 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2664 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2665
2666 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2667 int *needs_clflush);
2668
2669 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2670
2671 static inline int __sg_page_count(struct scatterlist *sg)
2672 {
2673 return sg->length >> PAGE_SHIFT;
2674 }
2675
2676 static inline struct page *
2677 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2678 {
2679 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2680 return NULL;
2681
2682 if (n < obj->get_page.last) {
2683 obj->get_page.sg = obj->pages->sgl;
2684 obj->get_page.last = 0;
2685 }
2686
2687 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2688 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2689 if (unlikely(sg_is_chain(obj->get_page.sg)))
2690 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2691 }
2692
2693 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2694 }
2695
2696 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2697 {
2698 BUG_ON(obj->pages == NULL);
2699 obj->pages_pin_count++;
2700 }
2701 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2702 {
2703 BUG_ON(obj->pages_pin_count == 0);
2704 obj->pages_pin_count--;
2705 }
2706
2707 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2708 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2709 struct intel_engine_cs *to);
2710 void i915_vma_move_to_active(struct i915_vma *vma,
2711 struct intel_engine_cs *ring);
2712 int i915_gem_dumb_create(struct drm_file *file_priv,
2713 struct drm_device *dev,
2714 struct drm_mode_create_dumb *args);
2715 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2716 uint32_t handle, uint64_t *offset);
2717 /**
2718 * Returns true if seq1 is later than seq2.
2719 */
2720 static inline bool
2721 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2722 {
2723 return (int32_t)(seq1 - seq2) >= 0;
2724 }
2725
2726 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2727 bool lazy_coherency)
2728 {
2729 u32 seqno;
2730
2731 BUG_ON(req == NULL);
2732
2733 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2734
2735 return i915_seqno_passed(seqno, req->seqno);
2736 }
2737
2738 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2739 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2740 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2741 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2742
2743 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2744 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2745
2746 struct drm_i915_gem_request *
2747 i915_gem_find_active_request(struct intel_engine_cs *ring);
2748
2749 bool i915_gem_retire_requests(struct drm_device *dev);
2750 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2751 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2752 bool interruptible);
2753 int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
2754
2755 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2756 {
2757 return unlikely(atomic_read(&error->reset_counter)
2758 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2759 }
2760
2761 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2762 {
2763 return atomic_read(&error->reset_counter) & I915_WEDGED;
2764 }
2765
2766 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2767 {
2768 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2769 }
2770
2771 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2772 {
2773 return dev_priv->gpu_error.stop_rings == 0 ||
2774 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2775 }
2776
2777 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2778 {
2779 return dev_priv->gpu_error.stop_rings == 0 ||
2780 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2781 }
2782
2783 void i915_gem_reset(struct drm_device *dev);
2784 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2785 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2786 int __must_check i915_gem_init(struct drm_device *dev);
2787 int i915_gem_init_rings(struct drm_device *dev);
2788 int __must_check i915_gem_init_hw(struct drm_device *dev);
2789 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2790 void i915_gem_init_swizzling(struct drm_device *dev);
2791 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2792 int __must_check i915_gpu_idle(struct drm_device *dev);
2793 int __must_check i915_gem_suspend(struct drm_device *dev);
2794 int __i915_add_request(struct intel_engine_cs *ring,
2795 struct drm_file *file,
2796 struct drm_i915_gem_object *batch_obj);
2797 #define i915_add_request(ring) \
2798 __i915_add_request(ring, NULL, NULL)
2799 int __i915_wait_request(struct drm_i915_gem_request *req,
2800 unsigned reset_counter,
2801 bool interruptible,
2802 s64 *timeout,
2803 struct drm_i915_file_private *file_priv);
2804 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
2805 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2806 int __must_check
2807 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2808 bool write);
2809 int __must_check
2810 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2811 int __must_check
2812 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2813 u32 alignment,
2814 struct intel_engine_cs *pipelined,
2815 const struct i915_ggtt_view *view);
2816 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2817 const struct i915_ggtt_view *view);
2818 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2819 int align);
2820 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2821 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2822
2823 uint32_t
2824 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2825 uint32_t
2826 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2827 int tiling_mode, bool fenced);
2828
2829 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2830 enum i915_cache_level cache_level);
2831
2832 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2833 struct dma_buf *dma_buf);
2834
2835 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2836 struct drm_gem_object *gem_obj, int flags);
2837
2838 void i915_gem_restore_fences(struct drm_device *dev);
2839
2840 unsigned long
2841 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
2842 const struct i915_ggtt_view *view);
2843 unsigned long
2844 i915_gem_obj_offset(struct drm_i915_gem_object *o,
2845 struct i915_address_space *vm);
2846 static inline unsigned long
2847 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
2848 {
2849 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
2850 }
2851
2852 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2853 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
2854 const struct i915_ggtt_view *view);
2855 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2856 struct i915_address_space *vm);
2857
2858 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2859 struct i915_address_space *vm);
2860 struct i915_vma *
2861 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2862 struct i915_address_space *vm);
2863 struct i915_vma *
2864 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2865 const struct i915_ggtt_view *view);
2866
2867 struct i915_vma *
2868 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2869 struct i915_address_space *vm);
2870 struct i915_vma *
2871 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2872 const struct i915_ggtt_view *view);
2873
2874 static inline struct i915_vma *
2875 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2876 {
2877 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
2878 }
2879 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
2880
2881 /* Some GGTT VM helpers */
2882 #define i915_obj_to_ggtt(obj) \
2883 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2884 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2885 {
2886 struct i915_address_space *ggtt =
2887 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2888 return vm == ggtt;
2889 }
2890
2891 static inline struct i915_hw_ppgtt *
2892 i915_vm_to_ppgtt(struct i915_address_space *vm)
2893 {
2894 WARN_ON(i915_is_ggtt(vm));
2895
2896 return container_of(vm, struct i915_hw_ppgtt, base);
2897 }
2898
2899
2900 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2901 {
2902 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
2903 }
2904
2905 static inline unsigned long
2906 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2907 {
2908 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2909 }
2910
2911 static inline int __must_check
2912 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2913 uint32_t alignment,
2914 unsigned flags)
2915 {
2916 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2917 alignment, flags | PIN_GLOBAL);
2918 }
2919
2920 static inline int
2921 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2922 {
2923 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2924 }
2925
2926 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2927 const struct i915_ggtt_view *view);
2928 static inline void
2929 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2930 {
2931 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2932 }
2933
2934 /* i915_gem_context.c */
2935 int __must_check i915_gem_context_init(struct drm_device *dev);
2936 void i915_gem_context_fini(struct drm_device *dev);
2937 void i915_gem_context_reset(struct drm_device *dev);
2938 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2939 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2940 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2941 int i915_switch_context(struct intel_engine_cs *ring,
2942 struct intel_context *to);
2943 struct intel_context *
2944 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2945 void i915_gem_context_free(struct kref *ctx_ref);
2946 struct drm_i915_gem_object *
2947 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2948 static inline void i915_gem_context_reference(struct intel_context *ctx)
2949 {
2950 kref_get(&ctx->ref);
2951 }
2952
2953 static inline void i915_gem_context_unreference(struct intel_context *ctx)
2954 {
2955 kref_put(&ctx->ref, i915_gem_context_free);
2956 }
2957
2958 static inline bool i915_gem_context_is_default(const struct intel_context *c)
2959 {
2960 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2961 }
2962
2963 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2964 struct drm_file *file);
2965 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2966 struct drm_file *file);
2967 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2968 struct drm_file *file_priv);
2969 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2970 struct drm_file *file_priv);
2971
2972 /* i915_gem_evict.c */
2973 int __must_check i915_gem_evict_something(struct drm_device *dev,
2974 struct i915_address_space *vm,
2975 int min_size,
2976 unsigned alignment,
2977 unsigned cache_level,
2978 unsigned long start,
2979 unsigned long end,
2980 unsigned flags);
2981 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2982 int i915_gem_evict_everything(struct drm_device *dev);
2983
2984 /* belongs in i915_gem_gtt.h */
2985 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2986 {
2987 if (INTEL_INFO(dev)->gen < 6)
2988 intel_gtt_chipset_flush();
2989 }
2990
2991 /* i915_gem_stolen.c */
2992 int i915_gem_init_stolen(struct drm_device *dev);
2993 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2994 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2995 void i915_gem_cleanup_stolen(struct drm_device *dev);
2996 struct drm_i915_gem_object *
2997 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2998 struct drm_i915_gem_object *
2999 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3000 u32 stolen_offset,
3001 u32 gtt_offset,
3002 u32 size);
3003
3004 /* i915_gem_shrinker.c */
3005 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3006 long target,
3007 unsigned flags);
3008 #define I915_SHRINK_PURGEABLE 0x1
3009 #define I915_SHRINK_UNBOUND 0x2
3010 #define I915_SHRINK_BOUND 0x4
3011 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3012 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3013
3014
3015 /* i915_gem_tiling.c */
3016 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3017 {
3018 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3019
3020 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3021 obj->tiling_mode != I915_TILING_NONE;
3022 }
3023
3024 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3025 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3026 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3027
3028 /* i915_gem_debug.c */
3029 #if WATCH_LISTS
3030 int i915_verify_lists(struct drm_device *dev);
3031 #else
3032 #define i915_verify_lists(dev) 0
3033 #endif
3034
3035 /* i915_debugfs.c */
3036 int i915_debugfs_init(struct drm_minor *minor);
3037 void i915_debugfs_cleanup(struct drm_minor *minor);
3038 #ifdef CONFIG_DEBUG_FS
3039 int i915_debugfs_connector_add(struct drm_connector *connector);
3040 void intel_display_crc_init(struct drm_device *dev);
3041 #else
3042 static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
3043 static inline void intel_display_crc_init(struct drm_device *dev) {}
3044 #endif
3045
3046 /* i915_gpu_error.c */
3047 __printf(2, 3)
3048 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3049 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3050 const struct i915_error_state_file_priv *error);
3051 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3052 struct drm_i915_private *i915,
3053 size_t count, loff_t pos);
3054 static inline void i915_error_state_buf_release(
3055 struct drm_i915_error_state_buf *eb)
3056 {
3057 kfree(eb->buf);
3058 }
3059 void i915_capture_error_state(struct drm_device *dev, bool wedge,
3060 const char *error_msg);
3061 void i915_error_state_get(struct drm_device *dev,
3062 struct i915_error_state_file_priv *error_priv);
3063 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3064 void i915_destroy_error_state(struct drm_device *dev);
3065
3066 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3067 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3068
3069 /* i915_cmd_parser.c */
3070 int i915_cmd_parser_get_version(void);
3071 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3072 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3073 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3074 int i915_parse_cmds(struct intel_engine_cs *ring,
3075 struct drm_i915_gem_object *batch_obj,
3076 struct drm_i915_gem_object *shadow_batch_obj,
3077 u32 batch_start_offset,
3078 u32 batch_len,
3079 bool is_master);
3080
3081 /* i915_suspend.c */
3082 extern int i915_save_state(struct drm_device *dev);
3083 extern int i915_restore_state(struct drm_device *dev);
3084
3085 /* i915_sysfs.c */
3086 void i915_setup_sysfs(struct drm_device *dev_priv);
3087 void i915_teardown_sysfs(struct drm_device *dev_priv);
3088
3089 /* intel_i2c.c */
3090 extern int intel_setup_gmbus(struct drm_device *dev);
3091 extern void intel_teardown_gmbus(struct drm_device *dev);
3092 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3093 unsigned int pin);
3094
3095 extern struct i2c_adapter *
3096 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3097 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3098 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3099 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3100 {
3101 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3102 }
3103 extern void intel_i2c_reset(struct drm_device *dev);
3104
3105 /* intel_opregion.c */
3106 #ifdef CONFIG_ACPI
3107 extern int intel_opregion_setup(struct drm_device *dev);
3108 extern void intel_opregion_init(struct drm_device *dev);
3109 extern void intel_opregion_fini(struct drm_device *dev);
3110 extern void intel_opregion_asle_intr(struct drm_device *dev);
3111 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3112 bool enable);
3113 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3114 pci_power_t state);
3115 #else
3116 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3117 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3118 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3119 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3120 static inline int
3121 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3122 {
3123 return 0;
3124 }
3125 static inline int
3126 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3127 {
3128 return 0;
3129 }
3130 #endif
3131
3132 /* intel_acpi.c */
3133 #ifdef CONFIG_ACPI
3134 extern void intel_register_dsm_handler(void);
3135 extern void intel_unregister_dsm_handler(void);
3136 #else
3137 static inline void intel_register_dsm_handler(void) { return; }
3138 static inline void intel_unregister_dsm_handler(void) { return; }
3139 #endif /* CONFIG_ACPI */
3140
3141 /* modesetting */
3142 extern void intel_modeset_init_hw(struct drm_device *dev);
3143 extern void intel_modeset_init(struct drm_device *dev);
3144 extern void intel_modeset_gem_init(struct drm_device *dev);
3145 extern void intel_modeset_cleanup(struct drm_device *dev);
3146 extern void intel_connector_unregister(struct intel_connector *);
3147 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3148 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3149 bool force_restore);
3150 extern void i915_redisable_vga(struct drm_device *dev);
3151 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3152 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3153 extern void intel_init_pch_refclk(struct drm_device *dev);
3154 extern void intel_set_rps(struct drm_device *dev, u8 val);
3155 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3156 bool enable);
3157 extern void intel_detect_pch(struct drm_device *dev);
3158 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3159 extern int intel_enable_rc6(const struct drm_device *dev);
3160
3161 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3162 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3163 struct drm_file *file);
3164 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3165 struct drm_file *file);
3166
3167 /* overlay */
3168 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3169 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3170 struct intel_overlay_error_state *error);
3171
3172 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3173 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3174 struct drm_device *dev,
3175 struct intel_display_error_state *error);
3176
3177 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3178 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3179
3180 /* intel_sideband.c */
3181 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3182 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3183 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3184 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3185 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3186 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3187 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3188 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3189 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3190 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3191 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3192 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3193 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3194 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3195 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3196 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3197 enum intel_sbi_destination destination);
3198 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3199 enum intel_sbi_destination destination);
3200 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3201 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3202
3203 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3204 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3205
3206 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3207 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3208
3209 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3210 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3211 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3212 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3213
3214 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3215 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3216 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3217 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3218
3219 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3220 * will be implemented using 2 32-bit writes in an arbitrary order with
3221 * an arbitrary delay between them. This can cause the hardware to
3222 * act upon the intermediate value, possibly leading to corruption and
3223 * machine death. You have been warned.
3224 */
3225 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3226 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3227
3228 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3229 u32 upper = I915_READ(upper_reg); \
3230 u32 lower = I915_READ(lower_reg); \
3231 u32 tmp = I915_READ(upper_reg); \
3232 if (upper != tmp) { \
3233 upper = tmp; \
3234 lower = I915_READ(lower_reg); \
3235 WARN_ON(I915_READ(upper_reg) != upper); \
3236 } \
3237 (u64)upper << 32 | lower; })
3238
3239 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3240 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3241
3242 /* These are untraced mmio-accessors that are only valid to be used inside
3243 * criticial sections inside IRQ handlers where forcewake is explicitly
3244 * controlled.
3245 * Think twice, and think again, before using these.
3246 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3247 * intel_uncore_forcewake_irqunlock().
3248 */
3249 #define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3250 #define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3251 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3252
3253 /* "Broadcast RGB" property */
3254 #define INTEL_BROADCAST_RGB_AUTO 0
3255 #define INTEL_BROADCAST_RGB_FULL 1
3256 #define INTEL_BROADCAST_RGB_LIMITED 2
3257
3258 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3259 {
3260 if (IS_VALLEYVIEW(dev))
3261 return VLV_VGACNTRL;
3262 else if (INTEL_INFO(dev)->gen >= 5)
3263 return CPU_VGACNTRL;
3264 else
3265 return VGACNTRL;
3266 }
3267
3268 static inline void __user *to_user_ptr(u64 address)
3269 {
3270 return (void __user *)(uintptr_t)address;
3271 }
3272
3273 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3274 {
3275 unsigned long j = msecs_to_jiffies(m);
3276
3277 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3278 }
3279
3280 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3281 {
3282 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3283 }
3284
3285 static inline unsigned long
3286 timespec_to_jiffies_timeout(const struct timespec *value)
3287 {
3288 unsigned long j = timespec_to_jiffies(value);
3289
3290 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3291 }
3292
3293 /*
3294 * If you need to wait X milliseconds between events A and B, but event B
3295 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3296 * when event A happened, then just before event B you call this function and
3297 * pass the timestamp as the first argument, and X as the second argument.
3298 */
3299 static inline void
3300 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3301 {
3302 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3303
3304 /*
3305 * Don't re-read the value of "jiffies" every time since it may change
3306 * behind our back and break the math.
3307 */
3308 tmp_jiffies = jiffies;
3309 target_jiffies = timestamp_jiffies +
3310 msecs_to_jiffies_timeout(to_wait_ms);
3311
3312 if (time_after(target_jiffies, tmp_jiffies)) {
3313 remaining_jiffies = target_jiffies - tmp_jiffies;
3314 while (remaining_jiffies)
3315 remaining_jiffies =
3316 schedule_timeout_uninterruptible(remaining_jiffies);
3317 }
3318 }
3319
3320 static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3321 struct drm_i915_gem_request *req)
3322 {
3323 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3324 i915_gem_request_assign(&ring->trace_irq_req, req);
3325 }
3326
3327 #endif
This page took 0.104831 seconds and 5 git commands to generate.