bfb537942dbef95c943be784c095c5087167dff8
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <drm/intel-gtt.h>
42 #include <linux/backlight.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/pm_qos.h>
46
47 /* General customization:
48 */
49
50 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52 #define DRIVER_NAME "i915"
53 #define DRIVER_DESC "Intel Graphics"
54 #define DRIVER_DATE "20080730"
55
56 enum pipe {
57 INVALID_PIPE = -1,
58 PIPE_A = 0,
59 PIPE_B,
60 PIPE_C,
61 _PIPE_EDP,
62 I915_MAX_PIPES = _PIPE_EDP
63 };
64 #define pipe_name(p) ((p) + 'A')
65
66 enum transcoder {
67 TRANSCODER_A = 0,
68 TRANSCODER_B,
69 TRANSCODER_C,
70 TRANSCODER_EDP,
71 I915_MAX_TRANSCODERS
72 };
73 #define transcoder_name(t) ((t) + 'A')
74
75 enum plane {
76 PLANE_A = 0,
77 PLANE_B,
78 PLANE_C,
79 };
80 #define plane_name(p) ((p) + 'A')
81
82 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
83
84 enum port {
85 PORT_A = 0,
86 PORT_B,
87 PORT_C,
88 PORT_D,
89 PORT_E,
90 I915_MAX_PORTS
91 };
92 #define port_name(p) ((p) + 'A')
93
94 #define I915_NUM_PHYS_VLV 1
95
96 enum dpio_channel {
97 DPIO_CH0,
98 DPIO_CH1
99 };
100
101 enum dpio_phy {
102 DPIO_PHY0,
103 DPIO_PHY1
104 };
105
106 enum intel_display_power_domain {
107 POWER_DOMAIN_PIPE_A,
108 POWER_DOMAIN_PIPE_B,
109 POWER_DOMAIN_PIPE_C,
110 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
111 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
113 POWER_DOMAIN_TRANSCODER_A,
114 POWER_DOMAIN_TRANSCODER_B,
115 POWER_DOMAIN_TRANSCODER_C,
116 POWER_DOMAIN_TRANSCODER_EDP,
117 POWER_DOMAIN_PORT_DDI_A_2_LANES,
118 POWER_DOMAIN_PORT_DDI_A_4_LANES,
119 POWER_DOMAIN_PORT_DDI_B_2_LANES,
120 POWER_DOMAIN_PORT_DDI_B_4_LANES,
121 POWER_DOMAIN_PORT_DDI_C_2_LANES,
122 POWER_DOMAIN_PORT_DDI_C_4_LANES,
123 POWER_DOMAIN_PORT_DDI_D_2_LANES,
124 POWER_DOMAIN_PORT_DDI_D_4_LANES,
125 POWER_DOMAIN_PORT_DSI,
126 POWER_DOMAIN_PORT_CRT,
127 POWER_DOMAIN_PORT_OTHER,
128 POWER_DOMAIN_VGA,
129 POWER_DOMAIN_AUDIO,
130 POWER_DOMAIN_INIT,
131
132 POWER_DOMAIN_NUM,
133 };
134
135 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
136 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
137 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
138 #define POWER_DOMAIN_TRANSCODER(tran) \
139 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
140 (tran) + POWER_DOMAIN_TRANSCODER_A)
141
142 enum hpd_pin {
143 HPD_NONE = 0,
144 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
145 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
146 HPD_CRT,
147 HPD_SDVO_B,
148 HPD_SDVO_C,
149 HPD_PORT_B,
150 HPD_PORT_C,
151 HPD_PORT_D,
152 HPD_NUM_PINS
153 };
154
155 #define I915_GEM_GPU_DOMAINS \
156 (I915_GEM_DOMAIN_RENDER | \
157 I915_GEM_DOMAIN_SAMPLER | \
158 I915_GEM_DOMAIN_COMMAND | \
159 I915_GEM_DOMAIN_INSTRUCTION | \
160 I915_GEM_DOMAIN_VERTEX)
161
162 #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
163 #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
164
165 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
166 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
167 if ((intel_encoder)->base.crtc == (__crtc))
168
169 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
170 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
171 if ((intel_connector)->base.encoder == (__encoder))
172
173 struct drm_i915_private;
174
175 enum intel_dpll_id {
176 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
177 /* real shared dpll ids must be >= 0 */
178 DPLL_ID_PCH_PLL_A,
179 DPLL_ID_PCH_PLL_B,
180 };
181 #define I915_NUM_PLLS 2
182
183 struct intel_dpll_hw_state {
184 uint32_t dpll;
185 uint32_t dpll_md;
186 uint32_t fp0;
187 uint32_t fp1;
188 };
189
190 struct intel_shared_dpll {
191 int refcount; /* count of number of CRTCs sharing this PLL */
192 int active; /* count of number of active CRTCs (i.e. DPMS on) */
193 bool on; /* is the PLL actually active? Disabled during modeset */
194 const char *name;
195 /* should match the index in the dev_priv->shared_dplls array */
196 enum intel_dpll_id id;
197 struct intel_dpll_hw_state hw_state;
198 void (*mode_set)(struct drm_i915_private *dev_priv,
199 struct intel_shared_dpll *pll);
200 void (*enable)(struct drm_i915_private *dev_priv,
201 struct intel_shared_dpll *pll);
202 void (*disable)(struct drm_i915_private *dev_priv,
203 struct intel_shared_dpll *pll);
204 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
205 struct intel_shared_dpll *pll,
206 struct intel_dpll_hw_state *hw_state);
207 };
208
209 /* Used by dp and fdi links */
210 struct intel_link_m_n {
211 uint32_t tu;
212 uint32_t gmch_m;
213 uint32_t gmch_n;
214 uint32_t link_m;
215 uint32_t link_n;
216 };
217
218 void intel_link_compute_m_n(int bpp, int nlanes,
219 int pixel_clock, int link_clock,
220 struct intel_link_m_n *m_n);
221
222 struct intel_ddi_plls {
223 int spll_refcount;
224 int wrpll1_refcount;
225 int wrpll2_refcount;
226 };
227
228 /* Interface history:
229 *
230 * 1.1: Original.
231 * 1.2: Add Power Management
232 * 1.3: Add vblank support
233 * 1.4: Fix cmdbuffer path, add heap destroy
234 * 1.5: Add vblank pipe configuration
235 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
236 * - Support vertical blank on secondary display pipe
237 */
238 #define DRIVER_MAJOR 1
239 #define DRIVER_MINOR 6
240 #define DRIVER_PATCHLEVEL 0
241
242 #define WATCH_LISTS 0
243 #define WATCH_GTT 0
244
245 #define I915_GEM_PHYS_CURSOR_0 1
246 #define I915_GEM_PHYS_CURSOR_1 2
247 #define I915_GEM_PHYS_OVERLAY_REGS 3
248 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
249
250 struct drm_i915_gem_phys_object {
251 int id;
252 struct page **page_list;
253 drm_dma_handle_t *handle;
254 struct drm_i915_gem_object *cur_obj;
255 };
256
257 struct opregion_header;
258 struct opregion_acpi;
259 struct opregion_swsci;
260 struct opregion_asle;
261
262 struct intel_opregion {
263 struct opregion_header __iomem *header;
264 struct opregion_acpi __iomem *acpi;
265 struct opregion_swsci __iomem *swsci;
266 u32 swsci_gbda_sub_functions;
267 u32 swsci_sbcb_sub_functions;
268 struct opregion_asle __iomem *asle;
269 void __iomem *vbt;
270 u32 __iomem *lid_state;
271 struct work_struct asle_work;
272 };
273 #define OPREGION_SIZE (8*1024)
274
275 struct intel_overlay;
276 struct intel_overlay_error_state;
277
278 struct drm_i915_master_private {
279 drm_local_map_t *sarea;
280 struct _drm_i915_sarea *sarea_priv;
281 };
282 #define I915_FENCE_REG_NONE -1
283 #define I915_MAX_NUM_FENCES 32
284 /* 32 fences + sign bit for FENCE_REG_NONE */
285 #define I915_MAX_NUM_FENCE_BITS 6
286
287 struct drm_i915_fence_reg {
288 struct list_head lru_list;
289 struct drm_i915_gem_object *obj;
290 int pin_count;
291 };
292
293 struct sdvo_device_mapping {
294 u8 initialized;
295 u8 dvo_port;
296 u8 slave_addr;
297 u8 dvo_wiring;
298 u8 i2c_pin;
299 u8 ddc_pin;
300 };
301
302 struct intel_display_error_state;
303
304 struct drm_i915_error_state {
305 struct kref ref;
306 struct timeval time;
307
308 char error_msg[128];
309 u32 reset_count;
310 u32 suspend_count;
311
312 /* Generic register state */
313 u32 eir;
314 u32 pgtbl_er;
315 u32 ier;
316 u32 ccid;
317 u32 derrmr;
318 u32 forcewake;
319 u32 error; /* gen6+ */
320 u32 err_int; /* gen7 */
321 u32 done_reg;
322 u32 gac_eco;
323 u32 gam_ecochk;
324 u32 gab_ctl;
325 u32 gfx_mode;
326 u32 extra_instdone[I915_NUM_INSTDONE_REG];
327 u32 pipestat[I915_MAX_PIPES];
328 u64 fence[I915_MAX_NUM_FENCES];
329 struct intel_overlay_error_state *overlay;
330 struct intel_display_error_state *display;
331
332 struct drm_i915_error_ring {
333 bool valid;
334 /* Software tracked state */
335 bool waiting;
336 int hangcheck_score;
337 enum intel_ring_hangcheck_action hangcheck_action;
338 int num_requests;
339
340 /* our own tracking of ring head and tail */
341 u32 cpu_ring_head;
342 u32 cpu_ring_tail;
343
344 u32 semaphore_seqno[I915_NUM_RINGS - 1];
345
346 /* Register state */
347 u32 tail;
348 u32 head;
349 u32 ctl;
350 u32 hws;
351 u32 ipeir;
352 u32 ipehr;
353 u32 instdone;
354 u32 acthd;
355 u32 bbstate;
356 u32 instpm;
357 u32 instps;
358 u32 seqno;
359 u64 bbaddr;
360 u32 fault_reg;
361 u32 faddr;
362 u32 rc_psmi; /* sleep state */
363 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
364
365 struct drm_i915_error_object {
366 int page_count;
367 u32 gtt_offset;
368 u32 *pages[0];
369 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
370
371 struct drm_i915_error_request {
372 long jiffies;
373 u32 seqno;
374 u32 tail;
375 } *requests;
376
377 struct {
378 u32 gfx_mode;
379 union {
380 u64 pdp[4];
381 u32 pp_dir_base;
382 };
383 } vm_info;
384
385 pid_t pid;
386 char comm[TASK_COMM_LEN];
387 } ring[I915_NUM_RINGS];
388 struct drm_i915_error_buffer {
389 u32 size;
390 u32 name;
391 u32 rseqno, wseqno;
392 u32 gtt_offset;
393 u32 read_domains;
394 u32 write_domain;
395 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
396 s32 pinned:2;
397 u32 tiling:2;
398 u32 dirty:1;
399 u32 purgeable:1;
400 s32 ring:4;
401 u32 cache_level:3;
402 } **active_bo, **pinned_bo;
403
404 u32 *active_bo_count, *pinned_bo_count;
405 };
406
407 struct intel_connector;
408 struct intel_crtc_config;
409 struct intel_plane_config;
410 struct intel_crtc;
411 struct intel_limit;
412 struct dpll;
413
414 struct drm_i915_display_funcs {
415 bool (*fbc_enabled)(struct drm_device *dev);
416 void (*enable_fbc)(struct drm_crtc *crtc);
417 void (*disable_fbc)(struct drm_device *dev);
418 int (*get_display_clock_speed)(struct drm_device *dev);
419 int (*get_fifo_size)(struct drm_device *dev, int plane);
420 /**
421 * find_dpll() - Find the best values for the PLL
422 * @limit: limits for the PLL
423 * @crtc: current CRTC
424 * @target: target frequency in kHz
425 * @refclk: reference clock frequency in kHz
426 * @match_clock: if provided, @best_clock P divider must
427 * match the P divider from @match_clock
428 * used for LVDS downclocking
429 * @best_clock: best PLL values found
430 *
431 * Returns true on success, false on failure.
432 */
433 bool (*find_dpll)(const struct intel_limit *limit,
434 struct drm_crtc *crtc,
435 int target, int refclk,
436 struct dpll *match_clock,
437 struct dpll *best_clock);
438 void (*update_wm)(struct drm_crtc *crtc);
439 void (*update_sprite_wm)(struct drm_plane *plane,
440 struct drm_crtc *crtc,
441 uint32_t sprite_width, int pixel_size,
442 bool enable, bool scaled);
443 void (*modeset_global_resources)(struct drm_device *dev);
444 /* Returns the active state of the crtc, and if the crtc is active,
445 * fills out the pipe-config with the hw state. */
446 bool (*get_pipe_config)(struct intel_crtc *,
447 struct intel_crtc_config *);
448 void (*get_plane_config)(struct intel_crtc *,
449 struct intel_plane_config *);
450 int (*crtc_mode_set)(struct drm_crtc *crtc,
451 int x, int y,
452 struct drm_framebuffer *old_fb);
453 void (*crtc_enable)(struct drm_crtc *crtc);
454 void (*crtc_disable)(struct drm_crtc *crtc);
455 void (*off)(struct drm_crtc *crtc);
456 void (*write_eld)(struct drm_connector *connector,
457 struct drm_crtc *crtc,
458 struct drm_display_mode *mode);
459 void (*fdi_link_train)(struct drm_crtc *crtc);
460 void (*init_clock_gating)(struct drm_device *dev);
461 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
462 struct drm_framebuffer *fb,
463 struct drm_i915_gem_object *obj,
464 uint32_t flags);
465 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
466 int x, int y);
467 void (*hpd_irq_setup)(struct drm_device *dev);
468 /* clock updates for mode set */
469 /* cursor updates */
470 /* render clock increase/decrease */
471 /* display clock increase/decrease */
472 /* pll clock increase/decrease */
473
474 int (*setup_backlight)(struct intel_connector *connector);
475 uint32_t (*get_backlight)(struct intel_connector *connector);
476 void (*set_backlight)(struct intel_connector *connector,
477 uint32_t level);
478 void (*disable_backlight)(struct intel_connector *connector);
479 void (*enable_backlight)(struct intel_connector *connector);
480 };
481
482 struct intel_uncore_funcs {
483 void (*force_wake_get)(struct drm_i915_private *dev_priv,
484 int fw_engine);
485 void (*force_wake_put)(struct drm_i915_private *dev_priv,
486 int fw_engine);
487
488 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
492
493 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
494 uint8_t val, bool trace);
495 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
496 uint16_t val, bool trace);
497 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
498 uint32_t val, bool trace);
499 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
500 uint64_t val, bool trace);
501 };
502
503 struct intel_uncore {
504 spinlock_t lock; /** lock is also taken in irq contexts. */
505
506 struct intel_uncore_funcs funcs;
507
508 unsigned fifo_count;
509 unsigned forcewake_count;
510
511 unsigned fw_rendercount;
512 unsigned fw_mediacount;
513
514 struct timer_list force_wake_timer;
515 };
516
517 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
518 func(is_mobile) sep \
519 func(is_i85x) sep \
520 func(is_i915g) sep \
521 func(is_i945gm) sep \
522 func(is_g33) sep \
523 func(need_gfx_hws) sep \
524 func(is_g4x) sep \
525 func(is_pineview) sep \
526 func(is_broadwater) sep \
527 func(is_crestline) sep \
528 func(is_ivybridge) sep \
529 func(is_valleyview) sep \
530 func(is_haswell) sep \
531 func(is_preliminary) sep \
532 func(has_fbc) sep \
533 func(has_pipe_cxsr) sep \
534 func(has_hotplug) sep \
535 func(cursor_needs_physical) sep \
536 func(has_overlay) sep \
537 func(overlay_needs_physical) sep \
538 func(supports_tv) sep \
539 func(has_llc) sep \
540 func(has_ddi) sep \
541 func(has_fpga_dbg)
542
543 #define DEFINE_FLAG(name) u8 name:1
544 #define SEP_SEMICOLON ;
545
546 struct intel_device_info {
547 u32 display_mmio_offset;
548 u8 num_pipes:3;
549 u8 num_sprites[I915_MAX_PIPES];
550 u8 gen;
551 u8 ring_mask; /* Rings supported by the HW */
552 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
553 /* Register offsets for the various display pipes and transcoders */
554 int pipe_offsets[I915_MAX_TRANSCODERS];
555 int trans_offsets[I915_MAX_TRANSCODERS];
556 int dpll_offsets[I915_MAX_PIPES];
557 int dpll_md_offsets[I915_MAX_PIPES];
558 int palette_offsets[I915_MAX_PIPES];
559 };
560
561 #undef DEFINE_FLAG
562 #undef SEP_SEMICOLON
563
564 enum i915_cache_level {
565 I915_CACHE_NONE = 0,
566 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
567 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
568 caches, eg sampler/render caches, and the
569 large Last-Level-Cache. LLC is coherent with
570 the CPU, but L3 is only visible to the GPU. */
571 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
572 };
573
574 typedef uint32_t gen6_gtt_pte_t;
575
576 /**
577 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
578 * VMA's presence cannot be guaranteed before binding, or after unbinding the
579 * object into/from the address space.
580 *
581 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
582 * will always be <= an objects lifetime. So object refcounting should cover us.
583 */
584 struct i915_vma {
585 struct drm_mm_node node;
586 struct drm_i915_gem_object *obj;
587 struct i915_address_space *vm;
588
589 /** This object's place on the active/inactive lists */
590 struct list_head mm_list;
591
592 struct list_head vma_link; /* Link in the object's VMA list */
593
594 /** This vma's place in the batchbuffer or on the eviction list */
595 struct list_head exec_list;
596
597 /**
598 * Used for performing relocations during execbuffer insertion.
599 */
600 struct hlist_node exec_node;
601 unsigned long exec_handle;
602 struct drm_i915_gem_exec_object2 *exec_entry;
603
604 /**
605 * How many users have pinned this object in GTT space. The following
606 * users can each hold at most one reference: pwrite/pread, pin_ioctl
607 * (via user_pin_count), execbuffer (objects are not allowed multiple
608 * times for the same batchbuffer), and the framebuffer code. When
609 * switching/pageflipping, the framebuffer code has at most two buffers
610 * pinned per crtc.
611 *
612 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
613 * bits with absolutely no headroom. So use 4 bits. */
614 unsigned int pin_count:4;
615 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
616
617 /** Unmap an object from an address space. This usually consists of
618 * setting the valid PTE entries to a reserved scratch page. */
619 void (*unbind_vma)(struct i915_vma *vma);
620 /* Map an object into an address space with the given cache flags. */
621 #define GLOBAL_BIND (1<<0)
622 void (*bind_vma)(struct i915_vma *vma,
623 enum i915_cache_level cache_level,
624 u32 flags);
625 };
626
627 struct i915_address_space {
628 struct drm_mm mm;
629 struct drm_device *dev;
630 struct list_head global_link;
631 unsigned long start; /* Start offset always 0 for dri2 */
632 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
633
634 struct {
635 dma_addr_t addr;
636 struct page *page;
637 } scratch;
638
639 /**
640 * List of objects currently involved in rendering.
641 *
642 * Includes buffers having the contents of their GPU caches
643 * flushed, not necessarily primitives. last_rendering_seqno
644 * represents when the rendering involved will be completed.
645 *
646 * A reference is held on the buffer while on this list.
647 */
648 struct list_head active_list;
649
650 /**
651 * LRU list of objects which are not in the ringbuffer and
652 * are ready to unbind, but are still in the GTT.
653 *
654 * last_rendering_seqno is 0 while an object is in this list.
655 *
656 * A reference is not held on the buffer while on this list,
657 * as merely being GTT-bound shouldn't prevent its being
658 * freed, and we'll pull it off the list in the free path.
659 */
660 struct list_head inactive_list;
661
662 /* FIXME: Need a more generic return type */
663 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
664 enum i915_cache_level level,
665 bool valid); /* Create a valid PTE */
666 void (*clear_range)(struct i915_address_space *vm,
667 uint64_t start,
668 uint64_t length,
669 bool use_scratch);
670 void (*insert_entries)(struct i915_address_space *vm,
671 struct sg_table *st,
672 uint64_t start,
673 enum i915_cache_level cache_level);
674 void (*cleanup)(struct i915_address_space *vm);
675 };
676
677 /* The Graphics Translation Table is the way in which GEN hardware translates a
678 * Graphics Virtual Address into a Physical Address. In addition to the normal
679 * collateral associated with any va->pa translations GEN hardware also has a
680 * portion of the GTT which can be mapped by the CPU and remain both coherent
681 * and correct (in cases like swizzling). That region is referred to as GMADR in
682 * the spec.
683 */
684 struct i915_gtt {
685 struct i915_address_space base;
686 size_t stolen_size; /* Total size of stolen memory */
687
688 unsigned long mappable_end; /* End offset that we can CPU map */
689 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
690 phys_addr_t mappable_base; /* PA of our GMADR */
691
692 /** "Graphics Stolen Memory" holds the global PTEs */
693 void __iomem *gsm;
694
695 bool do_idle_maps;
696
697 int mtrr;
698
699 /* global gtt ops */
700 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
701 size_t *stolen, phys_addr_t *mappable_base,
702 unsigned long *mappable_end);
703 };
704 #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
705
706 #define GEN8_LEGACY_PDPS 4
707 struct i915_hw_ppgtt {
708 struct i915_address_space base;
709 struct kref ref;
710 struct drm_mm_node node;
711 unsigned num_pd_entries;
712 unsigned num_pd_pages; /* gen8+ */
713 union {
714 struct page **pt_pages;
715 struct page **gen8_pt_pages[GEN8_LEGACY_PDPS];
716 };
717 struct page *pd_pages;
718 union {
719 uint32_t pd_offset;
720 dma_addr_t pd_dma_addr[GEN8_LEGACY_PDPS];
721 };
722 union {
723 dma_addr_t *pt_dma_addr;
724 dma_addr_t *gen8_pt_dma_addr[4];
725 };
726
727 int (*enable)(struct i915_hw_ppgtt *ppgtt);
728 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
729 struct intel_ring_buffer *ring,
730 bool synchronous);
731 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
732 };
733
734 struct i915_ctx_hang_stats {
735 /* This context had batch pending when hang was declared */
736 unsigned batch_pending;
737
738 /* This context had batch active when hang was declared */
739 unsigned batch_active;
740
741 /* Time when this context was last blamed for a GPU reset */
742 unsigned long guilty_ts;
743
744 /* This context is banned to submit more work */
745 bool banned;
746 };
747
748 /* This must match up with the value previously used for execbuf2.rsvd1. */
749 #define DEFAULT_CONTEXT_ID 0
750 struct i915_hw_context {
751 struct kref ref;
752 int id;
753 bool is_initialized;
754 uint8_t remap_slice;
755 struct drm_i915_file_private *file_priv;
756 struct intel_ring_buffer *last_ring;
757 struct drm_i915_gem_object *obj;
758 struct i915_ctx_hang_stats hang_stats;
759 struct i915_address_space *vm;
760
761 struct list_head link;
762 };
763
764 struct i915_fbc {
765 unsigned long size;
766 unsigned int fb_id;
767 enum plane plane;
768 int y;
769
770 struct drm_mm_node *compressed_fb;
771 struct drm_mm_node *compressed_llb;
772
773 struct intel_fbc_work {
774 struct delayed_work work;
775 struct drm_crtc *crtc;
776 struct drm_framebuffer *fb;
777 } *fbc_work;
778
779 enum no_fbc_reason {
780 FBC_OK, /* FBC is enabled */
781 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
782 FBC_NO_OUTPUT, /* no outputs enabled to compress */
783 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
784 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
785 FBC_MODE_TOO_LARGE, /* mode too large for compression */
786 FBC_BAD_PLANE, /* fbc not supported on plane */
787 FBC_NOT_TILED, /* buffer not tiled */
788 FBC_MULTIPLE_PIPES, /* more than one pipe active */
789 FBC_MODULE_PARAM,
790 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
791 } no_fbc_reason;
792 };
793
794 struct i915_psr {
795 bool sink_support;
796 bool source_ok;
797 };
798
799 enum intel_pch {
800 PCH_NONE = 0, /* No PCH present */
801 PCH_IBX, /* Ibexpeak PCH */
802 PCH_CPT, /* Cougarpoint PCH */
803 PCH_LPT, /* Lynxpoint PCH */
804 PCH_NOP,
805 };
806
807 enum intel_sbi_destination {
808 SBI_ICLK,
809 SBI_MPHY,
810 };
811
812 #define QUIRK_PIPEA_FORCE (1<<0)
813 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
814 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
815
816 struct intel_fbdev;
817 struct intel_fbc_work;
818
819 struct intel_gmbus {
820 struct i2c_adapter adapter;
821 u32 force_bit;
822 u32 reg0;
823 u32 gpio_reg;
824 struct i2c_algo_bit_data bit_algo;
825 struct drm_i915_private *dev_priv;
826 };
827
828 struct i915_suspend_saved_registers {
829 u8 saveLBB;
830 u32 saveDSPACNTR;
831 u32 saveDSPBCNTR;
832 u32 saveDSPARB;
833 u32 savePIPEACONF;
834 u32 savePIPEBCONF;
835 u32 savePIPEASRC;
836 u32 savePIPEBSRC;
837 u32 saveFPA0;
838 u32 saveFPA1;
839 u32 saveDPLL_A;
840 u32 saveDPLL_A_MD;
841 u32 saveHTOTAL_A;
842 u32 saveHBLANK_A;
843 u32 saveHSYNC_A;
844 u32 saveVTOTAL_A;
845 u32 saveVBLANK_A;
846 u32 saveVSYNC_A;
847 u32 saveBCLRPAT_A;
848 u32 saveTRANSACONF;
849 u32 saveTRANS_HTOTAL_A;
850 u32 saveTRANS_HBLANK_A;
851 u32 saveTRANS_HSYNC_A;
852 u32 saveTRANS_VTOTAL_A;
853 u32 saveTRANS_VBLANK_A;
854 u32 saveTRANS_VSYNC_A;
855 u32 savePIPEASTAT;
856 u32 saveDSPASTRIDE;
857 u32 saveDSPASIZE;
858 u32 saveDSPAPOS;
859 u32 saveDSPAADDR;
860 u32 saveDSPASURF;
861 u32 saveDSPATILEOFF;
862 u32 savePFIT_PGM_RATIOS;
863 u32 saveBLC_HIST_CTL;
864 u32 saveBLC_PWM_CTL;
865 u32 saveBLC_PWM_CTL2;
866 u32 saveBLC_HIST_CTL_B;
867 u32 saveBLC_CPU_PWM_CTL;
868 u32 saveBLC_CPU_PWM_CTL2;
869 u32 saveFPB0;
870 u32 saveFPB1;
871 u32 saveDPLL_B;
872 u32 saveDPLL_B_MD;
873 u32 saveHTOTAL_B;
874 u32 saveHBLANK_B;
875 u32 saveHSYNC_B;
876 u32 saveVTOTAL_B;
877 u32 saveVBLANK_B;
878 u32 saveVSYNC_B;
879 u32 saveBCLRPAT_B;
880 u32 saveTRANSBCONF;
881 u32 saveTRANS_HTOTAL_B;
882 u32 saveTRANS_HBLANK_B;
883 u32 saveTRANS_HSYNC_B;
884 u32 saveTRANS_VTOTAL_B;
885 u32 saveTRANS_VBLANK_B;
886 u32 saveTRANS_VSYNC_B;
887 u32 savePIPEBSTAT;
888 u32 saveDSPBSTRIDE;
889 u32 saveDSPBSIZE;
890 u32 saveDSPBPOS;
891 u32 saveDSPBADDR;
892 u32 saveDSPBSURF;
893 u32 saveDSPBTILEOFF;
894 u32 saveVGA0;
895 u32 saveVGA1;
896 u32 saveVGA_PD;
897 u32 saveVGACNTRL;
898 u32 saveADPA;
899 u32 saveLVDS;
900 u32 savePP_ON_DELAYS;
901 u32 savePP_OFF_DELAYS;
902 u32 saveDVOA;
903 u32 saveDVOB;
904 u32 saveDVOC;
905 u32 savePP_ON;
906 u32 savePP_OFF;
907 u32 savePP_CONTROL;
908 u32 savePP_DIVISOR;
909 u32 savePFIT_CONTROL;
910 u32 save_palette_a[256];
911 u32 save_palette_b[256];
912 u32 saveFBC_CONTROL;
913 u32 saveIER;
914 u32 saveIIR;
915 u32 saveIMR;
916 u32 saveDEIER;
917 u32 saveDEIMR;
918 u32 saveGTIER;
919 u32 saveGTIMR;
920 u32 saveFDI_RXA_IMR;
921 u32 saveFDI_RXB_IMR;
922 u32 saveCACHE_MODE_0;
923 u32 saveMI_ARB_STATE;
924 u32 saveSWF0[16];
925 u32 saveSWF1[16];
926 u32 saveSWF2[3];
927 u8 saveMSR;
928 u8 saveSR[8];
929 u8 saveGR[25];
930 u8 saveAR_INDEX;
931 u8 saveAR[21];
932 u8 saveDACMASK;
933 u8 saveCR[37];
934 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
935 u32 saveCURACNTR;
936 u32 saveCURAPOS;
937 u32 saveCURABASE;
938 u32 saveCURBCNTR;
939 u32 saveCURBPOS;
940 u32 saveCURBBASE;
941 u32 saveCURSIZE;
942 u32 saveDP_B;
943 u32 saveDP_C;
944 u32 saveDP_D;
945 u32 savePIPEA_GMCH_DATA_M;
946 u32 savePIPEB_GMCH_DATA_M;
947 u32 savePIPEA_GMCH_DATA_N;
948 u32 savePIPEB_GMCH_DATA_N;
949 u32 savePIPEA_DP_LINK_M;
950 u32 savePIPEB_DP_LINK_M;
951 u32 savePIPEA_DP_LINK_N;
952 u32 savePIPEB_DP_LINK_N;
953 u32 saveFDI_RXA_CTL;
954 u32 saveFDI_TXA_CTL;
955 u32 saveFDI_RXB_CTL;
956 u32 saveFDI_TXB_CTL;
957 u32 savePFA_CTL_1;
958 u32 savePFB_CTL_1;
959 u32 savePFA_WIN_SZ;
960 u32 savePFB_WIN_SZ;
961 u32 savePFA_WIN_POS;
962 u32 savePFB_WIN_POS;
963 u32 savePCH_DREF_CONTROL;
964 u32 saveDISP_ARB_CTL;
965 u32 savePIPEA_DATA_M1;
966 u32 savePIPEA_DATA_N1;
967 u32 savePIPEA_LINK_M1;
968 u32 savePIPEA_LINK_N1;
969 u32 savePIPEB_DATA_M1;
970 u32 savePIPEB_DATA_N1;
971 u32 savePIPEB_LINK_M1;
972 u32 savePIPEB_LINK_N1;
973 u32 saveMCHBAR_RENDER_STANDBY;
974 u32 savePCH_PORT_HOTPLUG;
975 };
976
977 struct intel_gen6_power_mgmt {
978 /* work and pm_iir are protected by dev_priv->irq_lock */
979 struct work_struct work;
980 u32 pm_iir;
981
982 u8 cur_delay;
983 u8 min_delay;
984 u8 max_delay;
985 u8 rpe_delay;
986 u8 rp1_delay;
987 u8 rp0_delay;
988 u8 hw_max;
989
990 bool rp_up_masked;
991 bool rp_down_masked;
992
993 int last_adj;
994 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
995
996 bool enabled;
997 struct delayed_work delayed_resume_work;
998
999 /*
1000 * Protects RPS/RC6 register access and PCU communication.
1001 * Must be taken after struct_mutex if nested.
1002 */
1003 struct mutex hw_lock;
1004 };
1005
1006 /* defined intel_pm.c */
1007 extern spinlock_t mchdev_lock;
1008
1009 struct intel_ilk_power_mgmt {
1010 u8 cur_delay;
1011 u8 min_delay;
1012 u8 max_delay;
1013 u8 fmax;
1014 u8 fstart;
1015
1016 u64 last_count1;
1017 unsigned long last_time1;
1018 unsigned long chipset_power;
1019 u64 last_count2;
1020 struct timespec last_time2;
1021 unsigned long gfx_power;
1022 u8 corr;
1023
1024 int c_m;
1025 int r_t;
1026
1027 struct drm_i915_gem_object *pwrctx;
1028 struct drm_i915_gem_object *renderctx;
1029 };
1030
1031 struct drm_i915_private;
1032 struct i915_power_well;
1033
1034 struct i915_power_well_ops {
1035 /*
1036 * Synchronize the well's hw state to match the current sw state, for
1037 * example enable/disable it based on the current refcount. Called
1038 * during driver init and resume time, possibly after first calling
1039 * the enable/disable handlers.
1040 */
1041 void (*sync_hw)(struct drm_i915_private *dev_priv,
1042 struct i915_power_well *power_well);
1043 /*
1044 * Enable the well and resources that depend on it (for example
1045 * interrupts located on the well). Called after the 0->1 refcount
1046 * transition.
1047 */
1048 void (*enable)(struct drm_i915_private *dev_priv,
1049 struct i915_power_well *power_well);
1050 /*
1051 * Disable the well and resources that depend on it. Called after
1052 * the 1->0 refcount transition.
1053 */
1054 void (*disable)(struct drm_i915_private *dev_priv,
1055 struct i915_power_well *power_well);
1056 /* Returns the hw enabled state. */
1057 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1058 struct i915_power_well *power_well);
1059 };
1060
1061 /* Power well structure for haswell */
1062 struct i915_power_well {
1063 const char *name;
1064 bool always_on;
1065 /* power well enable/disable usage count */
1066 int count;
1067 unsigned long domains;
1068 unsigned long data;
1069 const struct i915_power_well_ops *ops;
1070 };
1071
1072 struct i915_power_domains {
1073 /*
1074 * Power wells needed for initialization at driver init and suspend
1075 * time are on. They are kept on until after the first modeset.
1076 */
1077 bool init_power_on;
1078 int power_well_count;
1079
1080 struct mutex lock;
1081 int domain_use_count[POWER_DOMAIN_NUM];
1082 struct i915_power_well *power_wells;
1083 };
1084
1085 struct i915_dri1_state {
1086 unsigned allow_batchbuffer : 1;
1087 u32 __iomem *gfx_hws_cpu_addr;
1088
1089 unsigned int cpp;
1090 int back_offset;
1091 int front_offset;
1092 int current_page;
1093 int page_flipping;
1094
1095 uint32_t counter;
1096 };
1097
1098 struct i915_ums_state {
1099 /**
1100 * Flag if the X Server, and thus DRM, is not currently in
1101 * control of the device.
1102 *
1103 * This is set between LeaveVT and EnterVT. It needs to be
1104 * replaced with a semaphore. It also needs to be
1105 * transitioned away from for kernel modesetting.
1106 */
1107 int mm_suspended;
1108 };
1109
1110 #define MAX_L3_SLICES 2
1111 struct intel_l3_parity {
1112 u32 *remap_info[MAX_L3_SLICES];
1113 struct work_struct error_work;
1114 int which_slice;
1115 };
1116
1117 struct i915_gem_mm {
1118 /** Memory allocator for GTT stolen memory */
1119 struct drm_mm stolen;
1120 /** List of all objects in gtt_space. Used to restore gtt
1121 * mappings on resume */
1122 struct list_head bound_list;
1123 /**
1124 * List of objects which are not bound to the GTT (thus
1125 * are idle and not used by the GPU) but still have
1126 * (presumably uncached) pages still attached.
1127 */
1128 struct list_head unbound_list;
1129
1130 /** Usable portion of the GTT for GEM */
1131 unsigned long stolen_base; /* limited to low memory (32-bit) */
1132
1133 /** PPGTT used for aliasing the PPGTT with the GTT */
1134 struct i915_hw_ppgtt *aliasing_ppgtt;
1135
1136 struct shrinker inactive_shrinker;
1137 bool shrinker_no_lock_stealing;
1138
1139 /** LRU list of objects with fence regs on them. */
1140 struct list_head fence_list;
1141
1142 /**
1143 * We leave the user IRQ off as much as possible,
1144 * but this means that requests will finish and never
1145 * be retired once the system goes idle. Set a timer to
1146 * fire periodically while the ring is running. When it
1147 * fires, go retire requests.
1148 */
1149 struct delayed_work retire_work;
1150
1151 /**
1152 * When we detect an idle GPU, we want to turn on
1153 * powersaving features. So once we see that there
1154 * are no more requests outstanding and no more
1155 * arrive within a small period of time, we fire
1156 * off the idle_work.
1157 */
1158 struct delayed_work idle_work;
1159
1160 /**
1161 * Are we in a non-interruptible section of code like
1162 * modesetting?
1163 */
1164 bool interruptible;
1165
1166 /**
1167 * Is the GPU currently considered idle, or busy executing userspace
1168 * requests? Whilst idle, we attempt to power down the hardware and
1169 * display clocks. In order to reduce the effect on performance, there
1170 * is a slight delay before we do so.
1171 */
1172 bool busy;
1173
1174 /** Bit 6 swizzling required for X tiling */
1175 uint32_t bit_6_swizzle_x;
1176 /** Bit 6 swizzling required for Y tiling */
1177 uint32_t bit_6_swizzle_y;
1178
1179 /* storage for physical objects */
1180 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1181
1182 /* accounting, useful for userland debugging */
1183 spinlock_t object_stat_lock;
1184 size_t object_memory;
1185 u32 object_count;
1186 };
1187
1188 struct drm_i915_error_state_buf {
1189 unsigned bytes;
1190 unsigned size;
1191 int err;
1192 u8 *buf;
1193 loff_t start;
1194 loff_t pos;
1195 };
1196
1197 struct i915_error_state_file_priv {
1198 struct drm_device *dev;
1199 struct drm_i915_error_state *error;
1200 };
1201
1202 struct i915_gpu_error {
1203 /* For hangcheck timer */
1204 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1205 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1206 /* Hang gpu twice in this window and your context gets banned */
1207 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1208
1209 struct timer_list hangcheck_timer;
1210
1211 /* For reset and error_state handling. */
1212 spinlock_t lock;
1213 /* Protected by the above dev->gpu_error.lock. */
1214 struct drm_i915_error_state *first_error;
1215 struct work_struct work;
1216
1217
1218 unsigned long missed_irq_rings;
1219
1220 /**
1221 * State variable controlling the reset flow and count
1222 *
1223 * This is a counter which gets incremented when reset is triggered,
1224 * and again when reset has been handled. So odd values (lowest bit set)
1225 * means that reset is in progress and even values that
1226 * (reset_counter >> 1):th reset was successfully completed.
1227 *
1228 * If reset is not completed succesfully, the I915_WEDGE bit is
1229 * set meaning that hardware is terminally sour and there is no
1230 * recovery. All waiters on the reset_queue will be woken when
1231 * that happens.
1232 *
1233 * This counter is used by the wait_seqno code to notice that reset
1234 * event happened and it needs to restart the entire ioctl (since most
1235 * likely the seqno it waited for won't ever signal anytime soon).
1236 *
1237 * This is important for lock-free wait paths, where no contended lock
1238 * naturally enforces the correct ordering between the bail-out of the
1239 * waiter and the gpu reset work code.
1240 */
1241 atomic_t reset_counter;
1242
1243 #define I915_RESET_IN_PROGRESS_FLAG 1
1244 #define I915_WEDGED (1 << 31)
1245
1246 /**
1247 * Waitqueue to signal when the reset has completed. Used by clients
1248 * that wait for dev_priv->mm.wedged to settle.
1249 */
1250 wait_queue_head_t reset_queue;
1251
1252 /* For gpu hang simulation. */
1253 unsigned int stop_rings;
1254
1255 /* For missed irq/seqno simulation. */
1256 unsigned int test_irq_rings;
1257 };
1258
1259 enum modeset_restore {
1260 MODESET_ON_LID_OPEN,
1261 MODESET_DONE,
1262 MODESET_SUSPENDED,
1263 };
1264
1265 struct ddi_vbt_port_info {
1266 uint8_t hdmi_level_shift;
1267
1268 uint8_t supports_dvi:1;
1269 uint8_t supports_hdmi:1;
1270 uint8_t supports_dp:1;
1271 };
1272
1273 struct intel_vbt_data {
1274 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1275 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1276
1277 /* Feature bits */
1278 unsigned int int_tv_support:1;
1279 unsigned int lvds_dither:1;
1280 unsigned int lvds_vbt:1;
1281 unsigned int int_crt_support:1;
1282 unsigned int lvds_use_ssc:1;
1283 unsigned int display_clock_mode:1;
1284 unsigned int fdi_rx_polarity_inverted:1;
1285 int lvds_ssc_freq;
1286 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1287
1288 /* eDP */
1289 int edp_rate;
1290 int edp_lanes;
1291 int edp_preemphasis;
1292 int edp_vswing;
1293 bool edp_initialized;
1294 bool edp_support;
1295 int edp_bpp;
1296 struct edp_power_seq edp_pps;
1297
1298 struct {
1299 u16 pwm_freq_hz;
1300 bool active_low_pwm;
1301 } backlight;
1302
1303 /* MIPI DSI */
1304 struct {
1305 u16 panel_id;
1306 } dsi;
1307
1308 int crt_ddc_pin;
1309
1310 int child_dev_num;
1311 union child_device_config *child_dev;
1312
1313 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1314 };
1315
1316 enum intel_ddb_partitioning {
1317 INTEL_DDB_PART_1_2,
1318 INTEL_DDB_PART_5_6, /* IVB+ */
1319 };
1320
1321 struct intel_wm_level {
1322 bool enable;
1323 uint32_t pri_val;
1324 uint32_t spr_val;
1325 uint32_t cur_val;
1326 uint32_t fbc_val;
1327 };
1328
1329 struct ilk_wm_values {
1330 uint32_t wm_pipe[3];
1331 uint32_t wm_lp[3];
1332 uint32_t wm_lp_spr[3];
1333 uint32_t wm_linetime[3];
1334 bool enable_fbc_wm;
1335 enum intel_ddb_partitioning partitioning;
1336 };
1337
1338 /*
1339 * This struct tracks the state needed for the Package C8+ feature.
1340 *
1341 * Package states C8 and deeper are really deep PC states that can only be
1342 * reached when all the devices on the system allow it, so even if the graphics
1343 * device allows PC8+, it doesn't mean the system will actually get to these
1344 * states.
1345 *
1346 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1347 * is disabled and the GPU is idle. When these conditions are met, we manually
1348 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1349 * refclk to Fclk.
1350 *
1351 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1352 * the state of some registers, so when we come back from PC8+ we need to
1353 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1354 * need to take care of the registers kept by RC6.
1355 *
1356 * The interrupt disabling is part of the requirements. We can only leave the
1357 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1358 * can lock the machine.
1359 *
1360 * Ideally every piece of our code that needs PC8+ disabled would call
1361 * hsw_disable_package_c8, which would increment disable_count and prevent the
1362 * system from reaching PC8+. But we don't have a symmetric way to do this for
1363 * everything, so we have the requirements_met variable. When we switch
1364 * requirements_met to true we decrease disable_count, and increase it in the
1365 * opposite case. The requirements_met variable is true when all the CRTCs,
1366 * encoders and the power well are disabled.
1367 *
1368 * In addition to everything, we only actually enable PC8+ if disable_count
1369 * stays at zero for at least some seconds. This is implemented with the
1370 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1371 * consecutive times when all screens are disabled and some background app
1372 * queries the state of our connectors, or we have some application constantly
1373 * waking up to use the GPU. Only after the enable_work function actually
1374 * enables PC8+ the "enable" variable will become true, which means that it can
1375 * be false even if disable_count is 0.
1376 *
1377 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1378 * goes back to false exactly before we reenable the IRQs. We use this variable
1379 * to check if someone is trying to enable/disable IRQs while they're supposed
1380 * to be disabled. This shouldn't happen and we'll print some error messages in
1381 * case it happens, but if it actually happens we'll also update the variables
1382 * inside struct regsave so when we restore the IRQs they will contain the
1383 * latest expected values.
1384 *
1385 * For more, read "Display Sequences for Package C8" on our documentation.
1386 */
1387 struct i915_package_c8 {
1388 bool requirements_met;
1389 bool irqs_disabled;
1390 /* Only true after the delayed work task actually enables it. */
1391 bool enabled;
1392 int disable_count;
1393 struct mutex lock;
1394 struct delayed_work enable_work;
1395
1396 struct {
1397 uint32_t deimr;
1398 uint32_t sdeimr;
1399 uint32_t gtimr;
1400 uint32_t gtier;
1401 uint32_t gen6_pmimr;
1402 } regsave;
1403 };
1404
1405 struct i915_runtime_pm {
1406 bool suspended;
1407 };
1408
1409 enum intel_pipe_crc_source {
1410 INTEL_PIPE_CRC_SOURCE_NONE,
1411 INTEL_PIPE_CRC_SOURCE_PLANE1,
1412 INTEL_PIPE_CRC_SOURCE_PLANE2,
1413 INTEL_PIPE_CRC_SOURCE_PF,
1414 INTEL_PIPE_CRC_SOURCE_PIPE,
1415 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1416 INTEL_PIPE_CRC_SOURCE_TV,
1417 INTEL_PIPE_CRC_SOURCE_DP_B,
1418 INTEL_PIPE_CRC_SOURCE_DP_C,
1419 INTEL_PIPE_CRC_SOURCE_DP_D,
1420 INTEL_PIPE_CRC_SOURCE_AUTO,
1421 INTEL_PIPE_CRC_SOURCE_MAX,
1422 };
1423
1424 struct intel_pipe_crc_entry {
1425 uint32_t frame;
1426 uint32_t crc[5];
1427 };
1428
1429 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1430 struct intel_pipe_crc {
1431 spinlock_t lock;
1432 bool opened; /* exclusive access to the result file */
1433 struct intel_pipe_crc_entry *entries;
1434 enum intel_pipe_crc_source source;
1435 int head, tail;
1436 wait_queue_head_t wq;
1437 };
1438
1439 typedef struct drm_i915_private {
1440 struct drm_device *dev;
1441 struct kmem_cache *slab;
1442
1443 const struct intel_device_info info;
1444
1445 int relative_constants_mode;
1446
1447 void __iomem *regs;
1448
1449 struct intel_uncore uncore;
1450
1451 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1452
1453
1454 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1455 * controller on different i2c buses. */
1456 struct mutex gmbus_mutex;
1457
1458 /**
1459 * Base address of the gmbus and gpio block.
1460 */
1461 uint32_t gpio_mmio_base;
1462
1463 wait_queue_head_t gmbus_wait_queue;
1464
1465 struct pci_dev *bridge_dev;
1466 struct intel_ring_buffer ring[I915_NUM_RINGS];
1467 uint32_t last_seqno, next_seqno;
1468
1469 drm_dma_handle_t *status_page_dmah;
1470 struct resource mch_res;
1471
1472 /* protects the irq masks */
1473 spinlock_t irq_lock;
1474
1475 bool display_irqs_enabled;
1476
1477 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1478 struct pm_qos_request pm_qos;
1479
1480 /* DPIO indirect register protection */
1481 struct mutex dpio_lock;
1482
1483 /** Cached value of IMR to avoid reads in updating the bitfield */
1484 union {
1485 u32 irq_mask;
1486 u32 de_irq_mask[I915_MAX_PIPES];
1487 };
1488 u32 gt_irq_mask;
1489 u32 pm_irq_mask;
1490 u32 pipestat_irq_mask[I915_MAX_PIPES];
1491
1492 struct work_struct hotplug_work;
1493 bool enable_hotplug_processing;
1494 struct {
1495 unsigned long hpd_last_jiffies;
1496 int hpd_cnt;
1497 enum {
1498 HPD_ENABLED = 0,
1499 HPD_DISABLED = 1,
1500 HPD_MARK_DISABLED = 2
1501 } hpd_mark;
1502 } hpd_stats[HPD_NUM_PINS];
1503 u32 hpd_event_bits;
1504 struct timer_list hotplug_reenable_timer;
1505
1506 struct i915_fbc fbc;
1507 struct intel_opregion opregion;
1508 struct intel_vbt_data vbt;
1509
1510 /* overlay */
1511 struct intel_overlay *overlay;
1512
1513 /* backlight registers and fields in struct intel_panel */
1514 spinlock_t backlight_lock;
1515
1516 /* LVDS info */
1517 bool no_aux_handshake;
1518
1519 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1520 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1521 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1522
1523 unsigned int fsb_freq, mem_freq, is_ddr3;
1524
1525 /**
1526 * wq - Driver workqueue for GEM.
1527 *
1528 * NOTE: Work items scheduled here are not allowed to grab any modeset
1529 * locks, for otherwise the flushing done in the pageflip code will
1530 * result in deadlocks.
1531 */
1532 struct workqueue_struct *wq;
1533
1534 /* Display functions */
1535 struct drm_i915_display_funcs display;
1536
1537 /* PCH chipset type */
1538 enum intel_pch pch_type;
1539 unsigned short pch_id;
1540
1541 unsigned long quirks;
1542
1543 enum modeset_restore modeset_restore;
1544 struct mutex modeset_restore_lock;
1545
1546 struct list_head vm_list; /* Global list of all address spaces */
1547 struct i915_gtt gtt; /* VMA representing the global address space */
1548
1549 struct i915_gem_mm mm;
1550
1551 /* Kernel Modesetting */
1552
1553 struct sdvo_device_mapping sdvo_mappings[2];
1554
1555 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1556 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1557 wait_queue_head_t pending_flip_queue;
1558
1559 #ifdef CONFIG_DEBUG_FS
1560 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1561 #endif
1562
1563 int num_shared_dpll;
1564 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1565 struct intel_ddi_plls ddi_plls;
1566 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1567
1568 /* Reclocking support */
1569 bool render_reclock_avail;
1570 bool lvds_downclock_avail;
1571 /* indicates the reduced downclock for LVDS*/
1572 int lvds_downclock;
1573 u16 orig_clock;
1574
1575 bool mchbar_need_disable;
1576
1577 struct intel_l3_parity l3_parity;
1578
1579 /* Cannot be determined by PCIID. You must always read a register. */
1580 size_t ellc_size;
1581
1582 /* gen6+ rps state */
1583 struct intel_gen6_power_mgmt rps;
1584
1585 /* ilk-only ips/rps state. Everything in here is protected by the global
1586 * mchdev_lock in intel_pm.c */
1587 struct intel_ilk_power_mgmt ips;
1588
1589 struct i915_power_domains power_domains;
1590
1591 struct i915_psr psr;
1592
1593 struct i915_gpu_error gpu_error;
1594
1595 struct drm_i915_gem_object *vlv_pctx;
1596
1597 #ifdef CONFIG_DRM_I915_FBDEV
1598 /* list of fbdev register on this device */
1599 struct intel_fbdev *fbdev;
1600 #endif
1601
1602 /*
1603 * The console may be contended at resume, but we don't
1604 * want it to block on it.
1605 */
1606 struct work_struct console_resume_work;
1607
1608 struct drm_property *broadcast_rgb_property;
1609 struct drm_property *force_audio_property;
1610
1611 uint32_t hw_context_size;
1612 struct list_head context_list;
1613
1614 u32 fdi_rx_config;
1615
1616 struct i915_suspend_saved_registers regfile;
1617
1618 struct {
1619 /*
1620 * Raw watermark latency values:
1621 * in 0.1us units for WM0,
1622 * in 0.5us units for WM1+.
1623 */
1624 /* primary */
1625 uint16_t pri_latency[5];
1626 /* sprite */
1627 uint16_t spr_latency[5];
1628 /* cursor */
1629 uint16_t cur_latency[5];
1630
1631 /* current hardware state */
1632 struct ilk_wm_values hw;
1633 } wm;
1634
1635 struct i915_package_c8 pc8;
1636
1637 struct i915_runtime_pm pm;
1638
1639 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1640 * here! */
1641 struct i915_dri1_state dri1;
1642 /* Old ums support infrastructure, same warning applies. */
1643 struct i915_ums_state ums;
1644
1645 u32 suspend_count;
1646 } drm_i915_private_t;
1647
1648 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1649 {
1650 return dev->dev_private;
1651 }
1652
1653 /* Iterate over initialised rings */
1654 #define for_each_ring(ring__, dev_priv__, i__) \
1655 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1656 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1657
1658 enum hdmi_force_audio {
1659 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1660 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1661 HDMI_AUDIO_AUTO, /* trust EDID */
1662 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1663 };
1664
1665 #define I915_GTT_OFFSET_NONE ((u32)-1)
1666
1667 struct drm_i915_gem_object_ops {
1668 /* Interface between the GEM object and its backing storage.
1669 * get_pages() is called once prior to the use of the associated set
1670 * of pages before to binding them into the GTT, and put_pages() is
1671 * called after we no longer need them. As we expect there to be
1672 * associated cost with migrating pages between the backing storage
1673 * and making them available for the GPU (e.g. clflush), we may hold
1674 * onto the pages after they are no longer referenced by the GPU
1675 * in case they may be used again shortly (for example migrating the
1676 * pages to a different memory domain within the GTT). put_pages()
1677 * will therefore most likely be called when the object itself is
1678 * being released or under memory pressure (where we attempt to
1679 * reap pages for the shrinker).
1680 */
1681 int (*get_pages)(struct drm_i915_gem_object *);
1682 void (*put_pages)(struct drm_i915_gem_object *);
1683 };
1684
1685 struct drm_i915_gem_object {
1686 struct drm_gem_object base;
1687
1688 const struct drm_i915_gem_object_ops *ops;
1689
1690 /** List of VMAs backed by this object */
1691 struct list_head vma_list;
1692
1693 /** Stolen memory for this object, instead of being backed by shmem. */
1694 struct drm_mm_node *stolen;
1695 struct list_head global_list;
1696
1697 struct list_head ring_list;
1698 /** Used in execbuf to temporarily hold a ref */
1699 struct list_head obj_exec_link;
1700
1701 /**
1702 * This is set if the object is on the active lists (has pending
1703 * rendering and so a non-zero seqno), and is not set if it i s on
1704 * inactive (ready to be unbound) list.
1705 */
1706 unsigned int active:1;
1707
1708 /**
1709 * This is set if the object has been written to since last bound
1710 * to the GTT
1711 */
1712 unsigned int dirty:1;
1713
1714 /**
1715 * Fence register bits (if any) for this object. Will be set
1716 * as needed when mapped into the GTT.
1717 * Protected by dev->struct_mutex.
1718 */
1719 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1720
1721 /**
1722 * Advice: are the backing pages purgeable?
1723 */
1724 unsigned int madv:2;
1725
1726 /**
1727 * Current tiling mode for the object.
1728 */
1729 unsigned int tiling_mode:2;
1730 /**
1731 * Whether the tiling parameters for the currently associated fence
1732 * register have changed. Note that for the purposes of tracking
1733 * tiling changes we also treat the unfenced register, the register
1734 * slot that the object occupies whilst it executes a fenced
1735 * command (such as BLT on gen2/3), as a "fence".
1736 */
1737 unsigned int fence_dirty:1;
1738
1739 /**
1740 * Is the object at the current location in the gtt mappable and
1741 * fenceable? Used to avoid costly recalculations.
1742 */
1743 unsigned int map_and_fenceable:1;
1744
1745 /**
1746 * Whether the current gtt mapping needs to be mappable (and isn't just
1747 * mappable by accident). Track pin and fault separate for a more
1748 * accurate mappable working set.
1749 */
1750 unsigned int fault_mappable:1;
1751 unsigned int pin_mappable:1;
1752 unsigned int pin_display:1;
1753
1754 /*
1755 * Is the GPU currently using a fence to access this buffer,
1756 */
1757 unsigned int pending_fenced_gpu_access:1;
1758 unsigned int fenced_gpu_access:1;
1759
1760 unsigned int cache_level:3;
1761
1762 unsigned int has_aliasing_ppgtt_mapping:1;
1763 unsigned int has_global_gtt_mapping:1;
1764 unsigned int has_dma_mapping:1;
1765
1766 struct sg_table *pages;
1767 int pages_pin_count;
1768
1769 /* prime dma-buf support */
1770 void *dma_buf_vmapping;
1771 int vmapping_count;
1772
1773 struct intel_ring_buffer *ring;
1774
1775 /** Breadcrumb of last rendering to the buffer. */
1776 uint32_t last_read_seqno;
1777 uint32_t last_write_seqno;
1778 /** Breadcrumb of last fenced GPU access to the buffer. */
1779 uint32_t last_fenced_seqno;
1780
1781 /** Current tiling stride for the object, if it's tiled. */
1782 uint32_t stride;
1783
1784 /** References from framebuffers, locks out tiling changes. */
1785 unsigned long framebuffer_references;
1786
1787 /** Record of address bit 17 of each page at last unbind. */
1788 unsigned long *bit_17;
1789
1790 /** User space pin count and filp owning the pin */
1791 unsigned long user_pin_count;
1792 struct drm_file *pin_filp;
1793
1794 /** for phy allocated objects */
1795 struct drm_i915_gem_phys_object *phys_obj;
1796 };
1797
1798 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1799
1800 /**
1801 * Request queue structure.
1802 *
1803 * The request queue allows us to note sequence numbers that have been emitted
1804 * and may be associated with active buffers to be retired.
1805 *
1806 * By keeping this list, we can avoid having to do questionable
1807 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1808 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1809 */
1810 struct drm_i915_gem_request {
1811 /** On Which ring this request was generated */
1812 struct intel_ring_buffer *ring;
1813
1814 /** GEM sequence number associated with this request. */
1815 uint32_t seqno;
1816
1817 /** Position in the ringbuffer of the start of the request */
1818 u32 head;
1819
1820 /** Position in the ringbuffer of the end of the request */
1821 u32 tail;
1822
1823 /** Context related to this request */
1824 struct i915_hw_context *ctx;
1825
1826 /** Batch buffer related to this request if any */
1827 struct drm_i915_gem_object *batch_obj;
1828
1829 /** Time at which this request was emitted, in jiffies. */
1830 unsigned long emitted_jiffies;
1831
1832 /** global list entry for this request */
1833 struct list_head list;
1834
1835 struct drm_i915_file_private *file_priv;
1836 /** file_priv list entry for this request */
1837 struct list_head client_list;
1838 };
1839
1840 struct drm_i915_file_private {
1841 struct drm_i915_private *dev_priv;
1842 struct drm_file *file;
1843
1844 struct {
1845 spinlock_t lock;
1846 struct list_head request_list;
1847 struct delayed_work idle_work;
1848 } mm;
1849 struct idr context_idr;
1850
1851 struct i915_hw_context *private_default_ctx;
1852 atomic_t rps_wait_boost;
1853 };
1854
1855 /*
1856 * A command that requires special handling by the command parser.
1857 */
1858 struct drm_i915_cmd_descriptor {
1859 /*
1860 * Flags describing how the command parser processes the command.
1861 *
1862 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1863 * a length mask if not set
1864 * CMD_DESC_SKIP: The command is allowed but does not follow the
1865 * standard length encoding for the opcode range in
1866 * which it falls
1867 * CMD_DESC_REJECT: The command is never allowed
1868 * CMD_DESC_REGISTER: The command should be checked against the
1869 * register whitelist for the appropriate ring
1870 * CMD_DESC_MASTER: The command is allowed if the submitting process
1871 * is the DRM master
1872 */
1873 u32 flags;
1874 #define CMD_DESC_FIXED (1<<0)
1875 #define CMD_DESC_SKIP (1<<1)
1876 #define CMD_DESC_REJECT (1<<2)
1877 #define CMD_DESC_REGISTER (1<<3)
1878 #define CMD_DESC_BITMASK (1<<4)
1879 #define CMD_DESC_MASTER (1<<5)
1880
1881 /*
1882 * The command's unique identification bits and the bitmask to get them.
1883 * This isn't strictly the opcode field as defined in the spec and may
1884 * also include type, subtype, and/or subop fields.
1885 */
1886 struct {
1887 u32 value;
1888 u32 mask;
1889 } cmd;
1890
1891 /*
1892 * The command's length. The command is either fixed length (i.e. does
1893 * not include a length field) or has a length field mask. The flag
1894 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1895 * a length mask. All command entries in a command table must include
1896 * length information.
1897 */
1898 union {
1899 u32 fixed;
1900 u32 mask;
1901 } length;
1902
1903 /*
1904 * Describes where to find a register address in the command to check
1905 * against the ring's register whitelist. Only valid if flags has the
1906 * CMD_DESC_REGISTER bit set.
1907 */
1908 struct {
1909 u32 offset;
1910 u32 mask;
1911 } reg;
1912
1913 #define MAX_CMD_DESC_BITMASKS 3
1914 /*
1915 * Describes command checks where a particular dword is masked and
1916 * compared against an expected value. If the command does not match
1917 * the expected value, the parser rejects it. Only valid if flags has
1918 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1919 * are valid.
1920 */
1921 struct {
1922 u32 offset;
1923 u32 mask;
1924 u32 expected;
1925 } bits[MAX_CMD_DESC_BITMASKS];
1926 };
1927
1928 /*
1929 * A table of commands requiring special handling by the command parser.
1930 *
1931 * Each ring has an array of tables. Each table consists of an array of command
1932 * descriptors, which must be sorted with command opcodes in ascending order.
1933 */
1934 struct drm_i915_cmd_table {
1935 const struct drm_i915_cmd_descriptor *table;
1936 int count;
1937 };
1938
1939 #define INTEL_INFO(dev) (&to_i915(dev)->info)
1940
1941 #define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1942 #define IS_845G(dev) ((dev)->pdev->device == 0x2562)
1943 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1944 #define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
1945 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1946 #define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1947 #define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
1948 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1949 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1950 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1951 #define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
1952 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1953 #define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1954 #define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
1955 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1956 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1957 #define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
1958 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1959 #define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1960 (dev)->pdev->device == 0x0152 || \
1961 (dev)->pdev->device == 0x015a)
1962 #define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1963 (dev)->pdev->device == 0x0106 || \
1964 (dev)->pdev->device == 0x010A)
1965 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1966 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1967 #define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
1968 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1969 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1970 ((dev)->pdev->device & 0xFF00) == 0x0C00)
1971 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1972 (((dev)->pdev->device & 0xf) == 0x2 || \
1973 ((dev)->pdev->device & 0xf) == 0x6 || \
1974 ((dev)->pdev->device & 0xf) == 0xe))
1975 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
1976 ((dev)->pdev->device & 0xFF00) == 0x0A00)
1977 #define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
1978 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1979 ((dev)->pdev->device & 0x00F0) == 0x0020)
1980 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1981
1982 /*
1983 * The genX designation typically refers to the render engine, so render
1984 * capability related checks should use IS_GEN, while display and other checks
1985 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1986 * chips, etc.).
1987 */
1988 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1989 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1990 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1991 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1992 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1993 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1994 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
1995
1996 #define RENDER_RING (1<<RCS)
1997 #define BSD_RING (1<<VCS)
1998 #define BLT_RING (1<<BCS)
1999 #define VEBOX_RING (1<<VECS)
2000 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2001 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2002 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2003 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2004 #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
2005 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2006
2007 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2008 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
2009 #define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
2010 && !IS_BROADWELL(dev))
2011 #define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
2012 #define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
2013
2014 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2015 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2016
2017 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2018 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2019
2020 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2021 * rows, which changed the alignment requirements and fence programming.
2022 */
2023 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2024 IS_I915GM(dev)))
2025 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2026 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2027 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2028 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2029 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2030
2031 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2032 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2033 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2034
2035 #define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
2036
2037 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2038 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2039 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
2040 #define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
2041 #define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
2042
2043 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2044 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2045 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2046 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2047 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2048 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2049
2050 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
2051 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2052 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2053 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2054 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2055 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2056
2057 /* DPF == dynamic parity feature */
2058 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2059 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2060
2061 #define GT_FREQUENCY_MULTIPLIER 50
2062
2063 #include "i915_trace.h"
2064
2065 extern const struct drm_ioctl_desc i915_ioctls[];
2066 extern int i915_max_ioctl;
2067
2068 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2069 extern int i915_resume(struct drm_device *dev);
2070 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2071 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2072
2073 /* i915_params.c */
2074 struct i915_params {
2075 int modeset;
2076 int panel_ignore_lid;
2077 unsigned int powersave;
2078 int semaphores;
2079 unsigned int lvds_downclock;
2080 int lvds_channel_mode;
2081 int panel_use_ssc;
2082 int vbt_sdvo_panel_type;
2083 int enable_rc6;
2084 int enable_fbc;
2085 int enable_ppgtt;
2086 int enable_psr;
2087 unsigned int preliminary_hw_support;
2088 int disable_power_well;
2089 int enable_ips;
2090 int enable_pc8;
2091 int pc8_timeout;
2092 int invert_brightness;
2093 int enable_cmd_parser;
2094 /* leave bools at the end to not create holes */
2095 bool enable_hangcheck;
2096 bool fastboot;
2097 bool prefault_disable;
2098 bool reset;
2099 bool disable_display;
2100 };
2101 extern struct i915_params i915 __read_mostly;
2102
2103 /* i915_dma.c */
2104 void i915_update_dri1_breadcrumb(struct drm_device *dev);
2105 extern void i915_kernel_lost_context(struct drm_device * dev);
2106 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2107 extern int i915_driver_unload(struct drm_device *);
2108 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
2109 extern void i915_driver_lastclose(struct drm_device * dev);
2110 extern void i915_driver_preclose(struct drm_device *dev,
2111 struct drm_file *file_priv);
2112 extern void i915_driver_postclose(struct drm_device *dev,
2113 struct drm_file *file_priv);
2114 extern int i915_driver_device_is_agp(struct drm_device * dev);
2115 #ifdef CONFIG_COMPAT
2116 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2117 unsigned long arg);
2118 #endif
2119 extern int i915_emit_box(struct drm_device *dev,
2120 struct drm_clip_rect *box,
2121 int DR1, int DR4);
2122 extern int intel_gpu_reset(struct drm_device *dev);
2123 extern int i915_reset(struct drm_device *dev);
2124 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2125 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2126 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2127 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2128
2129 extern void intel_console_resume(struct work_struct *work);
2130
2131 /* i915_irq.c */
2132 void i915_queue_hangcheck(struct drm_device *dev);
2133 __printf(3, 4)
2134 void i915_handle_error(struct drm_device *dev, bool wedged,
2135 const char *fmt, ...);
2136
2137 void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2138 int new_delay);
2139 extern void intel_irq_init(struct drm_device *dev);
2140 extern void intel_hpd_init(struct drm_device *dev);
2141
2142 extern void intel_uncore_sanitize(struct drm_device *dev);
2143 extern void intel_uncore_early_sanitize(struct drm_device *dev);
2144 extern void intel_uncore_init(struct drm_device *dev);
2145 extern void intel_uncore_check_errors(struct drm_device *dev);
2146 extern void intel_uncore_fini(struct drm_device *dev);
2147
2148 void
2149 i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2150 u32 status_mask);
2151
2152 void
2153 i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2154 u32 status_mask);
2155
2156 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2157 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2158
2159 /* i915_gem.c */
2160 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2161 struct drm_file *file_priv);
2162 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2163 struct drm_file *file_priv);
2164 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2165 struct drm_file *file_priv);
2166 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2167 struct drm_file *file_priv);
2168 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2169 struct drm_file *file_priv);
2170 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2171 struct drm_file *file_priv);
2172 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2173 struct drm_file *file_priv);
2174 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2175 struct drm_file *file_priv);
2176 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2177 struct drm_file *file_priv);
2178 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2179 struct drm_file *file_priv);
2180 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2181 struct drm_file *file_priv);
2182 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2183 struct drm_file *file_priv);
2184 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2185 struct drm_file *file_priv);
2186 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2187 struct drm_file *file);
2188 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2189 struct drm_file *file);
2190 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2191 struct drm_file *file_priv);
2192 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2193 struct drm_file *file_priv);
2194 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2195 struct drm_file *file_priv);
2196 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2197 struct drm_file *file_priv);
2198 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2199 struct drm_file *file_priv);
2200 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2201 struct drm_file *file_priv);
2202 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2203 struct drm_file *file_priv);
2204 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2205 struct drm_file *file_priv);
2206 void i915_gem_load(struct drm_device *dev);
2207 void *i915_gem_object_alloc(struct drm_device *dev);
2208 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2209 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2210 const struct drm_i915_gem_object_ops *ops);
2211 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2212 size_t size);
2213 void i915_init_vm(struct drm_i915_private *dev_priv,
2214 struct i915_address_space *vm);
2215 void i915_gem_free_object(struct drm_gem_object *obj);
2216 void i915_gem_vma_destroy(struct i915_vma *vma);
2217
2218 #define PIN_MAPPABLE 0x1
2219 #define PIN_NONBLOCK 0x2
2220 #define PIN_GLOBAL 0x4
2221 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
2222 struct i915_address_space *vm,
2223 uint32_t alignment,
2224 unsigned flags);
2225 int __must_check i915_vma_unbind(struct i915_vma *vma);
2226 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2227 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2228 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2229 void i915_gem_lastclose(struct drm_device *dev);
2230
2231 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2232 int *needs_clflush);
2233
2234 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2235 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2236 {
2237 struct sg_page_iter sg_iter;
2238
2239 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2240 return sg_page_iter_page(&sg_iter);
2241
2242 return NULL;
2243 }
2244 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2245 {
2246 BUG_ON(obj->pages == NULL);
2247 obj->pages_pin_count++;
2248 }
2249 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2250 {
2251 BUG_ON(obj->pages_pin_count == 0);
2252 obj->pages_pin_count--;
2253 }
2254
2255 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2256 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2257 struct intel_ring_buffer *to);
2258 void i915_vma_move_to_active(struct i915_vma *vma,
2259 struct intel_ring_buffer *ring);
2260 int i915_gem_dumb_create(struct drm_file *file_priv,
2261 struct drm_device *dev,
2262 struct drm_mode_create_dumb *args);
2263 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2264 uint32_t handle, uint64_t *offset);
2265 /**
2266 * Returns true if seq1 is later than seq2.
2267 */
2268 static inline bool
2269 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2270 {
2271 return (int32_t)(seq1 - seq2) >= 0;
2272 }
2273
2274 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2275 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2276 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2277 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2278
2279 static inline bool
2280 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2281 {
2282 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2283 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2284 dev_priv->fence_regs[obj->fence_reg].pin_count++;
2285 return true;
2286 } else
2287 return false;
2288 }
2289
2290 static inline void
2291 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2292 {
2293 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2294 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2295 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
2296 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2297 }
2298 }
2299
2300 struct drm_i915_gem_request *
2301 i915_gem_find_active_request(struct intel_ring_buffer *ring);
2302
2303 bool i915_gem_retire_requests(struct drm_device *dev);
2304 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2305 bool interruptible);
2306 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2307 {
2308 return unlikely(atomic_read(&error->reset_counter)
2309 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2310 }
2311
2312 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2313 {
2314 return atomic_read(&error->reset_counter) & I915_WEDGED;
2315 }
2316
2317 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2318 {
2319 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2320 }
2321
2322 void i915_gem_reset(struct drm_device *dev);
2323 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2324 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2325 int __must_check i915_gem_init(struct drm_device *dev);
2326 int __must_check i915_gem_init_hw(struct drm_device *dev);
2327 int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
2328 void i915_gem_init_swizzling(struct drm_device *dev);
2329 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2330 int __must_check i915_gpu_idle(struct drm_device *dev);
2331 int __must_check i915_gem_suspend(struct drm_device *dev);
2332 int __i915_add_request(struct intel_ring_buffer *ring,
2333 struct drm_file *file,
2334 struct drm_i915_gem_object *batch_obj,
2335 u32 *seqno);
2336 #define i915_add_request(ring, seqno) \
2337 __i915_add_request(ring, NULL, NULL, seqno)
2338 int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2339 uint32_t seqno);
2340 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2341 int __must_check
2342 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2343 bool write);
2344 int __must_check
2345 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2346 int __must_check
2347 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2348 u32 alignment,
2349 struct intel_ring_buffer *pipelined);
2350 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2351 int i915_gem_attach_phys_object(struct drm_device *dev,
2352 struct drm_i915_gem_object *obj,
2353 int id,
2354 int align);
2355 void i915_gem_detach_phys_object(struct drm_device *dev,
2356 struct drm_i915_gem_object *obj);
2357 void i915_gem_free_all_phys_object(struct drm_device *dev);
2358 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2359 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2360
2361 uint32_t
2362 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2363 uint32_t
2364 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2365 int tiling_mode, bool fenced);
2366
2367 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2368 enum i915_cache_level cache_level);
2369
2370 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2371 struct dma_buf *dma_buf);
2372
2373 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2374 struct drm_gem_object *gem_obj, int flags);
2375
2376 void i915_gem_restore_fences(struct drm_device *dev);
2377
2378 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2379 struct i915_address_space *vm);
2380 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2381 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2382 struct i915_address_space *vm);
2383 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2384 struct i915_address_space *vm);
2385 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2386 struct i915_address_space *vm);
2387 struct i915_vma *
2388 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2389 struct i915_address_space *vm);
2390
2391 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2392 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2393 struct i915_vma *vma;
2394 list_for_each_entry(vma, &obj->vma_list, vma_link)
2395 if (vma->pin_count > 0)
2396 return true;
2397 return false;
2398 }
2399
2400 /* Some GGTT VM helpers */
2401 #define obj_to_ggtt(obj) \
2402 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2403 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2404 {
2405 struct i915_address_space *ggtt =
2406 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2407 return vm == ggtt;
2408 }
2409
2410 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2411 {
2412 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2413 }
2414
2415 static inline unsigned long
2416 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2417 {
2418 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2419 }
2420
2421 static inline unsigned long
2422 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2423 {
2424 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2425 }
2426
2427 static inline int __must_check
2428 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2429 uint32_t alignment,
2430 unsigned flags)
2431 {
2432 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
2433 }
2434
2435 static inline int
2436 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2437 {
2438 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2439 }
2440
2441 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2442
2443 /* i915_gem_context.c */
2444 #define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
2445 int __must_check i915_gem_context_init(struct drm_device *dev);
2446 void i915_gem_context_fini(struct drm_device *dev);
2447 void i915_gem_context_reset(struct drm_device *dev);
2448 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2449 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2450 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2451 int i915_switch_context(struct intel_ring_buffer *ring,
2452 struct drm_file *file, struct i915_hw_context *to);
2453 struct i915_hw_context *
2454 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2455 void i915_gem_context_free(struct kref *ctx_ref);
2456 static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2457 {
2458 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2459 kref_get(&ctx->ref);
2460 }
2461
2462 static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2463 {
2464 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2465 kref_put(&ctx->ref, i915_gem_context_free);
2466 }
2467
2468 static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2469 {
2470 return c->id == DEFAULT_CONTEXT_ID;
2471 }
2472
2473 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2474 struct drm_file *file);
2475 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2476 struct drm_file *file);
2477
2478 /* i915_gem_evict.c */
2479 int __must_check i915_gem_evict_something(struct drm_device *dev,
2480 struct i915_address_space *vm,
2481 int min_size,
2482 unsigned alignment,
2483 unsigned cache_level,
2484 unsigned flags);
2485 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2486 int i915_gem_evict_everything(struct drm_device *dev);
2487
2488 /* i915_gem_gtt.c */
2489 void i915_check_and_clear_faults(struct drm_device *dev);
2490 void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2491 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2492 int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2493 void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2494 void i915_gem_init_global_gtt(struct drm_device *dev);
2495 void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2496 unsigned long mappable_end, unsigned long end);
2497 int i915_gem_gtt_init(struct drm_device *dev);
2498 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2499 {
2500 if (INTEL_INFO(dev)->gen < 6)
2501 intel_gtt_chipset_flush();
2502 }
2503 int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
2504 bool intel_enable_ppgtt(struct drm_device *dev, bool full);
2505
2506 /* i915_gem_stolen.c */
2507 int i915_gem_init_stolen(struct drm_device *dev);
2508 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2509 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2510 void i915_gem_cleanup_stolen(struct drm_device *dev);
2511 struct drm_i915_gem_object *
2512 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2513 struct drm_i915_gem_object *
2514 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2515 u32 stolen_offset,
2516 u32 gtt_offset,
2517 u32 size);
2518 void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2519
2520 /* i915_gem_tiling.c */
2521 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2522 {
2523 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2524
2525 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2526 obj->tiling_mode != I915_TILING_NONE;
2527 }
2528
2529 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2530 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2531 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2532
2533 /* i915_gem_debug.c */
2534 #if WATCH_LISTS
2535 int i915_verify_lists(struct drm_device *dev);
2536 #else
2537 #define i915_verify_lists(dev) 0
2538 #endif
2539
2540 /* i915_debugfs.c */
2541 int i915_debugfs_init(struct drm_minor *minor);
2542 void i915_debugfs_cleanup(struct drm_minor *minor);
2543 #ifdef CONFIG_DEBUG_FS
2544 void intel_display_crc_init(struct drm_device *dev);
2545 #else
2546 static inline void intel_display_crc_init(struct drm_device *dev) {}
2547 #endif
2548
2549 /* i915_gpu_error.c */
2550 __printf(2, 3)
2551 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2552 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2553 const struct i915_error_state_file_priv *error);
2554 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2555 size_t count, loff_t pos);
2556 static inline void i915_error_state_buf_release(
2557 struct drm_i915_error_state_buf *eb)
2558 {
2559 kfree(eb->buf);
2560 }
2561 void i915_capture_error_state(struct drm_device *dev, bool wedge,
2562 const char *error_msg);
2563 void i915_error_state_get(struct drm_device *dev,
2564 struct i915_error_state_file_priv *error_priv);
2565 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2566 void i915_destroy_error_state(struct drm_device *dev);
2567
2568 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2569 const char *i915_cache_level_str(int type);
2570
2571 /* i915_cmd_parser.c */
2572 void i915_cmd_parser_init_ring(struct intel_ring_buffer *ring);
2573 bool i915_needs_cmd_parser(struct intel_ring_buffer *ring);
2574 int i915_parse_cmds(struct intel_ring_buffer *ring,
2575 struct drm_i915_gem_object *batch_obj,
2576 u32 batch_start_offset,
2577 bool is_master);
2578
2579 /* i915_suspend.c */
2580 extern int i915_save_state(struct drm_device *dev);
2581 extern int i915_restore_state(struct drm_device *dev);
2582
2583 /* i915_ums.c */
2584 void i915_save_display_reg(struct drm_device *dev);
2585 void i915_restore_display_reg(struct drm_device *dev);
2586
2587 /* i915_sysfs.c */
2588 void i915_setup_sysfs(struct drm_device *dev_priv);
2589 void i915_teardown_sysfs(struct drm_device *dev_priv);
2590
2591 /* intel_i2c.c */
2592 extern int intel_setup_gmbus(struct drm_device *dev);
2593 extern void intel_teardown_gmbus(struct drm_device *dev);
2594 static inline bool intel_gmbus_is_port_valid(unsigned port)
2595 {
2596 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2597 }
2598
2599 extern struct i2c_adapter *intel_gmbus_get_adapter(
2600 struct drm_i915_private *dev_priv, unsigned port);
2601 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2602 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2603 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2604 {
2605 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2606 }
2607 extern void intel_i2c_reset(struct drm_device *dev);
2608
2609 /* intel_opregion.c */
2610 struct intel_encoder;
2611 extern int intel_opregion_setup(struct drm_device *dev);
2612 #ifdef CONFIG_ACPI
2613 extern void intel_opregion_init(struct drm_device *dev);
2614 extern void intel_opregion_fini(struct drm_device *dev);
2615 extern void intel_opregion_asle_intr(struct drm_device *dev);
2616 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2617 bool enable);
2618 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2619 pci_power_t state);
2620 #else
2621 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2622 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2623 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2624 static inline int
2625 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2626 {
2627 return 0;
2628 }
2629 static inline int
2630 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2631 {
2632 return 0;
2633 }
2634 #endif
2635
2636 /* intel_acpi.c */
2637 #ifdef CONFIG_ACPI
2638 extern void intel_register_dsm_handler(void);
2639 extern void intel_unregister_dsm_handler(void);
2640 #else
2641 static inline void intel_register_dsm_handler(void) { return; }
2642 static inline void intel_unregister_dsm_handler(void) { return; }
2643 #endif /* CONFIG_ACPI */
2644
2645 /* modesetting */
2646 extern void intel_modeset_init_hw(struct drm_device *dev);
2647 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2648 extern void intel_modeset_init(struct drm_device *dev);
2649 extern void intel_modeset_gem_init(struct drm_device *dev);
2650 extern void intel_modeset_cleanup(struct drm_device *dev);
2651 extern void intel_connector_unregister(struct intel_connector *);
2652 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2653 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2654 bool force_restore);
2655 extern void i915_redisable_vga(struct drm_device *dev);
2656 extern void i915_redisable_vga_power_on(struct drm_device *dev);
2657 extern bool intel_fbc_enabled(struct drm_device *dev);
2658 extern void intel_disable_fbc(struct drm_device *dev);
2659 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2660 extern void intel_init_pch_refclk(struct drm_device *dev);
2661 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2662 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2663 extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2664 extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2665 extern void intel_detect_pch(struct drm_device *dev);
2666 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2667 extern int intel_enable_rc6(const struct drm_device *dev);
2668
2669 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2670 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2671 struct drm_file *file);
2672 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2673 struct drm_file *file);
2674
2675 /* overlay */
2676 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2677 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2678 struct intel_overlay_error_state *error);
2679
2680 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2681 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2682 struct drm_device *dev,
2683 struct intel_display_error_state *error);
2684
2685 /* On SNB platform, before reading ring registers forcewake bit
2686 * must be set to prevent GT core from power down and stale values being
2687 * returned.
2688 */
2689 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2690 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2691 void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
2692
2693 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2694 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2695
2696 /* intel_sideband.c */
2697 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2698 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2699 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2700 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2701 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2702 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2703 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2704 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2705 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2706 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2707 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2708 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2709 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2710 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2711 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2712 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2713 enum intel_sbi_destination destination);
2714 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2715 enum intel_sbi_destination destination);
2716 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2717 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2718
2719 int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2720 int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
2721
2722 void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2723 void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2724
2725 #define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2726 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2727 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2728 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2729 ((reg) >= 0x2E000 && (reg) < 0x30000))
2730
2731 #define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2732 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2733 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2734 ((reg) >= 0x30000 && (reg) < 0x40000))
2735
2736 #define FORCEWAKE_RENDER (1 << 0)
2737 #define FORCEWAKE_MEDIA (1 << 1)
2738 #define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2739
2740
2741 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2742 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2743
2744 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2745 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2746 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2747 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2748
2749 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2750 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2751 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2752 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2753
2754 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2755 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2756
2757 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2758 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2759
2760 /* "Broadcast RGB" property */
2761 #define INTEL_BROADCAST_RGB_AUTO 0
2762 #define INTEL_BROADCAST_RGB_FULL 1
2763 #define INTEL_BROADCAST_RGB_LIMITED 2
2764
2765 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2766 {
2767 if (HAS_PCH_SPLIT(dev))
2768 return CPU_VGACNTRL;
2769 else if (IS_VALLEYVIEW(dev))
2770 return VLV_VGACNTRL;
2771 else
2772 return VGACNTRL;
2773 }
2774
2775 static inline void __user *to_user_ptr(u64 address)
2776 {
2777 return (void __user *)(uintptr_t)address;
2778 }
2779
2780 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2781 {
2782 unsigned long j = msecs_to_jiffies(m);
2783
2784 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2785 }
2786
2787 static inline unsigned long
2788 timespec_to_jiffies_timeout(const struct timespec *value)
2789 {
2790 unsigned long j = timespec_to_jiffies(value);
2791
2792 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2793 }
2794
2795 /*
2796 * If you need to wait X milliseconds between events A and B, but event B
2797 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2798 * when event A happened, then just before event B you call this function and
2799 * pass the timestamp as the first argument, and X as the second argument.
2800 */
2801 static inline void
2802 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2803 {
2804 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
2805
2806 /*
2807 * Don't re-read the value of "jiffies" every time since it may change
2808 * behind our back and break the math.
2809 */
2810 tmp_jiffies = jiffies;
2811 target_jiffies = timestamp_jiffies +
2812 msecs_to_jiffies_timeout(to_wait_ms);
2813
2814 if (time_after(target_jiffies, tmp_jiffies)) {
2815 remaining_jiffies = target_jiffies - tmp_jiffies;
2816 while (remaining_jiffies)
2817 remaining_jiffies =
2818 schedule_timeout_uninterruptible(remaining_jiffies);
2819 }
2820 }
2821
2822 #endif
This page took 0.096269 seconds and 4 git commands to generate.