drm/i915: check for the supported strides on HSW+ FBC
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include "i915_reg.h"
37 #include "intel_bios.h"
38 #include "intel_ringbuffer.h"
39 #include "intel_lrc.h"
40 #include "i915_gem_gtt.h"
41 #include "i915_gem_render_state.h"
42 #include <linux/io-mapping.h>
43 #include <linux/i2c.h>
44 #include <linux/i2c-algo-bit.h>
45 #include <drm/intel-gtt.h>
46 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
47 #include <drm/drm_gem.h>
48 #include <linux/backlight.h>
49 #include <linux/hashtable.h>
50 #include <linux/intel-iommu.h>
51 #include <linux/kref.h>
52 #include <linux/pm_qos.h>
53 #include "intel_guc.h"
54
55 /* General customization:
56 */
57
58 #define DRIVER_NAME "i915"
59 #define DRIVER_DESC "Intel Graphics"
60 #define DRIVER_DATE "20150911"
61
62 #undef WARN_ON
63 /* Many gcc seem to no see through this and fall over :( */
64 #if 0
65 #define WARN_ON(x) ({ \
66 bool __i915_warn_cond = (x); \
67 if (__builtin_constant_p(__i915_warn_cond)) \
68 BUILD_BUG_ON(__i915_warn_cond); \
69 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70 #else
71 #define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
72 #endif
73
74 #undef WARN_ON_ONCE
75 #define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
76
77 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
78 (long) (x), __func__);
79
80 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
81 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
82 * which may not necessarily be a user visible problem. This will either
83 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
84 * enable distros and users to tailor their preferred amount of i915 abrt
85 * spam.
86 */
87 #define I915_STATE_WARN(condition, format...) ({ \
88 int __ret_warn_on = !!(condition); \
89 if (unlikely(__ret_warn_on)) { \
90 if (i915.verbose_state_checks) \
91 WARN(1, format); \
92 else \
93 DRM_ERROR(format); \
94 } \
95 unlikely(__ret_warn_on); \
96 })
97
98 #define I915_STATE_WARN_ON(condition) ({ \
99 int __ret_warn_on = !!(condition); \
100 if (unlikely(__ret_warn_on)) { \
101 if (i915.verbose_state_checks) \
102 WARN(1, "WARN_ON(" #condition ")\n"); \
103 else \
104 DRM_ERROR("WARN_ON(" #condition ")\n"); \
105 } \
106 unlikely(__ret_warn_on); \
107 })
108
109 static inline const char *yesno(bool v)
110 {
111 return v ? "yes" : "no";
112 }
113
114 enum pipe {
115 INVALID_PIPE = -1,
116 PIPE_A = 0,
117 PIPE_B,
118 PIPE_C,
119 _PIPE_EDP,
120 I915_MAX_PIPES = _PIPE_EDP
121 };
122 #define pipe_name(p) ((p) + 'A')
123
124 enum transcoder {
125 TRANSCODER_A = 0,
126 TRANSCODER_B,
127 TRANSCODER_C,
128 TRANSCODER_EDP,
129 I915_MAX_TRANSCODERS
130 };
131 #define transcoder_name(t) ((t) + 'A')
132
133 /*
134 * This is the maximum (across all platforms) number of planes (primary +
135 * sprites) that can be active at the same time on one pipe.
136 *
137 * This value doesn't count the cursor plane.
138 */
139 #define I915_MAX_PLANES 4
140
141 enum plane {
142 PLANE_A = 0,
143 PLANE_B,
144 PLANE_C,
145 };
146 #define plane_name(p) ((p) + 'A')
147
148 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
149
150 enum port {
151 PORT_A = 0,
152 PORT_B,
153 PORT_C,
154 PORT_D,
155 PORT_E,
156 I915_MAX_PORTS
157 };
158 #define port_name(p) ((p) + 'A')
159
160 #define I915_NUM_PHYS_VLV 2
161
162 enum dpio_channel {
163 DPIO_CH0,
164 DPIO_CH1
165 };
166
167 enum dpio_phy {
168 DPIO_PHY0,
169 DPIO_PHY1
170 };
171
172 enum intel_display_power_domain {
173 POWER_DOMAIN_PIPE_A,
174 POWER_DOMAIN_PIPE_B,
175 POWER_DOMAIN_PIPE_C,
176 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
177 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
179 POWER_DOMAIN_TRANSCODER_A,
180 POWER_DOMAIN_TRANSCODER_B,
181 POWER_DOMAIN_TRANSCODER_C,
182 POWER_DOMAIN_TRANSCODER_EDP,
183 POWER_DOMAIN_PORT_DDI_A_2_LANES,
184 POWER_DOMAIN_PORT_DDI_A_4_LANES,
185 POWER_DOMAIN_PORT_DDI_B_2_LANES,
186 POWER_DOMAIN_PORT_DDI_B_4_LANES,
187 POWER_DOMAIN_PORT_DDI_C_2_LANES,
188 POWER_DOMAIN_PORT_DDI_C_4_LANES,
189 POWER_DOMAIN_PORT_DDI_D_2_LANES,
190 POWER_DOMAIN_PORT_DDI_D_4_LANES,
191 POWER_DOMAIN_PORT_DDI_E_2_LANES,
192 POWER_DOMAIN_PORT_DSI,
193 POWER_DOMAIN_PORT_CRT,
194 POWER_DOMAIN_PORT_OTHER,
195 POWER_DOMAIN_VGA,
196 POWER_DOMAIN_AUDIO,
197 POWER_DOMAIN_PLLS,
198 POWER_DOMAIN_AUX_A,
199 POWER_DOMAIN_AUX_B,
200 POWER_DOMAIN_AUX_C,
201 POWER_DOMAIN_AUX_D,
202 POWER_DOMAIN_INIT,
203
204 POWER_DOMAIN_NUM,
205 };
206
207 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
208 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
209 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
210 #define POWER_DOMAIN_TRANSCODER(tran) \
211 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
212 (tran) + POWER_DOMAIN_TRANSCODER_A)
213
214 enum hpd_pin {
215 HPD_NONE = 0,
216 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
217 HPD_CRT,
218 HPD_SDVO_B,
219 HPD_SDVO_C,
220 HPD_PORT_A,
221 HPD_PORT_B,
222 HPD_PORT_C,
223 HPD_PORT_D,
224 HPD_PORT_E,
225 HPD_NUM_PINS
226 };
227
228 #define for_each_hpd_pin(__pin) \
229 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
230
231 struct i915_hotplug {
232 struct work_struct hotplug_work;
233
234 struct {
235 unsigned long last_jiffies;
236 int count;
237 enum {
238 HPD_ENABLED = 0,
239 HPD_DISABLED = 1,
240 HPD_MARK_DISABLED = 2
241 } state;
242 } stats[HPD_NUM_PINS];
243 u32 event_bits;
244 struct delayed_work reenable_work;
245
246 struct intel_digital_port *irq_port[I915_MAX_PORTS];
247 u32 long_port_mask;
248 u32 short_port_mask;
249 struct work_struct dig_port_work;
250
251 /*
252 * if we get a HPD irq from DP and a HPD irq from non-DP
253 * the non-DP HPD could block the workqueue on a mode config
254 * mutex getting, that userspace may have taken. However
255 * userspace is waiting on the DP workqueue to run which is
256 * blocked behind the non-DP one.
257 */
258 struct workqueue_struct *dp_wq;
259 };
260
261 #define I915_GEM_GPU_DOMAINS \
262 (I915_GEM_DOMAIN_RENDER | \
263 I915_GEM_DOMAIN_SAMPLER | \
264 I915_GEM_DOMAIN_COMMAND | \
265 I915_GEM_DOMAIN_INSTRUCTION | \
266 I915_GEM_DOMAIN_VERTEX)
267
268 #define for_each_pipe(__dev_priv, __p) \
269 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
270 #define for_each_plane(__dev_priv, __pipe, __p) \
271 for ((__p) = 0; \
272 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
273 (__p)++)
274 #define for_each_sprite(__dev_priv, __p, __s) \
275 for ((__s) = 0; \
276 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
277 (__s)++)
278
279 #define for_each_crtc(dev, crtc) \
280 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
281
282 #define for_each_intel_plane(dev, intel_plane) \
283 list_for_each_entry(intel_plane, \
284 &dev->mode_config.plane_list, \
285 base.head)
286
287 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
288 list_for_each_entry(intel_plane, \
289 &(dev)->mode_config.plane_list, \
290 base.head) \
291 if ((intel_plane)->pipe == (intel_crtc)->pipe)
292
293 #define for_each_intel_crtc(dev, intel_crtc) \
294 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
295
296 #define for_each_intel_encoder(dev, intel_encoder) \
297 list_for_each_entry(intel_encoder, \
298 &(dev)->mode_config.encoder_list, \
299 base.head)
300
301 #define for_each_intel_connector(dev, intel_connector) \
302 list_for_each_entry(intel_connector, \
303 &dev->mode_config.connector_list, \
304 base.head)
305
306 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
307 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
308 if ((intel_encoder)->base.crtc == (__crtc))
309
310 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
311 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
312 if ((intel_connector)->base.encoder == (__encoder))
313
314 #define for_each_power_domain(domain, mask) \
315 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
316 if ((1 << (domain)) & (mask))
317
318 struct drm_i915_private;
319 struct i915_mm_struct;
320 struct i915_mmu_object;
321
322 struct drm_i915_file_private {
323 struct drm_i915_private *dev_priv;
324 struct drm_file *file;
325
326 struct {
327 spinlock_t lock;
328 struct list_head request_list;
329 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
330 * chosen to prevent the CPU getting more than a frame ahead of the GPU
331 * (when using lax throttling for the frontbuffer). We also use it to
332 * offer free GPU waitboosts for severely congested workloads.
333 */
334 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
335 } mm;
336 struct idr context_idr;
337
338 struct intel_rps_client {
339 struct list_head link;
340 unsigned boosts;
341 } rps;
342
343 struct intel_engine_cs *bsd_ring;
344 };
345
346 enum intel_dpll_id {
347 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
348 /* real shared dpll ids must be >= 0 */
349 DPLL_ID_PCH_PLL_A = 0,
350 DPLL_ID_PCH_PLL_B = 1,
351 /* hsw/bdw */
352 DPLL_ID_WRPLL1 = 0,
353 DPLL_ID_WRPLL2 = 1,
354 /* skl */
355 DPLL_ID_SKL_DPLL1 = 0,
356 DPLL_ID_SKL_DPLL2 = 1,
357 DPLL_ID_SKL_DPLL3 = 2,
358 };
359 #define I915_NUM_PLLS 3
360
361 struct intel_dpll_hw_state {
362 /* i9xx, pch plls */
363 uint32_t dpll;
364 uint32_t dpll_md;
365 uint32_t fp0;
366 uint32_t fp1;
367
368 /* hsw, bdw */
369 uint32_t wrpll;
370
371 /* skl */
372 /*
373 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
374 * lower part of ctrl1 and they get shifted into position when writing
375 * the register. This allows us to easily compare the state to share
376 * the DPLL.
377 */
378 uint32_t ctrl1;
379 /* HDMI only, 0 when used for DP */
380 uint32_t cfgcr1, cfgcr2;
381
382 /* bxt */
383 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
384 pcsdw12;
385 };
386
387 struct intel_shared_dpll_config {
388 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
389 struct intel_dpll_hw_state hw_state;
390 };
391
392 struct intel_shared_dpll {
393 struct intel_shared_dpll_config config;
394
395 int active; /* count of number of active CRTCs (i.e. DPMS on) */
396 bool on; /* is the PLL actually active? Disabled during modeset */
397 const char *name;
398 /* should match the index in the dev_priv->shared_dplls array */
399 enum intel_dpll_id id;
400 /* The mode_set hook is optional and should be used together with the
401 * intel_prepare_shared_dpll function. */
402 void (*mode_set)(struct drm_i915_private *dev_priv,
403 struct intel_shared_dpll *pll);
404 void (*enable)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
406 void (*disable)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll);
408 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
409 struct intel_shared_dpll *pll,
410 struct intel_dpll_hw_state *hw_state);
411 };
412
413 #define SKL_DPLL0 0
414 #define SKL_DPLL1 1
415 #define SKL_DPLL2 2
416 #define SKL_DPLL3 3
417
418 /* Used by dp and fdi links */
419 struct intel_link_m_n {
420 uint32_t tu;
421 uint32_t gmch_m;
422 uint32_t gmch_n;
423 uint32_t link_m;
424 uint32_t link_n;
425 };
426
427 void intel_link_compute_m_n(int bpp, int nlanes,
428 int pixel_clock, int link_clock,
429 struct intel_link_m_n *m_n);
430
431 /* Interface history:
432 *
433 * 1.1: Original.
434 * 1.2: Add Power Management
435 * 1.3: Add vblank support
436 * 1.4: Fix cmdbuffer path, add heap destroy
437 * 1.5: Add vblank pipe configuration
438 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
439 * - Support vertical blank on secondary display pipe
440 */
441 #define DRIVER_MAJOR 1
442 #define DRIVER_MINOR 6
443 #define DRIVER_PATCHLEVEL 0
444
445 #define WATCH_LISTS 0
446
447 struct opregion_header;
448 struct opregion_acpi;
449 struct opregion_swsci;
450 struct opregion_asle;
451
452 struct intel_opregion {
453 struct opregion_header __iomem *header;
454 struct opregion_acpi __iomem *acpi;
455 struct opregion_swsci __iomem *swsci;
456 u32 swsci_gbda_sub_functions;
457 u32 swsci_sbcb_sub_functions;
458 struct opregion_asle __iomem *asle;
459 void __iomem *vbt;
460 u32 __iomem *lid_state;
461 struct work_struct asle_work;
462 };
463 #define OPREGION_SIZE (8*1024)
464
465 struct intel_overlay;
466 struct intel_overlay_error_state;
467
468 #define I915_FENCE_REG_NONE -1
469 #define I915_MAX_NUM_FENCES 32
470 /* 32 fences + sign bit for FENCE_REG_NONE */
471 #define I915_MAX_NUM_FENCE_BITS 6
472
473 struct drm_i915_fence_reg {
474 struct list_head lru_list;
475 struct drm_i915_gem_object *obj;
476 int pin_count;
477 };
478
479 struct sdvo_device_mapping {
480 u8 initialized;
481 u8 dvo_port;
482 u8 slave_addr;
483 u8 dvo_wiring;
484 u8 i2c_pin;
485 u8 ddc_pin;
486 };
487
488 struct intel_display_error_state;
489
490 struct drm_i915_error_state {
491 struct kref ref;
492 struct timeval time;
493
494 char error_msg[128];
495 int iommu;
496 u32 reset_count;
497 u32 suspend_count;
498
499 /* Generic register state */
500 u32 eir;
501 u32 pgtbl_er;
502 u32 ier;
503 u32 gtier[4];
504 u32 ccid;
505 u32 derrmr;
506 u32 forcewake;
507 u32 error; /* gen6+ */
508 u32 err_int; /* gen7 */
509 u32 fault_data0; /* gen8, gen9 */
510 u32 fault_data1; /* gen8, gen9 */
511 u32 done_reg;
512 u32 gac_eco;
513 u32 gam_ecochk;
514 u32 gab_ctl;
515 u32 gfx_mode;
516 u32 extra_instdone[I915_NUM_INSTDONE_REG];
517 u64 fence[I915_MAX_NUM_FENCES];
518 struct intel_overlay_error_state *overlay;
519 struct intel_display_error_state *display;
520 struct drm_i915_error_object *semaphore_obj;
521
522 struct drm_i915_error_ring {
523 bool valid;
524 /* Software tracked state */
525 bool waiting;
526 int hangcheck_score;
527 enum intel_ring_hangcheck_action hangcheck_action;
528 int num_requests;
529
530 /* our own tracking of ring head and tail */
531 u32 cpu_ring_head;
532 u32 cpu_ring_tail;
533
534 u32 semaphore_seqno[I915_NUM_RINGS - 1];
535
536 /* Register state */
537 u32 start;
538 u32 tail;
539 u32 head;
540 u32 ctl;
541 u32 hws;
542 u32 ipeir;
543 u32 ipehr;
544 u32 instdone;
545 u32 bbstate;
546 u32 instpm;
547 u32 instps;
548 u32 seqno;
549 u64 bbaddr;
550 u64 acthd;
551 u32 fault_reg;
552 u64 faddr;
553 u32 rc_psmi; /* sleep state */
554 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
555
556 struct drm_i915_error_object {
557 int page_count;
558 u64 gtt_offset;
559 u32 *pages[0];
560 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
561
562 struct drm_i915_error_request {
563 long jiffies;
564 u32 seqno;
565 u32 tail;
566 } *requests;
567
568 struct {
569 u32 gfx_mode;
570 union {
571 u64 pdp[4];
572 u32 pp_dir_base;
573 };
574 } vm_info;
575
576 pid_t pid;
577 char comm[TASK_COMM_LEN];
578 } ring[I915_NUM_RINGS];
579
580 struct drm_i915_error_buffer {
581 u32 size;
582 u32 name;
583 u32 rseqno[I915_NUM_RINGS], wseqno;
584 u64 gtt_offset;
585 u32 read_domains;
586 u32 write_domain;
587 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
588 s32 pinned:2;
589 u32 tiling:2;
590 u32 dirty:1;
591 u32 purgeable:1;
592 u32 userptr:1;
593 s32 ring:4;
594 u32 cache_level:3;
595 } **active_bo, **pinned_bo;
596
597 u32 *active_bo_count, *pinned_bo_count;
598 u32 vm_count;
599 };
600
601 struct intel_connector;
602 struct intel_encoder;
603 struct intel_crtc_state;
604 struct intel_initial_plane_config;
605 struct intel_crtc;
606 struct intel_limit;
607 struct dpll;
608
609 struct drm_i915_display_funcs {
610 int (*get_display_clock_speed)(struct drm_device *dev);
611 int (*get_fifo_size)(struct drm_device *dev, int plane);
612 /**
613 * find_dpll() - Find the best values for the PLL
614 * @limit: limits for the PLL
615 * @crtc: current CRTC
616 * @target: target frequency in kHz
617 * @refclk: reference clock frequency in kHz
618 * @match_clock: if provided, @best_clock P divider must
619 * match the P divider from @match_clock
620 * used for LVDS downclocking
621 * @best_clock: best PLL values found
622 *
623 * Returns true on success, false on failure.
624 */
625 bool (*find_dpll)(const struct intel_limit *limit,
626 struct intel_crtc_state *crtc_state,
627 int target, int refclk,
628 struct dpll *match_clock,
629 struct dpll *best_clock);
630 void (*update_wm)(struct drm_crtc *crtc);
631 void (*update_sprite_wm)(struct drm_plane *plane,
632 struct drm_crtc *crtc,
633 uint32_t sprite_width, uint32_t sprite_height,
634 int pixel_size, bool enable, bool scaled);
635 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
636 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
637 /* Returns the active state of the crtc, and if the crtc is active,
638 * fills out the pipe-config with the hw state. */
639 bool (*get_pipe_config)(struct intel_crtc *,
640 struct intel_crtc_state *);
641 void (*get_initial_plane_config)(struct intel_crtc *,
642 struct intel_initial_plane_config *);
643 int (*crtc_compute_clock)(struct intel_crtc *crtc,
644 struct intel_crtc_state *crtc_state);
645 void (*crtc_enable)(struct drm_crtc *crtc);
646 void (*crtc_disable)(struct drm_crtc *crtc);
647 void (*audio_codec_enable)(struct drm_connector *connector,
648 struct intel_encoder *encoder,
649 struct drm_display_mode *mode);
650 void (*audio_codec_disable)(struct intel_encoder *encoder);
651 void (*fdi_link_train)(struct drm_crtc *crtc);
652 void (*init_clock_gating)(struct drm_device *dev);
653 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
654 struct drm_framebuffer *fb,
655 struct drm_i915_gem_object *obj,
656 struct drm_i915_gem_request *req,
657 uint32_t flags);
658 void (*update_primary_plane)(struct drm_crtc *crtc,
659 struct drm_framebuffer *fb,
660 int x, int y);
661 void (*hpd_irq_setup)(struct drm_device *dev);
662 /* clock updates for mode set */
663 /* cursor updates */
664 /* render clock increase/decrease */
665 /* display clock increase/decrease */
666 /* pll clock increase/decrease */
667
668 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
669 uint32_t (*get_backlight)(struct intel_connector *connector);
670 void (*set_backlight)(struct intel_connector *connector,
671 uint32_t level);
672 void (*disable_backlight)(struct intel_connector *connector);
673 void (*enable_backlight)(struct intel_connector *connector);
674 uint32_t (*backlight_hz_to_pwm)(struct intel_connector *connector,
675 uint32_t hz);
676 };
677
678 enum forcewake_domain_id {
679 FW_DOMAIN_ID_RENDER = 0,
680 FW_DOMAIN_ID_BLITTER,
681 FW_DOMAIN_ID_MEDIA,
682
683 FW_DOMAIN_ID_COUNT
684 };
685
686 enum forcewake_domains {
687 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
688 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
689 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
690 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
691 FORCEWAKE_BLITTER |
692 FORCEWAKE_MEDIA)
693 };
694
695 struct intel_uncore_funcs {
696 void (*force_wake_get)(struct drm_i915_private *dev_priv,
697 enum forcewake_domains domains);
698 void (*force_wake_put)(struct drm_i915_private *dev_priv,
699 enum forcewake_domains domains);
700
701 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
702 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
703 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
704 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
705
706 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
707 uint8_t val, bool trace);
708 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
709 uint16_t val, bool trace);
710 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
711 uint32_t val, bool trace);
712 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
713 uint64_t val, bool trace);
714 };
715
716 struct intel_uncore {
717 spinlock_t lock; /** lock is also taken in irq contexts. */
718
719 struct intel_uncore_funcs funcs;
720
721 unsigned fifo_count;
722 enum forcewake_domains fw_domains;
723
724 struct intel_uncore_forcewake_domain {
725 struct drm_i915_private *i915;
726 enum forcewake_domain_id id;
727 unsigned wake_count;
728 struct timer_list timer;
729 u32 reg_set;
730 u32 val_set;
731 u32 val_clear;
732 u32 reg_ack;
733 u32 reg_post;
734 u32 val_reset;
735 } fw_domain[FW_DOMAIN_ID_COUNT];
736 };
737
738 /* Iterate over initialised fw domains */
739 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
740 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
741 (i__) < FW_DOMAIN_ID_COUNT; \
742 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
743 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
744
745 #define for_each_fw_domain(domain__, dev_priv__, i__) \
746 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
747
748 enum csr_state {
749 FW_UNINITIALIZED = 0,
750 FW_LOADED,
751 FW_FAILED
752 };
753
754 struct intel_csr {
755 const char *fw_path;
756 uint32_t *dmc_payload;
757 uint32_t dmc_fw_size;
758 uint32_t mmio_count;
759 uint32_t mmioaddr[8];
760 uint32_t mmiodata[8];
761 enum csr_state state;
762 };
763
764 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
765 func(is_mobile) sep \
766 func(is_i85x) sep \
767 func(is_i915g) sep \
768 func(is_i945gm) sep \
769 func(is_g33) sep \
770 func(need_gfx_hws) sep \
771 func(is_g4x) sep \
772 func(is_pineview) sep \
773 func(is_broadwater) sep \
774 func(is_crestline) sep \
775 func(is_ivybridge) sep \
776 func(is_valleyview) sep \
777 func(is_haswell) sep \
778 func(is_skylake) sep \
779 func(is_preliminary) sep \
780 func(has_fbc) sep \
781 func(has_pipe_cxsr) sep \
782 func(has_hotplug) sep \
783 func(cursor_needs_physical) sep \
784 func(has_overlay) sep \
785 func(overlay_needs_physical) sep \
786 func(supports_tv) sep \
787 func(has_llc) sep \
788 func(has_ddi) sep \
789 func(has_fpga_dbg)
790
791 #define DEFINE_FLAG(name) u8 name:1
792 #define SEP_SEMICOLON ;
793
794 struct intel_device_info {
795 u32 display_mmio_offset;
796 u16 device_id;
797 u8 num_pipes:3;
798 u8 num_sprites[I915_MAX_PIPES];
799 u8 gen;
800 u8 ring_mask; /* Rings supported by the HW */
801 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
802 /* Register offsets for the various display pipes and transcoders */
803 int pipe_offsets[I915_MAX_TRANSCODERS];
804 int trans_offsets[I915_MAX_TRANSCODERS];
805 int palette_offsets[I915_MAX_PIPES];
806 int cursor_offsets[I915_MAX_PIPES];
807
808 /* Slice/subslice/EU info */
809 u8 slice_total;
810 u8 subslice_total;
811 u8 subslice_per_slice;
812 u8 eu_total;
813 u8 eu_per_subslice;
814 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
815 u8 subslice_7eu[3];
816 u8 has_slice_pg:1;
817 u8 has_subslice_pg:1;
818 u8 has_eu_pg:1;
819 };
820
821 #undef DEFINE_FLAG
822 #undef SEP_SEMICOLON
823
824 enum i915_cache_level {
825 I915_CACHE_NONE = 0,
826 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
827 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
828 caches, eg sampler/render caches, and the
829 large Last-Level-Cache. LLC is coherent with
830 the CPU, but L3 is only visible to the GPU. */
831 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
832 };
833
834 struct i915_ctx_hang_stats {
835 /* This context had batch pending when hang was declared */
836 unsigned batch_pending;
837
838 /* This context had batch active when hang was declared */
839 unsigned batch_active;
840
841 /* Time when this context was last blamed for a GPU reset */
842 unsigned long guilty_ts;
843
844 /* If the contexts causes a second GPU hang within this time,
845 * it is permanently banned from submitting any more work.
846 */
847 unsigned long ban_period_seconds;
848
849 /* This context is banned to submit more work */
850 bool banned;
851 };
852
853 /* This must match up with the value previously used for execbuf2.rsvd1. */
854 #define DEFAULT_CONTEXT_HANDLE 0
855
856 #define CONTEXT_NO_ZEROMAP (1<<0)
857 /**
858 * struct intel_context - as the name implies, represents a context.
859 * @ref: reference count.
860 * @user_handle: userspace tracking identity for this context.
861 * @remap_slice: l3 row remapping information.
862 * @flags: context specific flags:
863 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
864 * @file_priv: filp associated with this context (NULL for global default
865 * context).
866 * @hang_stats: information about the role of this context in possible GPU
867 * hangs.
868 * @ppgtt: virtual memory space used by this context.
869 * @legacy_hw_ctx: render context backing object and whether it is correctly
870 * initialized (legacy ring submission mechanism only).
871 * @link: link in the global list of contexts.
872 *
873 * Contexts are memory images used by the hardware to store copies of their
874 * internal state.
875 */
876 struct intel_context {
877 struct kref ref;
878 int user_handle;
879 uint8_t remap_slice;
880 struct drm_i915_private *i915;
881 int flags;
882 struct drm_i915_file_private *file_priv;
883 struct i915_ctx_hang_stats hang_stats;
884 struct i915_hw_ppgtt *ppgtt;
885
886 /* Legacy ring buffer submission */
887 struct {
888 struct drm_i915_gem_object *rcs_state;
889 bool initialized;
890 } legacy_hw_ctx;
891
892 /* Execlists */
893 struct {
894 struct drm_i915_gem_object *state;
895 struct intel_ringbuffer *ringbuf;
896 int pin_count;
897 } engine[I915_NUM_RINGS];
898
899 struct list_head link;
900 };
901
902 enum fb_op_origin {
903 ORIGIN_GTT,
904 ORIGIN_CPU,
905 ORIGIN_CS,
906 ORIGIN_FLIP,
907 ORIGIN_DIRTYFB,
908 };
909
910 struct i915_fbc {
911 /* This is always the inner lock when overlapping with struct_mutex and
912 * it's the outer lock when overlapping with stolen_lock. */
913 struct mutex lock;
914 unsigned long uncompressed_size;
915 unsigned threshold;
916 unsigned int fb_id;
917 unsigned int possible_framebuffer_bits;
918 unsigned int busy_bits;
919 struct intel_crtc *crtc;
920 int y;
921
922 struct drm_mm_node compressed_fb;
923 struct drm_mm_node *compressed_llb;
924
925 bool false_color;
926
927 /* Tracks whether the HW is actually enabled, not whether the feature is
928 * possible. */
929 bool enabled;
930
931 struct intel_fbc_work {
932 struct delayed_work work;
933 struct intel_crtc *crtc;
934 struct drm_framebuffer *fb;
935 } *fbc_work;
936
937 enum no_fbc_reason {
938 FBC_OK, /* FBC is enabled */
939 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
940 FBC_NO_OUTPUT, /* no outputs enabled to compress */
941 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
942 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
943 FBC_MODE_TOO_LARGE, /* mode too large for compression */
944 FBC_BAD_PLANE, /* fbc not supported on plane */
945 FBC_NOT_TILED, /* buffer not tiled */
946 FBC_MULTIPLE_PIPES, /* more than one pipe active */
947 FBC_MODULE_PARAM,
948 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
949 FBC_ROTATION, /* rotation is not supported */
950 FBC_IN_DBG_MASTER, /* kernel debugger is active */
951 FBC_BAD_STRIDE, /* stride is not supported */
952 } no_fbc_reason;
953
954 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
955 void (*enable_fbc)(struct intel_crtc *crtc);
956 void (*disable_fbc)(struct drm_i915_private *dev_priv);
957 };
958
959 /**
960 * HIGH_RR is the highest eDP panel refresh rate read from EDID
961 * LOW_RR is the lowest eDP panel refresh rate found from EDID
962 * parsing for same resolution.
963 */
964 enum drrs_refresh_rate_type {
965 DRRS_HIGH_RR,
966 DRRS_LOW_RR,
967 DRRS_MAX_RR, /* RR count */
968 };
969
970 enum drrs_support_type {
971 DRRS_NOT_SUPPORTED = 0,
972 STATIC_DRRS_SUPPORT = 1,
973 SEAMLESS_DRRS_SUPPORT = 2
974 };
975
976 struct intel_dp;
977 struct i915_drrs {
978 struct mutex mutex;
979 struct delayed_work work;
980 struct intel_dp *dp;
981 unsigned busy_frontbuffer_bits;
982 enum drrs_refresh_rate_type refresh_rate_type;
983 enum drrs_support_type type;
984 };
985
986 struct i915_psr {
987 struct mutex lock;
988 bool sink_support;
989 bool source_ok;
990 struct intel_dp *enabled;
991 bool active;
992 struct delayed_work work;
993 unsigned busy_frontbuffer_bits;
994 bool psr2_support;
995 bool aux_frame_sync;
996 };
997
998 enum intel_pch {
999 PCH_NONE = 0, /* No PCH present */
1000 PCH_IBX, /* Ibexpeak PCH */
1001 PCH_CPT, /* Cougarpoint PCH */
1002 PCH_LPT, /* Lynxpoint PCH */
1003 PCH_SPT, /* Sunrisepoint PCH */
1004 PCH_NOP,
1005 };
1006
1007 enum intel_sbi_destination {
1008 SBI_ICLK,
1009 SBI_MPHY,
1010 };
1011
1012 #define QUIRK_PIPEA_FORCE (1<<0)
1013 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1014 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1015 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1016 #define QUIRK_PIPEB_FORCE (1<<4)
1017 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1018
1019 struct intel_fbdev;
1020 struct intel_fbc_work;
1021
1022 struct intel_gmbus {
1023 struct i2c_adapter adapter;
1024 u32 force_bit;
1025 u32 reg0;
1026 u32 gpio_reg;
1027 struct i2c_algo_bit_data bit_algo;
1028 struct drm_i915_private *dev_priv;
1029 };
1030
1031 struct i915_suspend_saved_registers {
1032 u32 saveDSPARB;
1033 u32 saveLVDS;
1034 u32 savePP_ON_DELAYS;
1035 u32 savePP_OFF_DELAYS;
1036 u32 savePP_ON;
1037 u32 savePP_OFF;
1038 u32 savePP_CONTROL;
1039 u32 savePP_DIVISOR;
1040 u32 saveFBC_CONTROL;
1041 u32 saveCACHE_MODE_0;
1042 u32 saveMI_ARB_STATE;
1043 u32 saveSWF0[16];
1044 u32 saveSWF1[16];
1045 u32 saveSWF2[3];
1046 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1047 u32 savePCH_PORT_HOTPLUG;
1048 u16 saveGCDGMBUS;
1049 };
1050
1051 struct vlv_s0ix_state {
1052 /* GAM */
1053 u32 wr_watermark;
1054 u32 gfx_prio_ctrl;
1055 u32 arb_mode;
1056 u32 gfx_pend_tlb0;
1057 u32 gfx_pend_tlb1;
1058 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1059 u32 media_max_req_count;
1060 u32 gfx_max_req_count;
1061 u32 render_hwsp;
1062 u32 ecochk;
1063 u32 bsd_hwsp;
1064 u32 blt_hwsp;
1065 u32 tlb_rd_addr;
1066
1067 /* MBC */
1068 u32 g3dctl;
1069 u32 gsckgctl;
1070 u32 mbctl;
1071
1072 /* GCP */
1073 u32 ucgctl1;
1074 u32 ucgctl3;
1075 u32 rcgctl1;
1076 u32 rcgctl2;
1077 u32 rstctl;
1078 u32 misccpctl;
1079
1080 /* GPM */
1081 u32 gfxpause;
1082 u32 rpdeuhwtc;
1083 u32 rpdeuc;
1084 u32 ecobus;
1085 u32 pwrdwnupctl;
1086 u32 rp_down_timeout;
1087 u32 rp_deucsw;
1088 u32 rcubmabdtmr;
1089 u32 rcedata;
1090 u32 spare2gh;
1091
1092 /* Display 1 CZ domain */
1093 u32 gt_imr;
1094 u32 gt_ier;
1095 u32 pm_imr;
1096 u32 pm_ier;
1097 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1098
1099 /* GT SA CZ domain */
1100 u32 tilectl;
1101 u32 gt_fifoctl;
1102 u32 gtlc_wake_ctrl;
1103 u32 gtlc_survive;
1104 u32 pmwgicz;
1105
1106 /* Display 2 CZ domain */
1107 u32 gu_ctl0;
1108 u32 gu_ctl1;
1109 u32 pcbr;
1110 u32 clock_gate_dis2;
1111 };
1112
1113 struct intel_rps_ei {
1114 u32 cz_clock;
1115 u32 render_c0;
1116 u32 media_c0;
1117 };
1118
1119 struct intel_gen6_power_mgmt {
1120 /*
1121 * work, interrupts_enabled and pm_iir are protected by
1122 * dev_priv->irq_lock
1123 */
1124 struct work_struct work;
1125 bool interrupts_enabled;
1126 u32 pm_iir;
1127
1128 /* Frequencies are stored in potentially platform dependent multiples.
1129 * In other words, *_freq needs to be multiplied by X to be interesting.
1130 * Soft limits are those which are used for the dynamic reclocking done
1131 * by the driver (raise frequencies under heavy loads, and lower for
1132 * lighter loads). Hard limits are those imposed by the hardware.
1133 *
1134 * A distinction is made for overclocking, which is never enabled by
1135 * default, and is considered to be above the hard limit if it's
1136 * possible at all.
1137 */
1138 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1139 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1140 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1141 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1142 u8 min_freq; /* AKA RPn. Minimum frequency */
1143 u8 idle_freq; /* Frequency to request when we are idle */
1144 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1145 u8 rp1_freq; /* "less than" RP0 power/freqency */
1146 u8 rp0_freq; /* Non-overclocked max frequency. */
1147 u32 cz_freq;
1148
1149 u8 up_threshold; /* Current %busy required to uplock */
1150 u8 down_threshold; /* Current %busy required to downclock */
1151
1152 int last_adj;
1153 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1154
1155 spinlock_t client_lock;
1156 struct list_head clients;
1157 bool client_boost;
1158
1159 bool enabled;
1160 struct delayed_work delayed_resume_work;
1161 unsigned boosts;
1162
1163 struct intel_rps_client semaphores, mmioflips;
1164
1165 /* manual wa residency calculations */
1166 struct intel_rps_ei up_ei, down_ei;
1167
1168 /*
1169 * Protects RPS/RC6 register access and PCU communication.
1170 * Must be taken after struct_mutex if nested. Note that
1171 * this lock may be held for long periods of time when
1172 * talking to hw - so only take it when talking to hw!
1173 */
1174 struct mutex hw_lock;
1175 };
1176
1177 /* defined intel_pm.c */
1178 extern spinlock_t mchdev_lock;
1179
1180 struct intel_ilk_power_mgmt {
1181 u8 cur_delay;
1182 u8 min_delay;
1183 u8 max_delay;
1184 u8 fmax;
1185 u8 fstart;
1186
1187 u64 last_count1;
1188 unsigned long last_time1;
1189 unsigned long chipset_power;
1190 u64 last_count2;
1191 u64 last_time2;
1192 unsigned long gfx_power;
1193 u8 corr;
1194
1195 int c_m;
1196 int r_t;
1197 };
1198
1199 struct drm_i915_private;
1200 struct i915_power_well;
1201
1202 struct i915_power_well_ops {
1203 /*
1204 * Synchronize the well's hw state to match the current sw state, for
1205 * example enable/disable it based on the current refcount. Called
1206 * during driver init and resume time, possibly after first calling
1207 * the enable/disable handlers.
1208 */
1209 void (*sync_hw)(struct drm_i915_private *dev_priv,
1210 struct i915_power_well *power_well);
1211 /*
1212 * Enable the well and resources that depend on it (for example
1213 * interrupts located on the well). Called after the 0->1 refcount
1214 * transition.
1215 */
1216 void (*enable)(struct drm_i915_private *dev_priv,
1217 struct i915_power_well *power_well);
1218 /*
1219 * Disable the well and resources that depend on it. Called after
1220 * the 1->0 refcount transition.
1221 */
1222 void (*disable)(struct drm_i915_private *dev_priv,
1223 struct i915_power_well *power_well);
1224 /* Returns the hw enabled state. */
1225 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1226 struct i915_power_well *power_well);
1227 };
1228
1229 /* Power well structure for haswell */
1230 struct i915_power_well {
1231 const char *name;
1232 bool always_on;
1233 /* power well enable/disable usage count */
1234 int count;
1235 /* cached hw enabled state */
1236 bool hw_enabled;
1237 unsigned long domains;
1238 unsigned long data;
1239 const struct i915_power_well_ops *ops;
1240 };
1241
1242 struct i915_power_domains {
1243 /*
1244 * Power wells needed for initialization at driver init and suspend
1245 * time are on. They are kept on until after the first modeset.
1246 */
1247 bool init_power_on;
1248 bool initializing;
1249 int power_well_count;
1250
1251 struct mutex lock;
1252 int domain_use_count[POWER_DOMAIN_NUM];
1253 struct i915_power_well *power_wells;
1254 };
1255
1256 #define MAX_L3_SLICES 2
1257 struct intel_l3_parity {
1258 u32 *remap_info[MAX_L3_SLICES];
1259 struct work_struct error_work;
1260 int which_slice;
1261 };
1262
1263 struct i915_gem_mm {
1264 /** Memory allocator for GTT stolen memory */
1265 struct drm_mm stolen;
1266 /** Protects the usage of the GTT stolen memory allocator. This is
1267 * always the inner lock when overlapping with struct_mutex. */
1268 struct mutex stolen_lock;
1269
1270 /** List of all objects in gtt_space. Used to restore gtt
1271 * mappings on resume */
1272 struct list_head bound_list;
1273 /**
1274 * List of objects which are not bound to the GTT (thus
1275 * are idle and not used by the GPU) but still have
1276 * (presumably uncached) pages still attached.
1277 */
1278 struct list_head unbound_list;
1279
1280 /** Usable portion of the GTT for GEM */
1281 unsigned long stolen_base; /* limited to low memory (32-bit) */
1282
1283 /** PPGTT used for aliasing the PPGTT with the GTT */
1284 struct i915_hw_ppgtt *aliasing_ppgtt;
1285
1286 struct notifier_block oom_notifier;
1287 struct shrinker shrinker;
1288 bool shrinker_no_lock_stealing;
1289
1290 /** LRU list of objects with fence regs on them. */
1291 struct list_head fence_list;
1292
1293 /**
1294 * We leave the user IRQ off as much as possible,
1295 * but this means that requests will finish and never
1296 * be retired once the system goes idle. Set a timer to
1297 * fire periodically while the ring is running. When it
1298 * fires, go retire requests.
1299 */
1300 struct delayed_work retire_work;
1301
1302 /**
1303 * When we detect an idle GPU, we want to turn on
1304 * powersaving features. So once we see that there
1305 * are no more requests outstanding and no more
1306 * arrive within a small period of time, we fire
1307 * off the idle_work.
1308 */
1309 struct delayed_work idle_work;
1310
1311 /**
1312 * Are we in a non-interruptible section of code like
1313 * modesetting?
1314 */
1315 bool interruptible;
1316
1317 /**
1318 * Is the GPU currently considered idle, or busy executing userspace
1319 * requests? Whilst idle, we attempt to power down the hardware and
1320 * display clocks. In order to reduce the effect on performance, there
1321 * is a slight delay before we do so.
1322 */
1323 bool busy;
1324
1325 /* the indicator for dispatch video commands on two BSD rings */
1326 int bsd_ring_dispatch_index;
1327
1328 /** Bit 6 swizzling required for X tiling */
1329 uint32_t bit_6_swizzle_x;
1330 /** Bit 6 swizzling required for Y tiling */
1331 uint32_t bit_6_swizzle_y;
1332
1333 /* accounting, useful for userland debugging */
1334 spinlock_t object_stat_lock;
1335 size_t object_memory;
1336 u32 object_count;
1337 };
1338
1339 struct drm_i915_error_state_buf {
1340 struct drm_i915_private *i915;
1341 unsigned bytes;
1342 unsigned size;
1343 int err;
1344 u8 *buf;
1345 loff_t start;
1346 loff_t pos;
1347 };
1348
1349 struct i915_error_state_file_priv {
1350 struct drm_device *dev;
1351 struct drm_i915_error_state *error;
1352 };
1353
1354 struct i915_gpu_error {
1355 /* For hangcheck timer */
1356 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1357 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1358 /* Hang gpu twice in this window and your context gets banned */
1359 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1360
1361 struct workqueue_struct *hangcheck_wq;
1362 struct delayed_work hangcheck_work;
1363
1364 /* For reset and error_state handling. */
1365 spinlock_t lock;
1366 /* Protected by the above dev->gpu_error.lock. */
1367 struct drm_i915_error_state *first_error;
1368
1369 unsigned long missed_irq_rings;
1370
1371 /**
1372 * State variable controlling the reset flow and count
1373 *
1374 * This is a counter which gets incremented when reset is triggered,
1375 * and again when reset has been handled. So odd values (lowest bit set)
1376 * means that reset is in progress and even values that
1377 * (reset_counter >> 1):th reset was successfully completed.
1378 *
1379 * If reset is not completed succesfully, the I915_WEDGE bit is
1380 * set meaning that hardware is terminally sour and there is no
1381 * recovery. All waiters on the reset_queue will be woken when
1382 * that happens.
1383 *
1384 * This counter is used by the wait_seqno code to notice that reset
1385 * event happened and it needs to restart the entire ioctl (since most
1386 * likely the seqno it waited for won't ever signal anytime soon).
1387 *
1388 * This is important for lock-free wait paths, where no contended lock
1389 * naturally enforces the correct ordering between the bail-out of the
1390 * waiter and the gpu reset work code.
1391 */
1392 atomic_t reset_counter;
1393
1394 #define I915_RESET_IN_PROGRESS_FLAG 1
1395 #define I915_WEDGED (1 << 31)
1396
1397 /**
1398 * Waitqueue to signal when the reset has completed. Used by clients
1399 * that wait for dev_priv->mm.wedged to settle.
1400 */
1401 wait_queue_head_t reset_queue;
1402
1403 /* Userspace knobs for gpu hang simulation;
1404 * combines both a ring mask, and extra flags
1405 */
1406 u32 stop_rings;
1407 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1408 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1409
1410 /* For missed irq/seqno simulation. */
1411 unsigned int test_irq_rings;
1412
1413 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1414 bool reload_in_reset;
1415 };
1416
1417 enum modeset_restore {
1418 MODESET_ON_LID_OPEN,
1419 MODESET_DONE,
1420 MODESET_SUSPENDED,
1421 };
1422
1423 #define DP_AUX_A 0x40
1424 #define DP_AUX_B 0x10
1425 #define DP_AUX_C 0x20
1426 #define DP_AUX_D 0x30
1427
1428 #define DDC_PIN_B 0x05
1429 #define DDC_PIN_C 0x04
1430 #define DDC_PIN_D 0x06
1431
1432 struct ddi_vbt_port_info {
1433 /*
1434 * This is an index in the HDMI/DVI DDI buffer translation table.
1435 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1436 * populate this field.
1437 */
1438 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1439 uint8_t hdmi_level_shift;
1440
1441 uint8_t supports_dvi:1;
1442 uint8_t supports_hdmi:1;
1443 uint8_t supports_dp:1;
1444
1445 uint8_t alternate_aux_channel;
1446 uint8_t alternate_ddc_pin;
1447
1448 uint8_t dp_boost_level;
1449 uint8_t hdmi_boost_level;
1450 };
1451
1452 enum psr_lines_to_wait {
1453 PSR_0_LINES_TO_WAIT = 0,
1454 PSR_1_LINE_TO_WAIT,
1455 PSR_4_LINES_TO_WAIT,
1456 PSR_8_LINES_TO_WAIT
1457 };
1458
1459 struct intel_vbt_data {
1460 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1461 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1462
1463 /* Feature bits */
1464 unsigned int int_tv_support:1;
1465 unsigned int lvds_dither:1;
1466 unsigned int lvds_vbt:1;
1467 unsigned int int_crt_support:1;
1468 unsigned int lvds_use_ssc:1;
1469 unsigned int display_clock_mode:1;
1470 unsigned int fdi_rx_polarity_inverted:1;
1471 unsigned int has_mipi:1;
1472 int lvds_ssc_freq;
1473 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1474
1475 enum drrs_support_type drrs_type;
1476
1477 /* eDP */
1478 int edp_rate;
1479 int edp_lanes;
1480 int edp_preemphasis;
1481 int edp_vswing;
1482 bool edp_initialized;
1483 bool edp_support;
1484 int edp_bpp;
1485 struct edp_power_seq edp_pps;
1486
1487 struct {
1488 bool full_link;
1489 bool require_aux_wakeup;
1490 int idle_frames;
1491 enum psr_lines_to_wait lines_to_wait;
1492 int tp1_wakeup_time;
1493 int tp2_tp3_wakeup_time;
1494 } psr;
1495
1496 struct {
1497 u16 pwm_freq_hz;
1498 bool present;
1499 bool active_low_pwm;
1500 u8 min_brightness; /* min_brightness/255 of max */
1501 } backlight;
1502
1503 /* MIPI DSI */
1504 struct {
1505 u16 port;
1506 u16 panel_id;
1507 struct mipi_config *config;
1508 struct mipi_pps_data *pps;
1509 u8 seq_version;
1510 u32 size;
1511 u8 *data;
1512 u8 *sequence[MIPI_SEQ_MAX];
1513 } dsi;
1514
1515 int crt_ddc_pin;
1516
1517 int child_dev_num;
1518 union child_device_config *child_dev;
1519
1520 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1521 };
1522
1523 enum intel_ddb_partitioning {
1524 INTEL_DDB_PART_1_2,
1525 INTEL_DDB_PART_5_6, /* IVB+ */
1526 };
1527
1528 struct intel_wm_level {
1529 bool enable;
1530 uint32_t pri_val;
1531 uint32_t spr_val;
1532 uint32_t cur_val;
1533 uint32_t fbc_val;
1534 };
1535
1536 struct ilk_wm_values {
1537 uint32_t wm_pipe[3];
1538 uint32_t wm_lp[3];
1539 uint32_t wm_lp_spr[3];
1540 uint32_t wm_linetime[3];
1541 bool enable_fbc_wm;
1542 enum intel_ddb_partitioning partitioning;
1543 };
1544
1545 struct vlv_pipe_wm {
1546 uint16_t primary;
1547 uint16_t sprite[2];
1548 uint8_t cursor;
1549 };
1550
1551 struct vlv_sr_wm {
1552 uint16_t plane;
1553 uint8_t cursor;
1554 };
1555
1556 struct vlv_wm_values {
1557 struct vlv_pipe_wm pipe[3];
1558 struct vlv_sr_wm sr;
1559 struct {
1560 uint8_t cursor;
1561 uint8_t sprite[2];
1562 uint8_t primary;
1563 } ddl[3];
1564 uint8_t level;
1565 bool cxsr;
1566 };
1567
1568 struct skl_ddb_entry {
1569 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1570 };
1571
1572 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1573 {
1574 return entry->end - entry->start;
1575 }
1576
1577 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1578 const struct skl_ddb_entry *e2)
1579 {
1580 if (e1->start == e2->start && e1->end == e2->end)
1581 return true;
1582
1583 return false;
1584 }
1585
1586 struct skl_ddb_allocation {
1587 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1588 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1589 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
1590 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1591 };
1592
1593 struct skl_wm_values {
1594 bool dirty[I915_MAX_PIPES];
1595 struct skl_ddb_allocation ddb;
1596 uint32_t wm_linetime[I915_MAX_PIPES];
1597 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1598 uint32_t cursor[I915_MAX_PIPES][8];
1599 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1600 uint32_t cursor_trans[I915_MAX_PIPES];
1601 };
1602
1603 struct skl_wm_level {
1604 bool plane_en[I915_MAX_PLANES];
1605 bool cursor_en;
1606 uint16_t plane_res_b[I915_MAX_PLANES];
1607 uint8_t plane_res_l[I915_MAX_PLANES];
1608 uint16_t cursor_res_b;
1609 uint8_t cursor_res_l;
1610 };
1611
1612 /*
1613 * This struct helps tracking the state needed for runtime PM, which puts the
1614 * device in PCI D3 state. Notice that when this happens, nothing on the
1615 * graphics device works, even register access, so we don't get interrupts nor
1616 * anything else.
1617 *
1618 * Every piece of our code that needs to actually touch the hardware needs to
1619 * either call intel_runtime_pm_get or call intel_display_power_get with the
1620 * appropriate power domain.
1621 *
1622 * Our driver uses the autosuspend delay feature, which means we'll only really
1623 * suspend if we stay with zero refcount for a certain amount of time. The
1624 * default value is currently very conservative (see intel_runtime_pm_enable), but
1625 * it can be changed with the standard runtime PM files from sysfs.
1626 *
1627 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1628 * goes back to false exactly before we reenable the IRQs. We use this variable
1629 * to check if someone is trying to enable/disable IRQs while they're supposed
1630 * to be disabled. This shouldn't happen and we'll print some error messages in
1631 * case it happens.
1632 *
1633 * For more, read the Documentation/power/runtime_pm.txt.
1634 */
1635 struct i915_runtime_pm {
1636 bool suspended;
1637 bool irqs_enabled;
1638 };
1639
1640 enum intel_pipe_crc_source {
1641 INTEL_PIPE_CRC_SOURCE_NONE,
1642 INTEL_PIPE_CRC_SOURCE_PLANE1,
1643 INTEL_PIPE_CRC_SOURCE_PLANE2,
1644 INTEL_PIPE_CRC_SOURCE_PF,
1645 INTEL_PIPE_CRC_SOURCE_PIPE,
1646 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1647 INTEL_PIPE_CRC_SOURCE_TV,
1648 INTEL_PIPE_CRC_SOURCE_DP_B,
1649 INTEL_PIPE_CRC_SOURCE_DP_C,
1650 INTEL_PIPE_CRC_SOURCE_DP_D,
1651 INTEL_PIPE_CRC_SOURCE_AUTO,
1652 INTEL_PIPE_CRC_SOURCE_MAX,
1653 };
1654
1655 struct intel_pipe_crc_entry {
1656 uint32_t frame;
1657 uint32_t crc[5];
1658 };
1659
1660 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1661 struct intel_pipe_crc {
1662 spinlock_t lock;
1663 bool opened; /* exclusive access to the result file */
1664 struct intel_pipe_crc_entry *entries;
1665 enum intel_pipe_crc_source source;
1666 int head, tail;
1667 wait_queue_head_t wq;
1668 };
1669
1670 struct i915_frontbuffer_tracking {
1671 struct mutex lock;
1672
1673 /*
1674 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1675 * scheduled flips.
1676 */
1677 unsigned busy_bits;
1678 unsigned flip_bits;
1679 };
1680
1681 struct i915_wa_reg {
1682 u32 addr;
1683 u32 value;
1684 /* bitmask representing WA bits */
1685 u32 mask;
1686 };
1687
1688 #define I915_MAX_WA_REGS 16
1689
1690 struct i915_workarounds {
1691 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1692 u32 count;
1693 };
1694
1695 struct i915_virtual_gpu {
1696 bool active;
1697 };
1698
1699 struct i915_execbuffer_params {
1700 struct drm_device *dev;
1701 struct drm_file *file;
1702 uint32_t dispatch_flags;
1703 uint32_t args_batch_start_offset;
1704 uint64_t batch_obj_vm_offset;
1705 struct intel_engine_cs *ring;
1706 struct drm_i915_gem_object *batch_obj;
1707 struct intel_context *ctx;
1708 struct drm_i915_gem_request *request;
1709 };
1710
1711 struct drm_i915_private {
1712 struct drm_device *dev;
1713 struct kmem_cache *objects;
1714 struct kmem_cache *vmas;
1715 struct kmem_cache *requests;
1716
1717 const struct intel_device_info info;
1718
1719 int relative_constants_mode;
1720
1721 void __iomem *regs;
1722
1723 struct intel_uncore uncore;
1724
1725 struct i915_virtual_gpu vgpu;
1726
1727 struct intel_guc guc;
1728
1729 struct intel_csr csr;
1730
1731 /* Display CSR-related protection */
1732 struct mutex csr_lock;
1733
1734 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1735
1736 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1737 * controller on different i2c buses. */
1738 struct mutex gmbus_mutex;
1739
1740 /**
1741 * Base address of the gmbus and gpio block.
1742 */
1743 uint32_t gpio_mmio_base;
1744
1745 /* MMIO base address for MIPI regs */
1746 uint32_t mipi_mmio_base;
1747
1748 wait_queue_head_t gmbus_wait_queue;
1749
1750 struct pci_dev *bridge_dev;
1751 struct intel_engine_cs ring[I915_NUM_RINGS];
1752 struct drm_i915_gem_object *semaphore_obj;
1753 uint32_t last_seqno, next_seqno;
1754
1755 struct drm_dma_handle *status_page_dmah;
1756 struct resource mch_res;
1757
1758 /* protects the irq masks */
1759 spinlock_t irq_lock;
1760
1761 /* protects the mmio flip data */
1762 spinlock_t mmio_flip_lock;
1763
1764 bool display_irqs_enabled;
1765
1766 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1767 struct pm_qos_request pm_qos;
1768
1769 /* Sideband mailbox protection */
1770 struct mutex sb_lock;
1771
1772 /** Cached value of IMR to avoid reads in updating the bitfield */
1773 union {
1774 u32 irq_mask;
1775 u32 de_irq_mask[I915_MAX_PIPES];
1776 };
1777 u32 gt_irq_mask;
1778 u32 pm_irq_mask;
1779 u32 pm_rps_events;
1780 u32 pipestat_irq_mask[I915_MAX_PIPES];
1781
1782 struct i915_hotplug hotplug;
1783 struct i915_fbc fbc;
1784 struct i915_drrs drrs;
1785 struct intel_opregion opregion;
1786 struct intel_vbt_data vbt;
1787
1788 bool preserve_bios_swizzle;
1789
1790 /* overlay */
1791 struct intel_overlay *overlay;
1792
1793 /* backlight registers and fields in struct intel_panel */
1794 struct mutex backlight_lock;
1795
1796 /* LVDS info */
1797 bool no_aux_handshake;
1798
1799 /* protects panel power sequencer state */
1800 struct mutex pps_mutex;
1801
1802 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1803 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1804 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1805
1806 unsigned int fsb_freq, mem_freq, is_ddr3;
1807 unsigned int skl_boot_cdclk;
1808 unsigned int cdclk_freq, max_cdclk_freq;
1809 unsigned int max_dotclk_freq;
1810 unsigned int hpll_freq;
1811
1812 /**
1813 * wq - Driver workqueue for GEM.
1814 *
1815 * NOTE: Work items scheduled here are not allowed to grab any modeset
1816 * locks, for otherwise the flushing done in the pageflip code will
1817 * result in deadlocks.
1818 */
1819 struct workqueue_struct *wq;
1820
1821 /* Display functions */
1822 struct drm_i915_display_funcs display;
1823
1824 /* PCH chipset type */
1825 enum intel_pch pch_type;
1826 unsigned short pch_id;
1827
1828 unsigned long quirks;
1829
1830 enum modeset_restore modeset_restore;
1831 struct mutex modeset_restore_lock;
1832
1833 struct list_head vm_list; /* Global list of all address spaces */
1834 struct i915_gtt gtt; /* VM representing the global address space */
1835
1836 struct i915_gem_mm mm;
1837 DECLARE_HASHTABLE(mm_structs, 7);
1838 struct mutex mm_lock;
1839
1840 /* Kernel Modesetting */
1841
1842 struct sdvo_device_mapping sdvo_mappings[2];
1843
1844 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1845 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1846 wait_queue_head_t pending_flip_queue;
1847
1848 #ifdef CONFIG_DEBUG_FS
1849 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1850 #endif
1851
1852 int num_shared_dpll;
1853 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1854 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1855
1856 struct i915_workarounds workarounds;
1857
1858 /* Reclocking support */
1859 bool render_reclock_avail;
1860
1861 struct i915_frontbuffer_tracking fb_tracking;
1862
1863 u16 orig_clock;
1864
1865 bool mchbar_need_disable;
1866
1867 struct intel_l3_parity l3_parity;
1868
1869 /* Cannot be determined by PCIID. You must always read a register. */
1870 size_t ellc_size;
1871
1872 /* gen6+ rps state */
1873 struct intel_gen6_power_mgmt rps;
1874
1875 /* ilk-only ips/rps state. Everything in here is protected by the global
1876 * mchdev_lock in intel_pm.c */
1877 struct intel_ilk_power_mgmt ips;
1878
1879 struct i915_power_domains power_domains;
1880
1881 struct i915_psr psr;
1882
1883 struct i915_gpu_error gpu_error;
1884
1885 struct drm_i915_gem_object *vlv_pctx;
1886
1887 #ifdef CONFIG_DRM_FBDEV_EMULATION
1888 /* list of fbdev register on this device */
1889 struct intel_fbdev *fbdev;
1890 struct work_struct fbdev_suspend_work;
1891 #endif
1892
1893 struct drm_property *broadcast_rgb_property;
1894 struct drm_property *force_audio_property;
1895
1896 /* hda/i915 audio component */
1897 bool audio_component_registered;
1898
1899 uint32_t hw_context_size;
1900 struct list_head context_list;
1901
1902 u32 fdi_rx_config;
1903
1904 u32 chv_phy_control;
1905
1906 u32 suspend_count;
1907 struct i915_suspend_saved_registers regfile;
1908 struct vlv_s0ix_state vlv_s0ix_state;
1909
1910 struct {
1911 /*
1912 * Raw watermark latency values:
1913 * in 0.1us units for WM0,
1914 * in 0.5us units for WM1+.
1915 */
1916 /* primary */
1917 uint16_t pri_latency[5];
1918 /* sprite */
1919 uint16_t spr_latency[5];
1920 /* cursor */
1921 uint16_t cur_latency[5];
1922 /*
1923 * Raw watermark memory latency values
1924 * for SKL for all 8 levels
1925 * in 1us units.
1926 */
1927 uint16_t skl_latency[8];
1928
1929 /*
1930 * The skl_wm_values structure is a bit too big for stack
1931 * allocation, so we keep the staging struct where we store
1932 * intermediate results here instead.
1933 */
1934 struct skl_wm_values skl_results;
1935
1936 /* current hardware state */
1937 union {
1938 struct ilk_wm_values hw;
1939 struct skl_wm_values skl_hw;
1940 struct vlv_wm_values vlv;
1941 };
1942 } wm;
1943
1944 struct i915_runtime_pm pm;
1945
1946 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1947 struct {
1948 int (*execbuf_submit)(struct i915_execbuffer_params *params,
1949 struct drm_i915_gem_execbuffer2 *args,
1950 struct list_head *vmas);
1951 int (*init_rings)(struct drm_device *dev);
1952 void (*cleanup_ring)(struct intel_engine_cs *ring);
1953 void (*stop_ring)(struct intel_engine_cs *ring);
1954 } gt;
1955
1956 bool edp_low_vswing;
1957
1958 /*
1959 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1960 * will be rejected. Instead look for a better place.
1961 */
1962 };
1963
1964 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1965 {
1966 return dev->dev_private;
1967 }
1968
1969 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1970 {
1971 return to_i915(dev_get_drvdata(dev));
1972 }
1973
1974 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1975 {
1976 return container_of(guc, struct drm_i915_private, guc);
1977 }
1978
1979 /* Iterate over initialised rings */
1980 #define for_each_ring(ring__, dev_priv__, i__) \
1981 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1982 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1983
1984 enum hdmi_force_audio {
1985 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1986 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1987 HDMI_AUDIO_AUTO, /* trust EDID */
1988 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1989 };
1990
1991 #define I915_GTT_OFFSET_NONE ((u32)-1)
1992
1993 struct drm_i915_gem_object_ops {
1994 /* Interface between the GEM object and its backing storage.
1995 * get_pages() is called once prior to the use of the associated set
1996 * of pages before to binding them into the GTT, and put_pages() is
1997 * called after we no longer need them. As we expect there to be
1998 * associated cost with migrating pages between the backing storage
1999 * and making them available for the GPU (e.g. clflush), we may hold
2000 * onto the pages after they are no longer referenced by the GPU
2001 * in case they may be used again shortly (for example migrating the
2002 * pages to a different memory domain within the GTT). put_pages()
2003 * will therefore most likely be called when the object itself is
2004 * being released or under memory pressure (where we attempt to
2005 * reap pages for the shrinker).
2006 */
2007 int (*get_pages)(struct drm_i915_gem_object *);
2008 void (*put_pages)(struct drm_i915_gem_object *);
2009 int (*dmabuf_export)(struct drm_i915_gem_object *);
2010 void (*release)(struct drm_i915_gem_object *);
2011 };
2012
2013 /*
2014 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2015 * considered to be the frontbuffer for the given plane interface-wise. This
2016 * doesn't mean that the hw necessarily already scans it out, but that any
2017 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2018 *
2019 * We have one bit per pipe and per scanout plane type.
2020 */
2021 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2022 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2023 #define INTEL_FRONTBUFFER_BITS \
2024 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2025 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2026 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2027 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2028 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2029 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2030 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2031 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2032 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2033 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2034 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2035
2036 struct drm_i915_gem_object {
2037 struct drm_gem_object base;
2038
2039 const struct drm_i915_gem_object_ops *ops;
2040
2041 /** List of VMAs backed by this object */
2042 struct list_head vma_list;
2043
2044 /** Stolen memory for this object, instead of being backed by shmem. */
2045 struct drm_mm_node *stolen;
2046 struct list_head global_list;
2047
2048 struct list_head ring_list[I915_NUM_RINGS];
2049 /** Used in execbuf to temporarily hold a ref */
2050 struct list_head obj_exec_link;
2051
2052 struct list_head batch_pool_link;
2053
2054 /**
2055 * This is set if the object is on the active lists (has pending
2056 * rendering and so a non-zero seqno), and is not set if it i s on
2057 * inactive (ready to be unbound) list.
2058 */
2059 unsigned int active:I915_NUM_RINGS;
2060
2061 /**
2062 * This is set if the object has been written to since last bound
2063 * to the GTT
2064 */
2065 unsigned int dirty:1;
2066
2067 /**
2068 * Fence register bits (if any) for this object. Will be set
2069 * as needed when mapped into the GTT.
2070 * Protected by dev->struct_mutex.
2071 */
2072 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2073
2074 /**
2075 * Advice: are the backing pages purgeable?
2076 */
2077 unsigned int madv:2;
2078
2079 /**
2080 * Current tiling mode for the object.
2081 */
2082 unsigned int tiling_mode:2;
2083 /**
2084 * Whether the tiling parameters for the currently associated fence
2085 * register have changed. Note that for the purposes of tracking
2086 * tiling changes we also treat the unfenced register, the register
2087 * slot that the object occupies whilst it executes a fenced
2088 * command (such as BLT on gen2/3), as a "fence".
2089 */
2090 unsigned int fence_dirty:1;
2091
2092 /**
2093 * Is the object at the current location in the gtt mappable and
2094 * fenceable? Used to avoid costly recalculations.
2095 */
2096 unsigned int map_and_fenceable:1;
2097
2098 /**
2099 * Whether the current gtt mapping needs to be mappable (and isn't just
2100 * mappable by accident). Track pin and fault separate for a more
2101 * accurate mappable working set.
2102 */
2103 unsigned int fault_mappable:1;
2104
2105 /*
2106 * Is the object to be mapped as read-only to the GPU
2107 * Only honoured if hardware has relevant pte bit
2108 */
2109 unsigned long gt_ro:1;
2110 unsigned int cache_level:3;
2111 unsigned int cache_dirty:1;
2112
2113 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2114
2115 unsigned int pin_display;
2116
2117 struct sg_table *pages;
2118 int pages_pin_count;
2119 struct get_page {
2120 struct scatterlist *sg;
2121 int last;
2122 } get_page;
2123
2124 /* prime dma-buf support */
2125 void *dma_buf_vmapping;
2126 int vmapping_count;
2127
2128 /** Breadcrumb of last rendering to the buffer.
2129 * There can only be one writer, but we allow for multiple readers.
2130 * If there is a writer that necessarily implies that all other
2131 * read requests are complete - but we may only be lazily clearing
2132 * the read requests. A read request is naturally the most recent
2133 * request on a ring, so we may have two different write and read
2134 * requests on one ring where the write request is older than the
2135 * read request. This allows for the CPU to read from an active
2136 * buffer by only waiting for the write to complete.
2137 * */
2138 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
2139 struct drm_i915_gem_request *last_write_req;
2140 /** Breadcrumb of last fenced GPU access to the buffer. */
2141 struct drm_i915_gem_request *last_fenced_req;
2142
2143 /** Current tiling stride for the object, if it's tiled. */
2144 uint32_t stride;
2145
2146 /** References from framebuffers, locks out tiling changes. */
2147 unsigned long framebuffer_references;
2148
2149 /** Record of address bit 17 of each page at last unbind. */
2150 unsigned long *bit_17;
2151
2152 union {
2153 /** for phy allocated objects */
2154 struct drm_dma_handle *phys_handle;
2155
2156 struct i915_gem_userptr {
2157 uintptr_t ptr;
2158 unsigned read_only :1;
2159 unsigned workers :4;
2160 #define I915_GEM_USERPTR_MAX_WORKERS 15
2161
2162 struct i915_mm_struct *mm;
2163 struct i915_mmu_object *mmu_object;
2164 struct work_struct *work;
2165 } userptr;
2166 };
2167 };
2168 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2169
2170 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2171 struct drm_i915_gem_object *new,
2172 unsigned frontbuffer_bits);
2173
2174 /**
2175 * Request queue structure.
2176 *
2177 * The request queue allows us to note sequence numbers that have been emitted
2178 * and may be associated with active buffers to be retired.
2179 *
2180 * By keeping this list, we can avoid having to do questionable sequence
2181 * number comparisons on buffer last_read|write_seqno. It also allows an
2182 * emission time to be associated with the request for tracking how far ahead
2183 * of the GPU the submission is.
2184 *
2185 * The requests are reference counted, so upon creation they should have an
2186 * initial reference taken using kref_init
2187 */
2188 struct drm_i915_gem_request {
2189 struct kref ref;
2190
2191 /** On Which ring this request was generated */
2192 struct drm_i915_private *i915;
2193 struct intel_engine_cs *ring;
2194
2195 /** GEM sequence number associated with this request. */
2196 uint32_t seqno;
2197
2198 /** Position in the ringbuffer of the start of the request */
2199 u32 head;
2200
2201 /**
2202 * Position in the ringbuffer of the start of the postfix.
2203 * This is required to calculate the maximum available ringbuffer
2204 * space without overwriting the postfix.
2205 */
2206 u32 postfix;
2207
2208 /** Position in the ringbuffer of the end of the whole request */
2209 u32 tail;
2210
2211 /**
2212 * Context and ring buffer related to this request
2213 * Contexts are refcounted, so when this request is associated with a
2214 * context, we must increment the context's refcount, to guarantee that
2215 * it persists while any request is linked to it. Requests themselves
2216 * are also refcounted, so the request will only be freed when the last
2217 * reference to it is dismissed, and the code in
2218 * i915_gem_request_free() will then decrement the refcount on the
2219 * context.
2220 */
2221 struct intel_context *ctx;
2222 struct intel_ringbuffer *ringbuf;
2223
2224 /** Batch buffer related to this request if any (used for
2225 error state dump only) */
2226 struct drm_i915_gem_object *batch_obj;
2227
2228 /** Time at which this request was emitted, in jiffies. */
2229 unsigned long emitted_jiffies;
2230
2231 /** global list entry for this request */
2232 struct list_head list;
2233
2234 struct drm_i915_file_private *file_priv;
2235 /** file_priv list entry for this request */
2236 struct list_head client_list;
2237
2238 /** process identifier submitting this request */
2239 struct pid *pid;
2240
2241 /**
2242 * The ELSP only accepts two elements at a time, so we queue
2243 * context/tail pairs on a given queue (ring->execlist_queue) until the
2244 * hardware is available. The queue serves a double purpose: we also use
2245 * it to keep track of the up to 2 contexts currently in the hardware
2246 * (usually one in execution and the other queued up by the GPU): We
2247 * only remove elements from the head of the queue when the hardware
2248 * informs us that an element has been completed.
2249 *
2250 * All accesses to the queue are mediated by a spinlock
2251 * (ring->execlist_lock).
2252 */
2253
2254 /** Execlist link in the submission queue.*/
2255 struct list_head execlist_link;
2256
2257 /** Execlists no. of times this request has been sent to the ELSP */
2258 int elsp_submitted;
2259
2260 };
2261
2262 int i915_gem_request_alloc(struct intel_engine_cs *ring,
2263 struct intel_context *ctx,
2264 struct drm_i915_gem_request **req_out);
2265 void i915_gem_request_cancel(struct drm_i915_gem_request *req);
2266 void i915_gem_request_free(struct kref *req_ref);
2267 int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2268 struct drm_file *file);
2269
2270 static inline uint32_t
2271 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2272 {
2273 return req ? req->seqno : 0;
2274 }
2275
2276 static inline struct intel_engine_cs *
2277 i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2278 {
2279 return req ? req->ring : NULL;
2280 }
2281
2282 static inline struct drm_i915_gem_request *
2283 i915_gem_request_reference(struct drm_i915_gem_request *req)
2284 {
2285 if (req)
2286 kref_get(&req->ref);
2287 return req;
2288 }
2289
2290 static inline void
2291 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2292 {
2293 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2294 kref_put(&req->ref, i915_gem_request_free);
2295 }
2296
2297 static inline void
2298 i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2299 {
2300 struct drm_device *dev;
2301
2302 if (!req)
2303 return;
2304
2305 dev = req->ring->dev;
2306 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
2307 mutex_unlock(&dev->struct_mutex);
2308 }
2309
2310 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2311 struct drm_i915_gem_request *src)
2312 {
2313 if (src)
2314 i915_gem_request_reference(src);
2315
2316 if (*pdst)
2317 i915_gem_request_unreference(*pdst);
2318
2319 *pdst = src;
2320 }
2321
2322 /*
2323 * XXX: i915_gem_request_completed should be here but currently needs the
2324 * definition of i915_seqno_passed() which is below. It will be moved in
2325 * a later patch when the call to i915_seqno_passed() is obsoleted...
2326 */
2327
2328 /*
2329 * A command that requires special handling by the command parser.
2330 */
2331 struct drm_i915_cmd_descriptor {
2332 /*
2333 * Flags describing how the command parser processes the command.
2334 *
2335 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2336 * a length mask if not set
2337 * CMD_DESC_SKIP: The command is allowed but does not follow the
2338 * standard length encoding for the opcode range in
2339 * which it falls
2340 * CMD_DESC_REJECT: The command is never allowed
2341 * CMD_DESC_REGISTER: The command should be checked against the
2342 * register whitelist for the appropriate ring
2343 * CMD_DESC_MASTER: The command is allowed if the submitting process
2344 * is the DRM master
2345 */
2346 u32 flags;
2347 #define CMD_DESC_FIXED (1<<0)
2348 #define CMD_DESC_SKIP (1<<1)
2349 #define CMD_DESC_REJECT (1<<2)
2350 #define CMD_DESC_REGISTER (1<<3)
2351 #define CMD_DESC_BITMASK (1<<4)
2352 #define CMD_DESC_MASTER (1<<5)
2353
2354 /*
2355 * The command's unique identification bits and the bitmask to get them.
2356 * This isn't strictly the opcode field as defined in the spec and may
2357 * also include type, subtype, and/or subop fields.
2358 */
2359 struct {
2360 u32 value;
2361 u32 mask;
2362 } cmd;
2363
2364 /*
2365 * The command's length. The command is either fixed length (i.e. does
2366 * not include a length field) or has a length field mask. The flag
2367 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2368 * a length mask. All command entries in a command table must include
2369 * length information.
2370 */
2371 union {
2372 u32 fixed;
2373 u32 mask;
2374 } length;
2375
2376 /*
2377 * Describes where to find a register address in the command to check
2378 * against the ring's register whitelist. Only valid if flags has the
2379 * CMD_DESC_REGISTER bit set.
2380 *
2381 * A non-zero step value implies that the command may access multiple
2382 * registers in sequence (e.g. LRI), in that case step gives the
2383 * distance in dwords between individual offset fields.
2384 */
2385 struct {
2386 u32 offset;
2387 u32 mask;
2388 u32 step;
2389 } reg;
2390
2391 #define MAX_CMD_DESC_BITMASKS 3
2392 /*
2393 * Describes command checks where a particular dword is masked and
2394 * compared against an expected value. If the command does not match
2395 * the expected value, the parser rejects it. Only valid if flags has
2396 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2397 * are valid.
2398 *
2399 * If the check specifies a non-zero condition_mask then the parser
2400 * only performs the check when the bits specified by condition_mask
2401 * are non-zero.
2402 */
2403 struct {
2404 u32 offset;
2405 u32 mask;
2406 u32 expected;
2407 u32 condition_offset;
2408 u32 condition_mask;
2409 } bits[MAX_CMD_DESC_BITMASKS];
2410 };
2411
2412 /*
2413 * A table of commands requiring special handling by the command parser.
2414 *
2415 * Each ring has an array of tables. Each table consists of an array of command
2416 * descriptors, which must be sorted with command opcodes in ascending order.
2417 */
2418 struct drm_i915_cmd_table {
2419 const struct drm_i915_cmd_descriptor *table;
2420 int count;
2421 };
2422
2423 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2424 #define __I915__(p) ({ \
2425 struct drm_i915_private *__p; \
2426 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2427 __p = (struct drm_i915_private *)p; \
2428 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2429 __p = to_i915((struct drm_device *)p); \
2430 else \
2431 BUILD_BUG(); \
2432 __p; \
2433 })
2434 #define INTEL_INFO(p) (&__I915__(p)->info)
2435 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2436 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2437
2438 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2439 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2440 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2441 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2442 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2443 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2444 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2445 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2446 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2447 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2448 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2449 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2450 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2451 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2452 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2453 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2454 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2455 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2456 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2457 INTEL_DEVID(dev) == 0x0152 || \
2458 INTEL_DEVID(dev) == 0x015a)
2459 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2460 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2461 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2462 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2463 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2464 #define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
2465 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2466 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2467 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2468 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2469 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2470 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2471 (INTEL_DEVID(dev) & 0xf) == 0xe))
2472 /* ULX machines are also considered ULT. */
2473 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2474 (INTEL_DEVID(dev) & 0xf) == 0xe)
2475 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2476 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2477 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2478 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2479 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2480 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2481 /* ULX machines are also considered ULT. */
2482 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2483 INTEL_DEVID(dev) == 0x0A1E)
2484 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2485 INTEL_DEVID(dev) == 0x1913 || \
2486 INTEL_DEVID(dev) == 0x1916 || \
2487 INTEL_DEVID(dev) == 0x1921 || \
2488 INTEL_DEVID(dev) == 0x1926)
2489 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2490 INTEL_DEVID(dev) == 0x1915 || \
2491 INTEL_DEVID(dev) == 0x191E)
2492 #define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2493 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2494 #define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2495 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2496
2497 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2498
2499 #define SKL_REVID_A0 (0x0)
2500 #define SKL_REVID_B0 (0x1)
2501 #define SKL_REVID_C0 (0x2)
2502 #define SKL_REVID_D0 (0x3)
2503 #define SKL_REVID_E0 (0x4)
2504 #define SKL_REVID_F0 (0x5)
2505
2506 #define BXT_REVID_A0 (0x0)
2507 #define BXT_REVID_B0 (0x3)
2508 #define BXT_REVID_C0 (0x6)
2509
2510 /*
2511 * The genX designation typically refers to the render engine, so render
2512 * capability related checks should use IS_GEN, while display and other checks
2513 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2514 * chips, etc.).
2515 */
2516 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2517 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2518 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2519 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2520 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2521 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2522 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2523 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2524
2525 #define RENDER_RING (1<<RCS)
2526 #define BSD_RING (1<<VCS)
2527 #define BLT_RING (1<<BCS)
2528 #define VEBOX_RING (1<<VECS)
2529 #define BSD2_RING (1<<VCS2)
2530 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2531 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2532 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2533 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2534 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2535 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2536 __I915__(dev)->ellc_size)
2537 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2538
2539 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2540 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2541 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2542 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2543 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2544
2545 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2546 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2547
2548 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2549 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2550 /*
2551 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2552 * even when in MSI mode. This results in spurious interrupt warnings if the
2553 * legacy irq no. is shared with another device. The kernel then disables that
2554 * interrupt source and so prevents the other device from working properly.
2555 */
2556 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2557 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2558
2559 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2560 * rows, which changed the alignment requirements and fence programming.
2561 */
2562 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2563 IS_I915GM(dev)))
2564 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2565 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2566
2567 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2568 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2569 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2570
2571 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2572
2573 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2574 INTEL_INFO(dev)->gen >= 9)
2575
2576 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2577 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2578 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2579 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2580 IS_SKYLAKE(dev))
2581 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2582 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2583 IS_SKYLAKE(dev))
2584 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2585 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2586
2587 #define HAS_CSR(dev) (IS_GEN9(dev))
2588
2589 #define HAS_GUC_UCODE(dev) (IS_GEN9(dev))
2590 #define HAS_GUC_SCHED(dev) (IS_GEN9(dev))
2591
2592 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2593 INTEL_INFO(dev)->gen >= 8)
2594
2595 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2596 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
2597
2598 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2599 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2600 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2601 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2602 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2603 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2604 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2605 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2606
2607 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2608 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2609 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2610 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2611 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2612 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2613 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2614 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2615
2616 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2617
2618 /* DPF == dynamic parity feature */
2619 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2620 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2621
2622 #define GT_FREQUENCY_MULTIPLIER 50
2623 #define GEN9_FREQ_SCALER 3
2624
2625 #include "i915_trace.h"
2626
2627 extern const struct drm_ioctl_desc i915_ioctls[];
2628 extern int i915_max_ioctl;
2629
2630 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2631 extern int i915_resume_switcheroo(struct drm_device *dev);
2632
2633 /* i915_params.c */
2634 struct i915_params {
2635 int modeset;
2636 int panel_ignore_lid;
2637 int semaphores;
2638 int lvds_channel_mode;
2639 int panel_use_ssc;
2640 int vbt_sdvo_panel_type;
2641 int enable_rc6;
2642 int enable_fbc;
2643 int enable_ppgtt;
2644 int enable_execlists;
2645 int enable_psr;
2646 unsigned int preliminary_hw_support;
2647 int disable_power_well;
2648 int enable_ips;
2649 int invert_brightness;
2650 int enable_cmd_parser;
2651 /* leave bools at the end to not create holes */
2652 bool enable_hangcheck;
2653 bool prefault_disable;
2654 bool load_detect_test;
2655 bool reset;
2656 bool disable_display;
2657 bool disable_vtd_wa;
2658 bool enable_guc_submission;
2659 int guc_log_level;
2660 int use_mmio_flip;
2661 int mmio_debug;
2662 bool verbose_state_checks;
2663 bool nuclear_pageflip;
2664 int edp_vswing;
2665 };
2666 extern struct i915_params i915 __read_mostly;
2667
2668 /* i915_dma.c */
2669 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2670 extern int i915_driver_unload(struct drm_device *);
2671 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2672 extern void i915_driver_lastclose(struct drm_device * dev);
2673 extern void i915_driver_preclose(struct drm_device *dev,
2674 struct drm_file *file);
2675 extern void i915_driver_postclose(struct drm_device *dev,
2676 struct drm_file *file);
2677 #ifdef CONFIG_COMPAT
2678 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2679 unsigned long arg);
2680 #endif
2681 extern int intel_gpu_reset(struct drm_device *dev);
2682 extern bool intel_has_gpu_reset(struct drm_device *dev);
2683 extern int i915_reset(struct drm_device *dev);
2684 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2685 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2686 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2687 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2688 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2689 void i915_firmware_load_error_print(const char *fw_path, int err);
2690
2691 /* intel_hotplug.c */
2692 void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2693 void intel_hpd_init(struct drm_i915_private *dev_priv);
2694 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2695 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2696 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2697
2698 /* i915_irq.c */
2699 void i915_queue_hangcheck(struct drm_device *dev);
2700 __printf(3, 4)
2701 void i915_handle_error(struct drm_device *dev, bool wedged,
2702 const char *fmt, ...);
2703
2704 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2705 int intel_irq_install(struct drm_i915_private *dev_priv);
2706 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2707
2708 extern void intel_uncore_sanitize(struct drm_device *dev);
2709 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2710 bool restore_forcewake);
2711 extern void intel_uncore_init(struct drm_device *dev);
2712 extern void intel_uncore_check_errors(struct drm_device *dev);
2713 extern void intel_uncore_fini(struct drm_device *dev);
2714 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2715 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2716 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2717 enum forcewake_domains domains);
2718 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2719 enum forcewake_domains domains);
2720 /* Like above but the caller must manage the uncore.lock itself.
2721 * Must be used with I915_READ_FW and friends.
2722 */
2723 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2724 enum forcewake_domains domains);
2725 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2726 enum forcewake_domains domains);
2727 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2728 static inline bool intel_vgpu_active(struct drm_device *dev)
2729 {
2730 return to_i915(dev)->vgpu.active;
2731 }
2732
2733 void
2734 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2735 u32 status_mask);
2736
2737 void
2738 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2739 u32 status_mask);
2740
2741 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2742 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2743 void
2744 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2745 void
2746 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2747 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2748 uint32_t interrupt_mask,
2749 uint32_t enabled_irq_mask);
2750 #define ibx_enable_display_interrupt(dev_priv, bits) \
2751 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2752 #define ibx_disable_display_interrupt(dev_priv, bits) \
2753 ibx_display_interrupt_update((dev_priv), (bits), 0)
2754
2755 /* i915_gem.c */
2756 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2757 struct drm_file *file_priv);
2758 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2759 struct drm_file *file_priv);
2760 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2761 struct drm_file *file_priv);
2762 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2763 struct drm_file *file_priv);
2764 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2765 struct drm_file *file_priv);
2766 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2767 struct drm_file *file_priv);
2768 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2769 struct drm_file *file_priv);
2770 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2771 struct drm_i915_gem_request *req);
2772 void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
2773 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
2774 struct drm_i915_gem_execbuffer2 *args,
2775 struct list_head *vmas);
2776 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2777 struct drm_file *file_priv);
2778 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2779 struct drm_file *file_priv);
2780 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2781 struct drm_file *file_priv);
2782 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2783 struct drm_file *file);
2784 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2785 struct drm_file *file);
2786 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2787 struct drm_file *file_priv);
2788 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2789 struct drm_file *file_priv);
2790 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2791 struct drm_file *file_priv);
2792 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2793 struct drm_file *file_priv);
2794 int i915_gem_init_userptr(struct drm_device *dev);
2795 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2796 struct drm_file *file);
2797 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2798 struct drm_file *file_priv);
2799 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2800 struct drm_file *file_priv);
2801 void i915_gem_load(struct drm_device *dev);
2802 void *i915_gem_object_alloc(struct drm_device *dev);
2803 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2804 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2805 const struct drm_i915_gem_object_ops *ops);
2806 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2807 size_t size);
2808 struct drm_i915_gem_object *i915_gem_object_create_from_data(
2809 struct drm_device *dev, const void *data, size_t size);
2810 void i915_init_vm(struct drm_i915_private *dev_priv,
2811 struct i915_address_space *vm);
2812 void i915_gem_free_object(struct drm_gem_object *obj);
2813 void i915_gem_vma_destroy(struct i915_vma *vma);
2814
2815 /* Flags used by pin/bind&friends. */
2816 #define PIN_MAPPABLE (1<<0)
2817 #define PIN_NONBLOCK (1<<1)
2818 #define PIN_GLOBAL (1<<2)
2819 #define PIN_OFFSET_BIAS (1<<3)
2820 #define PIN_USER (1<<4)
2821 #define PIN_UPDATE (1<<5)
2822 #define PIN_OFFSET_MASK (~4095)
2823 int __must_check
2824 i915_gem_object_pin(struct drm_i915_gem_object *obj,
2825 struct i915_address_space *vm,
2826 uint32_t alignment,
2827 uint64_t flags);
2828 int __must_check
2829 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2830 const struct i915_ggtt_view *view,
2831 uint32_t alignment,
2832 uint64_t flags);
2833
2834 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2835 u32 flags);
2836 int __must_check i915_vma_unbind(struct i915_vma *vma);
2837 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2838 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2839 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2840
2841 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2842 int *needs_clflush);
2843
2844 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2845
2846 static inline int __sg_page_count(struct scatterlist *sg)
2847 {
2848 return sg->length >> PAGE_SHIFT;
2849 }
2850
2851 static inline struct page *
2852 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2853 {
2854 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2855 return NULL;
2856
2857 if (n < obj->get_page.last) {
2858 obj->get_page.sg = obj->pages->sgl;
2859 obj->get_page.last = 0;
2860 }
2861
2862 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2863 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2864 if (unlikely(sg_is_chain(obj->get_page.sg)))
2865 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2866 }
2867
2868 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2869 }
2870
2871 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2872 {
2873 BUG_ON(obj->pages == NULL);
2874 obj->pages_pin_count++;
2875 }
2876 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2877 {
2878 BUG_ON(obj->pages_pin_count == 0);
2879 obj->pages_pin_count--;
2880 }
2881
2882 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2883 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2884 struct intel_engine_cs *to,
2885 struct drm_i915_gem_request **to_req);
2886 void i915_vma_move_to_active(struct i915_vma *vma,
2887 struct drm_i915_gem_request *req);
2888 int i915_gem_dumb_create(struct drm_file *file_priv,
2889 struct drm_device *dev,
2890 struct drm_mode_create_dumb *args);
2891 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2892 uint32_t handle, uint64_t *offset);
2893 /**
2894 * Returns true if seq1 is later than seq2.
2895 */
2896 static inline bool
2897 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2898 {
2899 return (int32_t)(seq1 - seq2) >= 0;
2900 }
2901
2902 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2903 bool lazy_coherency)
2904 {
2905 u32 seqno;
2906
2907 BUG_ON(req == NULL);
2908
2909 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2910
2911 return i915_seqno_passed(seqno, req->seqno);
2912 }
2913
2914 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2915 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2916
2917 struct drm_i915_gem_request *
2918 i915_gem_find_active_request(struct intel_engine_cs *ring);
2919
2920 bool i915_gem_retire_requests(struct drm_device *dev);
2921 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2922 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2923 bool interruptible);
2924
2925 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2926 {
2927 return unlikely(atomic_read(&error->reset_counter)
2928 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2929 }
2930
2931 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2932 {
2933 return atomic_read(&error->reset_counter) & I915_WEDGED;
2934 }
2935
2936 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2937 {
2938 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2939 }
2940
2941 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2942 {
2943 return dev_priv->gpu_error.stop_rings == 0 ||
2944 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2945 }
2946
2947 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2948 {
2949 return dev_priv->gpu_error.stop_rings == 0 ||
2950 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2951 }
2952
2953 void i915_gem_reset(struct drm_device *dev);
2954 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2955 int __must_check i915_gem_init(struct drm_device *dev);
2956 int i915_gem_init_rings(struct drm_device *dev);
2957 int __must_check i915_gem_init_hw(struct drm_device *dev);
2958 int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
2959 void i915_gem_init_swizzling(struct drm_device *dev);
2960 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2961 int __must_check i915_gpu_idle(struct drm_device *dev);
2962 int __must_check i915_gem_suspend(struct drm_device *dev);
2963 void __i915_add_request(struct drm_i915_gem_request *req,
2964 struct drm_i915_gem_object *batch_obj,
2965 bool flush_caches);
2966 #define i915_add_request(req) \
2967 __i915_add_request(req, NULL, true)
2968 #define i915_add_request_no_flush(req) \
2969 __i915_add_request(req, NULL, false)
2970 int __i915_wait_request(struct drm_i915_gem_request *req,
2971 unsigned reset_counter,
2972 bool interruptible,
2973 s64 *timeout,
2974 struct intel_rps_client *rps);
2975 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
2976 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2977 int __must_check
2978 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2979 bool readonly);
2980 int __must_check
2981 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2982 bool write);
2983 int __must_check
2984 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2985 int __must_check
2986 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2987 u32 alignment,
2988 struct intel_engine_cs *pipelined,
2989 struct drm_i915_gem_request **pipelined_request,
2990 const struct i915_ggtt_view *view);
2991 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2992 const struct i915_ggtt_view *view);
2993 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2994 int align);
2995 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2996 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2997
2998 uint32_t
2999 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3000 uint32_t
3001 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3002 int tiling_mode, bool fenced);
3003
3004 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3005 enum i915_cache_level cache_level);
3006
3007 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3008 struct dma_buf *dma_buf);
3009
3010 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3011 struct drm_gem_object *gem_obj, int flags);
3012
3013 u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3014 const struct i915_ggtt_view *view);
3015 u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3016 struct i915_address_space *vm);
3017 static inline u64
3018 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3019 {
3020 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3021 }
3022
3023 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3024 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3025 const struct i915_ggtt_view *view);
3026 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3027 struct i915_address_space *vm);
3028
3029 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3030 struct i915_address_space *vm);
3031 struct i915_vma *
3032 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3033 struct i915_address_space *vm);
3034 struct i915_vma *
3035 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3036 const struct i915_ggtt_view *view);
3037
3038 struct i915_vma *
3039 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3040 struct i915_address_space *vm);
3041 struct i915_vma *
3042 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3043 const struct i915_ggtt_view *view);
3044
3045 static inline struct i915_vma *
3046 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3047 {
3048 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3049 }
3050 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3051
3052 /* Some GGTT VM helpers */
3053 #define i915_obj_to_ggtt(obj) \
3054 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3055 static inline bool i915_is_ggtt(struct i915_address_space *vm)
3056 {
3057 struct i915_address_space *ggtt =
3058 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3059 return vm == ggtt;
3060 }
3061
3062 static inline struct i915_hw_ppgtt *
3063 i915_vm_to_ppgtt(struct i915_address_space *vm)
3064 {
3065 WARN_ON(i915_is_ggtt(vm));
3066
3067 return container_of(vm, struct i915_hw_ppgtt, base);
3068 }
3069
3070
3071 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3072 {
3073 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3074 }
3075
3076 static inline unsigned long
3077 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3078 {
3079 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
3080 }
3081
3082 static inline int __must_check
3083 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3084 uint32_t alignment,
3085 unsigned flags)
3086 {
3087 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3088 alignment, flags | PIN_GLOBAL);
3089 }
3090
3091 static inline int
3092 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3093 {
3094 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3095 }
3096
3097 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3098 const struct i915_ggtt_view *view);
3099 static inline void
3100 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3101 {
3102 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3103 }
3104
3105 /* i915_gem_fence.c */
3106 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3107 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3108
3109 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3110 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3111
3112 void i915_gem_restore_fences(struct drm_device *dev);
3113
3114 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3115 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3116 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3117
3118 /* i915_gem_context.c */
3119 int __must_check i915_gem_context_init(struct drm_device *dev);
3120 void i915_gem_context_fini(struct drm_device *dev);
3121 void i915_gem_context_reset(struct drm_device *dev);
3122 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3123 int i915_gem_context_enable(struct drm_i915_gem_request *req);
3124 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3125 int i915_switch_context(struct drm_i915_gem_request *req);
3126 struct intel_context *
3127 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
3128 void i915_gem_context_free(struct kref *ctx_ref);
3129 struct drm_i915_gem_object *
3130 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3131 static inline void i915_gem_context_reference(struct intel_context *ctx)
3132 {
3133 kref_get(&ctx->ref);
3134 }
3135
3136 static inline void i915_gem_context_unreference(struct intel_context *ctx)
3137 {
3138 kref_put(&ctx->ref, i915_gem_context_free);
3139 }
3140
3141 static inline bool i915_gem_context_is_default(const struct intel_context *c)
3142 {
3143 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3144 }
3145
3146 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3147 struct drm_file *file);
3148 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3149 struct drm_file *file);
3150 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3151 struct drm_file *file_priv);
3152 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3153 struct drm_file *file_priv);
3154
3155 /* i915_gem_evict.c */
3156 int __must_check i915_gem_evict_something(struct drm_device *dev,
3157 struct i915_address_space *vm,
3158 int min_size,
3159 unsigned alignment,
3160 unsigned cache_level,
3161 unsigned long start,
3162 unsigned long end,
3163 unsigned flags);
3164 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3165 int i915_gem_evict_everything(struct drm_device *dev);
3166
3167 /* belongs in i915_gem_gtt.h */
3168 static inline void i915_gem_chipset_flush(struct drm_device *dev)
3169 {
3170 if (INTEL_INFO(dev)->gen < 6)
3171 intel_gtt_chipset_flush();
3172 }
3173
3174 /* i915_gem_stolen.c */
3175 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3176 struct drm_mm_node *node, u64 size,
3177 unsigned alignment);
3178 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3179 struct drm_mm_node *node);
3180 int i915_gem_init_stolen(struct drm_device *dev);
3181 void i915_gem_cleanup_stolen(struct drm_device *dev);
3182 struct drm_i915_gem_object *
3183 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3184 struct drm_i915_gem_object *
3185 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3186 u32 stolen_offset,
3187 u32 gtt_offset,
3188 u32 size);
3189
3190 /* i915_gem_shrinker.c */
3191 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3192 long target,
3193 unsigned flags);
3194 #define I915_SHRINK_PURGEABLE 0x1
3195 #define I915_SHRINK_UNBOUND 0x2
3196 #define I915_SHRINK_BOUND 0x4
3197 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3198 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3199
3200
3201 /* i915_gem_tiling.c */
3202 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3203 {
3204 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3205
3206 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3207 obj->tiling_mode != I915_TILING_NONE;
3208 }
3209
3210 /* i915_gem_debug.c */
3211 #if WATCH_LISTS
3212 int i915_verify_lists(struct drm_device *dev);
3213 #else
3214 #define i915_verify_lists(dev) 0
3215 #endif
3216
3217 /* i915_debugfs.c */
3218 int i915_debugfs_init(struct drm_minor *minor);
3219 void i915_debugfs_cleanup(struct drm_minor *minor);
3220 #ifdef CONFIG_DEBUG_FS
3221 int i915_debugfs_connector_add(struct drm_connector *connector);
3222 void intel_display_crc_init(struct drm_device *dev);
3223 #else
3224 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3225 { return 0; }
3226 static inline void intel_display_crc_init(struct drm_device *dev) {}
3227 #endif
3228
3229 /* i915_gpu_error.c */
3230 __printf(2, 3)
3231 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3232 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3233 const struct i915_error_state_file_priv *error);
3234 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3235 struct drm_i915_private *i915,
3236 size_t count, loff_t pos);
3237 static inline void i915_error_state_buf_release(
3238 struct drm_i915_error_state_buf *eb)
3239 {
3240 kfree(eb->buf);
3241 }
3242 void i915_capture_error_state(struct drm_device *dev, bool wedge,
3243 const char *error_msg);
3244 void i915_error_state_get(struct drm_device *dev,
3245 struct i915_error_state_file_priv *error_priv);
3246 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3247 void i915_destroy_error_state(struct drm_device *dev);
3248
3249 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3250 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3251
3252 /* i915_cmd_parser.c */
3253 int i915_cmd_parser_get_version(void);
3254 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3255 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3256 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3257 int i915_parse_cmds(struct intel_engine_cs *ring,
3258 struct drm_i915_gem_object *batch_obj,
3259 struct drm_i915_gem_object *shadow_batch_obj,
3260 u32 batch_start_offset,
3261 u32 batch_len,
3262 bool is_master);
3263
3264 /* i915_suspend.c */
3265 extern int i915_save_state(struct drm_device *dev);
3266 extern int i915_restore_state(struct drm_device *dev);
3267
3268 /* i915_sysfs.c */
3269 void i915_setup_sysfs(struct drm_device *dev_priv);
3270 void i915_teardown_sysfs(struct drm_device *dev_priv);
3271
3272 /* intel_i2c.c */
3273 extern int intel_setup_gmbus(struct drm_device *dev);
3274 extern void intel_teardown_gmbus(struct drm_device *dev);
3275 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3276 unsigned int pin);
3277
3278 extern struct i2c_adapter *
3279 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3280 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3281 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3282 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3283 {
3284 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3285 }
3286 extern void intel_i2c_reset(struct drm_device *dev);
3287
3288 /* intel_opregion.c */
3289 #ifdef CONFIG_ACPI
3290 extern int intel_opregion_setup(struct drm_device *dev);
3291 extern void intel_opregion_init(struct drm_device *dev);
3292 extern void intel_opregion_fini(struct drm_device *dev);
3293 extern void intel_opregion_asle_intr(struct drm_device *dev);
3294 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3295 bool enable);
3296 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3297 pci_power_t state);
3298 #else
3299 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3300 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3301 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3302 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3303 static inline int
3304 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3305 {
3306 return 0;
3307 }
3308 static inline int
3309 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3310 {
3311 return 0;
3312 }
3313 #endif
3314
3315 /* intel_acpi.c */
3316 #ifdef CONFIG_ACPI
3317 extern void intel_register_dsm_handler(void);
3318 extern void intel_unregister_dsm_handler(void);
3319 #else
3320 static inline void intel_register_dsm_handler(void) { return; }
3321 static inline void intel_unregister_dsm_handler(void) { return; }
3322 #endif /* CONFIG_ACPI */
3323
3324 /* modesetting */
3325 extern void intel_modeset_init_hw(struct drm_device *dev);
3326 extern void intel_modeset_init(struct drm_device *dev);
3327 extern void intel_modeset_gem_init(struct drm_device *dev);
3328 extern void intel_modeset_cleanup(struct drm_device *dev);
3329 extern void intel_connector_unregister(struct intel_connector *);
3330 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3331 extern void intel_display_resume(struct drm_device *dev);
3332 extern void i915_redisable_vga(struct drm_device *dev);
3333 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3334 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3335 extern void intel_init_pch_refclk(struct drm_device *dev);
3336 extern void intel_set_rps(struct drm_device *dev, u8 val);
3337 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3338 bool enable);
3339 extern void intel_detect_pch(struct drm_device *dev);
3340 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3341 extern int intel_enable_rc6(const struct drm_device *dev);
3342
3343 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3344 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3345 struct drm_file *file);
3346 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3347 struct drm_file *file);
3348
3349 /* overlay */
3350 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3351 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3352 struct intel_overlay_error_state *error);
3353
3354 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3355 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3356 struct drm_device *dev,
3357 struct intel_display_error_state *error);
3358
3359 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3360 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3361
3362 /* intel_sideband.c */
3363 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3364 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3365 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3366 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3367 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3368 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3369 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3370 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3371 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3372 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3373 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3374 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3375 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3376 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3377 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3378 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3379 enum intel_sbi_destination destination);
3380 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3381 enum intel_sbi_destination destination);
3382 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3383 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3384
3385 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3386 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3387
3388 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3389 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3390
3391 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3392 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3393 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3394 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3395
3396 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3397 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3398 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3399 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3400
3401 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3402 * will be implemented using 2 32-bit writes in an arbitrary order with
3403 * an arbitrary delay between them. This can cause the hardware to
3404 * act upon the intermediate value, possibly leading to corruption and
3405 * machine death. You have been warned.
3406 */
3407 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3408 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3409
3410 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3411 u32 upper, lower, tmp; \
3412 tmp = I915_READ(upper_reg); \
3413 do { \
3414 upper = tmp; \
3415 lower = I915_READ(lower_reg); \
3416 tmp = I915_READ(upper_reg); \
3417 } while (upper != tmp); \
3418 (u64)upper << 32 | lower; })
3419
3420 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3421 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3422
3423 /* These are untraced mmio-accessors that are only valid to be used inside
3424 * criticial sections inside IRQ handlers where forcewake is explicitly
3425 * controlled.
3426 * Think twice, and think again, before using these.
3427 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3428 * intel_uncore_forcewake_irqunlock().
3429 */
3430 #define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3431 #define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3432 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3433
3434 /* "Broadcast RGB" property */
3435 #define INTEL_BROADCAST_RGB_AUTO 0
3436 #define INTEL_BROADCAST_RGB_FULL 1
3437 #define INTEL_BROADCAST_RGB_LIMITED 2
3438
3439 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3440 {
3441 if (IS_VALLEYVIEW(dev))
3442 return VLV_VGACNTRL;
3443 else if (INTEL_INFO(dev)->gen >= 5)
3444 return CPU_VGACNTRL;
3445 else
3446 return VGACNTRL;
3447 }
3448
3449 static inline void __user *to_user_ptr(u64 address)
3450 {
3451 return (void __user *)(uintptr_t)address;
3452 }
3453
3454 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3455 {
3456 unsigned long j = msecs_to_jiffies(m);
3457
3458 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3459 }
3460
3461 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3462 {
3463 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3464 }
3465
3466 static inline unsigned long
3467 timespec_to_jiffies_timeout(const struct timespec *value)
3468 {
3469 unsigned long j = timespec_to_jiffies(value);
3470
3471 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3472 }
3473
3474 /*
3475 * If you need to wait X milliseconds between events A and B, but event B
3476 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3477 * when event A happened, then just before event B you call this function and
3478 * pass the timestamp as the first argument, and X as the second argument.
3479 */
3480 static inline void
3481 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3482 {
3483 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3484
3485 /*
3486 * Don't re-read the value of "jiffies" every time since it may change
3487 * behind our back and break the math.
3488 */
3489 tmp_jiffies = jiffies;
3490 target_jiffies = timestamp_jiffies +
3491 msecs_to_jiffies_timeout(to_wait_ms);
3492
3493 if (time_after(target_jiffies, tmp_jiffies)) {
3494 remaining_jiffies = target_jiffies - tmp_jiffies;
3495 while (remaining_jiffies)
3496 remaining_jiffies =
3497 schedule_timeout_uninterruptible(remaining_jiffies);
3498 }
3499 }
3500
3501 static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3502 struct drm_i915_gem_request *req)
3503 {
3504 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3505 i915_gem_request_assign(&ring->trace_irq_req, req);
3506 }
3507
3508 #endif
This page took 0.177031 seconds and 5 git commands to generate.