drm/i915: Move get-reset-stats ioctl from intel_uncore.c to i915_gem_context.c
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/shmem_fs.h>
45
46 #include <drm/drmP.h>
47 #include <drm/intel-gtt.h>
48 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49 #include <drm/drm_gem.h>
50
51 #include "i915_params.h"
52 #include "i915_reg.h"
53
54 #include "intel_bios.h"
55 #include "intel_dpll_mgr.h"
56 #include "intel_guc.h"
57 #include "intel_lrc.h"
58 #include "intel_ringbuffer.h"
59
60 #include "i915_gem.h"
61 #include "i915_gem_gtt.h"
62 #include "i915_gem_render_state.h"
63
64 /* General customization:
65 */
66
67 #define DRIVER_NAME "i915"
68 #define DRIVER_DESC "Intel Graphics"
69 #define DRIVER_DATE "20160508"
70
71 #undef WARN_ON
72 /* Many gcc seem to no see through this and fall over :( */
73 #if 0
74 #define WARN_ON(x) ({ \
75 bool __i915_warn_cond = (x); \
76 if (__builtin_constant_p(__i915_warn_cond)) \
77 BUILD_BUG_ON(__i915_warn_cond); \
78 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
79 #else
80 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
81 #endif
82
83 #undef WARN_ON_ONCE
84 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
85
86 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
87 (long) (x), __func__);
88
89 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96 #define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
98 if (unlikely(__ret_warn_on)) \
99 if (!WARN(i915.verbose_state_checks, format)) \
100 DRM_ERROR(format); \
101 unlikely(__ret_warn_on); \
102 })
103
104 #define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
106
107 bool __i915_inject_load_failure(const char *func, int line);
108 #define i915_inject_load_failure() \
109 __i915_inject_load_failure(__func__, __LINE__)
110
111 static inline const char *yesno(bool v)
112 {
113 return v ? "yes" : "no";
114 }
115
116 static inline const char *onoff(bool v)
117 {
118 return v ? "on" : "off";
119 }
120
121 enum pipe {
122 INVALID_PIPE = -1,
123 PIPE_A = 0,
124 PIPE_B,
125 PIPE_C,
126 _PIPE_EDP,
127 I915_MAX_PIPES = _PIPE_EDP
128 };
129 #define pipe_name(p) ((p) + 'A')
130
131 enum transcoder {
132 TRANSCODER_A = 0,
133 TRANSCODER_B,
134 TRANSCODER_C,
135 TRANSCODER_EDP,
136 TRANSCODER_DSI_A,
137 TRANSCODER_DSI_C,
138 I915_MAX_TRANSCODERS
139 };
140
141 static inline const char *transcoder_name(enum transcoder transcoder)
142 {
143 switch (transcoder) {
144 case TRANSCODER_A:
145 return "A";
146 case TRANSCODER_B:
147 return "B";
148 case TRANSCODER_C:
149 return "C";
150 case TRANSCODER_EDP:
151 return "EDP";
152 case TRANSCODER_DSI_A:
153 return "DSI A";
154 case TRANSCODER_DSI_C:
155 return "DSI C";
156 default:
157 return "<invalid>";
158 }
159 }
160
161 static inline bool transcoder_is_dsi(enum transcoder transcoder)
162 {
163 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
164 }
165
166 /*
167 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
168 * number of planes per CRTC. Not all platforms really have this many planes,
169 * which means some arrays of size I915_MAX_PLANES may have unused entries
170 * between the topmost sprite plane and the cursor plane.
171 */
172 enum plane {
173 PLANE_A = 0,
174 PLANE_B,
175 PLANE_C,
176 PLANE_CURSOR,
177 I915_MAX_PLANES,
178 };
179 #define plane_name(p) ((p) + 'A')
180
181 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
182
183 enum port {
184 PORT_A = 0,
185 PORT_B,
186 PORT_C,
187 PORT_D,
188 PORT_E,
189 I915_MAX_PORTS
190 };
191 #define port_name(p) ((p) + 'A')
192
193 #define I915_NUM_PHYS_VLV 2
194
195 enum dpio_channel {
196 DPIO_CH0,
197 DPIO_CH1
198 };
199
200 enum dpio_phy {
201 DPIO_PHY0,
202 DPIO_PHY1
203 };
204
205 enum intel_display_power_domain {
206 POWER_DOMAIN_PIPE_A,
207 POWER_DOMAIN_PIPE_B,
208 POWER_DOMAIN_PIPE_C,
209 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
210 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
211 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
212 POWER_DOMAIN_TRANSCODER_A,
213 POWER_DOMAIN_TRANSCODER_B,
214 POWER_DOMAIN_TRANSCODER_C,
215 POWER_DOMAIN_TRANSCODER_EDP,
216 POWER_DOMAIN_TRANSCODER_DSI_A,
217 POWER_DOMAIN_TRANSCODER_DSI_C,
218 POWER_DOMAIN_PORT_DDI_A_LANES,
219 POWER_DOMAIN_PORT_DDI_B_LANES,
220 POWER_DOMAIN_PORT_DDI_C_LANES,
221 POWER_DOMAIN_PORT_DDI_D_LANES,
222 POWER_DOMAIN_PORT_DDI_E_LANES,
223 POWER_DOMAIN_PORT_DSI,
224 POWER_DOMAIN_PORT_CRT,
225 POWER_DOMAIN_PORT_OTHER,
226 POWER_DOMAIN_VGA,
227 POWER_DOMAIN_AUDIO,
228 POWER_DOMAIN_PLLS,
229 POWER_DOMAIN_AUX_A,
230 POWER_DOMAIN_AUX_B,
231 POWER_DOMAIN_AUX_C,
232 POWER_DOMAIN_AUX_D,
233 POWER_DOMAIN_GMBUS,
234 POWER_DOMAIN_MODESET,
235 POWER_DOMAIN_INIT,
236
237 POWER_DOMAIN_NUM,
238 };
239
240 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
241 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
242 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
243 #define POWER_DOMAIN_TRANSCODER(tran) \
244 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
245 (tran) + POWER_DOMAIN_TRANSCODER_A)
246
247 enum hpd_pin {
248 HPD_NONE = 0,
249 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
250 HPD_CRT,
251 HPD_SDVO_B,
252 HPD_SDVO_C,
253 HPD_PORT_A,
254 HPD_PORT_B,
255 HPD_PORT_C,
256 HPD_PORT_D,
257 HPD_PORT_E,
258 HPD_NUM_PINS
259 };
260
261 #define for_each_hpd_pin(__pin) \
262 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
263
264 struct i915_hotplug {
265 struct work_struct hotplug_work;
266
267 struct {
268 unsigned long last_jiffies;
269 int count;
270 enum {
271 HPD_ENABLED = 0,
272 HPD_DISABLED = 1,
273 HPD_MARK_DISABLED = 2
274 } state;
275 } stats[HPD_NUM_PINS];
276 u32 event_bits;
277 struct delayed_work reenable_work;
278
279 struct intel_digital_port *irq_port[I915_MAX_PORTS];
280 u32 long_port_mask;
281 u32 short_port_mask;
282 struct work_struct dig_port_work;
283
284 /*
285 * if we get a HPD irq from DP and a HPD irq from non-DP
286 * the non-DP HPD could block the workqueue on a mode config
287 * mutex getting, that userspace may have taken. However
288 * userspace is waiting on the DP workqueue to run which is
289 * blocked behind the non-DP one.
290 */
291 struct workqueue_struct *dp_wq;
292 };
293
294 #define I915_GEM_GPU_DOMAINS \
295 (I915_GEM_DOMAIN_RENDER | \
296 I915_GEM_DOMAIN_SAMPLER | \
297 I915_GEM_DOMAIN_COMMAND | \
298 I915_GEM_DOMAIN_INSTRUCTION | \
299 I915_GEM_DOMAIN_VERTEX)
300
301 #define for_each_pipe(__dev_priv, __p) \
302 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
303 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
304 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
305 for_each_if ((__mask) & (1 << (__p)))
306 #define for_each_plane(__dev_priv, __pipe, __p) \
307 for ((__p) = 0; \
308 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
309 (__p)++)
310 #define for_each_sprite(__dev_priv, __p, __s) \
311 for ((__s) = 0; \
312 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
313 (__s)++)
314
315 #define for_each_port_masked(__port, __ports_mask) \
316 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
317 for_each_if ((__ports_mask) & (1 << (__port)))
318
319 #define for_each_crtc(dev, crtc) \
320 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
321
322 #define for_each_intel_plane(dev, intel_plane) \
323 list_for_each_entry(intel_plane, \
324 &dev->mode_config.plane_list, \
325 base.head)
326
327 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
328 list_for_each_entry(intel_plane, \
329 &(dev)->mode_config.plane_list, \
330 base.head) \
331 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
332
333 #define for_each_intel_crtc(dev, intel_crtc) \
334 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
335
336 #define for_each_intel_encoder(dev, intel_encoder) \
337 list_for_each_entry(intel_encoder, \
338 &(dev)->mode_config.encoder_list, \
339 base.head)
340
341 #define for_each_intel_connector(dev, intel_connector) \
342 list_for_each_entry(intel_connector, \
343 &dev->mode_config.connector_list, \
344 base.head)
345
346 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
347 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
348 for_each_if ((intel_encoder)->base.crtc == (__crtc))
349
350 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
351 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
352 for_each_if ((intel_connector)->base.encoder == (__encoder))
353
354 #define for_each_power_domain(domain, mask) \
355 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
356 for_each_if ((1 << (domain)) & (mask))
357
358 struct drm_i915_private;
359 struct i915_mm_struct;
360 struct i915_mmu_object;
361
362 struct drm_i915_file_private {
363 struct drm_i915_private *dev_priv;
364 struct drm_file *file;
365
366 struct {
367 spinlock_t lock;
368 struct list_head request_list;
369 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
370 * chosen to prevent the CPU getting more than a frame ahead of the GPU
371 * (when using lax throttling for the frontbuffer). We also use it to
372 * offer free GPU waitboosts for severely congested workloads.
373 */
374 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
375 } mm;
376 struct idr context_idr;
377
378 struct intel_rps_client {
379 struct list_head link;
380 unsigned boosts;
381 } rps;
382
383 unsigned int bsd_ring;
384 };
385
386 /* Used by dp and fdi links */
387 struct intel_link_m_n {
388 uint32_t tu;
389 uint32_t gmch_m;
390 uint32_t gmch_n;
391 uint32_t link_m;
392 uint32_t link_n;
393 };
394
395 void intel_link_compute_m_n(int bpp, int nlanes,
396 int pixel_clock, int link_clock,
397 struct intel_link_m_n *m_n);
398
399 /* Interface history:
400 *
401 * 1.1: Original.
402 * 1.2: Add Power Management
403 * 1.3: Add vblank support
404 * 1.4: Fix cmdbuffer path, add heap destroy
405 * 1.5: Add vblank pipe configuration
406 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
407 * - Support vertical blank on secondary display pipe
408 */
409 #define DRIVER_MAJOR 1
410 #define DRIVER_MINOR 6
411 #define DRIVER_PATCHLEVEL 0
412
413 #define WATCH_LISTS 0
414
415 struct opregion_header;
416 struct opregion_acpi;
417 struct opregion_swsci;
418 struct opregion_asle;
419
420 struct intel_opregion {
421 struct opregion_header *header;
422 struct opregion_acpi *acpi;
423 struct opregion_swsci *swsci;
424 u32 swsci_gbda_sub_functions;
425 u32 swsci_sbcb_sub_functions;
426 struct opregion_asle *asle;
427 void *rvda;
428 const void *vbt;
429 u32 vbt_size;
430 u32 *lid_state;
431 struct work_struct asle_work;
432 };
433 #define OPREGION_SIZE (8*1024)
434
435 struct intel_overlay;
436 struct intel_overlay_error_state;
437
438 #define I915_FENCE_REG_NONE -1
439 #define I915_MAX_NUM_FENCES 32
440 /* 32 fences + sign bit for FENCE_REG_NONE */
441 #define I915_MAX_NUM_FENCE_BITS 6
442
443 struct drm_i915_fence_reg {
444 struct list_head lru_list;
445 struct drm_i915_gem_object *obj;
446 int pin_count;
447 };
448
449 struct sdvo_device_mapping {
450 u8 initialized;
451 u8 dvo_port;
452 u8 slave_addr;
453 u8 dvo_wiring;
454 u8 i2c_pin;
455 u8 ddc_pin;
456 };
457
458 struct intel_display_error_state;
459
460 struct drm_i915_error_state {
461 struct kref ref;
462 struct timeval time;
463
464 char error_msg[128];
465 int iommu;
466 u32 reset_count;
467 u32 suspend_count;
468
469 /* Generic register state */
470 u32 eir;
471 u32 pgtbl_er;
472 u32 ier;
473 u32 gtier[4];
474 u32 ccid;
475 u32 derrmr;
476 u32 forcewake;
477 u32 error; /* gen6+ */
478 u32 err_int; /* gen7 */
479 u32 fault_data0; /* gen8, gen9 */
480 u32 fault_data1; /* gen8, gen9 */
481 u32 done_reg;
482 u32 gac_eco;
483 u32 gam_ecochk;
484 u32 gab_ctl;
485 u32 gfx_mode;
486 u32 extra_instdone[I915_NUM_INSTDONE_REG];
487 u64 fence[I915_MAX_NUM_FENCES];
488 struct intel_overlay_error_state *overlay;
489 struct intel_display_error_state *display;
490 struct drm_i915_error_object *semaphore_obj;
491
492 struct drm_i915_error_ring {
493 bool valid;
494 /* Software tracked state */
495 bool waiting;
496 int hangcheck_score;
497 enum intel_ring_hangcheck_action hangcheck_action;
498 int num_requests;
499
500 /* our own tracking of ring head and tail */
501 u32 cpu_ring_head;
502 u32 cpu_ring_tail;
503
504 u32 last_seqno;
505 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
506
507 /* Register state */
508 u32 start;
509 u32 tail;
510 u32 head;
511 u32 ctl;
512 u32 hws;
513 u32 ipeir;
514 u32 ipehr;
515 u32 instdone;
516 u32 bbstate;
517 u32 instpm;
518 u32 instps;
519 u32 seqno;
520 u64 bbaddr;
521 u64 acthd;
522 u32 fault_reg;
523 u64 faddr;
524 u32 rc_psmi; /* sleep state */
525 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
526
527 struct drm_i915_error_object {
528 int page_count;
529 u64 gtt_offset;
530 u32 *pages[0];
531 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
532
533 struct drm_i915_error_object *wa_ctx;
534
535 struct drm_i915_error_request {
536 long jiffies;
537 u32 seqno;
538 u32 tail;
539 } *requests;
540
541 struct {
542 u32 gfx_mode;
543 union {
544 u64 pdp[4];
545 u32 pp_dir_base;
546 };
547 } vm_info;
548
549 pid_t pid;
550 char comm[TASK_COMM_LEN];
551 } ring[I915_NUM_ENGINES];
552
553 struct drm_i915_error_buffer {
554 u32 size;
555 u32 name;
556 u32 rseqno[I915_NUM_ENGINES], wseqno;
557 u64 gtt_offset;
558 u32 read_domains;
559 u32 write_domain;
560 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
561 s32 pinned:2;
562 u32 tiling:2;
563 u32 dirty:1;
564 u32 purgeable:1;
565 u32 userptr:1;
566 s32 ring:4;
567 u32 cache_level:3;
568 } **active_bo, **pinned_bo;
569
570 u32 *active_bo_count, *pinned_bo_count;
571 u32 vm_count;
572 };
573
574 struct intel_connector;
575 struct intel_encoder;
576 struct intel_crtc_state;
577 struct intel_initial_plane_config;
578 struct intel_crtc;
579 struct intel_limit;
580 struct dpll;
581
582 struct drm_i915_display_funcs {
583 int (*get_display_clock_speed)(struct drm_device *dev);
584 int (*get_fifo_size)(struct drm_device *dev, int plane);
585 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
586 int (*compute_intermediate_wm)(struct drm_device *dev,
587 struct intel_crtc *intel_crtc,
588 struct intel_crtc_state *newstate);
589 void (*initial_watermarks)(struct intel_crtc_state *cstate);
590 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
591 void (*update_wm)(struct drm_crtc *crtc);
592 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
593 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
594 /* Returns the active state of the crtc, and if the crtc is active,
595 * fills out the pipe-config with the hw state. */
596 bool (*get_pipe_config)(struct intel_crtc *,
597 struct intel_crtc_state *);
598 void (*get_initial_plane_config)(struct intel_crtc *,
599 struct intel_initial_plane_config *);
600 int (*crtc_compute_clock)(struct intel_crtc *crtc,
601 struct intel_crtc_state *crtc_state);
602 void (*crtc_enable)(struct drm_crtc *crtc);
603 void (*crtc_disable)(struct drm_crtc *crtc);
604 void (*audio_codec_enable)(struct drm_connector *connector,
605 struct intel_encoder *encoder,
606 const struct drm_display_mode *adjusted_mode);
607 void (*audio_codec_disable)(struct intel_encoder *encoder);
608 void (*fdi_link_train)(struct drm_crtc *crtc);
609 void (*init_clock_gating)(struct drm_device *dev);
610 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
611 struct drm_framebuffer *fb,
612 struct drm_i915_gem_object *obj,
613 struct drm_i915_gem_request *req,
614 uint32_t flags);
615 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
616 /* clock updates for mode set */
617 /* cursor updates */
618 /* render clock increase/decrease */
619 /* display clock increase/decrease */
620 /* pll clock increase/decrease */
621
622 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
623 void (*load_luts)(struct drm_crtc_state *crtc_state);
624 };
625
626 enum forcewake_domain_id {
627 FW_DOMAIN_ID_RENDER = 0,
628 FW_DOMAIN_ID_BLITTER,
629 FW_DOMAIN_ID_MEDIA,
630
631 FW_DOMAIN_ID_COUNT
632 };
633
634 enum forcewake_domains {
635 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
636 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
637 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
638 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
639 FORCEWAKE_BLITTER |
640 FORCEWAKE_MEDIA)
641 };
642
643 #define FW_REG_READ (1)
644 #define FW_REG_WRITE (2)
645
646 enum forcewake_domains
647 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
648 i915_reg_t reg, unsigned int op);
649
650 struct intel_uncore_funcs {
651 void (*force_wake_get)(struct drm_i915_private *dev_priv,
652 enum forcewake_domains domains);
653 void (*force_wake_put)(struct drm_i915_private *dev_priv,
654 enum forcewake_domains domains);
655
656 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
657 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
658 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
659 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
660
661 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
662 uint8_t val, bool trace);
663 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
664 uint16_t val, bool trace);
665 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
666 uint32_t val, bool trace);
667 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
668 uint64_t val, bool trace);
669 };
670
671 struct intel_uncore {
672 spinlock_t lock; /** lock is also taken in irq contexts. */
673
674 struct intel_uncore_funcs funcs;
675
676 unsigned fifo_count;
677 enum forcewake_domains fw_domains;
678
679 struct intel_uncore_forcewake_domain {
680 struct drm_i915_private *i915;
681 enum forcewake_domain_id id;
682 enum forcewake_domains mask;
683 unsigned wake_count;
684 struct hrtimer timer;
685 i915_reg_t reg_set;
686 u32 val_set;
687 u32 val_clear;
688 i915_reg_t reg_ack;
689 i915_reg_t reg_post;
690 u32 val_reset;
691 } fw_domain[FW_DOMAIN_ID_COUNT];
692
693 int unclaimed_mmio_check;
694 };
695
696 /* Iterate over initialised fw domains */
697 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
698 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
699 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
700 (domain__)++) \
701 for_each_if ((mask__) & (domain__)->mask)
702
703 #define for_each_fw_domain(domain__, dev_priv__) \
704 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
705
706 #define CSR_VERSION(major, minor) ((major) << 16 | (minor))
707 #define CSR_VERSION_MAJOR(version) ((version) >> 16)
708 #define CSR_VERSION_MINOR(version) ((version) & 0xffff)
709
710 struct intel_csr {
711 struct work_struct work;
712 const char *fw_path;
713 uint32_t *dmc_payload;
714 uint32_t dmc_fw_size;
715 uint32_t version;
716 uint32_t mmio_count;
717 i915_reg_t mmioaddr[8];
718 uint32_t mmiodata[8];
719 uint32_t dc_state;
720 uint32_t allowed_dc_mask;
721 };
722
723 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
724 func(is_mobile) sep \
725 func(is_i85x) sep \
726 func(is_i915g) sep \
727 func(is_i945gm) sep \
728 func(is_g33) sep \
729 func(need_gfx_hws) sep \
730 func(is_g4x) sep \
731 func(is_pineview) sep \
732 func(is_broadwater) sep \
733 func(is_crestline) sep \
734 func(is_ivybridge) sep \
735 func(is_valleyview) sep \
736 func(is_cherryview) sep \
737 func(is_haswell) sep \
738 func(is_broadwell) sep \
739 func(is_skylake) sep \
740 func(is_broxton) sep \
741 func(is_kabylake) sep \
742 func(is_preliminary) sep \
743 func(has_fbc) sep \
744 func(has_pipe_cxsr) sep \
745 func(has_hotplug) sep \
746 func(cursor_needs_physical) sep \
747 func(has_overlay) sep \
748 func(overlay_needs_physical) sep \
749 func(supports_tv) sep \
750 func(has_llc) sep \
751 func(has_snoop) sep \
752 func(has_ddi) sep \
753 func(has_fpga_dbg)
754
755 #define DEFINE_FLAG(name) u8 name:1
756 #define SEP_SEMICOLON ;
757
758 struct intel_device_info {
759 u32 display_mmio_offset;
760 u16 device_id;
761 u8 num_pipes;
762 u8 num_sprites[I915_MAX_PIPES];
763 u8 gen;
764 u16 gen_mask;
765 u8 ring_mask; /* Rings supported by the HW */
766 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
767 /* Register offsets for the various display pipes and transcoders */
768 int pipe_offsets[I915_MAX_TRANSCODERS];
769 int trans_offsets[I915_MAX_TRANSCODERS];
770 int palette_offsets[I915_MAX_PIPES];
771 int cursor_offsets[I915_MAX_PIPES];
772
773 /* Slice/subslice/EU info */
774 u8 slice_total;
775 u8 subslice_total;
776 u8 subslice_per_slice;
777 u8 eu_total;
778 u8 eu_per_subslice;
779 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
780 u8 subslice_7eu[3];
781 u8 has_slice_pg:1;
782 u8 has_subslice_pg:1;
783 u8 has_eu_pg:1;
784
785 struct color_luts {
786 u16 degamma_lut_size;
787 u16 gamma_lut_size;
788 } color;
789 };
790
791 #undef DEFINE_FLAG
792 #undef SEP_SEMICOLON
793
794 enum i915_cache_level {
795 I915_CACHE_NONE = 0,
796 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
797 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
798 caches, eg sampler/render caches, and the
799 large Last-Level-Cache. LLC is coherent with
800 the CPU, but L3 is only visible to the GPU. */
801 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
802 };
803
804 struct i915_ctx_hang_stats {
805 /* This context had batch pending when hang was declared */
806 unsigned batch_pending;
807
808 /* This context had batch active when hang was declared */
809 unsigned batch_active;
810
811 /* Time when this context was last blamed for a GPU reset */
812 unsigned long guilty_ts;
813
814 /* If the contexts causes a second GPU hang within this time,
815 * it is permanently banned from submitting any more work.
816 */
817 unsigned long ban_period_seconds;
818
819 /* This context is banned to submit more work */
820 bool banned;
821 };
822
823 /* This must match up with the value previously used for execbuf2.rsvd1. */
824 #define DEFAULT_CONTEXT_HANDLE 0
825
826 #define CONTEXT_NO_ZEROMAP (1<<0)
827 /**
828 * struct intel_context - as the name implies, represents a context.
829 * @ref: reference count.
830 * @user_handle: userspace tracking identity for this context.
831 * @remap_slice: l3 row remapping information.
832 * @flags: context specific flags:
833 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
834 * @file_priv: filp associated with this context (NULL for global default
835 * context).
836 * @hang_stats: information about the role of this context in possible GPU
837 * hangs.
838 * @ppgtt: virtual memory space used by this context.
839 * @legacy_hw_ctx: render context backing object and whether it is correctly
840 * initialized (legacy ring submission mechanism only).
841 * @link: link in the global list of contexts.
842 *
843 * Contexts are memory images used by the hardware to store copies of their
844 * internal state.
845 */
846 struct intel_context {
847 struct kref ref;
848 int user_handle;
849 uint8_t remap_slice;
850 struct drm_i915_private *i915;
851 int flags;
852 struct drm_i915_file_private *file_priv;
853 struct i915_ctx_hang_stats hang_stats;
854 struct i915_hw_ppgtt *ppgtt;
855
856 /* Unique identifier for this context, used by the hw for tracking */
857 unsigned hw_id;
858
859 /* Legacy ring buffer submission */
860 struct {
861 struct drm_i915_gem_object *rcs_state;
862 bool initialized;
863 } legacy_hw_ctx;
864
865 /* Execlists */
866 struct {
867 struct drm_i915_gem_object *state;
868 struct intel_ringbuffer *ringbuf;
869 int pin_count;
870 struct i915_vma *lrc_vma;
871 u64 lrc_desc;
872 uint32_t *lrc_reg_state;
873 bool initialised;
874 } engine[I915_NUM_ENGINES];
875
876 struct list_head link;
877 };
878
879 enum fb_op_origin {
880 ORIGIN_GTT,
881 ORIGIN_CPU,
882 ORIGIN_CS,
883 ORIGIN_FLIP,
884 ORIGIN_DIRTYFB,
885 };
886
887 struct intel_fbc {
888 /* This is always the inner lock when overlapping with struct_mutex and
889 * it's the outer lock when overlapping with stolen_lock. */
890 struct mutex lock;
891 unsigned threshold;
892 unsigned int possible_framebuffer_bits;
893 unsigned int busy_bits;
894 unsigned int visible_pipes_mask;
895 struct intel_crtc *crtc;
896
897 struct drm_mm_node compressed_fb;
898 struct drm_mm_node *compressed_llb;
899
900 bool false_color;
901
902 bool enabled;
903 bool active;
904
905 struct intel_fbc_state_cache {
906 struct {
907 unsigned int mode_flags;
908 uint32_t hsw_bdw_pixel_rate;
909 } crtc;
910
911 struct {
912 unsigned int rotation;
913 int src_w;
914 int src_h;
915 bool visible;
916 } plane;
917
918 struct {
919 u64 ilk_ggtt_offset;
920 uint32_t pixel_format;
921 unsigned int stride;
922 int fence_reg;
923 unsigned int tiling_mode;
924 } fb;
925 } state_cache;
926
927 struct intel_fbc_reg_params {
928 struct {
929 enum pipe pipe;
930 enum plane plane;
931 unsigned int fence_y_offset;
932 } crtc;
933
934 struct {
935 u64 ggtt_offset;
936 uint32_t pixel_format;
937 unsigned int stride;
938 int fence_reg;
939 } fb;
940
941 int cfb_size;
942 } params;
943
944 struct intel_fbc_work {
945 bool scheduled;
946 u32 scheduled_vblank;
947 struct work_struct work;
948 } work;
949
950 const char *no_fbc_reason;
951 };
952
953 /**
954 * HIGH_RR is the highest eDP panel refresh rate read from EDID
955 * LOW_RR is the lowest eDP panel refresh rate found from EDID
956 * parsing for same resolution.
957 */
958 enum drrs_refresh_rate_type {
959 DRRS_HIGH_RR,
960 DRRS_LOW_RR,
961 DRRS_MAX_RR, /* RR count */
962 };
963
964 enum drrs_support_type {
965 DRRS_NOT_SUPPORTED = 0,
966 STATIC_DRRS_SUPPORT = 1,
967 SEAMLESS_DRRS_SUPPORT = 2
968 };
969
970 struct intel_dp;
971 struct i915_drrs {
972 struct mutex mutex;
973 struct delayed_work work;
974 struct intel_dp *dp;
975 unsigned busy_frontbuffer_bits;
976 enum drrs_refresh_rate_type refresh_rate_type;
977 enum drrs_support_type type;
978 };
979
980 struct i915_psr {
981 struct mutex lock;
982 bool sink_support;
983 bool source_ok;
984 struct intel_dp *enabled;
985 bool active;
986 struct delayed_work work;
987 unsigned busy_frontbuffer_bits;
988 bool psr2_support;
989 bool aux_frame_sync;
990 bool link_standby;
991 };
992
993 enum intel_pch {
994 PCH_NONE = 0, /* No PCH present */
995 PCH_IBX, /* Ibexpeak PCH */
996 PCH_CPT, /* Cougarpoint PCH */
997 PCH_LPT, /* Lynxpoint PCH */
998 PCH_SPT, /* Sunrisepoint PCH */
999 PCH_NOP,
1000 };
1001
1002 enum intel_sbi_destination {
1003 SBI_ICLK,
1004 SBI_MPHY,
1005 };
1006
1007 #define QUIRK_PIPEA_FORCE (1<<0)
1008 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1009 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1010 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1011 #define QUIRK_PIPEB_FORCE (1<<4)
1012 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1013
1014 struct intel_fbdev;
1015 struct intel_fbc_work;
1016
1017 struct intel_gmbus {
1018 struct i2c_adapter adapter;
1019 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1020 u32 force_bit;
1021 u32 reg0;
1022 i915_reg_t gpio_reg;
1023 struct i2c_algo_bit_data bit_algo;
1024 struct drm_i915_private *dev_priv;
1025 };
1026
1027 struct i915_suspend_saved_registers {
1028 u32 saveDSPARB;
1029 u32 saveLVDS;
1030 u32 savePP_ON_DELAYS;
1031 u32 savePP_OFF_DELAYS;
1032 u32 savePP_ON;
1033 u32 savePP_OFF;
1034 u32 savePP_CONTROL;
1035 u32 savePP_DIVISOR;
1036 u32 saveFBC_CONTROL;
1037 u32 saveCACHE_MODE_0;
1038 u32 saveMI_ARB_STATE;
1039 u32 saveSWF0[16];
1040 u32 saveSWF1[16];
1041 u32 saveSWF3[3];
1042 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1043 u32 savePCH_PORT_HOTPLUG;
1044 u16 saveGCDGMBUS;
1045 };
1046
1047 struct vlv_s0ix_state {
1048 /* GAM */
1049 u32 wr_watermark;
1050 u32 gfx_prio_ctrl;
1051 u32 arb_mode;
1052 u32 gfx_pend_tlb0;
1053 u32 gfx_pend_tlb1;
1054 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1055 u32 media_max_req_count;
1056 u32 gfx_max_req_count;
1057 u32 render_hwsp;
1058 u32 ecochk;
1059 u32 bsd_hwsp;
1060 u32 blt_hwsp;
1061 u32 tlb_rd_addr;
1062
1063 /* MBC */
1064 u32 g3dctl;
1065 u32 gsckgctl;
1066 u32 mbctl;
1067
1068 /* GCP */
1069 u32 ucgctl1;
1070 u32 ucgctl3;
1071 u32 rcgctl1;
1072 u32 rcgctl2;
1073 u32 rstctl;
1074 u32 misccpctl;
1075
1076 /* GPM */
1077 u32 gfxpause;
1078 u32 rpdeuhwtc;
1079 u32 rpdeuc;
1080 u32 ecobus;
1081 u32 pwrdwnupctl;
1082 u32 rp_down_timeout;
1083 u32 rp_deucsw;
1084 u32 rcubmabdtmr;
1085 u32 rcedata;
1086 u32 spare2gh;
1087
1088 /* Display 1 CZ domain */
1089 u32 gt_imr;
1090 u32 gt_ier;
1091 u32 pm_imr;
1092 u32 pm_ier;
1093 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1094
1095 /* GT SA CZ domain */
1096 u32 tilectl;
1097 u32 gt_fifoctl;
1098 u32 gtlc_wake_ctrl;
1099 u32 gtlc_survive;
1100 u32 pmwgicz;
1101
1102 /* Display 2 CZ domain */
1103 u32 gu_ctl0;
1104 u32 gu_ctl1;
1105 u32 pcbr;
1106 u32 clock_gate_dis2;
1107 };
1108
1109 struct intel_rps_ei {
1110 u32 cz_clock;
1111 u32 render_c0;
1112 u32 media_c0;
1113 };
1114
1115 struct intel_gen6_power_mgmt {
1116 /*
1117 * work, interrupts_enabled and pm_iir are protected by
1118 * dev_priv->irq_lock
1119 */
1120 struct work_struct work;
1121 bool interrupts_enabled;
1122 u32 pm_iir;
1123
1124 /* Frequencies are stored in potentially platform dependent multiples.
1125 * In other words, *_freq needs to be multiplied by X to be interesting.
1126 * Soft limits are those which are used for the dynamic reclocking done
1127 * by the driver (raise frequencies under heavy loads, and lower for
1128 * lighter loads). Hard limits are those imposed by the hardware.
1129 *
1130 * A distinction is made for overclocking, which is never enabled by
1131 * default, and is considered to be above the hard limit if it's
1132 * possible at all.
1133 */
1134 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1135 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1136 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1137 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1138 u8 min_freq; /* AKA RPn. Minimum frequency */
1139 u8 idle_freq; /* Frequency to request when we are idle */
1140 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1141 u8 rp1_freq; /* "less than" RP0 power/freqency */
1142 u8 rp0_freq; /* Non-overclocked max frequency. */
1143 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1144
1145 u8 up_threshold; /* Current %busy required to uplock */
1146 u8 down_threshold; /* Current %busy required to downclock */
1147
1148 int last_adj;
1149 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1150
1151 spinlock_t client_lock;
1152 struct list_head clients;
1153 bool client_boost;
1154
1155 bool enabled;
1156 struct delayed_work delayed_resume_work;
1157 unsigned boosts;
1158
1159 struct intel_rps_client semaphores, mmioflips;
1160
1161 /* manual wa residency calculations */
1162 struct intel_rps_ei up_ei, down_ei;
1163
1164 /*
1165 * Protects RPS/RC6 register access and PCU communication.
1166 * Must be taken after struct_mutex if nested. Note that
1167 * this lock may be held for long periods of time when
1168 * talking to hw - so only take it when talking to hw!
1169 */
1170 struct mutex hw_lock;
1171 };
1172
1173 /* defined intel_pm.c */
1174 extern spinlock_t mchdev_lock;
1175
1176 struct intel_ilk_power_mgmt {
1177 u8 cur_delay;
1178 u8 min_delay;
1179 u8 max_delay;
1180 u8 fmax;
1181 u8 fstart;
1182
1183 u64 last_count1;
1184 unsigned long last_time1;
1185 unsigned long chipset_power;
1186 u64 last_count2;
1187 u64 last_time2;
1188 unsigned long gfx_power;
1189 u8 corr;
1190
1191 int c_m;
1192 int r_t;
1193 };
1194
1195 struct drm_i915_private;
1196 struct i915_power_well;
1197
1198 struct i915_power_well_ops {
1199 /*
1200 * Synchronize the well's hw state to match the current sw state, for
1201 * example enable/disable it based on the current refcount. Called
1202 * during driver init and resume time, possibly after first calling
1203 * the enable/disable handlers.
1204 */
1205 void (*sync_hw)(struct drm_i915_private *dev_priv,
1206 struct i915_power_well *power_well);
1207 /*
1208 * Enable the well and resources that depend on it (for example
1209 * interrupts located on the well). Called after the 0->1 refcount
1210 * transition.
1211 */
1212 void (*enable)(struct drm_i915_private *dev_priv,
1213 struct i915_power_well *power_well);
1214 /*
1215 * Disable the well and resources that depend on it. Called after
1216 * the 1->0 refcount transition.
1217 */
1218 void (*disable)(struct drm_i915_private *dev_priv,
1219 struct i915_power_well *power_well);
1220 /* Returns the hw enabled state. */
1221 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1222 struct i915_power_well *power_well);
1223 };
1224
1225 /* Power well structure for haswell */
1226 struct i915_power_well {
1227 const char *name;
1228 bool always_on;
1229 /* power well enable/disable usage count */
1230 int count;
1231 /* cached hw enabled state */
1232 bool hw_enabled;
1233 unsigned long domains;
1234 unsigned long data;
1235 const struct i915_power_well_ops *ops;
1236 };
1237
1238 struct i915_power_domains {
1239 /*
1240 * Power wells needed for initialization at driver init and suspend
1241 * time are on. They are kept on until after the first modeset.
1242 */
1243 bool init_power_on;
1244 bool initializing;
1245 int power_well_count;
1246
1247 struct mutex lock;
1248 int domain_use_count[POWER_DOMAIN_NUM];
1249 struct i915_power_well *power_wells;
1250 };
1251
1252 #define MAX_L3_SLICES 2
1253 struct intel_l3_parity {
1254 u32 *remap_info[MAX_L3_SLICES];
1255 struct work_struct error_work;
1256 int which_slice;
1257 };
1258
1259 struct i915_gem_mm {
1260 /** Memory allocator for GTT stolen memory */
1261 struct drm_mm stolen;
1262 /** Protects the usage of the GTT stolen memory allocator. This is
1263 * always the inner lock when overlapping with struct_mutex. */
1264 struct mutex stolen_lock;
1265
1266 /** List of all objects in gtt_space. Used to restore gtt
1267 * mappings on resume */
1268 struct list_head bound_list;
1269 /**
1270 * List of objects which are not bound to the GTT (thus
1271 * are idle and not used by the GPU) but still have
1272 * (presumably uncached) pages still attached.
1273 */
1274 struct list_head unbound_list;
1275
1276 /** Usable portion of the GTT for GEM */
1277 unsigned long stolen_base; /* limited to low memory (32-bit) */
1278
1279 /** PPGTT used for aliasing the PPGTT with the GTT */
1280 struct i915_hw_ppgtt *aliasing_ppgtt;
1281
1282 struct notifier_block oom_notifier;
1283 struct notifier_block vmap_notifier;
1284 struct shrinker shrinker;
1285 bool shrinker_no_lock_stealing;
1286
1287 /** LRU list of objects with fence regs on them. */
1288 struct list_head fence_list;
1289
1290 /**
1291 * We leave the user IRQ off as much as possible,
1292 * but this means that requests will finish and never
1293 * be retired once the system goes idle. Set a timer to
1294 * fire periodically while the ring is running. When it
1295 * fires, go retire requests.
1296 */
1297 struct delayed_work retire_work;
1298
1299 /**
1300 * When we detect an idle GPU, we want to turn on
1301 * powersaving features. So once we see that there
1302 * are no more requests outstanding and no more
1303 * arrive within a small period of time, we fire
1304 * off the idle_work.
1305 */
1306 struct delayed_work idle_work;
1307
1308 /**
1309 * Are we in a non-interruptible section of code like
1310 * modesetting?
1311 */
1312 bool interruptible;
1313
1314 /**
1315 * Is the GPU currently considered idle, or busy executing userspace
1316 * requests? Whilst idle, we attempt to power down the hardware and
1317 * display clocks. In order to reduce the effect on performance, there
1318 * is a slight delay before we do so.
1319 */
1320 bool busy;
1321
1322 /* the indicator for dispatch video commands on two BSD rings */
1323 unsigned int bsd_ring_dispatch_index;
1324
1325 /** Bit 6 swizzling required for X tiling */
1326 uint32_t bit_6_swizzle_x;
1327 /** Bit 6 swizzling required for Y tiling */
1328 uint32_t bit_6_swizzle_y;
1329
1330 /* accounting, useful for userland debugging */
1331 spinlock_t object_stat_lock;
1332 size_t object_memory;
1333 u32 object_count;
1334 };
1335
1336 struct drm_i915_error_state_buf {
1337 struct drm_i915_private *i915;
1338 unsigned bytes;
1339 unsigned size;
1340 int err;
1341 u8 *buf;
1342 loff_t start;
1343 loff_t pos;
1344 };
1345
1346 struct i915_error_state_file_priv {
1347 struct drm_device *dev;
1348 struct drm_i915_error_state *error;
1349 };
1350
1351 struct i915_gpu_error {
1352 /* For hangcheck timer */
1353 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1354 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1355 /* Hang gpu twice in this window and your context gets banned */
1356 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1357
1358 struct workqueue_struct *hangcheck_wq;
1359 struct delayed_work hangcheck_work;
1360
1361 /* For reset and error_state handling. */
1362 spinlock_t lock;
1363 /* Protected by the above dev->gpu_error.lock. */
1364 struct drm_i915_error_state *first_error;
1365
1366 unsigned long missed_irq_rings;
1367
1368 /**
1369 * State variable controlling the reset flow and count
1370 *
1371 * This is a counter which gets incremented when reset is triggered,
1372 * and again when reset has been handled. So odd values (lowest bit set)
1373 * means that reset is in progress and even values that
1374 * (reset_counter >> 1):th reset was successfully completed.
1375 *
1376 * If reset is not completed succesfully, the I915_WEDGE bit is
1377 * set meaning that hardware is terminally sour and there is no
1378 * recovery. All waiters on the reset_queue will be woken when
1379 * that happens.
1380 *
1381 * This counter is used by the wait_seqno code to notice that reset
1382 * event happened and it needs to restart the entire ioctl (since most
1383 * likely the seqno it waited for won't ever signal anytime soon).
1384 *
1385 * This is important for lock-free wait paths, where no contended lock
1386 * naturally enforces the correct ordering between the bail-out of the
1387 * waiter and the gpu reset work code.
1388 */
1389 atomic_t reset_counter;
1390
1391 #define I915_RESET_IN_PROGRESS_FLAG 1
1392 #define I915_WEDGED (1 << 31)
1393
1394 /**
1395 * Waitqueue to signal when the reset has completed. Used by clients
1396 * that wait for dev_priv->mm.wedged to settle.
1397 */
1398 wait_queue_head_t reset_queue;
1399
1400 /* Userspace knobs for gpu hang simulation;
1401 * combines both a ring mask, and extra flags
1402 */
1403 u32 stop_rings;
1404 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1405 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1406
1407 /* For missed irq/seqno simulation. */
1408 unsigned int test_irq_rings;
1409 };
1410
1411 enum modeset_restore {
1412 MODESET_ON_LID_OPEN,
1413 MODESET_DONE,
1414 MODESET_SUSPENDED,
1415 };
1416
1417 #define DP_AUX_A 0x40
1418 #define DP_AUX_B 0x10
1419 #define DP_AUX_C 0x20
1420 #define DP_AUX_D 0x30
1421
1422 #define DDC_PIN_B 0x05
1423 #define DDC_PIN_C 0x04
1424 #define DDC_PIN_D 0x06
1425
1426 struct ddi_vbt_port_info {
1427 /*
1428 * This is an index in the HDMI/DVI DDI buffer translation table.
1429 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1430 * populate this field.
1431 */
1432 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1433 uint8_t hdmi_level_shift;
1434
1435 uint8_t supports_dvi:1;
1436 uint8_t supports_hdmi:1;
1437 uint8_t supports_dp:1;
1438
1439 uint8_t alternate_aux_channel;
1440 uint8_t alternate_ddc_pin;
1441
1442 uint8_t dp_boost_level;
1443 uint8_t hdmi_boost_level;
1444 };
1445
1446 enum psr_lines_to_wait {
1447 PSR_0_LINES_TO_WAIT = 0,
1448 PSR_1_LINE_TO_WAIT,
1449 PSR_4_LINES_TO_WAIT,
1450 PSR_8_LINES_TO_WAIT
1451 };
1452
1453 struct intel_vbt_data {
1454 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1455 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1456
1457 /* Feature bits */
1458 unsigned int int_tv_support:1;
1459 unsigned int lvds_dither:1;
1460 unsigned int lvds_vbt:1;
1461 unsigned int int_crt_support:1;
1462 unsigned int lvds_use_ssc:1;
1463 unsigned int display_clock_mode:1;
1464 unsigned int fdi_rx_polarity_inverted:1;
1465 unsigned int panel_type:4;
1466 int lvds_ssc_freq;
1467 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1468
1469 enum drrs_support_type drrs_type;
1470
1471 struct {
1472 int rate;
1473 int lanes;
1474 int preemphasis;
1475 int vswing;
1476 bool low_vswing;
1477 bool initialized;
1478 bool support;
1479 int bpp;
1480 struct edp_power_seq pps;
1481 } edp;
1482
1483 struct {
1484 bool full_link;
1485 bool require_aux_wakeup;
1486 int idle_frames;
1487 enum psr_lines_to_wait lines_to_wait;
1488 int tp1_wakeup_time;
1489 int tp2_tp3_wakeup_time;
1490 } psr;
1491
1492 struct {
1493 u16 pwm_freq_hz;
1494 bool present;
1495 bool active_low_pwm;
1496 u8 min_brightness; /* min_brightness/255 of max */
1497 enum intel_backlight_type type;
1498 } backlight;
1499
1500 /* MIPI DSI */
1501 struct {
1502 u16 panel_id;
1503 struct mipi_config *config;
1504 struct mipi_pps_data *pps;
1505 u8 seq_version;
1506 u32 size;
1507 u8 *data;
1508 const u8 *sequence[MIPI_SEQ_MAX];
1509 } dsi;
1510
1511 int crt_ddc_pin;
1512
1513 int child_dev_num;
1514 union child_device_config *child_dev;
1515
1516 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1517 struct sdvo_device_mapping sdvo_mappings[2];
1518 };
1519
1520 enum intel_ddb_partitioning {
1521 INTEL_DDB_PART_1_2,
1522 INTEL_DDB_PART_5_6, /* IVB+ */
1523 };
1524
1525 struct intel_wm_level {
1526 bool enable;
1527 uint32_t pri_val;
1528 uint32_t spr_val;
1529 uint32_t cur_val;
1530 uint32_t fbc_val;
1531 };
1532
1533 struct ilk_wm_values {
1534 uint32_t wm_pipe[3];
1535 uint32_t wm_lp[3];
1536 uint32_t wm_lp_spr[3];
1537 uint32_t wm_linetime[3];
1538 bool enable_fbc_wm;
1539 enum intel_ddb_partitioning partitioning;
1540 };
1541
1542 struct vlv_pipe_wm {
1543 uint16_t primary;
1544 uint16_t sprite[2];
1545 uint8_t cursor;
1546 };
1547
1548 struct vlv_sr_wm {
1549 uint16_t plane;
1550 uint8_t cursor;
1551 };
1552
1553 struct vlv_wm_values {
1554 struct vlv_pipe_wm pipe[3];
1555 struct vlv_sr_wm sr;
1556 struct {
1557 uint8_t cursor;
1558 uint8_t sprite[2];
1559 uint8_t primary;
1560 } ddl[3];
1561 uint8_t level;
1562 bool cxsr;
1563 };
1564
1565 struct skl_ddb_entry {
1566 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1567 };
1568
1569 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1570 {
1571 return entry->end - entry->start;
1572 }
1573
1574 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1575 const struct skl_ddb_entry *e2)
1576 {
1577 if (e1->start == e2->start && e1->end == e2->end)
1578 return true;
1579
1580 return false;
1581 }
1582
1583 struct skl_ddb_allocation {
1584 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1585 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1586 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1587 };
1588
1589 struct skl_wm_values {
1590 bool dirty[I915_MAX_PIPES];
1591 struct skl_ddb_allocation ddb;
1592 uint32_t wm_linetime[I915_MAX_PIPES];
1593 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1594 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1595 };
1596
1597 struct skl_wm_level {
1598 bool plane_en[I915_MAX_PLANES];
1599 uint16_t plane_res_b[I915_MAX_PLANES];
1600 uint8_t plane_res_l[I915_MAX_PLANES];
1601 };
1602
1603 /*
1604 * This struct helps tracking the state needed for runtime PM, which puts the
1605 * device in PCI D3 state. Notice that when this happens, nothing on the
1606 * graphics device works, even register access, so we don't get interrupts nor
1607 * anything else.
1608 *
1609 * Every piece of our code that needs to actually touch the hardware needs to
1610 * either call intel_runtime_pm_get or call intel_display_power_get with the
1611 * appropriate power domain.
1612 *
1613 * Our driver uses the autosuspend delay feature, which means we'll only really
1614 * suspend if we stay with zero refcount for a certain amount of time. The
1615 * default value is currently very conservative (see intel_runtime_pm_enable), but
1616 * it can be changed with the standard runtime PM files from sysfs.
1617 *
1618 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1619 * goes back to false exactly before we reenable the IRQs. We use this variable
1620 * to check if someone is trying to enable/disable IRQs while they're supposed
1621 * to be disabled. This shouldn't happen and we'll print some error messages in
1622 * case it happens.
1623 *
1624 * For more, read the Documentation/power/runtime_pm.txt.
1625 */
1626 struct i915_runtime_pm {
1627 atomic_t wakeref_count;
1628 atomic_t atomic_seq;
1629 bool suspended;
1630 bool irqs_enabled;
1631 };
1632
1633 enum intel_pipe_crc_source {
1634 INTEL_PIPE_CRC_SOURCE_NONE,
1635 INTEL_PIPE_CRC_SOURCE_PLANE1,
1636 INTEL_PIPE_CRC_SOURCE_PLANE2,
1637 INTEL_PIPE_CRC_SOURCE_PF,
1638 INTEL_PIPE_CRC_SOURCE_PIPE,
1639 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1640 INTEL_PIPE_CRC_SOURCE_TV,
1641 INTEL_PIPE_CRC_SOURCE_DP_B,
1642 INTEL_PIPE_CRC_SOURCE_DP_C,
1643 INTEL_PIPE_CRC_SOURCE_DP_D,
1644 INTEL_PIPE_CRC_SOURCE_AUTO,
1645 INTEL_PIPE_CRC_SOURCE_MAX,
1646 };
1647
1648 struct intel_pipe_crc_entry {
1649 uint32_t frame;
1650 uint32_t crc[5];
1651 };
1652
1653 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1654 struct intel_pipe_crc {
1655 spinlock_t lock;
1656 bool opened; /* exclusive access to the result file */
1657 struct intel_pipe_crc_entry *entries;
1658 enum intel_pipe_crc_source source;
1659 int head, tail;
1660 wait_queue_head_t wq;
1661 };
1662
1663 struct i915_frontbuffer_tracking {
1664 struct mutex lock;
1665
1666 /*
1667 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1668 * scheduled flips.
1669 */
1670 unsigned busy_bits;
1671 unsigned flip_bits;
1672 };
1673
1674 struct i915_wa_reg {
1675 i915_reg_t addr;
1676 u32 value;
1677 /* bitmask representing WA bits */
1678 u32 mask;
1679 };
1680
1681 /*
1682 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1683 * allowing it for RCS as we don't foresee any requirement of having
1684 * a whitelist for other engines. When it is really required for
1685 * other engines then the limit need to be increased.
1686 */
1687 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1688
1689 struct i915_workarounds {
1690 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1691 u32 count;
1692 u32 hw_whitelist_count[I915_NUM_ENGINES];
1693 };
1694
1695 struct i915_virtual_gpu {
1696 bool active;
1697 };
1698
1699 struct i915_execbuffer_params {
1700 struct drm_device *dev;
1701 struct drm_file *file;
1702 uint32_t dispatch_flags;
1703 uint32_t args_batch_start_offset;
1704 uint64_t batch_obj_vm_offset;
1705 struct intel_engine_cs *engine;
1706 struct drm_i915_gem_object *batch_obj;
1707 struct intel_context *ctx;
1708 struct drm_i915_gem_request *request;
1709 };
1710
1711 /* used in computing the new watermarks state */
1712 struct intel_wm_config {
1713 unsigned int num_pipes_active;
1714 bool sprites_enabled;
1715 bool sprites_scaled;
1716 };
1717
1718 struct drm_i915_private {
1719 struct drm_device *dev;
1720 struct kmem_cache *objects;
1721 struct kmem_cache *vmas;
1722 struct kmem_cache *requests;
1723
1724 const struct intel_device_info info;
1725
1726 int relative_constants_mode;
1727
1728 void __iomem *regs;
1729
1730 struct intel_uncore uncore;
1731
1732 struct i915_virtual_gpu vgpu;
1733
1734 struct intel_guc guc;
1735
1736 struct intel_csr csr;
1737
1738 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1739
1740 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1741 * controller on different i2c buses. */
1742 struct mutex gmbus_mutex;
1743
1744 /**
1745 * Base address of the gmbus and gpio block.
1746 */
1747 uint32_t gpio_mmio_base;
1748
1749 /* MMIO base address for MIPI regs */
1750 uint32_t mipi_mmio_base;
1751
1752 uint32_t psr_mmio_base;
1753
1754 wait_queue_head_t gmbus_wait_queue;
1755
1756 struct pci_dev *bridge_dev;
1757 struct intel_engine_cs engine[I915_NUM_ENGINES];
1758 struct drm_i915_gem_object *semaphore_obj;
1759 uint32_t last_seqno, next_seqno;
1760
1761 struct drm_dma_handle *status_page_dmah;
1762 struct resource mch_res;
1763
1764 /* protects the irq masks */
1765 spinlock_t irq_lock;
1766
1767 /* protects the mmio flip data */
1768 spinlock_t mmio_flip_lock;
1769
1770 bool display_irqs_enabled;
1771
1772 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1773 struct pm_qos_request pm_qos;
1774
1775 /* Sideband mailbox protection */
1776 struct mutex sb_lock;
1777
1778 /** Cached value of IMR to avoid reads in updating the bitfield */
1779 union {
1780 u32 irq_mask;
1781 u32 de_irq_mask[I915_MAX_PIPES];
1782 };
1783 u32 gt_irq_mask;
1784 u32 pm_irq_mask;
1785 u32 pm_rps_events;
1786 u32 pipestat_irq_mask[I915_MAX_PIPES];
1787
1788 struct i915_hotplug hotplug;
1789 struct intel_fbc fbc;
1790 struct i915_drrs drrs;
1791 struct intel_opregion opregion;
1792 struct intel_vbt_data vbt;
1793
1794 bool preserve_bios_swizzle;
1795
1796 /* overlay */
1797 struct intel_overlay *overlay;
1798
1799 /* backlight registers and fields in struct intel_panel */
1800 struct mutex backlight_lock;
1801
1802 /* LVDS info */
1803 bool no_aux_handshake;
1804
1805 /* protects panel power sequencer state */
1806 struct mutex pps_mutex;
1807
1808 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1809 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1810
1811 unsigned int fsb_freq, mem_freq, is_ddr3;
1812 unsigned int skl_boot_cdclk;
1813 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
1814 unsigned int max_dotclk_freq;
1815 unsigned int rawclk_freq;
1816 unsigned int hpll_freq;
1817 unsigned int czclk_freq;
1818
1819 /**
1820 * wq - Driver workqueue for GEM.
1821 *
1822 * NOTE: Work items scheduled here are not allowed to grab any modeset
1823 * locks, for otherwise the flushing done in the pageflip code will
1824 * result in deadlocks.
1825 */
1826 struct workqueue_struct *wq;
1827
1828 /* Display functions */
1829 struct drm_i915_display_funcs display;
1830
1831 /* PCH chipset type */
1832 enum intel_pch pch_type;
1833 unsigned short pch_id;
1834
1835 unsigned long quirks;
1836
1837 enum modeset_restore modeset_restore;
1838 struct mutex modeset_restore_lock;
1839 struct drm_atomic_state *modeset_restore_state;
1840
1841 struct list_head vm_list; /* Global list of all address spaces */
1842 struct i915_ggtt ggtt; /* VM representing the global address space */
1843
1844 struct i915_gem_mm mm;
1845 DECLARE_HASHTABLE(mm_structs, 7);
1846 struct mutex mm_lock;
1847
1848 /* The hw wants to have a stable context identifier for the lifetime
1849 * of the context (for OA, PASID, faults, etc). This is limited
1850 * in execlists to 21 bits.
1851 */
1852 struct ida context_hw_ida;
1853 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1854
1855 /* Kernel Modesetting */
1856
1857 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1858 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1859 wait_queue_head_t pending_flip_queue;
1860
1861 #ifdef CONFIG_DEBUG_FS
1862 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1863 #endif
1864
1865 /* dpll and cdclk state is protected by connection_mutex */
1866 int num_shared_dpll;
1867 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1868 const struct intel_dpll_mgr *dpll_mgr;
1869
1870 /*
1871 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1872 * Must be global rather than per dpll, because on some platforms
1873 * plls share registers.
1874 */
1875 struct mutex dpll_lock;
1876
1877 unsigned int active_crtcs;
1878 unsigned int min_pixclk[I915_MAX_PIPES];
1879
1880 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1881
1882 struct i915_workarounds workarounds;
1883
1884 struct i915_frontbuffer_tracking fb_tracking;
1885
1886 u16 orig_clock;
1887
1888 bool mchbar_need_disable;
1889
1890 struct intel_l3_parity l3_parity;
1891
1892 /* Cannot be determined by PCIID. You must always read a register. */
1893 u32 edram_cap;
1894
1895 /* gen6+ rps state */
1896 struct intel_gen6_power_mgmt rps;
1897
1898 /* ilk-only ips/rps state. Everything in here is protected by the global
1899 * mchdev_lock in intel_pm.c */
1900 struct intel_ilk_power_mgmt ips;
1901
1902 struct i915_power_domains power_domains;
1903
1904 struct i915_psr psr;
1905
1906 struct i915_gpu_error gpu_error;
1907
1908 struct drm_i915_gem_object *vlv_pctx;
1909
1910 #ifdef CONFIG_DRM_FBDEV_EMULATION
1911 /* list of fbdev register on this device */
1912 struct intel_fbdev *fbdev;
1913 struct work_struct fbdev_suspend_work;
1914 #endif
1915
1916 struct drm_property *broadcast_rgb_property;
1917 struct drm_property *force_audio_property;
1918
1919 /* hda/i915 audio component */
1920 struct i915_audio_component *audio_component;
1921 bool audio_component_registered;
1922 /**
1923 * av_mutex - mutex for audio/video sync
1924 *
1925 */
1926 struct mutex av_mutex;
1927
1928 uint32_t hw_context_size;
1929 struct list_head context_list;
1930
1931 u32 fdi_rx_config;
1932
1933 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1934 u32 chv_phy_control;
1935 /*
1936 * Shadows for CHV DPLL_MD regs to keep the state
1937 * checker somewhat working in the presence hardware
1938 * crappiness (can't read out DPLL_MD for pipes B & C).
1939 */
1940 u32 chv_dpll_md[I915_MAX_PIPES];
1941 u32 bxt_phy_grc;
1942
1943 u32 suspend_count;
1944 bool suspended_to_idle;
1945 struct i915_suspend_saved_registers regfile;
1946 struct vlv_s0ix_state vlv_s0ix_state;
1947
1948 struct {
1949 /*
1950 * Raw watermark latency values:
1951 * in 0.1us units for WM0,
1952 * in 0.5us units for WM1+.
1953 */
1954 /* primary */
1955 uint16_t pri_latency[5];
1956 /* sprite */
1957 uint16_t spr_latency[5];
1958 /* cursor */
1959 uint16_t cur_latency[5];
1960 /*
1961 * Raw watermark memory latency values
1962 * for SKL for all 8 levels
1963 * in 1us units.
1964 */
1965 uint16_t skl_latency[8];
1966
1967 /* Committed wm config */
1968 struct intel_wm_config config;
1969
1970 /*
1971 * The skl_wm_values structure is a bit too big for stack
1972 * allocation, so we keep the staging struct where we store
1973 * intermediate results here instead.
1974 */
1975 struct skl_wm_values skl_results;
1976
1977 /* current hardware state */
1978 union {
1979 struct ilk_wm_values hw;
1980 struct skl_wm_values skl_hw;
1981 struct vlv_wm_values vlv;
1982 };
1983
1984 uint8_t max_level;
1985
1986 /*
1987 * Should be held around atomic WM register writing; also
1988 * protects * intel_crtc->wm.active and
1989 * cstate->wm.need_postvbl_update.
1990 */
1991 struct mutex wm_mutex;
1992 } wm;
1993
1994 struct i915_runtime_pm pm;
1995
1996 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1997 struct {
1998 int (*execbuf_submit)(struct i915_execbuffer_params *params,
1999 struct drm_i915_gem_execbuffer2 *args,
2000 struct list_head *vmas);
2001 int (*init_engines)(struct drm_device *dev);
2002 void (*cleanup_engine)(struct intel_engine_cs *engine);
2003 void (*stop_engine)(struct intel_engine_cs *engine);
2004 } gt;
2005
2006 struct intel_context *kernel_context;
2007
2008 /* perform PHY state sanity checks? */
2009 bool chv_phy_assert[2];
2010
2011 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2012
2013 /*
2014 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2015 * will be rejected. Instead look for a better place.
2016 */
2017 };
2018
2019 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2020 {
2021 return dev->dev_private;
2022 }
2023
2024 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2025 {
2026 return to_i915(dev_get_drvdata(dev));
2027 }
2028
2029 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2030 {
2031 return container_of(guc, struct drm_i915_private, guc);
2032 }
2033
2034 /* Simple iterator over all initialised engines */
2035 #define for_each_engine(engine__, dev_priv__) \
2036 for ((engine__) = &(dev_priv__)->engine[0]; \
2037 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2038 (engine__)++) \
2039 for_each_if (intel_engine_initialized(engine__))
2040
2041 /* Iterator with engine_id */
2042 #define for_each_engine_id(engine__, dev_priv__, id__) \
2043 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2044 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2045 (engine__)++) \
2046 for_each_if (((id__) = (engine__)->id, \
2047 intel_engine_initialized(engine__)))
2048
2049 /* Iterator over subset of engines selected by mask */
2050 #define for_each_engine_masked(engine__, dev_priv__, mask__) \
2051 for ((engine__) = &(dev_priv__)->engine[0]; \
2052 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2053 (engine__)++) \
2054 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2055 intel_engine_initialized(engine__))
2056
2057 enum hdmi_force_audio {
2058 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2059 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2060 HDMI_AUDIO_AUTO, /* trust EDID */
2061 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2062 };
2063
2064 #define I915_GTT_OFFSET_NONE ((u32)-1)
2065
2066 struct drm_i915_gem_object_ops {
2067 unsigned int flags;
2068 #define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2069
2070 /* Interface between the GEM object and its backing storage.
2071 * get_pages() is called once prior to the use of the associated set
2072 * of pages before to binding them into the GTT, and put_pages() is
2073 * called after we no longer need them. As we expect there to be
2074 * associated cost with migrating pages between the backing storage
2075 * and making them available for the GPU (e.g. clflush), we may hold
2076 * onto the pages after they are no longer referenced by the GPU
2077 * in case they may be used again shortly (for example migrating the
2078 * pages to a different memory domain within the GTT). put_pages()
2079 * will therefore most likely be called when the object itself is
2080 * being released or under memory pressure (where we attempt to
2081 * reap pages for the shrinker).
2082 */
2083 int (*get_pages)(struct drm_i915_gem_object *);
2084 void (*put_pages)(struct drm_i915_gem_object *);
2085
2086 int (*dmabuf_export)(struct drm_i915_gem_object *);
2087 void (*release)(struct drm_i915_gem_object *);
2088 };
2089
2090 /*
2091 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2092 * considered to be the frontbuffer for the given plane interface-wise. This
2093 * doesn't mean that the hw necessarily already scans it out, but that any
2094 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2095 *
2096 * We have one bit per pipe and per scanout plane type.
2097 */
2098 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2099 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2100 #define INTEL_FRONTBUFFER_BITS \
2101 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2102 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2103 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2104 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2105 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2106 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2107 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2108 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2109 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2110 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2111 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2112
2113 struct drm_i915_gem_object {
2114 struct drm_gem_object base;
2115
2116 const struct drm_i915_gem_object_ops *ops;
2117
2118 /** List of VMAs backed by this object */
2119 struct list_head vma_list;
2120
2121 /** Stolen memory for this object, instead of being backed by shmem. */
2122 struct drm_mm_node *stolen;
2123 struct list_head global_list;
2124
2125 struct list_head engine_list[I915_NUM_ENGINES];
2126 /** Used in execbuf to temporarily hold a ref */
2127 struct list_head obj_exec_link;
2128
2129 struct list_head batch_pool_link;
2130
2131 /**
2132 * This is set if the object is on the active lists (has pending
2133 * rendering and so a non-zero seqno), and is not set if it i s on
2134 * inactive (ready to be unbound) list.
2135 */
2136 unsigned int active:I915_NUM_ENGINES;
2137
2138 /**
2139 * This is set if the object has been written to since last bound
2140 * to the GTT
2141 */
2142 unsigned int dirty:1;
2143
2144 /**
2145 * Fence register bits (if any) for this object. Will be set
2146 * as needed when mapped into the GTT.
2147 * Protected by dev->struct_mutex.
2148 */
2149 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2150
2151 /**
2152 * Advice: are the backing pages purgeable?
2153 */
2154 unsigned int madv:2;
2155
2156 /**
2157 * Current tiling mode for the object.
2158 */
2159 unsigned int tiling_mode:2;
2160 /**
2161 * Whether the tiling parameters for the currently associated fence
2162 * register have changed. Note that for the purposes of tracking
2163 * tiling changes we also treat the unfenced register, the register
2164 * slot that the object occupies whilst it executes a fenced
2165 * command (such as BLT on gen2/3), as a "fence".
2166 */
2167 unsigned int fence_dirty:1;
2168
2169 /**
2170 * Is the object at the current location in the gtt mappable and
2171 * fenceable? Used to avoid costly recalculations.
2172 */
2173 unsigned int map_and_fenceable:1;
2174
2175 /**
2176 * Whether the current gtt mapping needs to be mappable (and isn't just
2177 * mappable by accident). Track pin and fault separate for a more
2178 * accurate mappable working set.
2179 */
2180 unsigned int fault_mappable:1;
2181
2182 /*
2183 * Is the object to be mapped as read-only to the GPU
2184 * Only honoured if hardware has relevant pte bit
2185 */
2186 unsigned long gt_ro:1;
2187 unsigned int cache_level:3;
2188 unsigned int cache_dirty:1;
2189
2190 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2191
2192 unsigned int pin_display;
2193
2194 struct sg_table *pages;
2195 int pages_pin_count;
2196 struct get_page {
2197 struct scatterlist *sg;
2198 int last;
2199 } get_page;
2200 void *mapping;
2201
2202 /** Breadcrumb of last rendering to the buffer.
2203 * There can only be one writer, but we allow for multiple readers.
2204 * If there is a writer that necessarily implies that all other
2205 * read requests are complete - but we may only be lazily clearing
2206 * the read requests. A read request is naturally the most recent
2207 * request on a ring, so we may have two different write and read
2208 * requests on one ring where the write request is older than the
2209 * read request. This allows for the CPU to read from an active
2210 * buffer by only waiting for the write to complete.
2211 * */
2212 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
2213 struct drm_i915_gem_request *last_write_req;
2214 /** Breadcrumb of last fenced GPU access to the buffer. */
2215 struct drm_i915_gem_request *last_fenced_req;
2216
2217 /** Current tiling stride for the object, if it's tiled. */
2218 uint32_t stride;
2219
2220 /** References from framebuffers, locks out tiling changes. */
2221 unsigned long framebuffer_references;
2222
2223 /** Record of address bit 17 of each page at last unbind. */
2224 unsigned long *bit_17;
2225
2226 union {
2227 /** for phy allocated objects */
2228 struct drm_dma_handle *phys_handle;
2229
2230 struct i915_gem_userptr {
2231 uintptr_t ptr;
2232 unsigned read_only :1;
2233 unsigned workers :4;
2234 #define I915_GEM_USERPTR_MAX_WORKERS 15
2235
2236 struct i915_mm_struct *mm;
2237 struct i915_mmu_object *mmu_object;
2238 struct work_struct *work;
2239 } userptr;
2240 };
2241 };
2242 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2243
2244 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2245 struct drm_i915_gem_object *new,
2246 unsigned frontbuffer_bits);
2247
2248 /**
2249 * Request queue structure.
2250 *
2251 * The request queue allows us to note sequence numbers that have been emitted
2252 * and may be associated with active buffers to be retired.
2253 *
2254 * By keeping this list, we can avoid having to do questionable sequence
2255 * number comparisons on buffer last_read|write_seqno. It also allows an
2256 * emission time to be associated with the request for tracking how far ahead
2257 * of the GPU the submission is.
2258 *
2259 * The requests are reference counted, so upon creation they should have an
2260 * initial reference taken using kref_init
2261 */
2262 struct drm_i915_gem_request {
2263 struct kref ref;
2264
2265 /** On Which ring this request was generated */
2266 struct drm_i915_private *i915;
2267 struct intel_engine_cs *engine;
2268 unsigned reset_counter;
2269
2270 /** GEM sequence number associated with the previous request,
2271 * when the HWS breadcrumb is equal to this the GPU is processing
2272 * this request.
2273 */
2274 u32 previous_seqno;
2275
2276 /** GEM sequence number associated with this request,
2277 * when the HWS breadcrumb is equal or greater than this the GPU
2278 * has finished processing this request.
2279 */
2280 u32 seqno;
2281
2282 /** Position in the ringbuffer of the start of the request */
2283 u32 head;
2284
2285 /**
2286 * Position in the ringbuffer of the start of the postfix.
2287 * This is required to calculate the maximum available ringbuffer
2288 * space without overwriting the postfix.
2289 */
2290 u32 postfix;
2291
2292 /** Position in the ringbuffer of the end of the whole request */
2293 u32 tail;
2294
2295 /** Preallocate space in the ringbuffer for the emitting the request */
2296 u32 reserved_space;
2297
2298 /**
2299 * Context and ring buffer related to this request
2300 * Contexts are refcounted, so when this request is associated with a
2301 * context, we must increment the context's refcount, to guarantee that
2302 * it persists while any request is linked to it. Requests themselves
2303 * are also refcounted, so the request will only be freed when the last
2304 * reference to it is dismissed, and the code in
2305 * i915_gem_request_free() will then decrement the refcount on the
2306 * context.
2307 */
2308 struct intel_context *ctx;
2309 struct intel_ringbuffer *ringbuf;
2310
2311 /**
2312 * Context related to the previous request.
2313 * As the contexts are accessed by the hardware until the switch is
2314 * completed to a new context, the hardware may still be writing
2315 * to the context object after the breadcrumb is visible. We must
2316 * not unpin/unbind/prune that object whilst still active and so
2317 * we keep the previous context pinned until the following (this)
2318 * request is retired.
2319 */
2320 struct intel_context *previous_context;
2321
2322 /** Batch buffer related to this request if any (used for
2323 error state dump only) */
2324 struct drm_i915_gem_object *batch_obj;
2325
2326 /** Time at which this request was emitted, in jiffies. */
2327 unsigned long emitted_jiffies;
2328
2329 /** global list entry for this request */
2330 struct list_head list;
2331
2332 struct drm_i915_file_private *file_priv;
2333 /** file_priv list entry for this request */
2334 struct list_head client_list;
2335
2336 /** process identifier submitting this request */
2337 struct pid *pid;
2338
2339 /**
2340 * The ELSP only accepts two elements at a time, so we queue
2341 * context/tail pairs on a given queue (ring->execlist_queue) until the
2342 * hardware is available. The queue serves a double purpose: we also use
2343 * it to keep track of the up to 2 contexts currently in the hardware
2344 * (usually one in execution and the other queued up by the GPU): We
2345 * only remove elements from the head of the queue when the hardware
2346 * informs us that an element has been completed.
2347 *
2348 * All accesses to the queue are mediated by a spinlock
2349 * (ring->execlist_lock).
2350 */
2351
2352 /** Execlist link in the submission queue.*/
2353 struct list_head execlist_link;
2354
2355 /** Execlists no. of times this request has been sent to the ELSP */
2356 int elsp_submitted;
2357
2358 /** Execlists context hardware id. */
2359 unsigned ctx_hw_id;
2360 };
2361
2362 struct drm_i915_gem_request * __must_check
2363 i915_gem_request_alloc(struct intel_engine_cs *engine,
2364 struct intel_context *ctx);
2365 void i915_gem_request_free(struct kref *req_ref);
2366 int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2367 struct drm_file *file);
2368
2369 static inline uint32_t
2370 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2371 {
2372 return req ? req->seqno : 0;
2373 }
2374
2375 static inline struct intel_engine_cs *
2376 i915_gem_request_get_engine(struct drm_i915_gem_request *req)
2377 {
2378 return req ? req->engine : NULL;
2379 }
2380
2381 static inline struct drm_i915_gem_request *
2382 i915_gem_request_reference(struct drm_i915_gem_request *req)
2383 {
2384 if (req)
2385 kref_get(&req->ref);
2386 return req;
2387 }
2388
2389 static inline void
2390 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2391 {
2392 kref_put(&req->ref, i915_gem_request_free);
2393 }
2394
2395 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2396 struct drm_i915_gem_request *src)
2397 {
2398 if (src)
2399 i915_gem_request_reference(src);
2400
2401 if (*pdst)
2402 i915_gem_request_unreference(*pdst);
2403
2404 *pdst = src;
2405 }
2406
2407 /*
2408 * XXX: i915_gem_request_completed should be here but currently needs the
2409 * definition of i915_seqno_passed() which is below. It will be moved in
2410 * a later patch when the call to i915_seqno_passed() is obsoleted...
2411 */
2412
2413 /*
2414 * A command that requires special handling by the command parser.
2415 */
2416 struct drm_i915_cmd_descriptor {
2417 /*
2418 * Flags describing how the command parser processes the command.
2419 *
2420 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2421 * a length mask if not set
2422 * CMD_DESC_SKIP: The command is allowed but does not follow the
2423 * standard length encoding for the opcode range in
2424 * which it falls
2425 * CMD_DESC_REJECT: The command is never allowed
2426 * CMD_DESC_REGISTER: The command should be checked against the
2427 * register whitelist for the appropriate ring
2428 * CMD_DESC_MASTER: The command is allowed if the submitting process
2429 * is the DRM master
2430 */
2431 u32 flags;
2432 #define CMD_DESC_FIXED (1<<0)
2433 #define CMD_DESC_SKIP (1<<1)
2434 #define CMD_DESC_REJECT (1<<2)
2435 #define CMD_DESC_REGISTER (1<<3)
2436 #define CMD_DESC_BITMASK (1<<4)
2437 #define CMD_DESC_MASTER (1<<5)
2438
2439 /*
2440 * The command's unique identification bits and the bitmask to get them.
2441 * This isn't strictly the opcode field as defined in the spec and may
2442 * also include type, subtype, and/or subop fields.
2443 */
2444 struct {
2445 u32 value;
2446 u32 mask;
2447 } cmd;
2448
2449 /*
2450 * The command's length. The command is either fixed length (i.e. does
2451 * not include a length field) or has a length field mask. The flag
2452 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2453 * a length mask. All command entries in a command table must include
2454 * length information.
2455 */
2456 union {
2457 u32 fixed;
2458 u32 mask;
2459 } length;
2460
2461 /*
2462 * Describes where to find a register address in the command to check
2463 * against the ring's register whitelist. Only valid if flags has the
2464 * CMD_DESC_REGISTER bit set.
2465 *
2466 * A non-zero step value implies that the command may access multiple
2467 * registers in sequence (e.g. LRI), in that case step gives the
2468 * distance in dwords between individual offset fields.
2469 */
2470 struct {
2471 u32 offset;
2472 u32 mask;
2473 u32 step;
2474 } reg;
2475
2476 #define MAX_CMD_DESC_BITMASKS 3
2477 /*
2478 * Describes command checks where a particular dword is masked and
2479 * compared against an expected value. If the command does not match
2480 * the expected value, the parser rejects it. Only valid if flags has
2481 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2482 * are valid.
2483 *
2484 * If the check specifies a non-zero condition_mask then the parser
2485 * only performs the check when the bits specified by condition_mask
2486 * are non-zero.
2487 */
2488 struct {
2489 u32 offset;
2490 u32 mask;
2491 u32 expected;
2492 u32 condition_offset;
2493 u32 condition_mask;
2494 } bits[MAX_CMD_DESC_BITMASKS];
2495 };
2496
2497 /*
2498 * A table of commands requiring special handling by the command parser.
2499 *
2500 * Each ring has an array of tables. Each table consists of an array of command
2501 * descriptors, which must be sorted with command opcodes in ascending order.
2502 */
2503 struct drm_i915_cmd_table {
2504 const struct drm_i915_cmd_descriptor *table;
2505 int count;
2506 };
2507
2508 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2509 #define __I915__(p) ({ \
2510 struct drm_i915_private *__p; \
2511 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2512 __p = (struct drm_i915_private *)p; \
2513 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2514 __p = to_i915((struct drm_device *)p); \
2515 else \
2516 BUILD_BUG(); \
2517 __p; \
2518 })
2519 #define INTEL_INFO(p) (&__I915__(p)->info)
2520 #define INTEL_GEN(p) (INTEL_INFO(p)->gen)
2521 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2522
2523 #define REVID_FOREVER 0xff
2524 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2525
2526 #define GEN_FOREVER (0)
2527 /*
2528 * Returns true if Gen is in inclusive range [Start, End].
2529 *
2530 * Use GEN_FOREVER for unbound start and or end.
2531 */
2532 #define IS_GEN(p, s, e) ({ \
2533 unsigned int __s = (s), __e = (e); \
2534 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2535 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2536 if ((__s) != GEN_FOREVER) \
2537 __s = (s) - 1; \
2538 if ((__e) == GEN_FOREVER) \
2539 __e = BITS_PER_LONG - 1; \
2540 else \
2541 __e = (e) - 1; \
2542 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2543 })
2544
2545 /*
2546 * Return true if revision is in range [since,until] inclusive.
2547 *
2548 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2549 */
2550 #define IS_REVID(p, since, until) \
2551 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2552
2553 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2554 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2555 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2556 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2557 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2558 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2559 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2560 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2561 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2562 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2563 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2564 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2565 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2566 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2567 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2568 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2569 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2570 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2571 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2572 INTEL_DEVID(dev) == 0x0152 || \
2573 INTEL_DEVID(dev) == 0x015a)
2574 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2575 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
2576 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2577 #define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
2578 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2579 #define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
2580 #define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
2581 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2582 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2583 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2584 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2585 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2586 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2587 (INTEL_DEVID(dev) & 0xf) == 0xe))
2588 /* ULX machines are also considered ULT. */
2589 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2590 (INTEL_DEVID(dev) & 0xf) == 0xe)
2591 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2592 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2593 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2594 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2595 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2596 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2597 /* ULX machines are also considered ULT. */
2598 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2599 INTEL_DEVID(dev) == 0x0A1E)
2600 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2601 INTEL_DEVID(dev) == 0x1913 || \
2602 INTEL_DEVID(dev) == 0x1916 || \
2603 INTEL_DEVID(dev) == 0x1921 || \
2604 INTEL_DEVID(dev) == 0x1926)
2605 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2606 INTEL_DEVID(dev) == 0x1915 || \
2607 INTEL_DEVID(dev) == 0x191E)
2608 #define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2609 INTEL_DEVID(dev) == 0x5913 || \
2610 INTEL_DEVID(dev) == 0x5916 || \
2611 INTEL_DEVID(dev) == 0x5921 || \
2612 INTEL_DEVID(dev) == 0x5926)
2613 #define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2614 INTEL_DEVID(dev) == 0x5915 || \
2615 INTEL_DEVID(dev) == 0x591E)
2616 #define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2617 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2618 #define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2619 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2620
2621 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2622
2623 #define SKL_REVID_A0 0x0
2624 #define SKL_REVID_B0 0x1
2625 #define SKL_REVID_C0 0x2
2626 #define SKL_REVID_D0 0x3
2627 #define SKL_REVID_E0 0x4
2628 #define SKL_REVID_F0 0x5
2629
2630 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2631
2632 #define BXT_REVID_A0 0x0
2633 #define BXT_REVID_A1 0x1
2634 #define BXT_REVID_B0 0x3
2635 #define BXT_REVID_C0 0x9
2636
2637 #define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2638
2639 /*
2640 * The genX designation typically refers to the render engine, so render
2641 * capability related checks should use IS_GEN, while display and other checks
2642 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2643 * chips, etc.).
2644 */
2645 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2646 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2647 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2648 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2649 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2650 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2651 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2652 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
2653
2654 #define RENDER_RING (1<<RCS)
2655 #define BSD_RING (1<<VCS)
2656 #define BLT_RING (1<<BCS)
2657 #define VEBOX_RING (1<<VECS)
2658 #define BSD2_RING (1<<VCS2)
2659 #define ALL_ENGINES (~0)
2660
2661 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2662 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2663 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2664 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2665 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2666 #define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
2667 #define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
2668 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2669 HAS_EDRAM(dev))
2670 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2671
2672 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2673 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2674 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2675 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2676 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2677
2678 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2679 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2680
2681 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2682 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2683
2684 /* WaRsDisableCoarsePowerGating:skl,bxt */
2685 #define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2686 IS_SKL_GT3(dev) || \
2687 IS_SKL_GT4(dev))
2688
2689 /*
2690 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2691 * even when in MSI mode. This results in spurious interrupt warnings if the
2692 * legacy irq no. is shared with another device. The kernel then disables that
2693 * interrupt source and so prevents the other device from working properly.
2694 */
2695 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2696 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2697
2698 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2699 * rows, which changed the alignment requirements and fence programming.
2700 */
2701 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2702 IS_I915GM(dev)))
2703 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2704 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2705
2706 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2707 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2708 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2709
2710 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2711
2712 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2713 INTEL_INFO(dev)->gen >= 9)
2714
2715 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2716 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2717 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2718 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2719 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
2720 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2721 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2722 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2723 IS_KABYLAKE(dev) || IS_BROXTON(dev))
2724 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2725 #define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
2726
2727 #define HAS_CSR(dev) (IS_GEN9(dev))
2728
2729 #define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2730 #define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2731
2732 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2733 INTEL_INFO(dev)->gen >= 8)
2734
2735 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2736 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2737 !IS_BROXTON(dev))
2738
2739 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2740 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2741 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2742 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2743 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2744 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2745 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2746 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2747 #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
2748 #define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
2749 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
2750
2751 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2752 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2753 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2754 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2755 #define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2756 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2757 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2758 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2759 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2760
2761 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2762 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2763
2764 /* DPF == dynamic parity feature */
2765 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2766 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2767
2768 #define GT_FREQUENCY_MULTIPLIER 50
2769 #define GEN9_FREQ_SCALER 3
2770
2771 #include "i915_trace.h"
2772
2773 extern const struct drm_ioctl_desc i915_ioctls[];
2774 extern int i915_max_ioctl;
2775
2776 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2777 extern int i915_resume_switcheroo(struct drm_device *dev);
2778
2779 int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2780 int enable_ppgtt);
2781
2782 /* i915_dma.c */
2783 void __printf(3, 4)
2784 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2785 const char *fmt, ...);
2786
2787 #define i915_report_error(dev_priv, fmt, ...) \
2788 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2789
2790 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2791 extern int i915_driver_unload(struct drm_device *);
2792 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2793 extern void i915_driver_lastclose(struct drm_device * dev);
2794 extern void i915_driver_preclose(struct drm_device *dev,
2795 struct drm_file *file);
2796 extern void i915_driver_postclose(struct drm_device *dev,
2797 struct drm_file *file);
2798 #ifdef CONFIG_COMPAT
2799 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2800 unsigned long arg);
2801 #endif
2802 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2803 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2804 extern int i915_reset(struct drm_i915_private *dev_priv);
2805 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2806 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2807 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2808 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2809 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2810 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2811 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2812
2813 /* intel_hotplug.c */
2814 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2815 u32 pin_mask, u32 long_mask);
2816 void intel_hpd_init(struct drm_i915_private *dev_priv);
2817 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2818 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2819 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2820
2821 /* i915_irq.c */
2822 void i915_queue_hangcheck(struct drm_i915_private *dev_priv);
2823 __printf(3, 4)
2824 void i915_handle_error(struct drm_i915_private *dev_priv,
2825 u32 engine_mask,
2826 const char *fmt, ...);
2827
2828 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2829 int intel_irq_install(struct drm_i915_private *dev_priv);
2830 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2831
2832 extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2833 extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
2834 bool restore_forcewake);
2835 extern void intel_uncore_init(struct drm_i915_private *dev_priv);
2836 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
2837 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
2838 extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2839 extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2840 bool restore);
2841 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2842 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2843 enum forcewake_domains domains);
2844 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2845 enum forcewake_domains domains);
2846 /* Like above but the caller must manage the uncore.lock itself.
2847 * Must be used with I915_READ_FW and friends.
2848 */
2849 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2850 enum forcewake_domains domains);
2851 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2852 enum forcewake_domains domains);
2853 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2854
2855 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2856 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2857 {
2858 return dev_priv->vgpu.active;
2859 }
2860
2861 void
2862 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2863 u32 status_mask);
2864
2865 void
2866 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2867 u32 status_mask);
2868
2869 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2870 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2871 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2872 uint32_t mask,
2873 uint32_t bits);
2874 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2875 uint32_t interrupt_mask,
2876 uint32_t enabled_irq_mask);
2877 static inline void
2878 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2879 {
2880 ilk_update_display_irq(dev_priv, bits, bits);
2881 }
2882 static inline void
2883 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2884 {
2885 ilk_update_display_irq(dev_priv, bits, 0);
2886 }
2887 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2888 enum pipe pipe,
2889 uint32_t interrupt_mask,
2890 uint32_t enabled_irq_mask);
2891 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2892 enum pipe pipe, uint32_t bits)
2893 {
2894 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2895 }
2896 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2897 enum pipe pipe, uint32_t bits)
2898 {
2899 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2900 }
2901 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2902 uint32_t interrupt_mask,
2903 uint32_t enabled_irq_mask);
2904 static inline void
2905 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2906 {
2907 ibx_display_interrupt_update(dev_priv, bits, bits);
2908 }
2909 static inline void
2910 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2911 {
2912 ibx_display_interrupt_update(dev_priv, bits, 0);
2913 }
2914
2915
2916 /* i915_gem.c */
2917 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2918 struct drm_file *file_priv);
2919 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2920 struct drm_file *file_priv);
2921 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2922 struct drm_file *file_priv);
2923 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2924 struct drm_file *file_priv);
2925 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2926 struct drm_file *file_priv);
2927 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2928 struct drm_file *file_priv);
2929 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2930 struct drm_file *file_priv);
2931 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2932 struct drm_i915_gem_request *req);
2933 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
2934 struct drm_i915_gem_execbuffer2 *args,
2935 struct list_head *vmas);
2936 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2937 struct drm_file *file_priv);
2938 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2939 struct drm_file *file_priv);
2940 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2941 struct drm_file *file_priv);
2942 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2943 struct drm_file *file);
2944 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2945 struct drm_file *file);
2946 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2947 struct drm_file *file_priv);
2948 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2949 struct drm_file *file_priv);
2950 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2951 struct drm_file *file_priv);
2952 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2953 struct drm_file *file_priv);
2954 int i915_gem_init_userptr(struct drm_device *dev);
2955 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2956 struct drm_file *file);
2957 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2958 struct drm_file *file_priv);
2959 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2960 struct drm_file *file_priv);
2961 void i915_gem_load_init(struct drm_device *dev);
2962 void i915_gem_load_cleanup(struct drm_device *dev);
2963 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
2964 void *i915_gem_object_alloc(struct drm_device *dev);
2965 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2966 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2967 const struct drm_i915_gem_object_ops *ops);
2968 struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
2969 size_t size);
2970 struct drm_i915_gem_object *i915_gem_object_create_from_data(
2971 struct drm_device *dev, const void *data, size_t size);
2972 void i915_gem_free_object(struct drm_gem_object *obj);
2973 void i915_gem_vma_destroy(struct i915_vma *vma);
2974
2975 /* Flags used by pin/bind&friends. */
2976 #define PIN_MAPPABLE (1<<0)
2977 #define PIN_NONBLOCK (1<<1)
2978 #define PIN_GLOBAL (1<<2)
2979 #define PIN_OFFSET_BIAS (1<<3)
2980 #define PIN_USER (1<<4)
2981 #define PIN_UPDATE (1<<5)
2982 #define PIN_ZONE_4G (1<<6)
2983 #define PIN_HIGH (1<<7)
2984 #define PIN_OFFSET_FIXED (1<<8)
2985 #define PIN_OFFSET_MASK (~4095)
2986 int __must_check
2987 i915_gem_object_pin(struct drm_i915_gem_object *obj,
2988 struct i915_address_space *vm,
2989 uint32_t alignment,
2990 uint64_t flags);
2991 int __must_check
2992 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2993 const struct i915_ggtt_view *view,
2994 uint32_t alignment,
2995 uint64_t flags);
2996
2997 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2998 u32 flags);
2999 void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
3000 int __must_check i915_vma_unbind(struct i915_vma *vma);
3001 /*
3002 * BEWARE: Do not use the function below unless you can _absolutely_
3003 * _guarantee_ VMA in question is _not in use_ anywhere.
3004 */
3005 int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
3006 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
3007 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
3008 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3009
3010 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3011 int *needs_clflush);
3012
3013 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3014
3015 static inline int __sg_page_count(struct scatterlist *sg)
3016 {
3017 return sg->length >> PAGE_SHIFT;
3018 }
3019
3020 struct page *
3021 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3022
3023 static inline struct page *
3024 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
3025 {
3026 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3027 return NULL;
3028
3029 if (n < obj->get_page.last) {
3030 obj->get_page.sg = obj->pages->sgl;
3031 obj->get_page.last = 0;
3032 }
3033
3034 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3035 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3036 if (unlikely(sg_is_chain(obj->get_page.sg)))
3037 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3038 }
3039
3040 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3041 }
3042
3043 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3044 {
3045 BUG_ON(obj->pages == NULL);
3046 obj->pages_pin_count++;
3047 }
3048
3049 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3050 {
3051 BUG_ON(obj->pages_pin_count == 0);
3052 obj->pages_pin_count--;
3053 }
3054
3055 /**
3056 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3057 * @obj - the object to map into kernel address space
3058 *
3059 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3060 * pages and then returns a contiguous mapping of the backing storage into
3061 * the kernel address space.
3062 *
3063 * The caller must hold the struct_mutex, and is responsible for calling
3064 * i915_gem_object_unpin_map() when the mapping is no longer required.
3065 *
3066 * Returns the pointer through which to access the mapped object, or an
3067 * ERR_PTR() on error.
3068 */
3069 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3070
3071 /**
3072 * i915_gem_object_unpin_map - releases an earlier mapping
3073 * @obj - the object to unmap
3074 *
3075 * After pinning the object and mapping its pages, once you are finished
3076 * with your access, call i915_gem_object_unpin_map() to release the pin
3077 * upon the mapping. Once the pin count reaches zero, that mapping may be
3078 * removed.
3079 *
3080 * The caller must hold the struct_mutex.
3081 */
3082 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3083 {
3084 lockdep_assert_held(&obj->base.dev->struct_mutex);
3085 i915_gem_object_unpin_pages(obj);
3086 }
3087
3088 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3089 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
3090 struct intel_engine_cs *to,
3091 struct drm_i915_gem_request **to_req);
3092 void i915_vma_move_to_active(struct i915_vma *vma,
3093 struct drm_i915_gem_request *req);
3094 int i915_gem_dumb_create(struct drm_file *file_priv,
3095 struct drm_device *dev,
3096 struct drm_mode_create_dumb *args);
3097 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3098 uint32_t handle, uint64_t *offset);
3099 /**
3100 * Returns true if seq1 is later than seq2.
3101 */
3102 static inline bool
3103 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3104 {
3105 return (int32_t)(seq1 - seq2) >= 0;
3106 }
3107
3108 static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3109 bool lazy_coherency)
3110 {
3111 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3112 req->engine->irq_seqno_barrier(req->engine);
3113 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3114 req->previous_seqno);
3115 }
3116
3117 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3118 bool lazy_coherency)
3119 {
3120 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3121 req->engine->irq_seqno_barrier(req->engine);
3122 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3123 req->seqno);
3124 }
3125
3126 int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
3127 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
3128
3129 struct drm_i915_gem_request *
3130 i915_gem_find_active_request(struct intel_engine_cs *engine);
3131
3132 bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3133 void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
3134
3135 static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3136 {
3137 return atomic_read(&error->reset_counter);
3138 }
3139
3140 static inline bool __i915_reset_in_progress(u32 reset)
3141 {
3142 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3143 }
3144
3145 static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3146 {
3147 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3148 }
3149
3150 static inline bool __i915_terminally_wedged(u32 reset)
3151 {
3152 return unlikely(reset & I915_WEDGED);
3153 }
3154
3155 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3156 {
3157 return __i915_reset_in_progress(i915_reset_counter(error));
3158 }
3159
3160 static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3161 {
3162 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
3163 }
3164
3165 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3166 {
3167 return __i915_terminally_wedged(i915_reset_counter(error));
3168 }
3169
3170 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3171 {
3172 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
3173 }
3174
3175 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3176 {
3177 return dev_priv->gpu_error.stop_rings == 0 ||
3178 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3179 }
3180
3181 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3182 {
3183 return dev_priv->gpu_error.stop_rings == 0 ||
3184 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3185 }
3186
3187 void i915_gem_reset(struct drm_device *dev);
3188 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3189 int __must_check i915_gem_init(struct drm_device *dev);
3190 int i915_gem_init_engines(struct drm_device *dev);
3191 int __must_check i915_gem_init_hw(struct drm_device *dev);
3192 void i915_gem_init_swizzling(struct drm_device *dev);
3193 void i915_gem_cleanup_engines(struct drm_device *dev);
3194 int __must_check i915_gpu_idle(struct drm_device *dev);
3195 int __must_check i915_gem_suspend(struct drm_device *dev);
3196 void __i915_add_request(struct drm_i915_gem_request *req,
3197 struct drm_i915_gem_object *batch_obj,
3198 bool flush_caches);
3199 #define i915_add_request(req) \
3200 __i915_add_request(req, NULL, true)
3201 #define i915_add_request_no_flush(req) \
3202 __i915_add_request(req, NULL, false)
3203 int __i915_wait_request(struct drm_i915_gem_request *req,
3204 bool interruptible,
3205 s64 *timeout,
3206 struct intel_rps_client *rps);
3207 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
3208 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3209 int __must_check
3210 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3211 bool readonly);
3212 int __must_check
3213 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3214 bool write);
3215 int __must_check
3216 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3217 int __must_check
3218 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3219 u32 alignment,
3220 const struct i915_ggtt_view *view);
3221 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3222 const struct i915_ggtt_view *view);
3223 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3224 int align);
3225 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3226 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3227
3228 uint32_t
3229 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3230 uint32_t
3231 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3232 int tiling_mode, bool fenced);
3233
3234 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3235 enum i915_cache_level cache_level);
3236
3237 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3238 struct dma_buf *dma_buf);
3239
3240 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3241 struct drm_gem_object *gem_obj, int flags);
3242
3243 u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3244 const struct i915_ggtt_view *view);
3245 u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3246 struct i915_address_space *vm);
3247 static inline u64
3248 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3249 {
3250 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3251 }
3252
3253 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3254 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3255 const struct i915_ggtt_view *view);
3256 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3257 struct i915_address_space *vm);
3258
3259 struct i915_vma *
3260 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3261 struct i915_address_space *vm);
3262 struct i915_vma *
3263 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3264 const struct i915_ggtt_view *view);
3265
3266 struct i915_vma *
3267 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3268 struct i915_address_space *vm);
3269 struct i915_vma *
3270 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3271 const struct i915_ggtt_view *view);
3272
3273 static inline struct i915_vma *
3274 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3275 {
3276 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3277 }
3278 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3279
3280 /* Some GGTT VM helpers */
3281 static inline struct i915_hw_ppgtt *
3282 i915_vm_to_ppgtt(struct i915_address_space *vm)
3283 {
3284 return container_of(vm, struct i915_hw_ppgtt, base);
3285 }
3286
3287
3288 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3289 {
3290 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3291 }
3292
3293 unsigned long
3294 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
3295
3296 static inline int __must_check
3297 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3298 uint32_t alignment,
3299 unsigned flags)
3300 {
3301 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3302 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3303
3304 return i915_gem_object_pin(obj, &ggtt->base,
3305 alignment, flags | PIN_GLOBAL);
3306 }
3307
3308 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3309 const struct i915_ggtt_view *view);
3310 static inline void
3311 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3312 {
3313 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3314 }
3315
3316 /* i915_gem_fence.c */
3317 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3318 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3319
3320 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3321 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3322
3323 void i915_gem_restore_fences(struct drm_device *dev);
3324
3325 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3326 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3327 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3328
3329 /* i915_gem_context.c */
3330 int __must_check i915_gem_context_init(struct drm_device *dev);
3331 void i915_gem_context_lost(struct drm_i915_private *dev_priv);
3332 void i915_gem_context_fini(struct drm_device *dev);
3333 void i915_gem_context_reset(struct drm_device *dev);
3334 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3335 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3336 int i915_switch_context(struct drm_i915_gem_request *req);
3337 struct intel_context *
3338 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
3339 void i915_gem_context_free(struct kref *ctx_ref);
3340 struct drm_i915_gem_object *
3341 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3342 static inline void i915_gem_context_reference(struct intel_context *ctx)
3343 {
3344 kref_get(&ctx->ref);
3345 }
3346
3347 static inline void i915_gem_context_unreference(struct intel_context *ctx)
3348 {
3349 kref_put(&ctx->ref, i915_gem_context_free);
3350 }
3351
3352 static inline bool i915_gem_context_is_default(const struct intel_context *c)
3353 {
3354 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3355 }
3356
3357 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3358 struct drm_file *file);
3359 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3360 struct drm_file *file);
3361 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3362 struct drm_file *file_priv);
3363 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3364 struct drm_file *file_priv);
3365 int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3366 struct drm_file *file);
3367
3368 /* i915_gem_evict.c */
3369 int __must_check i915_gem_evict_something(struct drm_device *dev,
3370 struct i915_address_space *vm,
3371 int min_size,
3372 unsigned alignment,
3373 unsigned cache_level,
3374 unsigned long start,
3375 unsigned long end,
3376 unsigned flags);
3377 int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
3378 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3379
3380 /* belongs in i915_gem_gtt.h */
3381 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3382 {
3383 if (INTEL_GEN(dev_priv) < 6)
3384 intel_gtt_chipset_flush();
3385 }
3386
3387 /* i915_gem_stolen.c */
3388 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3389 struct drm_mm_node *node, u64 size,
3390 unsigned alignment);
3391 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3392 struct drm_mm_node *node, u64 size,
3393 unsigned alignment, u64 start,
3394 u64 end);
3395 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3396 struct drm_mm_node *node);
3397 int i915_gem_init_stolen(struct drm_device *dev);
3398 void i915_gem_cleanup_stolen(struct drm_device *dev);
3399 struct drm_i915_gem_object *
3400 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3401 struct drm_i915_gem_object *
3402 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3403 u32 stolen_offset,
3404 u32 gtt_offset,
3405 u32 size);
3406
3407 /* i915_gem_shrinker.c */
3408 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3409 unsigned long target,
3410 unsigned flags);
3411 #define I915_SHRINK_PURGEABLE 0x1
3412 #define I915_SHRINK_UNBOUND 0x2
3413 #define I915_SHRINK_BOUND 0x4
3414 #define I915_SHRINK_ACTIVE 0x8
3415 #define I915_SHRINK_VMAPS 0x10
3416 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3417 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3418 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3419
3420
3421 /* i915_gem_tiling.c */
3422 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3423 {
3424 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3425
3426 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3427 obj->tiling_mode != I915_TILING_NONE;
3428 }
3429
3430 /* i915_gem_debug.c */
3431 #if WATCH_LISTS
3432 int i915_verify_lists(struct drm_device *dev);
3433 #else
3434 #define i915_verify_lists(dev) 0
3435 #endif
3436
3437 /* i915_debugfs.c */
3438 int i915_debugfs_init(struct drm_minor *minor);
3439 void i915_debugfs_cleanup(struct drm_minor *minor);
3440 #ifdef CONFIG_DEBUG_FS
3441 int i915_debugfs_connector_add(struct drm_connector *connector);
3442 void intel_display_crc_init(struct drm_device *dev);
3443 #else
3444 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3445 { return 0; }
3446 static inline void intel_display_crc_init(struct drm_device *dev) {}
3447 #endif
3448
3449 /* i915_gpu_error.c */
3450 __printf(2, 3)
3451 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3452 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3453 const struct i915_error_state_file_priv *error);
3454 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3455 struct drm_i915_private *i915,
3456 size_t count, loff_t pos);
3457 static inline void i915_error_state_buf_release(
3458 struct drm_i915_error_state_buf *eb)
3459 {
3460 kfree(eb->buf);
3461 }
3462 void i915_capture_error_state(struct drm_i915_private *dev_priv,
3463 u32 engine_mask,
3464 const char *error_msg);
3465 void i915_error_state_get(struct drm_device *dev,
3466 struct i915_error_state_file_priv *error_priv);
3467 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3468 void i915_destroy_error_state(struct drm_device *dev);
3469
3470 void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
3471 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3472
3473 /* i915_cmd_parser.c */
3474 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3475 int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3476 void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3477 bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3478 int i915_parse_cmds(struct intel_engine_cs *engine,
3479 struct drm_i915_gem_object *batch_obj,
3480 struct drm_i915_gem_object *shadow_batch_obj,
3481 u32 batch_start_offset,
3482 u32 batch_len,
3483 bool is_master);
3484
3485 /* i915_suspend.c */
3486 extern int i915_save_state(struct drm_device *dev);
3487 extern int i915_restore_state(struct drm_device *dev);
3488
3489 /* i915_sysfs.c */
3490 void i915_setup_sysfs(struct drm_device *dev_priv);
3491 void i915_teardown_sysfs(struct drm_device *dev_priv);
3492
3493 /* intel_i2c.c */
3494 extern int intel_setup_gmbus(struct drm_device *dev);
3495 extern void intel_teardown_gmbus(struct drm_device *dev);
3496 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3497 unsigned int pin);
3498
3499 extern struct i2c_adapter *
3500 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3501 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3502 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3503 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3504 {
3505 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3506 }
3507 extern void intel_i2c_reset(struct drm_device *dev);
3508
3509 /* intel_bios.c */
3510 int intel_bios_init(struct drm_i915_private *dev_priv);
3511 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3512 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3513 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3514 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3515 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3516 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3517 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3518 enum port port);
3519
3520 /* intel_opregion.c */
3521 #ifdef CONFIG_ACPI
3522 extern int intel_opregion_setup(struct drm_device *dev);
3523 extern void intel_opregion_init(struct drm_device *dev);
3524 extern void intel_opregion_fini(struct drm_device *dev);
3525 extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3526 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3527 bool enable);
3528 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3529 pci_power_t state);
3530 extern int intel_opregion_get_panel_type(struct drm_device *dev);
3531 #else
3532 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3533 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3534 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3535 static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3536 {
3537 }
3538 static inline int
3539 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3540 {
3541 return 0;
3542 }
3543 static inline int
3544 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3545 {
3546 return 0;
3547 }
3548 static inline int intel_opregion_get_panel_type(struct drm_device *dev)
3549 {
3550 return -ENODEV;
3551 }
3552 #endif
3553
3554 /* intel_acpi.c */
3555 #ifdef CONFIG_ACPI
3556 extern void intel_register_dsm_handler(void);
3557 extern void intel_unregister_dsm_handler(void);
3558 #else
3559 static inline void intel_register_dsm_handler(void) { return; }
3560 static inline void intel_unregister_dsm_handler(void) { return; }
3561 #endif /* CONFIG_ACPI */
3562
3563 /* modesetting */
3564 extern void intel_modeset_init_hw(struct drm_device *dev);
3565 extern void intel_modeset_init(struct drm_device *dev);
3566 extern void intel_modeset_gem_init(struct drm_device *dev);
3567 extern void intel_modeset_cleanup(struct drm_device *dev);
3568 extern void intel_connector_unregister(struct intel_connector *);
3569 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3570 extern void intel_display_resume(struct drm_device *dev);
3571 extern void i915_redisable_vga(struct drm_device *dev);
3572 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3573 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3574 extern void intel_init_pch_refclk(struct drm_device *dev);
3575 extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3576 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3577 bool enable);
3578 extern void intel_detect_pch(struct drm_device *dev);
3579
3580 extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
3581 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3582 struct drm_file *file);
3583
3584 /* overlay */
3585 extern struct intel_overlay_error_state *
3586 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3587 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3588 struct intel_overlay_error_state *error);
3589
3590 extern struct intel_display_error_state *
3591 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3592 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3593 struct drm_device *dev,
3594 struct intel_display_error_state *error);
3595
3596 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3597 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3598
3599 /* intel_sideband.c */
3600 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3601 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3602 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3603 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3604 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3605 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3606 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3607 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3608 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3609 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3610 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3611 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3612 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3613 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3614 enum intel_sbi_destination destination);
3615 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3616 enum intel_sbi_destination destination);
3617 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3618 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3619
3620 /* intel_dpio_phy.c */
3621 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3622 u32 deemph_reg_value, u32 margin_reg_value,
3623 bool uniq_trans_scale);
3624 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3625 bool reset);
3626 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3627 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3628 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3629 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3630
3631 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3632 u32 demph_reg_value, u32 preemph_reg_value,
3633 u32 uniqtranscale_reg_value, u32 tx3_demph);
3634 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3635 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3636 void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3637
3638 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3639 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3640
3641 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3642 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3643
3644 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3645 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3646 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3647 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3648
3649 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3650 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3651 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3652 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3653
3654 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3655 * will be implemented using 2 32-bit writes in an arbitrary order with
3656 * an arbitrary delay between them. This can cause the hardware to
3657 * act upon the intermediate value, possibly leading to corruption and
3658 * machine death. You have been warned.
3659 */
3660 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3661 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3662
3663 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3664 u32 upper, lower, old_upper, loop = 0; \
3665 upper = I915_READ(upper_reg); \
3666 do { \
3667 old_upper = upper; \
3668 lower = I915_READ(lower_reg); \
3669 upper = I915_READ(upper_reg); \
3670 } while (upper != old_upper && loop++ < 2); \
3671 (u64)upper << 32 | lower; })
3672
3673 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3674 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3675
3676 #define __raw_read(x, s) \
3677 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3678 i915_reg_t reg) \
3679 { \
3680 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3681 }
3682
3683 #define __raw_write(x, s) \
3684 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3685 i915_reg_t reg, uint##x##_t val) \
3686 { \
3687 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3688 }
3689 __raw_read(8, b)
3690 __raw_read(16, w)
3691 __raw_read(32, l)
3692 __raw_read(64, q)
3693
3694 __raw_write(8, b)
3695 __raw_write(16, w)
3696 __raw_write(32, l)
3697 __raw_write(64, q)
3698
3699 #undef __raw_read
3700 #undef __raw_write
3701
3702 /* These are untraced mmio-accessors that are only valid to be used inside
3703 * criticial sections inside IRQ handlers where forcewake is explicitly
3704 * controlled.
3705 * Think twice, and think again, before using these.
3706 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3707 * intel_uncore_forcewake_irqunlock().
3708 */
3709 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3710 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3711 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3712
3713 /* "Broadcast RGB" property */
3714 #define INTEL_BROADCAST_RGB_AUTO 0
3715 #define INTEL_BROADCAST_RGB_FULL 1
3716 #define INTEL_BROADCAST_RGB_LIMITED 2
3717
3718 static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
3719 {
3720 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3721 return VLV_VGACNTRL;
3722 else if (INTEL_INFO(dev)->gen >= 5)
3723 return CPU_VGACNTRL;
3724 else
3725 return VGACNTRL;
3726 }
3727
3728 static inline void __user *to_user_ptr(u64 address)
3729 {
3730 return (void __user *)(uintptr_t)address;
3731 }
3732
3733 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3734 {
3735 unsigned long j = msecs_to_jiffies(m);
3736
3737 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3738 }
3739
3740 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3741 {
3742 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3743 }
3744
3745 static inline unsigned long
3746 timespec_to_jiffies_timeout(const struct timespec *value)
3747 {
3748 unsigned long j = timespec_to_jiffies(value);
3749
3750 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3751 }
3752
3753 /*
3754 * If you need to wait X milliseconds between events A and B, but event B
3755 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3756 * when event A happened, then just before event B you call this function and
3757 * pass the timestamp as the first argument, and X as the second argument.
3758 */
3759 static inline void
3760 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3761 {
3762 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3763
3764 /*
3765 * Don't re-read the value of "jiffies" every time since it may change
3766 * behind our back and break the math.
3767 */
3768 tmp_jiffies = jiffies;
3769 target_jiffies = timestamp_jiffies +
3770 msecs_to_jiffies_timeout(to_wait_ms);
3771
3772 if (time_after(target_jiffies, tmp_jiffies)) {
3773 remaining_jiffies = target_jiffies - tmp_jiffies;
3774 while (remaining_jiffies)
3775 remaining_jiffies =
3776 schedule_timeout_uninterruptible(remaining_jiffies);
3777 }
3778 }
3779
3780 static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
3781 struct drm_i915_gem_request *req)
3782 {
3783 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3784 i915_gem_request_assign(&engine->trace_irq_req, req);
3785 }
3786
3787 #endif
This page took 0.185645 seconds and 5 git commands to generate.