drm/i915: remove QUIRK_NO_PCH_PWM_ENABLE
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <drm/intel-gtt.h>
42 #include <linux/backlight.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/pm_qos.h>
46
47 /* General customization:
48 */
49
50 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52 #define DRIVER_NAME "i915"
53 #define DRIVER_DESC "Intel Graphics"
54 #define DRIVER_DATE "20080730"
55
56 enum pipe {
57 INVALID_PIPE = -1,
58 PIPE_A = 0,
59 PIPE_B,
60 PIPE_C,
61 I915_MAX_PIPES
62 };
63 #define pipe_name(p) ((p) + 'A')
64
65 enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70 };
71 #define transcoder_name(t) ((t) + 'A')
72
73 enum plane {
74 PLANE_A = 0,
75 PLANE_B,
76 PLANE_C,
77 };
78 #define plane_name(p) ((p) + 'A')
79
80 #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
82 enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89 };
90 #define port_name(p) ((p) + 'A')
91
92 enum intel_display_power_domain {
93 POWER_DOMAIN_PIPE_A,
94 POWER_DOMAIN_PIPE_B,
95 POWER_DOMAIN_PIPE_C,
96 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
98 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
99 POWER_DOMAIN_TRANSCODER_A,
100 POWER_DOMAIN_TRANSCODER_B,
101 POWER_DOMAIN_TRANSCODER_C,
102 POWER_DOMAIN_TRANSCODER_EDP,
103 POWER_DOMAIN_VGA,
104 POWER_DOMAIN_INIT,
105
106 POWER_DOMAIN_NUM,
107 };
108
109 #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
110
111 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
112 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
113 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
114 #define POWER_DOMAIN_TRANSCODER(tran) \
115 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
116 (tran) + POWER_DOMAIN_TRANSCODER_A)
117
118 #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
119 BIT(POWER_DOMAIN_PIPE_A) | \
120 BIT(POWER_DOMAIN_TRANSCODER_EDP))
121 #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
122 BIT(POWER_DOMAIN_PIPE_A) | \
123 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
124 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
125
126 enum hpd_pin {
127 HPD_NONE = 0,
128 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
129 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
130 HPD_CRT,
131 HPD_SDVO_B,
132 HPD_SDVO_C,
133 HPD_PORT_B,
134 HPD_PORT_C,
135 HPD_PORT_D,
136 HPD_NUM_PINS
137 };
138
139 #define I915_GEM_GPU_DOMAINS \
140 (I915_GEM_DOMAIN_RENDER | \
141 I915_GEM_DOMAIN_SAMPLER | \
142 I915_GEM_DOMAIN_COMMAND | \
143 I915_GEM_DOMAIN_INSTRUCTION | \
144 I915_GEM_DOMAIN_VERTEX)
145
146 #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
147
148 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
149 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
150 if ((intel_encoder)->base.crtc == (__crtc))
151
152 struct drm_i915_private;
153
154 enum intel_dpll_id {
155 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
156 /* real shared dpll ids must be >= 0 */
157 DPLL_ID_PCH_PLL_A,
158 DPLL_ID_PCH_PLL_B,
159 };
160 #define I915_NUM_PLLS 2
161
162 struct intel_dpll_hw_state {
163 uint32_t dpll;
164 uint32_t dpll_md;
165 uint32_t fp0;
166 uint32_t fp1;
167 };
168
169 struct intel_shared_dpll {
170 int refcount; /* count of number of CRTCs sharing this PLL */
171 int active; /* count of number of active CRTCs (i.e. DPMS on) */
172 bool on; /* is the PLL actually active? Disabled during modeset */
173 const char *name;
174 /* should match the index in the dev_priv->shared_dplls array */
175 enum intel_dpll_id id;
176 struct intel_dpll_hw_state hw_state;
177 void (*mode_set)(struct drm_i915_private *dev_priv,
178 struct intel_shared_dpll *pll);
179 void (*enable)(struct drm_i915_private *dev_priv,
180 struct intel_shared_dpll *pll);
181 void (*disable)(struct drm_i915_private *dev_priv,
182 struct intel_shared_dpll *pll);
183 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
184 struct intel_shared_dpll *pll,
185 struct intel_dpll_hw_state *hw_state);
186 };
187
188 /* Used by dp and fdi links */
189 struct intel_link_m_n {
190 uint32_t tu;
191 uint32_t gmch_m;
192 uint32_t gmch_n;
193 uint32_t link_m;
194 uint32_t link_n;
195 };
196
197 void intel_link_compute_m_n(int bpp, int nlanes,
198 int pixel_clock, int link_clock,
199 struct intel_link_m_n *m_n);
200
201 struct intel_ddi_plls {
202 int spll_refcount;
203 int wrpll1_refcount;
204 int wrpll2_refcount;
205 };
206
207 /* Interface history:
208 *
209 * 1.1: Original.
210 * 1.2: Add Power Management
211 * 1.3: Add vblank support
212 * 1.4: Fix cmdbuffer path, add heap destroy
213 * 1.5: Add vblank pipe configuration
214 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
215 * - Support vertical blank on secondary display pipe
216 */
217 #define DRIVER_MAJOR 1
218 #define DRIVER_MINOR 6
219 #define DRIVER_PATCHLEVEL 0
220
221 #define WATCH_LISTS 0
222 #define WATCH_GTT 0
223
224 #define I915_GEM_PHYS_CURSOR_0 1
225 #define I915_GEM_PHYS_CURSOR_1 2
226 #define I915_GEM_PHYS_OVERLAY_REGS 3
227 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
228
229 struct drm_i915_gem_phys_object {
230 int id;
231 struct page **page_list;
232 drm_dma_handle_t *handle;
233 struct drm_i915_gem_object *cur_obj;
234 };
235
236 struct opregion_header;
237 struct opregion_acpi;
238 struct opregion_swsci;
239 struct opregion_asle;
240
241 struct intel_opregion {
242 struct opregion_header __iomem *header;
243 struct opregion_acpi __iomem *acpi;
244 struct opregion_swsci __iomem *swsci;
245 u32 swsci_gbda_sub_functions;
246 u32 swsci_sbcb_sub_functions;
247 struct opregion_asle __iomem *asle;
248 void __iomem *vbt;
249 u32 __iomem *lid_state;
250 struct work_struct asle_work;
251 };
252 #define OPREGION_SIZE (8*1024)
253
254 struct intel_overlay;
255 struct intel_overlay_error_state;
256
257 struct drm_i915_master_private {
258 drm_local_map_t *sarea;
259 struct _drm_i915_sarea *sarea_priv;
260 };
261 #define I915_FENCE_REG_NONE -1
262 #define I915_MAX_NUM_FENCES 32
263 /* 32 fences + sign bit for FENCE_REG_NONE */
264 #define I915_MAX_NUM_FENCE_BITS 6
265
266 struct drm_i915_fence_reg {
267 struct list_head lru_list;
268 struct drm_i915_gem_object *obj;
269 int pin_count;
270 };
271
272 struct sdvo_device_mapping {
273 u8 initialized;
274 u8 dvo_port;
275 u8 slave_addr;
276 u8 dvo_wiring;
277 u8 i2c_pin;
278 u8 ddc_pin;
279 };
280
281 struct intel_display_error_state;
282
283 struct drm_i915_error_state {
284 struct kref ref;
285 u32 eir;
286 u32 pgtbl_er;
287 u32 ier;
288 u32 ccid;
289 u32 derrmr;
290 u32 forcewake;
291 bool waiting[I915_NUM_RINGS];
292 u32 pipestat[I915_MAX_PIPES];
293 u32 tail[I915_NUM_RINGS];
294 u32 head[I915_NUM_RINGS];
295 u32 ctl[I915_NUM_RINGS];
296 u32 ipeir[I915_NUM_RINGS];
297 u32 ipehr[I915_NUM_RINGS];
298 u32 instdone[I915_NUM_RINGS];
299 u32 acthd[I915_NUM_RINGS];
300 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
301 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
302 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
303 /* our own tracking of ring head and tail */
304 u32 cpu_ring_head[I915_NUM_RINGS];
305 u32 cpu_ring_tail[I915_NUM_RINGS];
306 u32 error; /* gen6+ */
307 u32 err_int; /* gen7 */
308 u32 bbstate[I915_NUM_RINGS];
309 u32 instpm[I915_NUM_RINGS];
310 u32 instps[I915_NUM_RINGS];
311 u32 extra_instdone[I915_NUM_INSTDONE_REG];
312 u32 seqno[I915_NUM_RINGS];
313 u64 bbaddr;
314 u32 fault_reg[I915_NUM_RINGS];
315 u32 done_reg;
316 u32 faddr[I915_NUM_RINGS];
317 u64 fence[I915_MAX_NUM_FENCES];
318 struct timeval time;
319 struct drm_i915_error_ring {
320 struct drm_i915_error_object {
321 int page_count;
322 u32 gtt_offset;
323 u32 *pages[0];
324 } *ringbuffer, *batchbuffer, *ctx;
325 struct drm_i915_error_request {
326 long jiffies;
327 u32 seqno;
328 u32 tail;
329 } *requests;
330 int num_requests;
331 } ring[I915_NUM_RINGS];
332 struct drm_i915_error_buffer {
333 u32 size;
334 u32 name;
335 u32 rseqno, wseqno;
336 u32 gtt_offset;
337 u32 read_domains;
338 u32 write_domain;
339 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
340 s32 pinned:2;
341 u32 tiling:2;
342 u32 dirty:1;
343 u32 purgeable:1;
344 s32 ring:4;
345 u32 cache_level:3;
346 } **active_bo, **pinned_bo;
347 u32 *active_bo_count, *pinned_bo_count;
348 struct intel_overlay_error_state *overlay;
349 struct intel_display_error_state *display;
350 int hangcheck_score[I915_NUM_RINGS];
351 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
352 };
353
354 struct intel_connector;
355 struct intel_crtc_config;
356 struct intel_crtc;
357 struct intel_limit;
358 struct dpll;
359
360 struct drm_i915_display_funcs {
361 bool (*fbc_enabled)(struct drm_device *dev);
362 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
363 void (*disable_fbc)(struct drm_device *dev);
364 int (*get_display_clock_speed)(struct drm_device *dev);
365 int (*get_fifo_size)(struct drm_device *dev, int plane);
366 /**
367 * find_dpll() - Find the best values for the PLL
368 * @limit: limits for the PLL
369 * @crtc: current CRTC
370 * @target: target frequency in kHz
371 * @refclk: reference clock frequency in kHz
372 * @match_clock: if provided, @best_clock P divider must
373 * match the P divider from @match_clock
374 * used for LVDS downclocking
375 * @best_clock: best PLL values found
376 *
377 * Returns true on success, false on failure.
378 */
379 bool (*find_dpll)(const struct intel_limit *limit,
380 struct drm_crtc *crtc,
381 int target, int refclk,
382 struct dpll *match_clock,
383 struct dpll *best_clock);
384 void (*update_wm)(struct drm_crtc *crtc);
385 void (*update_sprite_wm)(struct drm_plane *plane,
386 struct drm_crtc *crtc,
387 uint32_t sprite_width, int pixel_size,
388 bool enable, bool scaled);
389 void (*modeset_global_resources)(struct drm_device *dev);
390 /* Returns the active state of the crtc, and if the crtc is active,
391 * fills out the pipe-config with the hw state. */
392 bool (*get_pipe_config)(struct intel_crtc *,
393 struct intel_crtc_config *);
394 int (*crtc_mode_set)(struct drm_crtc *crtc,
395 int x, int y,
396 struct drm_framebuffer *old_fb);
397 void (*crtc_enable)(struct drm_crtc *crtc);
398 void (*crtc_disable)(struct drm_crtc *crtc);
399 void (*off)(struct drm_crtc *crtc);
400 void (*write_eld)(struct drm_connector *connector,
401 struct drm_crtc *crtc,
402 struct drm_display_mode *mode);
403 void (*fdi_link_train)(struct drm_crtc *crtc);
404 void (*init_clock_gating)(struct drm_device *dev);
405 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
406 struct drm_framebuffer *fb,
407 struct drm_i915_gem_object *obj,
408 uint32_t flags);
409 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
410 int x, int y);
411 void (*hpd_irq_setup)(struct drm_device *dev);
412 /* clock updates for mode set */
413 /* cursor updates */
414 /* render clock increase/decrease */
415 /* display clock increase/decrease */
416 /* pll clock increase/decrease */
417
418 int (*setup_backlight)(struct intel_connector *connector);
419 uint32_t (*get_max_backlight)(struct intel_connector *connector);
420 uint32_t (*get_backlight)(struct intel_connector *connector);
421 void (*set_backlight)(struct intel_connector *connector,
422 uint32_t level);
423 void (*disable_backlight)(struct intel_connector *connector);
424 void (*enable_backlight)(struct intel_connector *connector);
425 };
426
427 struct intel_uncore_funcs {
428 void (*force_wake_get)(struct drm_i915_private *dev_priv);
429 void (*force_wake_put)(struct drm_i915_private *dev_priv);
430
431 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
432 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
433 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
434 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
435
436 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
437 uint8_t val, bool trace);
438 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
439 uint16_t val, bool trace);
440 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
441 uint32_t val, bool trace);
442 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
443 uint64_t val, bool trace);
444 };
445
446 struct intel_uncore {
447 spinlock_t lock; /** lock is also taken in irq contexts. */
448
449 struct intel_uncore_funcs funcs;
450
451 unsigned fifo_count;
452 unsigned forcewake_count;
453
454 struct delayed_work force_wake_work;
455 };
456
457 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
458 func(is_mobile) sep \
459 func(is_i85x) sep \
460 func(is_i915g) sep \
461 func(is_i945gm) sep \
462 func(is_g33) sep \
463 func(need_gfx_hws) sep \
464 func(is_g4x) sep \
465 func(is_pineview) sep \
466 func(is_broadwater) sep \
467 func(is_crestline) sep \
468 func(is_ivybridge) sep \
469 func(is_valleyview) sep \
470 func(is_haswell) sep \
471 func(is_preliminary) sep \
472 func(has_fbc) sep \
473 func(has_pipe_cxsr) sep \
474 func(has_hotplug) sep \
475 func(cursor_needs_physical) sep \
476 func(has_overlay) sep \
477 func(overlay_needs_physical) sep \
478 func(supports_tv) sep \
479 func(has_llc) sep \
480 func(has_ddi) sep \
481 func(has_fpga_dbg)
482
483 #define DEFINE_FLAG(name) u8 name:1
484 #define SEP_SEMICOLON ;
485
486 struct intel_device_info {
487 u32 display_mmio_offset;
488 u8 num_pipes:3;
489 u8 gen;
490 u8 ring_mask; /* Rings supported by the HW */
491 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
492 };
493
494 #undef DEFINE_FLAG
495 #undef SEP_SEMICOLON
496
497 enum i915_cache_level {
498 I915_CACHE_NONE = 0,
499 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
500 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
501 caches, eg sampler/render caches, and the
502 large Last-Level-Cache. LLC is coherent with
503 the CPU, but L3 is only visible to the GPU. */
504 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
505 };
506
507 typedef uint32_t gen6_gtt_pte_t;
508
509 struct i915_address_space {
510 struct drm_mm mm;
511 struct drm_device *dev;
512 struct list_head global_link;
513 unsigned long start; /* Start offset always 0 for dri2 */
514 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
515
516 struct {
517 dma_addr_t addr;
518 struct page *page;
519 } scratch;
520
521 /**
522 * List of objects currently involved in rendering.
523 *
524 * Includes buffers having the contents of their GPU caches
525 * flushed, not necessarily primitives. last_rendering_seqno
526 * represents when the rendering involved will be completed.
527 *
528 * A reference is held on the buffer while on this list.
529 */
530 struct list_head active_list;
531
532 /**
533 * LRU list of objects which are not in the ringbuffer and
534 * are ready to unbind, but are still in the GTT.
535 *
536 * last_rendering_seqno is 0 while an object is in this list.
537 *
538 * A reference is not held on the buffer while on this list,
539 * as merely being GTT-bound shouldn't prevent its being
540 * freed, and we'll pull it off the list in the free path.
541 */
542 struct list_head inactive_list;
543
544 /* FIXME: Need a more generic return type */
545 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
546 enum i915_cache_level level,
547 bool valid); /* Create a valid PTE */
548 void (*clear_range)(struct i915_address_space *vm,
549 unsigned int first_entry,
550 unsigned int num_entries,
551 bool use_scratch);
552 void (*insert_entries)(struct i915_address_space *vm,
553 struct sg_table *st,
554 unsigned int first_entry,
555 enum i915_cache_level cache_level);
556 void (*cleanup)(struct i915_address_space *vm);
557 };
558
559 /* The Graphics Translation Table is the way in which GEN hardware translates a
560 * Graphics Virtual Address into a Physical Address. In addition to the normal
561 * collateral associated with any va->pa translations GEN hardware also has a
562 * portion of the GTT which can be mapped by the CPU and remain both coherent
563 * and correct (in cases like swizzling). That region is referred to as GMADR in
564 * the spec.
565 */
566 struct i915_gtt {
567 struct i915_address_space base;
568 size_t stolen_size; /* Total size of stolen memory */
569
570 unsigned long mappable_end; /* End offset that we can CPU map */
571 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
572 phys_addr_t mappable_base; /* PA of our GMADR */
573
574 /** "Graphics Stolen Memory" holds the global PTEs */
575 void __iomem *gsm;
576
577 bool do_idle_maps;
578
579 int mtrr;
580
581 /* global gtt ops */
582 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
583 size_t *stolen, phys_addr_t *mappable_base,
584 unsigned long *mappable_end);
585 };
586 #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
587
588 struct i915_hw_ppgtt {
589 struct i915_address_space base;
590 unsigned num_pd_entries;
591 union {
592 struct page **pt_pages;
593 struct page *gen8_pt_pages;
594 };
595 struct page *pd_pages;
596 int num_pd_pages;
597 int num_pt_pages;
598 union {
599 uint32_t pd_offset;
600 dma_addr_t pd_dma_addr[4];
601 };
602 union {
603 dma_addr_t *pt_dma_addr;
604 dma_addr_t *gen8_pt_dma_addr[4];
605 };
606 int (*enable)(struct drm_device *dev);
607 };
608
609 /**
610 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
611 * VMA's presence cannot be guaranteed before binding, or after unbinding the
612 * object into/from the address space.
613 *
614 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
615 * will always be <= an objects lifetime. So object refcounting should cover us.
616 */
617 struct i915_vma {
618 struct drm_mm_node node;
619 struct drm_i915_gem_object *obj;
620 struct i915_address_space *vm;
621
622 /** This object's place on the active/inactive lists */
623 struct list_head mm_list;
624
625 struct list_head vma_link; /* Link in the object's VMA list */
626
627 /** This vma's place in the batchbuffer or on the eviction list */
628 struct list_head exec_list;
629
630 /**
631 * Used for performing relocations during execbuffer insertion.
632 */
633 struct hlist_node exec_node;
634 unsigned long exec_handle;
635 struct drm_i915_gem_exec_object2 *exec_entry;
636
637 };
638
639 struct i915_ctx_hang_stats {
640 /* This context had batch pending when hang was declared */
641 unsigned batch_pending;
642
643 /* This context had batch active when hang was declared */
644 unsigned batch_active;
645
646 /* Time when this context was last blamed for a GPU reset */
647 unsigned long guilty_ts;
648
649 /* This context is banned to submit more work */
650 bool banned;
651 };
652
653 /* This must match up with the value previously used for execbuf2.rsvd1. */
654 #define DEFAULT_CONTEXT_ID 0
655 struct i915_hw_context {
656 struct kref ref;
657 int id;
658 bool is_initialized;
659 uint8_t remap_slice;
660 struct drm_i915_file_private *file_priv;
661 struct intel_ring_buffer *ring;
662 struct drm_i915_gem_object *obj;
663 struct i915_ctx_hang_stats hang_stats;
664
665 struct list_head link;
666 };
667
668 struct i915_fbc {
669 unsigned long size;
670 unsigned int fb_id;
671 enum plane plane;
672 int y;
673
674 struct drm_mm_node *compressed_fb;
675 struct drm_mm_node *compressed_llb;
676
677 struct intel_fbc_work {
678 struct delayed_work work;
679 struct drm_crtc *crtc;
680 struct drm_framebuffer *fb;
681 int interval;
682 } *fbc_work;
683
684 enum no_fbc_reason {
685 FBC_OK, /* FBC is enabled */
686 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
687 FBC_NO_OUTPUT, /* no outputs enabled to compress */
688 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
689 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
690 FBC_MODE_TOO_LARGE, /* mode too large for compression */
691 FBC_BAD_PLANE, /* fbc not supported on plane */
692 FBC_NOT_TILED, /* buffer not tiled */
693 FBC_MULTIPLE_PIPES, /* more than one pipe active */
694 FBC_MODULE_PARAM,
695 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
696 } no_fbc_reason;
697 };
698
699 struct i915_psr {
700 bool sink_support;
701 bool source_ok;
702 };
703
704 enum intel_pch {
705 PCH_NONE = 0, /* No PCH present */
706 PCH_IBX, /* Ibexpeak PCH */
707 PCH_CPT, /* Cougarpoint PCH */
708 PCH_LPT, /* Lynxpoint PCH */
709 PCH_NOP,
710 };
711
712 enum intel_sbi_destination {
713 SBI_ICLK,
714 SBI_MPHY,
715 };
716
717 #define QUIRK_PIPEA_FORCE (1<<0)
718 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
719 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
720
721 struct intel_fbdev;
722 struct intel_fbc_work;
723
724 struct intel_gmbus {
725 struct i2c_adapter adapter;
726 u32 force_bit;
727 u32 reg0;
728 u32 gpio_reg;
729 struct i2c_algo_bit_data bit_algo;
730 struct drm_i915_private *dev_priv;
731 };
732
733 struct i915_suspend_saved_registers {
734 u8 saveLBB;
735 u32 saveDSPACNTR;
736 u32 saveDSPBCNTR;
737 u32 saveDSPARB;
738 u32 savePIPEACONF;
739 u32 savePIPEBCONF;
740 u32 savePIPEASRC;
741 u32 savePIPEBSRC;
742 u32 saveFPA0;
743 u32 saveFPA1;
744 u32 saveDPLL_A;
745 u32 saveDPLL_A_MD;
746 u32 saveHTOTAL_A;
747 u32 saveHBLANK_A;
748 u32 saveHSYNC_A;
749 u32 saveVTOTAL_A;
750 u32 saveVBLANK_A;
751 u32 saveVSYNC_A;
752 u32 saveBCLRPAT_A;
753 u32 saveTRANSACONF;
754 u32 saveTRANS_HTOTAL_A;
755 u32 saveTRANS_HBLANK_A;
756 u32 saveTRANS_HSYNC_A;
757 u32 saveTRANS_VTOTAL_A;
758 u32 saveTRANS_VBLANK_A;
759 u32 saveTRANS_VSYNC_A;
760 u32 savePIPEASTAT;
761 u32 saveDSPASTRIDE;
762 u32 saveDSPASIZE;
763 u32 saveDSPAPOS;
764 u32 saveDSPAADDR;
765 u32 saveDSPASURF;
766 u32 saveDSPATILEOFF;
767 u32 savePFIT_PGM_RATIOS;
768 u32 saveBLC_HIST_CTL;
769 u32 saveBLC_PWM_CTL;
770 u32 saveBLC_PWM_CTL2;
771 u32 saveBLC_HIST_CTL_B;
772 u32 saveBLC_PWM_CTL_B;
773 u32 saveBLC_PWM_CTL2_B;
774 u32 saveBLC_CPU_PWM_CTL;
775 u32 saveBLC_CPU_PWM_CTL2;
776 u32 saveFPB0;
777 u32 saveFPB1;
778 u32 saveDPLL_B;
779 u32 saveDPLL_B_MD;
780 u32 saveHTOTAL_B;
781 u32 saveHBLANK_B;
782 u32 saveHSYNC_B;
783 u32 saveVTOTAL_B;
784 u32 saveVBLANK_B;
785 u32 saveVSYNC_B;
786 u32 saveBCLRPAT_B;
787 u32 saveTRANSBCONF;
788 u32 saveTRANS_HTOTAL_B;
789 u32 saveTRANS_HBLANK_B;
790 u32 saveTRANS_HSYNC_B;
791 u32 saveTRANS_VTOTAL_B;
792 u32 saveTRANS_VBLANK_B;
793 u32 saveTRANS_VSYNC_B;
794 u32 savePIPEBSTAT;
795 u32 saveDSPBSTRIDE;
796 u32 saveDSPBSIZE;
797 u32 saveDSPBPOS;
798 u32 saveDSPBADDR;
799 u32 saveDSPBSURF;
800 u32 saveDSPBTILEOFF;
801 u32 saveVGA0;
802 u32 saveVGA1;
803 u32 saveVGA_PD;
804 u32 saveVGACNTRL;
805 u32 saveADPA;
806 u32 saveLVDS;
807 u32 savePP_ON_DELAYS;
808 u32 savePP_OFF_DELAYS;
809 u32 saveDVOA;
810 u32 saveDVOB;
811 u32 saveDVOC;
812 u32 savePP_ON;
813 u32 savePP_OFF;
814 u32 savePP_CONTROL;
815 u32 savePP_DIVISOR;
816 u32 savePFIT_CONTROL;
817 u32 save_palette_a[256];
818 u32 save_palette_b[256];
819 u32 saveDPFC_CB_BASE;
820 u32 saveFBC_CFB_BASE;
821 u32 saveFBC_LL_BASE;
822 u32 saveFBC_CONTROL;
823 u32 saveFBC_CONTROL2;
824 u32 saveIER;
825 u32 saveIIR;
826 u32 saveIMR;
827 u32 saveDEIER;
828 u32 saveDEIMR;
829 u32 saveGTIER;
830 u32 saveGTIMR;
831 u32 saveFDI_RXA_IMR;
832 u32 saveFDI_RXB_IMR;
833 u32 saveCACHE_MODE_0;
834 u32 saveMI_ARB_STATE;
835 u32 saveSWF0[16];
836 u32 saveSWF1[16];
837 u32 saveSWF2[3];
838 u8 saveMSR;
839 u8 saveSR[8];
840 u8 saveGR[25];
841 u8 saveAR_INDEX;
842 u8 saveAR[21];
843 u8 saveDACMASK;
844 u8 saveCR[37];
845 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
846 u32 saveCURACNTR;
847 u32 saveCURAPOS;
848 u32 saveCURABASE;
849 u32 saveCURBCNTR;
850 u32 saveCURBPOS;
851 u32 saveCURBBASE;
852 u32 saveCURSIZE;
853 u32 saveDP_B;
854 u32 saveDP_C;
855 u32 saveDP_D;
856 u32 savePIPEA_GMCH_DATA_M;
857 u32 savePIPEB_GMCH_DATA_M;
858 u32 savePIPEA_GMCH_DATA_N;
859 u32 savePIPEB_GMCH_DATA_N;
860 u32 savePIPEA_DP_LINK_M;
861 u32 savePIPEB_DP_LINK_M;
862 u32 savePIPEA_DP_LINK_N;
863 u32 savePIPEB_DP_LINK_N;
864 u32 saveFDI_RXA_CTL;
865 u32 saveFDI_TXA_CTL;
866 u32 saveFDI_RXB_CTL;
867 u32 saveFDI_TXB_CTL;
868 u32 savePFA_CTL_1;
869 u32 savePFB_CTL_1;
870 u32 savePFA_WIN_SZ;
871 u32 savePFB_WIN_SZ;
872 u32 savePFA_WIN_POS;
873 u32 savePFB_WIN_POS;
874 u32 savePCH_DREF_CONTROL;
875 u32 saveDISP_ARB_CTL;
876 u32 savePIPEA_DATA_M1;
877 u32 savePIPEA_DATA_N1;
878 u32 savePIPEA_LINK_M1;
879 u32 savePIPEA_LINK_N1;
880 u32 savePIPEB_DATA_M1;
881 u32 savePIPEB_DATA_N1;
882 u32 savePIPEB_LINK_M1;
883 u32 savePIPEB_LINK_N1;
884 u32 saveMCHBAR_RENDER_STANDBY;
885 u32 savePCH_PORT_HOTPLUG;
886 };
887
888 struct intel_gen6_power_mgmt {
889 /* work and pm_iir are protected by dev_priv->irq_lock */
890 struct work_struct work;
891 u32 pm_iir;
892
893 /* The below variables an all the rps hw state are protected by
894 * dev->struct mutext. */
895 u8 cur_delay;
896 u8 min_delay;
897 u8 max_delay;
898 u8 rpe_delay;
899 u8 rp1_delay;
900 u8 rp0_delay;
901 u8 hw_max;
902
903 int last_adj;
904 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
905
906 bool enabled;
907 struct delayed_work delayed_resume_work;
908
909 /*
910 * Protects RPS/RC6 register access and PCU communication.
911 * Must be taken after struct_mutex if nested.
912 */
913 struct mutex hw_lock;
914 };
915
916 /* defined intel_pm.c */
917 extern spinlock_t mchdev_lock;
918
919 struct intel_ilk_power_mgmt {
920 u8 cur_delay;
921 u8 min_delay;
922 u8 max_delay;
923 u8 fmax;
924 u8 fstart;
925
926 u64 last_count1;
927 unsigned long last_time1;
928 unsigned long chipset_power;
929 u64 last_count2;
930 struct timespec last_time2;
931 unsigned long gfx_power;
932 u8 corr;
933
934 int c_m;
935 int r_t;
936
937 struct drm_i915_gem_object *pwrctx;
938 struct drm_i915_gem_object *renderctx;
939 };
940
941 /* Power well structure for haswell */
942 struct i915_power_well {
943 /* power well enable/disable usage count */
944 int count;
945 };
946
947 #define I915_MAX_POWER_WELLS 1
948
949 struct i915_power_domains {
950 /*
951 * Power wells needed for initialization at driver init and suspend
952 * time are on. They are kept on until after the first modeset.
953 */
954 bool init_power_on;
955
956 struct mutex lock;
957 struct i915_power_well power_wells[I915_MAX_POWER_WELLS];
958 };
959
960 struct i915_dri1_state {
961 unsigned allow_batchbuffer : 1;
962 u32 __iomem *gfx_hws_cpu_addr;
963
964 unsigned int cpp;
965 int back_offset;
966 int front_offset;
967 int current_page;
968 int page_flipping;
969
970 uint32_t counter;
971 };
972
973 struct i915_ums_state {
974 /**
975 * Flag if the X Server, and thus DRM, is not currently in
976 * control of the device.
977 *
978 * This is set between LeaveVT and EnterVT. It needs to be
979 * replaced with a semaphore. It also needs to be
980 * transitioned away from for kernel modesetting.
981 */
982 int mm_suspended;
983 };
984
985 #define MAX_L3_SLICES 2
986 struct intel_l3_parity {
987 u32 *remap_info[MAX_L3_SLICES];
988 struct work_struct error_work;
989 int which_slice;
990 };
991
992 struct i915_gem_mm {
993 /** Memory allocator for GTT stolen memory */
994 struct drm_mm stolen;
995 /** List of all objects in gtt_space. Used to restore gtt
996 * mappings on resume */
997 struct list_head bound_list;
998 /**
999 * List of objects which are not bound to the GTT (thus
1000 * are idle and not used by the GPU) but still have
1001 * (presumably uncached) pages still attached.
1002 */
1003 struct list_head unbound_list;
1004
1005 /** Usable portion of the GTT for GEM */
1006 unsigned long stolen_base; /* limited to low memory (32-bit) */
1007
1008 /** PPGTT used for aliasing the PPGTT with the GTT */
1009 struct i915_hw_ppgtt *aliasing_ppgtt;
1010
1011 struct shrinker inactive_shrinker;
1012 bool shrinker_no_lock_stealing;
1013
1014 /** LRU list of objects with fence regs on them. */
1015 struct list_head fence_list;
1016
1017 /**
1018 * We leave the user IRQ off as much as possible,
1019 * but this means that requests will finish and never
1020 * be retired once the system goes idle. Set a timer to
1021 * fire periodically while the ring is running. When it
1022 * fires, go retire requests.
1023 */
1024 struct delayed_work retire_work;
1025
1026 /**
1027 * When we detect an idle GPU, we want to turn on
1028 * powersaving features. So once we see that there
1029 * are no more requests outstanding and no more
1030 * arrive within a small period of time, we fire
1031 * off the idle_work.
1032 */
1033 struct delayed_work idle_work;
1034
1035 /**
1036 * Are we in a non-interruptible section of code like
1037 * modesetting?
1038 */
1039 bool interruptible;
1040
1041 /** Bit 6 swizzling required for X tiling */
1042 uint32_t bit_6_swizzle_x;
1043 /** Bit 6 swizzling required for Y tiling */
1044 uint32_t bit_6_swizzle_y;
1045
1046 /* storage for physical objects */
1047 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1048
1049 /* accounting, useful for userland debugging */
1050 spinlock_t object_stat_lock;
1051 size_t object_memory;
1052 u32 object_count;
1053 };
1054
1055 struct drm_i915_error_state_buf {
1056 unsigned bytes;
1057 unsigned size;
1058 int err;
1059 u8 *buf;
1060 loff_t start;
1061 loff_t pos;
1062 };
1063
1064 struct i915_error_state_file_priv {
1065 struct drm_device *dev;
1066 struct drm_i915_error_state *error;
1067 };
1068
1069 struct i915_gpu_error {
1070 /* For hangcheck timer */
1071 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1072 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1073 /* Hang gpu twice in this window and your context gets banned */
1074 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1075
1076 struct timer_list hangcheck_timer;
1077
1078 /* For reset and error_state handling. */
1079 spinlock_t lock;
1080 /* Protected by the above dev->gpu_error.lock. */
1081 struct drm_i915_error_state *first_error;
1082 struct work_struct work;
1083
1084
1085 unsigned long missed_irq_rings;
1086
1087 /**
1088 * State variable and reset counter controlling the reset flow
1089 *
1090 * Upper bits are for the reset counter. This counter is used by the
1091 * wait_seqno code to race-free noticed that a reset event happened and
1092 * that it needs to restart the entire ioctl (since most likely the
1093 * seqno it waited for won't ever signal anytime soon).
1094 *
1095 * This is important for lock-free wait paths, where no contended lock
1096 * naturally enforces the correct ordering between the bail-out of the
1097 * waiter and the gpu reset work code.
1098 *
1099 * Lowest bit controls the reset state machine: Set means a reset is in
1100 * progress. This state will (presuming we don't have any bugs) decay
1101 * into either unset (successful reset) or the special WEDGED value (hw
1102 * terminally sour). All waiters on the reset_queue will be woken when
1103 * that happens.
1104 */
1105 atomic_t reset_counter;
1106
1107 /**
1108 * Special values/flags for reset_counter
1109 *
1110 * Note that the code relies on
1111 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1112 * being true.
1113 */
1114 #define I915_RESET_IN_PROGRESS_FLAG 1
1115 #define I915_WEDGED 0xffffffff
1116
1117 /**
1118 * Waitqueue to signal when the reset has completed. Used by clients
1119 * that wait for dev_priv->mm.wedged to settle.
1120 */
1121 wait_queue_head_t reset_queue;
1122
1123 /* For gpu hang simulation. */
1124 unsigned int stop_rings;
1125
1126 /* For missed irq/seqno simulation. */
1127 unsigned int test_irq_rings;
1128 };
1129
1130 enum modeset_restore {
1131 MODESET_ON_LID_OPEN,
1132 MODESET_DONE,
1133 MODESET_SUSPENDED,
1134 };
1135
1136 struct ddi_vbt_port_info {
1137 uint8_t hdmi_level_shift;
1138
1139 uint8_t supports_dvi:1;
1140 uint8_t supports_hdmi:1;
1141 uint8_t supports_dp:1;
1142 };
1143
1144 struct intel_vbt_data {
1145 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1146 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1147
1148 /* Feature bits */
1149 unsigned int int_tv_support:1;
1150 unsigned int lvds_dither:1;
1151 unsigned int lvds_vbt:1;
1152 unsigned int int_crt_support:1;
1153 unsigned int lvds_use_ssc:1;
1154 unsigned int display_clock_mode:1;
1155 unsigned int fdi_rx_polarity_inverted:1;
1156 int lvds_ssc_freq;
1157 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1158
1159 /* eDP */
1160 int edp_rate;
1161 int edp_lanes;
1162 int edp_preemphasis;
1163 int edp_vswing;
1164 bool edp_initialized;
1165 bool edp_support;
1166 int edp_bpp;
1167 struct edp_power_seq edp_pps;
1168
1169 /* MIPI DSI */
1170 struct {
1171 u16 panel_id;
1172 } dsi;
1173
1174 int crt_ddc_pin;
1175
1176 int child_dev_num;
1177 union child_device_config *child_dev;
1178
1179 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1180 };
1181
1182 enum intel_ddb_partitioning {
1183 INTEL_DDB_PART_1_2,
1184 INTEL_DDB_PART_5_6, /* IVB+ */
1185 };
1186
1187 struct intel_wm_level {
1188 bool enable;
1189 uint32_t pri_val;
1190 uint32_t spr_val;
1191 uint32_t cur_val;
1192 uint32_t fbc_val;
1193 };
1194
1195 struct hsw_wm_values {
1196 uint32_t wm_pipe[3];
1197 uint32_t wm_lp[3];
1198 uint32_t wm_lp_spr[3];
1199 uint32_t wm_linetime[3];
1200 bool enable_fbc_wm;
1201 enum intel_ddb_partitioning partitioning;
1202 };
1203
1204 /*
1205 * This struct tracks the state needed for the Package C8+ feature.
1206 *
1207 * Package states C8 and deeper are really deep PC states that can only be
1208 * reached when all the devices on the system allow it, so even if the graphics
1209 * device allows PC8+, it doesn't mean the system will actually get to these
1210 * states.
1211 *
1212 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1213 * is disabled and the GPU is idle. When these conditions are met, we manually
1214 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1215 * refclk to Fclk.
1216 *
1217 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1218 * the state of some registers, so when we come back from PC8+ we need to
1219 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1220 * need to take care of the registers kept by RC6.
1221 *
1222 * The interrupt disabling is part of the requirements. We can only leave the
1223 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1224 * can lock the machine.
1225 *
1226 * Ideally every piece of our code that needs PC8+ disabled would call
1227 * hsw_disable_package_c8, which would increment disable_count and prevent the
1228 * system from reaching PC8+. But we don't have a symmetric way to do this for
1229 * everything, so we have the requirements_met and gpu_idle variables. When we
1230 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1231 * increase it in the opposite case. The requirements_met variable is true when
1232 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1233 * variable is true when the GPU is idle.
1234 *
1235 * In addition to everything, we only actually enable PC8+ if disable_count
1236 * stays at zero for at least some seconds. This is implemented with the
1237 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1238 * consecutive times when all screens are disabled and some background app
1239 * queries the state of our connectors, or we have some application constantly
1240 * waking up to use the GPU. Only after the enable_work function actually
1241 * enables PC8+ the "enable" variable will become true, which means that it can
1242 * be false even if disable_count is 0.
1243 *
1244 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1245 * goes back to false exactly before we reenable the IRQs. We use this variable
1246 * to check if someone is trying to enable/disable IRQs while they're supposed
1247 * to be disabled. This shouldn't happen and we'll print some error messages in
1248 * case it happens, but if it actually happens we'll also update the variables
1249 * inside struct regsave so when we restore the IRQs they will contain the
1250 * latest expected values.
1251 *
1252 * For more, read "Display Sequences for Package C8" on our documentation.
1253 */
1254 struct i915_package_c8 {
1255 bool requirements_met;
1256 bool gpu_idle;
1257 bool irqs_disabled;
1258 /* Only true after the delayed work task actually enables it. */
1259 bool enabled;
1260 int disable_count;
1261 struct mutex lock;
1262 struct delayed_work enable_work;
1263
1264 struct {
1265 uint32_t deimr;
1266 uint32_t sdeimr;
1267 uint32_t gtimr;
1268 uint32_t gtier;
1269 uint32_t gen6_pmimr;
1270 } regsave;
1271 };
1272
1273 enum intel_pipe_crc_source {
1274 INTEL_PIPE_CRC_SOURCE_NONE,
1275 INTEL_PIPE_CRC_SOURCE_PLANE1,
1276 INTEL_PIPE_CRC_SOURCE_PLANE2,
1277 INTEL_PIPE_CRC_SOURCE_PF,
1278 INTEL_PIPE_CRC_SOURCE_PIPE,
1279 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1280 INTEL_PIPE_CRC_SOURCE_TV,
1281 INTEL_PIPE_CRC_SOURCE_DP_B,
1282 INTEL_PIPE_CRC_SOURCE_DP_C,
1283 INTEL_PIPE_CRC_SOURCE_DP_D,
1284 INTEL_PIPE_CRC_SOURCE_AUTO,
1285 INTEL_PIPE_CRC_SOURCE_MAX,
1286 };
1287
1288 struct intel_pipe_crc_entry {
1289 uint32_t frame;
1290 uint32_t crc[5];
1291 };
1292
1293 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1294 struct intel_pipe_crc {
1295 spinlock_t lock;
1296 bool opened; /* exclusive access to the result file */
1297 struct intel_pipe_crc_entry *entries;
1298 enum intel_pipe_crc_source source;
1299 int head, tail;
1300 wait_queue_head_t wq;
1301 };
1302
1303 typedef struct drm_i915_private {
1304 struct drm_device *dev;
1305 struct kmem_cache *slab;
1306
1307 const struct intel_device_info *info;
1308
1309 int relative_constants_mode;
1310
1311 void __iomem *regs;
1312
1313 struct intel_uncore uncore;
1314
1315 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1316
1317
1318 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1319 * controller on different i2c buses. */
1320 struct mutex gmbus_mutex;
1321
1322 /**
1323 * Base address of the gmbus and gpio block.
1324 */
1325 uint32_t gpio_mmio_base;
1326
1327 wait_queue_head_t gmbus_wait_queue;
1328
1329 struct pci_dev *bridge_dev;
1330 struct intel_ring_buffer ring[I915_NUM_RINGS];
1331 uint32_t last_seqno, next_seqno;
1332
1333 drm_dma_handle_t *status_page_dmah;
1334 struct resource mch_res;
1335
1336 atomic_t irq_received;
1337
1338 /* protects the irq masks */
1339 spinlock_t irq_lock;
1340
1341 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1342 struct pm_qos_request pm_qos;
1343
1344 /* DPIO indirect register protection */
1345 struct mutex dpio_lock;
1346
1347 /** Cached value of IMR to avoid reads in updating the bitfield */
1348 union {
1349 u32 irq_mask;
1350 u32 de_irq_mask[I915_MAX_PIPES];
1351 };
1352 u32 gt_irq_mask;
1353 u32 pm_irq_mask;
1354
1355 struct work_struct hotplug_work;
1356 bool enable_hotplug_processing;
1357 struct {
1358 unsigned long hpd_last_jiffies;
1359 int hpd_cnt;
1360 enum {
1361 HPD_ENABLED = 0,
1362 HPD_DISABLED = 1,
1363 HPD_MARK_DISABLED = 2
1364 } hpd_mark;
1365 } hpd_stats[HPD_NUM_PINS];
1366 u32 hpd_event_bits;
1367 struct timer_list hotplug_reenable_timer;
1368
1369 int num_plane;
1370
1371 struct i915_fbc fbc;
1372 struct intel_opregion opregion;
1373 struct intel_vbt_data vbt;
1374
1375 /* overlay */
1376 struct intel_overlay *overlay;
1377 unsigned int sprite_scaling_enabled;
1378
1379 /* backlight registers and fields in struct intel_panel */
1380 spinlock_t backlight_lock;
1381
1382 /* LVDS info */
1383 bool no_aux_handshake;
1384
1385 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1386 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1387 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1388
1389 unsigned int fsb_freq, mem_freq, is_ddr3;
1390
1391 /**
1392 * wq - Driver workqueue for GEM.
1393 *
1394 * NOTE: Work items scheduled here are not allowed to grab any modeset
1395 * locks, for otherwise the flushing done in the pageflip code will
1396 * result in deadlocks.
1397 */
1398 struct workqueue_struct *wq;
1399
1400 /* Display functions */
1401 struct drm_i915_display_funcs display;
1402
1403 /* PCH chipset type */
1404 enum intel_pch pch_type;
1405 unsigned short pch_id;
1406
1407 unsigned long quirks;
1408
1409 enum modeset_restore modeset_restore;
1410 struct mutex modeset_restore_lock;
1411
1412 struct list_head vm_list; /* Global list of all address spaces */
1413 struct i915_gtt gtt; /* VMA representing the global address space */
1414
1415 struct i915_gem_mm mm;
1416
1417 /* Kernel Modesetting */
1418
1419 struct sdvo_device_mapping sdvo_mappings[2];
1420
1421 struct drm_crtc *plane_to_crtc_mapping[3];
1422 struct drm_crtc *pipe_to_crtc_mapping[3];
1423 wait_queue_head_t pending_flip_queue;
1424
1425 #ifdef CONFIG_DEBUG_FS
1426 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1427 #endif
1428
1429 int num_shared_dpll;
1430 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1431 struct intel_ddi_plls ddi_plls;
1432
1433 /* Reclocking support */
1434 bool render_reclock_avail;
1435 bool lvds_downclock_avail;
1436 /* indicates the reduced downclock for LVDS*/
1437 int lvds_downclock;
1438 u16 orig_clock;
1439
1440 bool mchbar_need_disable;
1441
1442 struct intel_l3_parity l3_parity;
1443
1444 /* Cannot be determined by PCIID. You must always read a register. */
1445 size_t ellc_size;
1446
1447 /* gen6+ rps state */
1448 struct intel_gen6_power_mgmt rps;
1449
1450 /* ilk-only ips/rps state. Everything in here is protected by the global
1451 * mchdev_lock in intel_pm.c */
1452 struct intel_ilk_power_mgmt ips;
1453
1454 struct i915_power_domains power_domains;
1455
1456 struct i915_psr psr;
1457
1458 struct i915_gpu_error gpu_error;
1459
1460 struct drm_i915_gem_object *vlv_pctx;
1461
1462 #ifdef CONFIG_DRM_I915_FBDEV
1463 /* list of fbdev register on this device */
1464 struct intel_fbdev *fbdev;
1465 #endif
1466
1467 /*
1468 * The console may be contended at resume, but we don't
1469 * want it to block on it.
1470 */
1471 struct work_struct console_resume_work;
1472
1473 struct drm_property *broadcast_rgb_property;
1474 struct drm_property *force_audio_property;
1475
1476 bool hw_contexts_disabled;
1477 uint32_t hw_context_size;
1478 struct list_head context_list;
1479
1480 u32 fdi_rx_config;
1481
1482 struct i915_suspend_saved_registers regfile;
1483
1484 struct {
1485 /*
1486 * Raw watermark latency values:
1487 * in 0.1us units for WM0,
1488 * in 0.5us units for WM1+.
1489 */
1490 /* primary */
1491 uint16_t pri_latency[5];
1492 /* sprite */
1493 uint16_t spr_latency[5];
1494 /* cursor */
1495 uint16_t cur_latency[5];
1496
1497 /* current hardware state */
1498 struct hsw_wm_values hw;
1499 } wm;
1500
1501 struct i915_package_c8 pc8;
1502
1503 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1504 * here! */
1505 struct i915_dri1_state dri1;
1506 /* Old ums support infrastructure, same warning applies. */
1507 struct i915_ums_state ums;
1508 } drm_i915_private_t;
1509
1510 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1511 {
1512 return dev->dev_private;
1513 }
1514
1515 /* Iterate over initialised rings */
1516 #define for_each_ring(ring__, dev_priv__, i__) \
1517 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1518 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1519
1520 enum hdmi_force_audio {
1521 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1522 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1523 HDMI_AUDIO_AUTO, /* trust EDID */
1524 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1525 };
1526
1527 #define I915_GTT_OFFSET_NONE ((u32)-1)
1528
1529 struct drm_i915_gem_object_ops {
1530 /* Interface between the GEM object and its backing storage.
1531 * get_pages() is called once prior to the use of the associated set
1532 * of pages before to binding them into the GTT, and put_pages() is
1533 * called after we no longer need them. As we expect there to be
1534 * associated cost with migrating pages between the backing storage
1535 * and making them available for the GPU (e.g. clflush), we may hold
1536 * onto the pages after they are no longer referenced by the GPU
1537 * in case they may be used again shortly (for example migrating the
1538 * pages to a different memory domain within the GTT). put_pages()
1539 * will therefore most likely be called when the object itself is
1540 * being released or under memory pressure (where we attempt to
1541 * reap pages for the shrinker).
1542 */
1543 int (*get_pages)(struct drm_i915_gem_object *);
1544 void (*put_pages)(struct drm_i915_gem_object *);
1545 };
1546
1547 struct drm_i915_gem_object {
1548 struct drm_gem_object base;
1549
1550 const struct drm_i915_gem_object_ops *ops;
1551
1552 /** List of VMAs backed by this object */
1553 struct list_head vma_list;
1554
1555 /** Stolen memory for this object, instead of being backed by shmem. */
1556 struct drm_mm_node *stolen;
1557 struct list_head global_list;
1558
1559 struct list_head ring_list;
1560 /** Used in execbuf to temporarily hold a ref */
1561 struct list_head obj_exec_link;
1562
1563 /**
1564 * This is set if the object is on the active lists (has pending
1565 * rendering and so a non-zero seqno), and is not set if it i s on
1566 * inactive (ready to be unbound) list.
1567 */
1568 unsigned int active:1;
1569
1570 /**
1571 * This is set if the object has been written to since last bound
1572 * to the GTT
1573 */
1574 unsigned int dirty:1;
1575
1576 /**
1577 * Fence register bits (if any) for this object. Will be set
1578 * as needed when mapped into the GTT.
1579 * Protected by dev->struct_mutex.
1580 */
1581 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1582
1583 /**
1584 * Advice: are the backing pages purgeable?
1585 */
1586 unsigned int madv:2;
1587
1588 /**
1589 * Current tiling mode for the object.
1590 */
1591 unsigned int tiling_mode:2;
1592 /**
1593 * Whether the tiling parameters for the currently associated fence
1594 * register have changed. Note that for the purposes of tracking
1595 * tiling changes we also treat the unfenced register, the register
1596 * slot that the object occupies whilst it executes a fenced
1597 * command (such as BLT on gen2/3), as a "fence".
1598 */
1599 unsigned int fence_dirty:1;
1600
1601 /** How many users have pinned this object in GTT space. The following
1602 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1603 * (via user_pin_count), execbuffer (objects are not allowed multiple
1604 * times for the same batchbuffer), and the framebuffer code. When
1605 * switching/pageflipping, the framebuffer code has at most two buffers
1606 * pinned per crtc.
1607 *
1608 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1609 * bits with absolutely no headroom. So use 4 bits. */
1610 unsigned int pin_count:4;
1611 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1612
1613 /**
1614 * Is the object at the current location in the gtt mappable and
1615 * fenceable? Used to avoid costly recalculations.
1616 */
1617 unsigned int map_and_fenceable:1;
1618
1619 /**
1620 * Whether the current gtt mapping needs to be mappable (and isn't just
1621 * mappable by accident). Track pin and fault separate for a more
1622 * accurate mappable working set.
1623 */
1624 unsigned int fault_mappable:1;
1625 unsigned int pin_mappable:1;
1626 unsigned int pin_display:1;
1627
1628 /*
1629 * Is the GPU currently using a fence to access this buffer,
1630 */
1631 unsigned int pending_fenced_gpu_access:1;
1632 unsigned int fenced_gpu_access:1;
1633
1634 unsigned int cache_level:3;
1635
1636 unsigned int has_aliasing_ppgtt_mapping:1;
1637 unsigned int has_global_gtt_mapping:1;
1638 unsigned int has_dma_mapping:1;
1639
1640 struct sg_table *pages;
1641 int pages_pin_count;
1642
1643 /* prime dma-buf support */
1644 void *dma_buf_vmapping;
1645 int vmapping_count;
1646
1647 struct intel_ring_buffer *ring;
1648
1649 /** Breadcrumb of last rendering to the buffer. */
1650 uint32_t last_read_seqno;
1651 uint32_t last_write_seqno;
1652 /** Breadcrumb of last fenced GPU access to the buffer. */
1653 uint32_t last_fenced_seqno;
1654
1655 /** Current tiling stride for the object, if it's tiled. */
1656 uint32_t stride;
1657
1658 /** References from framebuffers, locks out tiling changes. */
1659 unsigned long framebuffer_references;
1660
1661 /** Record of address bit 17 of each page at last unbind. */
1662 unsigned long *bit_17;
1663
1664 /** User space pin count and filp owning the pin */
1665 unsigned long user_pin_count;
1666 struct drm_file *pin_filp;
1667
1668 /** for phy allocated objects */
1669 struct drm_i915_gem_phys_object *phys_obj;
1670 };
1671 #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1672
1673 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1674
1675 /**
1676 * Request queue structure.
1677 *
1678 * The request queue allows us to note sequence numbers that have been emitted
1679 * and may be associated with active buffers to be retired.
1680 *
1681 * By keeping this list, we can avoid having to do questionable
1682 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1683 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1684 */
1685 struct drm_i915_gem_request {
1686 /** On Which ring this request was generated */
1687 struct intel_ring_buffer *ring;
1688
1689 /** GEM sequence number associated with this request. */
1690 uint32_t seqno;
1691
1692 /** Position in the ringbuffer of the start of the request */
1693 u32 head;
1694
1695 /** Position in the ringbuffer of the end of the request */
1696 u32 tail;
1697
1698 /** Context related to this request */
1699 struct i915_hw_context *ctx;
1700
1701 /** Batch buffer related to this request if any */
1702 struct drm_i915_gem_object *batch_obj;
1703
1704 /** Time at which this request was emitted, in jiffies. */
1705 unsigned long emitted_jiffies;
1706
1707 /** global list entry for this request */
1708 struct list_head list;
1709
1710 struct drm_i915_file_private *file_priv;
1711 /** file_priv list entry for this request */
1712 struct list_head client_list;
1713 };
1714
1715 struct drm_i915_file_private {
1716 struct drm_i915_private *dev_priv;
1717
1718 struct {
1719 spinlock_t lock;
1720 struct list_head request_list;
1721 struct delayed_work idle_work;
1722 } mm;
1723 struct idr context_idr;
1724
1725 struct i915_ctx_hang_stats hang_stats;
1726 atomic_t rps_wait_boost;
1727 };
1728
1729 #define INTEL_INFO(dev) (to_i915(dev)->info)
1730
1731 #define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1732 #define IS_845G(dev) ((dev)->pdev->device == 0x2562)
1733 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1734 #define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
1735 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1736 #define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1737 #define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
1738 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1739 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1740 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1741 #define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
1742 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1743 #define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1744 #define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
1745 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1746 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1747 #define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
1748 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1749 #define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1750 (dev)->pdev->device == 0x0152 || \
1751 (dev)->pdev->device == 0x015a)
1752 #define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1753 (dev)->pdev->device == 0x0106 || \
1754 (dev)->pdev->device == 0x010A)
1755 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1756 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1757 #define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
1758 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1759 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1760 ((dev)->pdev->device & 0xFF00) == 0x0C00)
1761 #define IS_ULT(dev) (IS_HASWELL(dev) && \
1762 ((dev)->pdev->device & 0xFF00) == 0x0A00)
1763 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1764 ((dev)->pdev->device & 0x00F0) == 0x0020)
1765 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1766
1767 /*
1768 * The genX designation typically refers to the render engine, so render
1769 * capability related checks should use IS_GEN, while display and other checks
1770 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1771 * chips, etc.).
1772 */
1773 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1774 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1775 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1776 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1777 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1778 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1779 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
1780
1781 #define RENDER_RING (1<<RCS)
1782 #define BSD_RING (1<<VCS)
1783 #define BLT_RING (1<<BCS)
1784 #define VEBOX_RING (1<<VECS)
1785 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1786 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1787 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1788 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1789 #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1790 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1791
1792 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1793 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1794
1795 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1796 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1797
1798 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1799 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1800
1801 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1802 * rows, which changed the alignment requirements and fence programming.
1803 */
1804 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1805 IS_I915GM(dev)))
1806 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1807 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1808 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1809 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1810 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1811
1812 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1813 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1814 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1815
1816 #define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
1817
1818 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
1819 #define HAS_POWER_WELL(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
1820 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
1821 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
1822
1823 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
1824 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1825 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1826 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1827 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1828 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1829
1830 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1831 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1832 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1833 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1834 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1835 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1836
1837 /* DPF == dynamic parity feature */
1838 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1839 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
1840
1841 #define GT_FREQUENCY_MULTIPLIER 50
1842
1843 #include "i915_trace.h"
1844
1845 extern const struct drm_ioctl_desc i915_ioctls[];
1846 extern int i915_max_ioctl;
1847 extern unsigned int i915_fbpercrtc __always_unused;
1848 extern int i915_panel_ignore_lid __read_mostly;
1849 extern unsigned int i915_powersave __read_mostly;
1850 extern int i915_semaphores __read_mostly;
1851 extern unsigned int i915_lvds_downclock __read_mostly;
1852 extern int i915_lvds_channel_mode __read_mostly;
1853 extern int i915_panel_use_ssc __read_mostly;
1854 extern int i915_vbt_sdvo_panel_type __read_mostly;
1855 extern int i915_enable_rc6 __read_mostly;
1856 extern int i915_enable_fbc __read_mostly;
1857 extern bool i915_enable_hangcheck __read_mostly;
1858 extern int i915_enable_ppgtt __read_mostly;
1859 extern int i915_enable_psr __read_mostly;
1860 extern unsigned int i915_preliminary_hw_support __read_mostly;
1861 extern int i915_disable_power_well __read_mostly;
1862 extern int i915_enable_ips __read_mostly;
1863 extern bool i915_fastboot __read_mostly;
1864 extern int i915_enable_pc8 __read_mostly;
1865 extern int i915_pc8_timeout __read_mostly;
1866 extern bool i915_prefault_disable __read_mostly;
1867
1868 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1869 extern int i915_resume(struct drm_device *dev);
1870 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1871 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1872
1873 /* i915_dma.c */
1874 void i915_update_dri1_breadcrumb(struct drm_device *dev);
1875 extern void i915_kernel_lost_context(struct drm_device * dev);
1876 extern int i915_driver_load(struct drm_device *, unsigned long flags);
1877 extern int i915_driver_unload(struct drm_device *);
1878 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1879 extern void i915_driver_lastclose(struct drm_device * dev);
1880 extern void i915_driver_preclose(struct drm_device *dev,
1881 struct drm_file *file_priv);
1882 extern void i915_driver_postclose(struct drm_device *dev,
1883 struct drm_file *file_priv);
1884 extern int i915_driver_device_is_agp(struct drm_device * dev);
1885 #ifdef CONFIG_COMPAT
1886 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1887 unsigned long arg);
1888 #endif
1889 extern int i915_emit_box(struct drm_device *dev,
1890 struct drm_clip_rect *box,
1891 int DR1, int DR4);
1892 extern int intel_gpu_reset(struct drm_device *dev);
1893 extern int i915_reset(struct drm_device *dev);
1894 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1895 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1896 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1897 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1898
1899 extern void intel_console_resume(struct work_struct *work);
1900
1901 /* i915_irq.c */
1902 void i915_queue_hangcheck(struct drm_device *dev);
1903 void i915_handle_error(struct drm_device *dev, bool wedged);
1904
1905 extern void intel_irq_init(struct drm_device *dev);
1906 extern void intel_pm_init(struct drm_device *dev);
1907 extern void intel_hpd_init(struct drm_device *dev);
1908 extern void intel_pm_init(struct drm_device *dev);
1909
1910 extern void intel_uncore_sanitize(struct drm_device *dev);
1911 extern void intel_uncore_early_sanitize(struct drm_device *dev);
1912 extern void intel_uncore_init(struct drm_device *dev);
1913 extern void intel_uncore_clear_errors(struct drm_device *dev);
1914 extern void intel_uncore_check_errors(struct drm_device *dev);
1915 extern void intel_uncore_fini(struct drm_device *dev);
1916
1917 void
1918 i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
1919
1920 void
1921 i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
1922
1923 /* i915_gem.c */
1924 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1925 struct drm_file *file_priv);
1926 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1927 struct drm_file *file_priv);
1928 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1929 struct drm_file *file_priv);
1930 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1931 struct drm_file *file_priv);
1932 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1933 struct drm_file *file_priv);
1934 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1935 struct drm_file *file_priv);
1936 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1937 struct drm_file *file_priv);
1938 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1939 struct drm_file *file_priv);
1940 int i915_gem_execbuffer(struct drm_device *dev, void *data,
1941 struct drm_file *file_priv);
1942 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1943 struct drm_file *file_priv);
1944 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1945 struct drm_file *file_priv);
1946 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1947 struct drm_file *file_priv);
1948 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1949 struct drm_file *file_priv);
1950 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1951 struct drm_file *file);
1952 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1953 struct drm_file *file);
1954 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1955 struct drm_file *file_priv);
1956 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1957 struct drm_file *file_priv);
1958 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1959 struct drm_file *file_priv);
1960 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1961 struct drm_file *file_priv);
1962 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1963 struct drm_file *file_priv);
1964 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1965 struct drm_file *file_priv);
1966 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1967 struct drm_file *file_priv);
1968 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1969 struct drm_file *file_priv);
1970 void i915_gem_load(struct drm_device *dev);
1971 void *i915_gem_object_alloc(struct drm_device *dev);
1972 void i915_gem_object_free(struct drm_i915_gem_object *obj);
1973 void i915_gem_object_init(struct drm_i915_gem_object *obj,
1974 const struct drm_i915_gem_object_ops *ops);
1975 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1976 size_t size);
1977 void i915_gem_free_object(struct drm_gem_object *obj);
1978 void i915_gem_vma_destroy(struct i915_vma *vma);
1979
1980 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1981 struct i915_address_space *vm,
1982 uint32_t alignment,
1983 bool map_and_fenceable,
1984 bool nonblocking);
1985 void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1986 int __must_check i915_vma_unbind(struct i915_vma *vma);
1987 int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
1988 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1989 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1990 void i915_gem_lastclose(struct drm_device *dev);
1991
1992 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1993 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1994 {
1995 struct sg_page_iter sg_iter;
1996
1997 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1998 return sg_page_iter_page(&sg_iter);
1999
2000 return NULL;
2001 }
2002 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2003 {
2004 BUG_ON(obj->pages == NULL);
2005 obj->pages_pin_count++;
2006 }
2007 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2008 {
2009 BUG_ON(obj->pages_pin_count == 0);
2010 obj->pages_pin_count--;
2011 }
2012
2013 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2014 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2015 struct intel_ring_buffer *to);
2016 void i915_vma_move_to_active(struct i915_vma *vma,
2017 struct intel_ring_buffer *ring);
2018 int i915_gem_dumb_create(struct drm_file *file_priv,
2019 struct drm_device *dev,
2020 struct drm_mode_create_dumb *args);
2021 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2022 uint32_t handle, uint64_t *offset);
2023 /**
2024 * Returns true if seq1 is later than seq2.
2025 */
2026 static inline bool
2027 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2028 {
2029 return (int32_t)(seq1 - seq2) >= 0;
2030 }
2031
2032 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2033 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2034 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2035 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2036
2037 static inline bool
2038 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2039 {
2040 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2041 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2042 dev_priv->fence_regs[obj->fence_reg].pin_count++;
2043 return true;
2044 } else
2045 return false;
2046 }
2047
2048 static inline void
2049 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2050 {
2051 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2052 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2053 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
2054 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2055 }
2056 }
2057
2058 bool i915_gem_retire_requests(struct drm_device *dev);
2059 void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
2060 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2061 bool interruptible);
2062 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2063 {
2064 return unlikely(atomic_read(&error->reset_counter)
2065 & I915_RESET_IN_PROGRESS_FLAG);
2066 }
2067
2068 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2069 {
2070 return atomic_read(&error->reset_counter) == I915_WEDGED;
2071 }
2072
2073 void i915_gem_reset(struct drm_device *dev);
2074 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2075 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2076 int __must_check i915_gem_init(struct drm_device *dev);
2077 int __must_check i915_gem_init_hw(struct drm_device *dev);
2078 int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
2079 void i915_gem_init_swizzling(struct drm_device *dev);
2080 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2081 int __must_check i915_gpu_idle(struct drm_device *dev);
2082 int __must_check i915_gem_suspend(struct drm_device *dev);
2083 int __i915_add_request(struct intel_ring_buffer *ring,
2084 struct drm_file *file,
2085 struct drm_i915_gem_object *batch_obj,
2086 u32 *seqno);
2087 #define i915_add_request(ring, seqno) \
2088 __i915_add_request(ring, NULL, NULL, seqno)
2089 int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2090 uint32_t seqno);
2091 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2092 int __must_check
2093 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2094 bool write);
2095 int __must_check
2096 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2097 int __must_check
2098 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2099 u32 alignment,
2100 struct intel_ring_buffer *pipelined);
2101 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2102 int i915_gem_attach_phys_object(struct drm_device *dev,
2103 struct drm_i915_gem_object *obj,
2104 int id,
2105 int align);
2106 void i915_gem_detach_phys_object(struct drm_device *dev,
2107 struct drm_i915_gem_object *obj);
2108 void i915_gem_free_all_phys_object(struct drm_device *dev);
2109 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2110 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2111
2112 uint32_t
2113 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2114 uint32_t
2115 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2116 int tiling_mode, bool fenced);
2117
2118 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2119 enum i915_cache_level cache_level);
2120
2121 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2122 struct dma_buf *dma_buf);
2123
2124 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2125 struct drm_gem_object *gem_obj, int flags);
2126
2127 void i915_gem_restore_fences(struct drm_device *dev);
2128
2129 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2130 struct i915_address_space *vm);
2131 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2132 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2133 struct i915_address_space *vm);
2134 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2135 struct i915_address_space *vm);
2136 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2137 struct i915_address_space *vm);
2138 struct i915_vma *
2139 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2140 struct i915_address_space *vm);
2141
2142 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2143
2144 /* Some GGTT VM helpers */
2145 #define obj_to_ggtt(obj) \
2146 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2147 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2148 {
2149 struct i915_address_space *ggtt =
2150 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2151 return vm == ggtt;
2152 }
2153
2154 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2155 {
2156 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2157 }
2158
2159 static inline unsigned long
2160 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2161 {
2162 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2163 }
2164
2165 static inline unsigned long
2166 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2167 {
2168 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2169 }
2170
2171 static inline int __must_check
2172 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2173 uint32_t alignment,
2174 bool map_and_fenceable,
2175 bool nonblocking)
2176 {
2177 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2178 map_and_fenceable, nonblocking);
2179 }
2180
2181 /* i915_gem_context.c */
2182 void i915_gem_context_init(struct drm_device *dev);
2183 void i915_gem_context_fini(struct drm_device *dev);
2184 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2185 int i915_switch_context(struct intel_ring_buffer *ring,
2186 struct drm_file *file, int to_id);
2187 void i915_gem_context_free(struct kref *ctx_ref);
2188 static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2189 {
2190 kref_get(&ctx->ref);
2191 }
2192
2193 static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2194 {
2195 kref_put(&ctx->ref, i915_gem_context_free);
2196 }
2197
2198 struct i915_ctx_hang_stats * __must_check
2199 i915_gem_context_get_hang_stats(struct drm_device *dev,
2200 struct drm_file *file,
2201 u32 id);
2202 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2203 struct drm_file *file);
2204 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2205 struct drm_file *file);
2206
2207 /* i915_gem_gtt.c */
2208 void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
2209 void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2210 struct drm_i915_gem_object *obj,
2211 enum i915_cache_level cache_level);
2212 void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2213 struct drm_i915_gem_object *obj);
2214
2215 void i915_check_and_clear_faults(struct drm_device *dev);
2216 void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2217 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2218 int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2219 void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
2220 enum i915_cache_level cache_level);
2221 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
2222 void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2223 void i915_gem_init_global_gtt(struct drm_device *dev);
2224 void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2225 unsigned long mappable_end, unsigned long end);
2226 int i915_gem_gtt_init(struct drm_device *dev);
2227 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2228 {
2229 if (INTEL_INFO(dev)->gen < 6)
2230 intel_gtt_chipset_flush();
2231 }
2232
2233
2234 /* i915_gem_evict.c */
2235 int __must_check i915_gem_evict_something(struct drm_device *dev,
2236 struct i915_address_space *vm,
2237 int min_size,
2238 unsigned alignment,
2239 unsigned cache_level,
2240 bool mappable,
2241 bool nonblock);
2242 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2243 int i915_gem_evict_everything(struct drm_device *dev);
2244
2245 /* i915_gem_stolen.c */
2246 int i915_gem_init_stolen(struct drm_device *dev);
2247 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2248 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2249 void i915_gem_cleanup_stolen(struct drm_device *dev);
2250 struct drm_i915_gem_object *
2251 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2252 struct drm_i915_gem_object *
2253 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2254 u32 stolen_offset,
2255 u32 gtt_offset,
2256 u32 size);
2257 void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2258
2259 /* i915_gem_tiling.c */
2260 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2261 {
2262 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2263
2264 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2265 obj->tiling_mode != I915_TILING_NONE;
2266 }
2267
2268 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2269 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2270 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2271
2272 /* i915_gem_debug.c */
2273 #if WATCH_LISTS
2274 int i915_verify_lists(struct drm_device *dev);
2275 #else
2276 #define i915_verify_lists(dev) 0
2277 #endif
2278
2279 /* i915_debugfs.c */
2280 int i915_debugfs_init(struct drm_minor *minor);
2281 void i915_debugfs_cleanup(struct drm_minor *minor);
2282 #ifdef CONFIG_DEBUG_FS
2283 void intel_display_crc_init(struct drm_device *dev);
2284 #else
2285 static inline void intel_display_crc_init(struct drm_device *dev) {}
2286 #endif
2287
2288 /* i915_gpu_error.c */
2289 __printf(2, 3)
2290 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2291 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2292 const struct i915_error_state_file_priv *error);
2293 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2294 size_t count, loff_t pos);
2295 static inline void i915_error_state_buf_release(
2296 struct drm_i915_error_state_buf *eb)
2297 {
2298 kfree(eb->buf);
2299 }
2300 void i915_capture_error_state(struct drm_device *dev);
2301 void i915_error_state_get(struct drm_device *dev,
2302 struct i915_error_state_file_priv *error_priv);
2303 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2304 void i915_destroy_error_state(struct drm_device *dev);
2305
2306 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2307 const char *i915_cache_level_str(int type);
2308
2309 /* i915_suspend.c */
2310 extern int i915_save_state(struct drm_device *dev);
2311 extern int i915_restore_state(struct drm_device *dev);
2312
2313 /* i915_ums.c */
2314 void i915_save_display_reg(struct drm_device *dev);
2315 void i915_restore_display_reg(struct drm_device *dev);
2316
2317 /* i915_sysfs.c */
2318 void i915_setup_sysfs(struct drm_device *dev_priv);
2319 void i915_teardown_sysfs(struct drm_device *dev_priv);
2320
2321 /* intel_i2c.c */
2322 extern int intel_setup_gmbus(struct drm_device *dev);
2323 extern void intel_teardown_gmbus(struct drm_device *dev);
2324 static inline bool intel_gmbus_is_port_valid(unsigned port)
2325 {
2326 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2327 }
2328
2329 extern struct i2c_adapter *intel_gmbus_get_adapter(
2330 struct drm_i915_private *dev_priv, unsigned port);
2331 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2332 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2333 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2334 {
2335 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2336 }
2337 extern void intel_i2c_reset(struct drm_device *dev);
2338
2339 /* intel_opregion.c */
2340 struct intel_encoder;
2341 extern int intel_opregion_setup(struct drm_device *dev);
2342 #ifdef CONFIG_ACPI
2343 extern void intel_opregion_init(struct drm_device *dev);
2344 extern void intel_opregion_fini(struct drm_device *dev);
2345 extern void intel_opregion_asle_intr(struct drm_device *dev);
2346 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2347 bool enable);
2348 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2349 pci_power_t state);
2350 #else
2351 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2352 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2353 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2354 static inline int
2355 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2356 {
2357 return 0;
2358 }
2359 static inline int
2360 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2361 {
2362 return 0;
2363 }
2364 #endif
2365
2366 /* intel_acpi.c */
2367 #ifdef CONFIG_ACPI
2368 extern void intel_register_dsm_handler(void);
2369 extern void intel_unregister_dsm_handler(void);
2370 #else
2371 static inline void intel_register_dsm_handler(void) { return; }
2372 static inline void intel_unregister_dsm_handler(void) { return; }
2373 #endif /* CONFIG_ACPI */
2374
2375 /* modesetting */
2376 extern void intel_modeset_init_hw(struct drm_device *dev);
2377 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2378 extern void intel_modeset_init(struct drm_device *dev);
2379 extern void intel_modeset_gem_init(struct drm_device *dev);
2380 extern void intel_modeset_cleanup(struct drm_device *dev);
2381 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2382 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2383 bool force_restore);
2384 extern void i915_redisable_vga(struct drm_device *dev);
2385 extern bool intel_fbc_enabled(struct drm_device *dev);
2386 extern void intel_disable_fbc(struct drm_device *dev);
2387 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2388 extern void intel_init_pch_refclk(struct drm_device *dev);
2389 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2390 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2391 extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2392 extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2393 extern void intel_detect_pch(struct drm_device *dev);
2394 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2395 extern int intel_enable_rc6(const struct drm_device *dev);
2396
2397 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2398 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2399 struct drm_file *file);
2400
2401 /* overlay */
2402 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2403 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2404 struct intel_overlay_error_state *error);
2405
2406 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2407 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2408 struct drm_device *dev,
2409 struct intel_display_error_state *error);
2410
2411 /* On SNB platform, before reading ring registers forcewake bit
2412 * must be set to prevent GT core from power down and stale values being
2413 * returned.
2414 */
2415 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2416 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
2417
2418 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2419 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2420
2421 /* intel_sideband.c */
2422 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2423 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2424 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2425 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2426 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2427 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2428 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2429 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2430 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2431 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2432 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2433 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2434 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2435 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2436 enum intel_sbi_destination destination);
2437 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2438 enum intel_sbi_destination destination);
2439
2440 int vlv_gpu_freq(int ddr_freq, int val);
2441 int vlv_freq_opcode(int ddr_freq, int val);
2442
2443 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2444 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2445
2446 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2447 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2448 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2449 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2450
2451 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2452 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2453 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2454 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2455
2456 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2457 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2458
2459 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2460 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2461
2462 /* "Broadcast RGB" property */
2463 #define INTEL_BROADCAST_RGB_AUTO 0
2464 #define INTEL_BROADCAST_RGB_FULL 1
2465 #define INTEL_BROADCAST_RGB_LIMITED 2
2466
2467 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2468 {
2469 if (HAS_PCH_SPLIT(dev))
2470 return CPU_VGACNTRL;
2471 else if (IS_VALLEYVIEW(dev))
2472 return VLV_VGACNTRL;
2473 else
2474 return VGACNTRL;
2475 }
2476
2477 static inline void __user *to_user_ptr(u64 address)
2478 {
2479 return (void __user *)(uintptr_t)address;
2480 }
2481
2482 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2483 {
2484 unsigned long j = msecs_to_jiffies(m);
2485
2486 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2487 }
2488
2489 static inline unsigned long
2490 timespec_to_jiffies_timeout(const struct timespec *value)
2491 {
2492 unsigned long j = timespec_to_jiffies(value);
2493
2494 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2495 }
2496
2497 #endif
This page took 0.14979 seconds and 5 git commands to generate.